iwl-trans-pcie.c 64.3 KB
Newer Older
1 2 3 4 5 6 7
/******************************************************************************
 *
 * This file is provided under a dual BSD/GPLv2 license.  When using or
 * redistributing this file, you may do so under either license.
 *
 * GPL LICENSE SUMMARY
 *
W
Wey-Yi Guy 已提交
8
 * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
 * USA
 *
 * The full GNU General Public License is included in this distribution
 * in the file called LICENSE.GPL.
 *
 * Contact Information:
 *  Intel Linux Wireless <ilw@linux.intel.com>
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 * BSD LICENSE
 *
W
Wey-Yi Guy 已提交
33
 * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 *
 *  * Redistributions of source code must retain the above copyright
 *    notice, this list of conditions and the following disclaimer.
 *  * Redistributions in binary form must reproduce the above copyright
 *    notice, this list of conditions and the following disclaimer in
 *    the documentation and/or other materials provided with the
 *    distribution.
 *  * Neither the name Intel Corporation nor the names of its
 *    contributors may be used to endorse or promote products derived
 *    from this software without specific prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 *
 *****************************************************************************/
63 64
#include <linux/pci.h>
#include <linux/pci-aspm.h>
65
#include <linux/interrupt.h>
66
#include <linux/debugfs.h>
67
#include <linux/sched.h>
68 69
#include <linux/bitops.h>
#include <linux/gfp.h>
70

71
#include "iwl-trans.h"
72
#include "iwl-trans-pcie-int.h"
73 74
#include "iwl-csr.h"
#include "iwl-prph.h"
75
#include "iwl-shared.h"
76
#include "iwl-eeprom.h"
77
#include "iwl-agn-hw.h"
78

79 80
#define IWL_MASK(lo, hi) ((1 << (hi)) | ((1 << (hi)) - (1 << (lo))))

81 82 83 84
#define SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie)	\
	(((1<<cfg(trans)->base_params->num_of_queues) - 1) &\
	(~(1<<(trans_pcie)->cmd_queue)))

85
static int iwl_trans_rx_alloc(struct iwl_trans *trans)
86
{
87 88 89
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;
90
	struct device *dev = trans->dev;
91

92
	memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
93 94 95 96 97 98 99

	spin_lock_init(&rxq->lock);

	if (WARN_ON(rxq->bd || rxq->rb_stts))
		return -EINVAL;

	/* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
100 101
	rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
				      &rxq->bd_dma, GFP_KERNEL);
102 103 104 105
	if (!rxq->bd)
		goto err_bd;

	/*Allocate the driver's pointer to receive buffer status */
106 107
	rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
					   &rxq->rb_stts_dma, GFP_KERNEL);
108 109 110 111 112 113
	if (!rxq->rb_stts)
		goto err_rb_stts;

	return 0;

err_rb_stts:
114 115
	dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
			rxq->bd, rxq->bd_dma);
116 117 118 119 120 121
	memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
	rxq->bd = NULL;
err_bd:
	return -ENOMEM;
}

122
static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
123
{
124 125 126
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;
127
	int i;
128 129 130 131 132 133

	/* Fill the rx_used queue with _all_ of the Rx buffers */
	for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
		/* In the reset function, these buffers may have been allocated
		 * to an SKB, so we need to unmap and free potential storage */
		if (rxq->pool[i].page != NULL) {
134
			dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
135
				PAGE_SIZE << hw_params(trans).rx_page_order,
136
				DMA_FROM_DEVICE);
137 138
			__free_pages(rxq->pool[i].page,
				     hw_params(trans).rx_page_order);
139 140 141 142
			rxq->pool[i].page = NULL;
		}
		list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
	}
143 144
}

145
static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
146 147 148 149
				 struct iwl_rx_queue *rxq)
{
	u32 rb_size;
	const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
150
	u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
151 152 153 154 155 156 157

	if (iwlagn_mod_params.amsdu_size_8K)
		rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
	else
		rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;

	/* Stop Rx DMA */
158
	iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
159 160

	/* Reset driver's Rx queue write index */
161
	iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
162 163

	/* Tell device where to find RBD circular buffer in DRAM */
164
	iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
165 166 167
			   (u32)(rxq->bd_dma >> 8));

	/* Tell device where in DRAM to update its Rx status */
168
	iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
169 170 171 172 173 174 175 176 177 178
			   rxq->rb_stts_dma >> 4);

	/* Enable Rx DMA
	 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
	 *      the credit mechanism in 5000 HW RX FIFO
	 * Direct rx interrupts to hosts
	 * Rx buffer size 4 or 8k
	 * RB timeout 0x10
	 * 256 RBDs
	 */
179
	iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
180 181 182 183 184 185 186 187 188
			   FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
			   FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
			   FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
			   FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
			   rb_size|
			   (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
			   (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));

	/* Set interrupt coalescing timer to default (2048 usecs) */
189
	iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
190 191
}

192
static int iwl_rx_init(struct iwl_trans *trans)
193
{
194 195 196 197
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;

198 199 200 201
	int i, err;
	unsigned long flags;

	if (!rxq->bd) {
202
		err = iwl_trans_rx_alloc(trans);
203 204 205 206 207 208 209 210
		if (err)
			return err;
	}

	spin_lock_irqsave(&rxq->lock, flags);
	INIT_LIST_HEAD(&rxq->rx_free);
	INIT_LIST_HEAD(&rxq->rx_used);

211
	iwl_trans_rxq_free_rx_bufs(trans);
212 213 214 215 216 217 218 219 220 221 222

	for (i = 0; i < RX_QUEUE_SIZE; i++)
		rxq->queue[i] = NULL;

	/* Set us so that we have processed and used all buffers, but have
	 * not restocked the Rx queue with fresh buffers */
	rxq->read = rxq->write = 0;
	rxq->write_actual = 0;
	rxq->free_count = 0;
	spin_unlock_irqrestore(&rxq->lock, flags);

223
	iwlagn_rx_replenish(trans);
224

225
	iwl_trans_rx_hw_init(trans, rxq);
226

J
Johannes Berg 已提交
227
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
228
	rxq->need_update = 1;
229
	iwl_rx_queue_update_write_ptr(trans, rxq);
J
Johannes Berg 已提交
230
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
231

232 233 234
	return 0;
}

235
static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
236
{
237 238 239 240
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;

241 242 243 244 245
	unsigned long flags;

	/*if rxq->bd is NULL, it means that nothing has been allocated,
	 * exit now */
	if (!rxq->bd) {
246
		IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
247 248 249 250
		return;
	}

	spin_lock_irqsave(&rxq->lock, flags);
251
	iwl_trans_rxq_free_rx_bufs(trans);
252 253
	spin_unlock_irqrestore(&rxq->lock, flags);

254
	dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
255 256 257 258 259
			  rxq->bd, rxq->bd_dma);
	memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
	rxq->bd = NULL;

	if (rxq->rb_stts)
260
		dma_free_coherent(trans->dev,
261 262 263
				  sizeof(struct iwl_rb_status),
				  rxq->rb_stts, rxq->rb_stts_dma);
	else
264
		IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
265 266 267 268
	memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
	rxq->rb_stts = NULL;
}

269
static int iwl_trans_rx_stop(struct iwl_trans *trans)
270 271 272
{

	/* stop Rx DMA */
273 274
	iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
	return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
275 276 277
			    FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
}

278
static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
279 280 281 282 283
				    struct iwl_dma_ptr *ptr, size_t size)
{
	if (WARN_ON(ptr->addr))
		return -EINVAL;

284
	ptr->addr = dma_alloc_coherent(trans->dev, size,
285 286 287 288 289 290 291
				       &ptr->dma, GFP_KERNEL);
	if (!ptr->addr)
		return -ENOMEM;
	ptr->size = size;
	return 0;
}

292
static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans,
293 294 295 296 297
				    struct iwl_dma_ptr *ptr)
{
	if (unlikely(!ptr->addr))
		return;

298
	dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
299 300 301
	memset(ptr, 0, sizeof(*ptr));
}

302 303 304
static int iwl_trans_txq_alloc(struct iwl_trans *trans,
				struct iwl_tx_queue *txq, int slots_num,
				u32 txq_id)
305
{
306
	size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
307
	int i;
308
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
309

310
	if (WARN_ON(txq->meta || txq->cmd || txq->skbs || txq->tfds))
311 312
		return -EINVAL;

313 314
	txq->q.n_window = slots_num;

315 316
	txq->meta = kcalloc(slots_num, sizeof(txq->meta[0]), GFP_KERNEL);
	txq->cmd = kcalloc(slots_num, sizeof(txq->cmd[0]), GFP_KERNEL);
317 318 319 320

	if (!txq->meta || !txq->cmd)
		goto error;

321
	if (txq_id == trans_pcie->cmd_queue)
322 323 324 325 326 327
		for (i = 0; i < slots_num; i++) {
			txq->cmd[i] = kmalloc(sizeof(struct iwl_device_cmd),
						GFP_KERNEL);
			if (!txq->cmd[i])
				goto error;
		}
328 329 330 331

	/* Alloc driver data array and TFD circular buffer */
	/* Driver private data, only for Tx (not command) queues,
	 * not shared with device. */
332
	if (txq_id != trans_pcie->cmd_queue) {
333 334
		txq->skbs = kcalloc(TFD_QUEUE_SIZE_MAX, sizeof(txq->skbs[0]),
				    GFP_KERNEL);
335
		if (!txq->skbs) {
336
			IWL_ERR(trans, "kmalloc for auxiliary BD "
337 338 339 340
				  "structures failed\n");
			goto error;
		}
	} else {
341
		txq->skbs = NULL;
342 343 344 345
	}

	/* Circular buffer of transmit frame descriptors (TFDs),
	 * shared with device */
346
	txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
347
				       &txq->q.dma_addr, GFP_KERNEL);
348
	if (!txq->tfds) {
349
		IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
350 351 352 353 354 355
		goto error;
	}
	txq->q.id = txq_id;

	return 0;
error:
356 357
	kfree(txq->skbs);
	txq->skbs = NULL;
358 359
	/* since txq->cmd has been zeroed,
	 * all non allocated cmd[i] will be NULL */
360
	if (txq->cmd && txq_id == trans_pcie->cmd_queue)
361 362 363 364 365 366 367 368 369 370 371
		for (i = 0; i < slots_num; i++)
			kfree(txq->cmd[i]);
	kfree(txq->meta);
	kfree(txq->cmd);
	txq->meta = NULL;
	txq->cmd = NULL;

	return -ENOMEM;

}

372
static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392
		      int slots_num, u32 txq_id)
{
	int ret;

	txq->need_update = 0;
	memset(txq->meta, 0, sizeof(txq->meta[0]) * slots_num);

	/*
	 * For the default queues 0-3, set up the swq_id
	 * already -- all others need to get one later
	 * (if they need one at all).
	 */
	if (txq_id < 4)
		iwl_set_swq_id(txq, txq_id, txq_id);

	/* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
	 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
	BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));

	/* Initialize queue's high/low-water marks, and head/tail indexes */
393
	ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
394 395 396 397
			txq_id);
	if (ret)
		return ret;

398 399
	spin_lock_init(&txq->lock);

400 401 402 403
	/*
	 * Tell nic where to find circular buffer of Tx Frame Descriptors for
	 * given Tx queue, and enable the DMA channel used for that queue.
	 * Circular buffer (TFD queue in DRAM) physical base address */
404
	iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
405 406 407 408 409
			     txq->q.dma_addr >> 8);

	return 0;
}

410 411 412
/**
 * iwl_tx_queue_unmap -  Unmap any remaining DMA mappings and free skb's
 */
413
static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
414
{
415 416
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
417
	struct iwl_queue *q = &txq->q;
418
	enum dma_data_direction dma_dir;
419 420 421 422

	if (!q->n_bd)
		return;

423 424 425
	/* In the command queue, all the TBs are mapped as BIDI
	 * so unmap them as such.
	 */
426
	if (txq_id == trans_pcie->cmd_queue)
427
		dma_dir = DMA_BIDIRECTIONAL;
428
	else
429 430
		dma_dir = DMA_TO_DEVICE;

431
	spin_lock_bh(&txq->lock);
432 433
	while (q->write_ptr != q->read_ptr) {
		/* The read_ptr needs to bound by q->n_window */
434 435
		iwlagn_txq_free_tfd(trans, txq, get_cmd_index(q, q->read_ptr),
				    dma_dir);
436 437
		q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
	}
438
	spin_unlock_bh(&txq->lock);
439 440
}

441 442 443 444 445 446 447 448
/**
 * iwl_tx_queue_free - Deallocate DMA queue.
 * @txq: Transmit queue to deallocate.
 *
 * Empty queue by removing and destroying all BD's.
 * Free all buffers.
 * 0-fill, but do not free "txq" descriptor structure.
 */
449
static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
450
{
451 452
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
453
	struct device *dev = trans->dev;
454 455 456 457
	int i;
	if (WARN_ON(!txq))
		return;

458
	iwl_tx_queue_unmap(trans, txq_id);
459 460

	/* De-alloc array of command/tx buffers */
461

462
	if (txq_id == trans_pcie->cmd_queue)
463 464
		for (i = 0; i < txq->q.n_window; i++)
			kfree(txq->cmd[i]);
465 466 467

	/* De-alloc circular buffer of TFDs */
	if (txq->q.n_bd) {
468
		dma_free_coherent(dev, sizeof(struct iwl_tfd) *
469 470 471 472 473
				  txq->q.n_bd, txq->tfds, txq->q.dma_addr);
		memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
	}

	/* De-alloc array of per-TFD driver data */
474 475
	kfree(txq->skbs);
	txq->skbs = NULL;
476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491

	/* deallocate arrays */
	kfree(txq->cmd);
	kfree(txq->meta);
	txq->cmd = NULL;
	txq->meta = NULL;

	/* 0-fill queue descriptor structure */
	memset(txq, 0, sizeof(*txq));
}

/**
 * iwl_trans_tx_free - Free TXQ Context
 *
 * Destroy all TX DMA queues and structures
 */
492
static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
493 494
{
	int txq_id;
495
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
496 497

	/* Tx queues */
498
	if (trans_pcie->txq) {
499
		for (txq_id = 0;
500
		     txq_id < cfg(trans)->base_params->num_of_queues; txq_id++)
501
			iwl_tx_queue_free(trans, txq_id);
502 503
	}

504 505
	kfree(trans_pcie->txq);
	trans_pcie->txq = NULL;
506

507
	iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
508

509
	iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
510 511
}

512 513 514 515 516 517 518
/**
 * iwl_trans_tx_alloc - allocate TX context
 * Allocate all Tx DMA structures and initialize them
 *
 * @param priv
 * @return error code
 */
519
static int iwl_trans_tx_alloc(struct iwl_trans *trans)
520 521 522
{
	int ret;
	int txq_id, slots_num;
523
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
524

525
	u16 scd_bc_tbls_size = cfg(trans)->base_params->num_of_queues *
526 527
			sizeof(struct iwlagn_scd_bc_tbl);

528 529
	/*It is not allowed to alloc twice, so warn when this happens.
	 * We cannot rely on the previous allocation, so free and fail */
530
	if (WARN_ON(trans_pcie->txq)) {
531 532 533 534
		ret = -EINVAL;
		goto error;
	}

535
	ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
536
				   scd_bc_tbls_size);
537
	if (ret) {
538
		IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
539 540 541 542
		goto error;
	}

	/* Alloc keep-warm buffer */
543
	ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
544
	if (ret) {
545
		IWL_ERR(trans, "Keep Warm allocation failed\n");
546 547 548
		goto error;
	}

549
	trans_pcie->txq = kcalloc(cfg(trans)->base_params->num_of_queues,
550
				  sizeof(struct iwl_tx_queue), GFP_KERNEL);
551
	if (!trans_pcie->txq) {
552
		IWL_ERR(trans, "Not enough memory for txq\n");
553 554 555 556 557
		ret = ENOMEM;
		goto error;
	}

	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
558 559
	for (txq_id = 0; txq_id < cfg(trans)->base_params->num_of_queues;
	     txq_id++) {
W
Wey-Yi Guy 已提交
560
		slots_num = (txq_id == trans_pcie->cmd_queue) ?
561
					TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
562 563
		ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
					  slots_num, txq_id);
564
		if (ret) {
565
			IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
566 567 568 569 570 571 572
			goto error;
		}
	}

	return 0;

error:
573
	iwl_trans_pcie_tx_free(trans);
574 575 576

	return ret;
}
577
static int iwl_tx_init(struct iwl_trans *trans)
578 579 580 581 582
{
	int ret;
	int txq_id, slots_num;
	unsigned long flags;
	bool alloc = false;
583
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
584

585
	if (!trans_pcie->txq) {
586
		ret = iwl_trans_tx_alloc(trans);
587 588 589 590 591
		if (ret)
			goto error;
		alloc = true;
	}

J
Johannes Berg 已提交
592
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
593 594

	/* Turn off all Tx DMA fifos */
595
	iwl_write_prph(trans, SCD_TXFACT, 0);
596 597

	/* Tell NIC where to find the "keep warm" buffer */
598
	iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
599
			   trans_pcie->kw.dma >> 4);
600

J
Johannes Berg 已提交
601
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
602 603

	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
604 605
	for (txq_id = 0; txq_id < cfg(trans)->base_params->num_of_queues;
	     txq_id++) {
W
Wey-Yi Guy 已提交
606
		slots_num = (txq_id == trans_pcie->cmd_queue) ?
607
					TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
608 609
		ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
					 slots_num, txq_id);
610
		if (ret) {
611
			IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
612 613 614 615 616 617 618 619
			goto error;
		}
	}

	return 0;
error:
	/*Upon error, free only if we allocated something */
	if (alloc)
620
		iwl_trans_pcie_tx_free(trans);
621 622 623
	return ret;
}

624
static void iwl_set_pwr_vmain(struct iwl_trans *trans)
625 626 627 628 629 630
{
/*
 * (for documentation purposes)
 * to set power to V_AUX, do:

		if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
631
			iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
632 633 634 635
					       APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
					       ~APMG_PS_CTRL_MSK_PWR_SRC);
 */

636
	iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
637 638 639 640
			       APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
			       ~APMG_PS_CTRL_MSK_PWR_SRC);
}

E
Emmanuel Grumbach 已提交
641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683
/* PCI registers */
#define PCI_CFG_RETRY_TIMEOUT	0x041
#define PCI_CFG_LINK_CTRL_VAL_L0S_EN	0x01
#define PCI_CFG_LINK_CTRL_VAL_L1_EN	0x02

static u16 iwl_pciexp_link_ctrl(struct iwl_trans *trans)
{
	int pos;
	u16 pci_lnk_ctl;
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);

	struct pci_dev *pci_dev = trans_pcie->pci_dev;

	pos = pci_pcie_cap(pci_dev);
	pci_read_config_word(pci_dev, pos + PCI_EXP_LNKCTL, &pci_lnk_ctl);
	return pci_lnk_ctl;
}

static void iwl_apm_config(struct iwl_trans *trans)
{
	/*
	 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
	 * Check if BIOS (or OS) enabled L1-ASPM on this device.
	 * If so (likely), disable L0S, so device moves directly L0->L1;
	 *    costs negligible amount of power savings.
	 * If not (unlikely), enable L0S, so there is at least some
	 *    power savings, even without L1.
	 */
	u16 lctl = iwl_pciexp_link_ctrl(trans);

	if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
				PCI_CFG_LINK_CTRL_VAL_L1_EN) {
		/* L1-ASPM enabled; disable(!) L0S */
		iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
		dev_printk(KERN_INFO, trans->dev,
			   "L1 Enabled; Disabling L0S\n");
	} else {
		/* L1-ASPM disabled; enable(!) L0S */
		iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
		dev_printk(KERN_INFO, trans->dev,
			   "L1 Disabled; Enabling L0S\n");
	}
684
	trans->pm_support = !(lctl & PCI_CFG_LINK_CTRL_VAL_L0S_EN);
E
Emmanuel Grumbach 已提交
685 686
}

687 688 689 690 691 692 693
/*
 * Start up NIC's basic functionality after it has been reset
 * (e.g. after platform boot, or shutdown via iwl_apm_stop())
 * NOTE:  This does not load uCode nor start the embedded processor
 */
static int iwl_apm_init(struct iwl_trans *trans)
{
D
Don Fry 已提交
694
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723
	int ret = 0;
	IWL_DEBUG_INFO(trans, "Init card's basic functions\n");

	/*
	 * Use "set_bit" below rather than "write", to preserve any hardware
	 * bits already set by default after reset.
	 */

	/* Disable L0S exit timer (platform NMI Work/Around) */
	iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
			  CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);

	/*
	 * Disable L0s without affecting L1;
	 *  don't wait for ICH L0s (ICH bug W/A)
	 */
	iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
			  CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);

	/* Set FH wait threshold to maximum (HW error during stress W/A) */
	iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);

	/*
	 * Enable HAP INTA (interrupt from management bus) to
	 * wake device's PCI Express link L1a -> L0s
	 */
	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
				    CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);

E
Emmanuel Grumbach 已提交
724
	iwl_apm_config(trans);
725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763

	/* Configure analog phase-lock-loop before activating to D0A */
	if (cfg(trans)->base_params->pll_cfg_val)
		iwl_set_bit(trans, CSR_ANA_PLL_CFG,
			    cfg(trans)->base_params->pll_cfg_val);

	/*
	 * Set "initialization complete" bit to move adapter from
	 * D0U* --> D0A* (powered-up active) state.
	 */
	iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);

	/*
	 * Wait for clock stabilization; once stabilized, access to
	 * device-internal resources is supported, e.g. iwl_write_prph()
	 * and accesses to uCode SRAM.
	 */
	ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
			CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
			CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
	if (ret < 0) {
		IWL_DEBUG_INFO(trans, "Failed to init the card\n");
		goto out;
	}

	/*
	 * Enable DMA clock and wait for it to stabilize.
	 *
	 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
	 * do not disable clocks.  This preserves any hardware bits already
	 * set by default in "CLK_CTRL_REG" after reset.
	 */
	iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
	udelay(20);

	/* Disable L1-Active */
	iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
			  APMG_PCIDEV_STT_VAL_L1_ACT_DIS);

D
Don Fry 已提交
764
	set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
765 766 767 768 769

out:
	return ret;
}

770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789
static int iwl_apm_stop_master(struct iwl_trans *trans)
{
	int ret = 0;

	/* stop device's busmaster DMA activity */
	iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);

	ret = iwl_poll_bit(trans, CSR_RESET,
			CSR_RESET_REG_FLAG_MASTER_DISABLED,
			CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
	if (ret)
		IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");

	IWL_DEBUG_INFO(trans, "stop master\n");

	return ret;
}

static void iwl_apm_stop(struct iwl_trans *trans)
{
D
Don Fry 已提交
790
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
791 792
	IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");

D
Don Fry 已提交
793
	clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810

	/* Stop device's DMA activity */
	iwl_apm_stop_master(trans);

	/* Reset the entire device */
	iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);

	udelay(10);

	/*
	 * Clear "initialization complete" bit to move adapter from
	 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
	 */
	iwl_clear_bit(trans, CSR_GP_CNTRL,
		      CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
}

811
static int iwl_nic_init(struct iwl_trans *trans)
812
{
J
Johannes Berg 已提交
813
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
814 815 816
	unsigned long flags;

	/* nic_init */
J
Johannes Berg 已提交
817
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
818
	iwl_apm_init(trans);
819 820

	/* Set interrupt coalescing calibration timer to default (512 usecs) */
821
	iwl_write8(trans, CSR_INT_COALESCING,
822
		IWL_HOST_INT_CALIB_TIMEOUT_DEF);
823

J
Johannes Berg 已提交
824
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
825

826
	iwl_set_pwr_vmain(trans);
827

J
Johannes Berg 已提交
828
	iwl_op_mode_nic_config(trans->op_mode);
829

830
#ifndef CONFIG_IWLWIFI_IDI
831
	/* Allocate the RX queue, or reset if it is already allocated */
832
	iwl_rx_init(trans);
833
#endif
834 835

	/* Allocate or reset and init all Tx and Command queues */
836
	if (iwl_tx_init(trans))
837 838
		return -ENOMEM;

839
	if (cfg(trans)->base_params->shadow_reg_enable) {
840
		/* enable shadow regs in HW */
841
		iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL,
842 843 844 845 846 847 848 849 850
			0x800FFFFF);
	}

	return 0;
}

#define HW_READY_TIMEOUT (50)

/* Note: returns poll_bit return value, which is >= 0 if success */
851
static int iwl_set_hw_ready(struct iwl_trans *trans)
852 853 854
{
	int ret;

855
	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
856 857 858
		CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);

	/* See if we got it */
859
	ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
860 861 862 863
				CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
				CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
				HW_READY_TIMEOUT);

864
	IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
865 866 867 868
	return ret;
}

/* Note: returns standard 0/-ERROR code */
869
static int iwl_prepare_card_hw(struct iwl_trans *trans)
870 871 872
{
	int ret;

873
	IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
874

875
	ret = iwl_set_hw_ready(trans);
876
	/* If the card is ready, exit 0 */
877 878 879 880
	if (ret >= 0)
		return 0;

	/* If HW is not ready, prepare the conditions to check again */
881
	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
882 883
			CSR_HW_IF_CONFIG_REG_PREPARE);

884
	ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
885 886 887 888 889 890 891
			~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
			CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);

	if (ret < 0)
		return ret;

	/* HW should be ready by now, check again. */
892
	ret = iwl_set_hw_ready(trans);
893 894 895 896 897
	if (ret >= 0)
		return 0;
	return ret;
}

898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950
#define IWL_AC_UNSET -1

struct queue_to_fifo_ac {
	s8 fifo, ac;
};

static const struct queue_to_fifo_ac iwlagn_default_queue_to_tx_fifo[] = {
	{ IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
	{ IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
	{ IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
	{ IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
	{ IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
};

static const struct queue_to_fifo_ac iwlagn_ipan_queue_to_tx_fifo[] = {
	{ IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
	{ IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
	{ IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
	{ IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
	{ IWL_TX_FIFO_BK_IPAN, IEEE80211_AC_BK, },
	{ IWL_TX_FIFO_BE_IPAN, IEEE80211_AC_BE, },
	{ IWL_TX_FIFO_VI_IPAN, IEEE80211_AC_VI, },
	{ IWL_TX_FIFO_VO_IPAN, IEEE80211_AC_VO, },
	{ IWL_TX_FIFO_BE_IPAN, 2, },
	{ IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_AUX, IWL_AC_UNSET, },
};

static const u8 iwlagn_bss_ac_to_fifo[] = {
	IWL_TX_FIFO_VO,
	IWL_TX_FIFO_VI,
	IWL_TX_FIFO_BE,
	IWL_TX_FIFO_BK,
};
static const u8 iwlagn_bss_ac_to_queue[] = {
	0, 1, 2, 3,
};
static const u8 iwlagn_pan_ac_to_fifo[] = {
	IWL_TX_FIFO_VO_IPAN,
	IWL_TX_FIFO_VI_IPAN,
	IWL_TX_FIFO_BE_IPAN,
	IWL_TX_FIFO_BK_IPAN,
};
static const u8 iwlagn_pan_ac_to_queue[] = {
	7, 6, 5, 4,
};

951 952 953 954
/*
 * ucode
 */
static int iwl_load_section(struct iwl_trans *trans, const char *name,
955
			    const struct fw_desc *image, u32 dst_addr)
956
{
957
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
958 959 960 961
	dma_addr_t phy_addr = image->p_addr;
	u32 byte_cnt = image->len;
	int ret;

962
	trans_pcie->ucode_write_complete = false;
963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992

	iwl_write_direct32(trans,
		FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
		FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);

	iwl_write_direct32(trans,
		FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);

	iwl_write_direct32(trans,
		FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
		phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);

	iwl_write_direct32(trans,
		FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
		(iwl_get_dma_hi_addr(phy_addr)
			<< FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);

	iwl_write_direct32(trans,
		FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
		1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
		1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
		FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);

	iwl_write_direct32(trans,
		FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
		FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE	|
		FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE	|
		FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);

	IWL_DEBUG_FW(trans, "%s uCode section being loaded...\n", name);
993 994
	ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
				 trans_pcie->ucode_write_complete, 5 * HZ);
995 996 997 998 999 1000 1001 1002 1003
	if (!ret) {
		IWL_ERR(trans, "Could not load the %s uCode section\n",
			name);
		return -ETIMEDOUT;
	}

	return 0;
}

1004 1005
static int iwl_load_given_ucode(struct iwl_trans *trans,
				const struct fw_img *image)
1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
{
	int ret = 0;

	ret = iwl_load_section(trans, "INST", &image->code,
				   IWLAGN_RTC_INST_LOWER_BOUND);
	if (ret)
		return ret;

	ret = iwl_load_section(trans, "DATA", &image->data,
				    IWLAGN_RTC_DATA_LOWER_BOUND);
	if (ret)
		return ret;

	/* Remove all resets to allow NIC to operate */
	iwl_write32(trans, CSR_RESET, 0);

	return 0;
}

1025 1026
static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
				   const struct fw_img *fw)
1027 1028
{
	int ret;
1029 1030
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
1031
	bool hw_rfkill;
1032

1033 1034 1035 1036 1037 1038 1039 1040
	trans_pcie->ac_to_queue[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_queue;
	trans_pcie->ac_to_queue[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_queue;

	trans_pcie->ac_to_fifo[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_fifo;
	trans_pcie->ac_to_fifo[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_fifo;

	trans_pcie->mcast_queue[IWL_RXON_CTX_BSS] = 0;
	trans_pcie->mcast_queue[IWL_RXON_CTX_PAN] = IWL_IPAN_MCAST_QUEUE;
1041

1042 1043
	/* This may fail if AMT took ownership of the device */
	if (iwl_prepare_card_hw(trans)) {
1044
		IWL_WARN(trans, "Exit HW not ready\n");
1045 1046 1047 1048
		return -EIO;
	}

	/* If platform's RF_KILL switch is NOT set to KILL */
1049 1050 1051
	hw_rfkill = !(iwl_read32(trans, CSR_GP_CNTRL) &
				CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
	iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
1052

1053
	if (hw_rfkill) {
1054
		iwl_enable_rfkill_int(trans);
1055 1056 1057
		return -ERFKILL;
	}

1058
	iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1059

1060
	ret = iwl_nic_init(trans);
1061
	if (ret) {
1062
		IWL_ERR(trans, "Unable to init nic\n");
1063 1064 1065 1066
		return ret;
	}

	/* make sure rfkill handshake bits are cleared */
1067 1068
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
1069 1070 1071
		    CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);

	/* clear (again), then enable host interrupts */
1072
	iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1073
	iwl_enable_interrupts(trans);
1074 1075

	/* really make sure rfkill handshake bits are cleared */
1076 1077
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1078

1079
	/* Load the given image to the HW */
1080
	return iwl_load_given_ucode(trans, fw);
1081 1082
}

1083 1084
/*
 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
J
Johannes Berg 已提交
1085
 * must be called under the irq lock and with MAC access
1086
 */
1087
static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
1088
{
J
Johannes Berg 已提交
1089 1090 1091 1092 1093
	struct iwl_trans_pcie __maybe_unused *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);

	lockdep_assert_held(&trans_pcie->irq_lock);

1094
	iwl_write_prph(trans, SCD_TXFACT, mask);
1095 1096
}

1097
static void iwl_tx_start(struct iwl_trans *trans)
1098 1099
{
	const struct queue_to_fifo_ac *queue_to_fifo;
1100 1101
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
1102 1103 1104 1105 1106
	u32 a;
	unsigned long flags;
	int i, chan;
	u32 reg_val;

J
Johannes Berg 已提交
1107
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1108

1109
	trans_pcie->scd_base_addr =
1110
		iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
1111
	a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
1112
	/* reset conext data memory */
1113
	for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
1114
		a += 4)
1115
		iwl_write_targ_mem(trans, a, 0);
1116
	/* reset tx status memory */
1117
	for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
1118
		a += 4)
1119
		iwl_write_targ_mem(trans, a, 0);
1120
	for (; a < trans_pcie->scd_base_addr +
1121 1122
	       SCD_TRANS_TBL_OFFSET_QUEUE(
				cfg(trans)->base_params->num_of_queues);
1123
	       a += 4)
1124
		iwl_write_targ_mem(trans, a, 0);
1125

1126
	iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
1127
		       trans_pcie->scd_bc_tbls.dma >> 10);
1128 1129 1130

	/* Enable DMA channel */
	for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
1131
		iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
1132 1133 1134 1135
				FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
				FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);

	/* Update FH chicken bits */
1136 1137
	reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
	iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
1138 1139
			   reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);

1140
	iwl_write_prph(trans, SCD_QUEUECHAIN_SEL,
1141
		SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie));
1142
	iwl_write_prph(trans, SCD_AGGR_SEL, 0);
1143 1144

	/* initiate the queues */
1145
	for (i = 0; i < cfg(trans)->base_params->num_of_queues; i++) {
1146 1147 1148
		iwl_write_prph(trans, SCD_QUEUE_RDPTR(i), 0);
		iwl_write_direct32(trans, HBUS_TARG_WRPTR, 0 | (i << 8));
		iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
1149
				SCD_CONTEXT_QUEUE_OFFSET(i), 0);
1150
		iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
1151 1152 1153 1154 1155 1156 1157 1158 1159 1160
				SCD_CONTEXT_QUEUE_OFFSET(i) +
				sizeof(u32),
				((SCD_WIN_SIZE <<
				SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
				SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
				((SCD_FRAME_LIMIT <<
				SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
				SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
	}

1161
	iwl_write_prph(trans, SCD_INTERRUPT_MASK,
1162
			IWL_MASK(0, cfg(trans)->base_params->num_of_queues));
1163 1164

	/* Activate all Tx DMA/FIFO channels */
1165
	iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
1166 1167

	/* map queues to FIFOs */
1168
	if (trans->shrd->valid_contexts != BIT(IWL_RXON_CTX_BSS))
1169 1170 1171 1172
		queue_to_fifo = iwlagn_ipan_queue_to_tx_fifo;
	else
		queue_to_fifo = iwlagn_default_queue_to_tx_fifo;

1173
	iwl_trans_set_wr_ptrs(trans, trans_pcie->cmd_queue, 0);
1174 1175

	/* make sure all queue are not stopped */
1176 1177
	memset(&trans_pcie->queue_stopped[0], 0,
		sizeof(trans_pcie->queue_stopped));
1178
	for (i = 0; i < 4; i++)
1179
		atomic_set(&trans_pcie->queue_stop_count[i], 0);
1180 1181

	/* reset to 0 to enable all the queue first */
1182
	trans_pcie->txq_ctx_active_msk = 0;
1183

1184
	BUILD_BUG_ON(ARRAY_SIZE(iwlagn_default_queue_to_tx_fifo) <
1185
						IWLAGN_FIRST_AMPDU_QUEUE);
1186
	BUILD_BUG_ON(ARRAY_SIZE(iwlagn_ipan_queue_to_tx_fifo) <
1187
						IWLAGN_FIRST_AMPDU_QUEUE);
1188

1189
	for (i = 0; i < IWLAGN_FIRST_AMPDU_QUEUE; i++) {
1190 1191 1192
		int fifo = queue_to_fifo[i].fifo;
		int ac = queue_to_fifo[i].ac;

1193
		iwl_txq_ctx_activate(trans_pcie, i);
1194 1195 1196 1197 1198

		if (fifo == IWL_TX_FIFO_UNUSED)
			continue;

		if (ac != IWL_AC_UNSET)
1199 1200 1201
			iwl_set_swq_id(&trans_pcie->txq[i], ac, i);
		iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[i],
					      fifo, 0);
1202 1203
	}

J
Johannes Berg 已提交
1204
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1205 1206

	/* Enable L1-Active */
1207
	iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
1208 1209 1210
			  APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
}

1211 1212 1213 1214 1215 1216
static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
{
	iwl_reset_ict(trans);
	iwl_tx_start(trans);
}

1217 1218 1219
/**
 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
 */
1220
static int iwl_trans_tx_stop(struct iwl_trans *trans)
1221
{
1222
	int ch, txq_id, ret;
1223
	unsigned long flags;
1224
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1225 1226

	/* Turn off all Tx DMA fifos */
J
Johannes Berg 已提交
1227
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1228

1229
	iwl_trans_txq_set_sched(trans, 0);
1230 1231

	/* Stop each Tx DMA channel, and wait for it to be idle */
1232
	for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
1233
		iwl_write_direct32(trans,
1234
				   FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
1235
		ret = iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
1236
				    FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
1237 1238
				    1000);
		if (ret < 0)
1239
			IWL_ERR(trans, "Failing on timeout while stopping"
1240
			    " DMA channel %d [0x%08x]", ch,
1241
			    iwl_read_direct32(trans,
1242
					      FH_TSSR_TX_STATUS_REG));
1243
	}
J
Johannes Berg 已提交
1244
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1245

1246
	if (!trans_pcie->txq) {
1247
		IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
1248 1249 1250 1251
		return 0;
	}

	/* Unmap DMA from host system and free skb's */
1252 1253
	for (txq_id = 0; txq_id < cfg(trans)->base_params->num_of_queues;
	     txq_id++)
1254
		iwl_tx_queue_unmap(trans, txq_id);
1255 1256 1257 1258

	return 0;
}

1259
static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
1260 1261
{
	unsigned long flags;
1262
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1263

1264
	/* tell the device to stop sending interrupts */
J
Johannes Berg 已提交
1265
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1266
	iwl_disable_interrupts(trans);
J
Johannes Berg 已提交
1267
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1268

1269
	/* device going down, Stop using ICT table */
1270
	iwl_disable_ict(trans);
1271 1272 1273 1274 1275 1276 1277 1278

	/*
	 * If a HW restart happens during firmware loading,
	 * then the firmware loading might call this function
	 * and later it might be called again due to the
	 * restart. So don't process again if the device is
	 * already dead.
	 */
D
Don Fry 已提交
1279
	if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
1280
		iwl_trans_tx_stop(trans);
1281
#ifndef CONFIG_IWLWIFI_IDI
1282
		iwl_trans_rx_stop(trans);
1283
#endif
1284
		/* Power-down device's busmaster DMA clocks */
1285
		iwl_write_prph(trans, APMG_CLK_DIS_REG,
1286 1287 1288 1289 1290
			       APMG_CLK_VAL_DMA_CLK_RQT);
		udelay(5);
	}

	/* Make sure (redundant) we've released our request to stay awake */
1291
	iwl_clear_bit(trans, CSR_GP_CNTRL,
1292
			CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1293 1294

	/* Stop the device, and put it in low power state */
1295
	iwl_apm_stop(trans);
1296 1297 1298 1299

	/* Upon stop, the APM issues an interrupt if HW RF kill is set.
	 * Clean again the interrupt here
	 */
J
Johannes Berg 已提交
1300
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1301
	iwl_disable_interrupts(trans);
J
Johannes Berg 已提交
1302
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1303 1304

	/* wait to make sure we flush pending tasklet*/
J
Johannes Berg 已提交
1305
	synchronize_irq(trans_pcie->irq);
1306 1307
	tasklet_kill(&trans_pcie->irq_tasklet);

J
Johannes Berg 已提交
1308 1309
	cancel_work_sync(&trans_pcie->rx_replenish);

1310
	/* stop and reset the on-board processor */
1311
	iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
1312 1313
}

1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324
static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans)
{
	/* let the ucode operate on its own */
	iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
		    CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);

	iwl_disable_interrupts(trans);
	iwl_clear_bit(trans, CSR_GP_CNTRL,
		      CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
}

1325
static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
1326
		struct iwl_device_cmd *dev_cmd, enum iwl_rxon_context_id ctx,
1327
		u8 sta_id, u8 tid)
1328
{
1329 1330 1331
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1332
	struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
1333
	struct iwl_cmd_meta *out_meta;
1334 1335
	struct iwl_tx_queue *txq;
	struct iwl_queue *q;
1336 1337 1338 1339 1340 1341

	dma_addr_t phys_addr = 0;
	dma_addr_t txcmd_phys;
	dma_addr_t scratch_phys;
	u16 len, firstlen, secondlen;
	u8 wait_write_ptr = 0;
1342 1343 1344
	u8 txq_id;
	bool is_agg = false;
	__le16 fc = hdr->frame_control;
1345
	u8 hdr_len = ieee80211_hdrlen(fc);
1346
	u16 __maybe_unused wifi_seq;
1347

1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366
	/*
	 * Send this frame after DTIM -- there's a special queue
	 * reserved for this for contexts that support AP mode.
	 */
	if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
		txq_id = trans_pcie->mcast_queue[ctx];

		/*
		 * The microcode will clear the more data
		 * bit in the last frame it transmits.
		 */
		hdr->frame_control |=
			cpu_to_le16(IEEE80211_FCTL_MOREDATA);
	} else if (info->flags & IEEE80211_TX_CTL_TX_OFFCHAN)
		txq_id = IWL_AUX_QUEUE;
	else
		txq_id =
		    trans_pcie->ac_to_queue[ctx][skb_get_queue_mapping(skb)];

1367 1368 1369 1370 1371
	/* aggregation is on for this <sta,tid> */
	if (info->flags & IEEE80211_TX_CTL_AMPDU) {
		WARN_ON(tid >= IWL_MAX_TID_COUNT);
		txq_id = trans_pcie->agg_txq[sta_id][tid];
		is_agg = true;
1372 1373
	}

1374
	txq = &trans_pcie->txq[txq_id];
1375 1376
	q = &txq->q;

1377 1378
	spin_lock(&txq->lock);

1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390
	/* In AGG mode, the index in the ring must correspond to the WiFi
	 * sequence number. This is a HW requirements to help the SCD to parse
	 * the BA.
	 * Check here that the packets are in the right place on the ring.
	 */
#ifdef CONFIG_IWLWIFI_DEBUG
	wifi_seq = SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
	WARN_ONCE(is_agg && ((wifi_seq & 0xff) != q->write_ptr),
		  "Q: %d WiFi Seq %d tfdNum %d",
		  txq_id, wifi_seq, q->write_ptr);
#endif

1391
	/* Set up driver data for this TFD */
1392
	txq->skbs[q->write_ptr] = skb;
1393 1394 1395 1396 1397
	txq->cmd[q->write_ptr] = dev_cmd;

	dev_cmd->hdr.cmd = REPLY_TX;
	dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
				INDEX_TO_SEQ(q->write_ptr)));
1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420

	/* Set up first empty entry in queue's array of Tx/cmd buffers */
	out_meta = &txq->meta[q->write_ptr];

	/*
	 * Use the first empty entry in this queue's command buffer array
	 * to contain the Tx command and MAC header concatenated together
	 * (payload data will be in another buffer).
	 * Size of this varies, due to varying MAC header length.
	 * If end is not dword aligned, we'll have 2 extra bytes at the end
	 * of the MAC header (device reads on dword boundaries).
	 * We'll tell device about this padding later.
	 */
	len = sizeof(struct iwl_tx_cmd) +
		sizeof(struct iwl_cmd_header) + hdr_len;
	firstlen = (len + 3) & ~3;

	/* Tell NIC about any 2-byte padding after MAC header */
	if (firstlen != len)
		tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;

	/* Physical address of this Tx command's header (not MAC header!),
	 * within command buffer array. */
1421
	txcmd_phys = dma_map_single(trans->dev,
1422 1423
				    &dev_cmd->hdr, firstlen,
				    DMA_BIDIRECTIONAL);
1424
	if (unlikely(dma_mapping_error(trans->dev, txcmd_phys)))
1425
		goto out_err;
1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439
	dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
	dma_unmap_len_set(out_meta, len, firstlen);

	if (!ieee80211_has_morefrags(fc)) {
		txq->need_update = 1;
	} else {
		wait_write_ptr = 1;
		txq->need_update = 0;
	}

	/* Set up TFD's 2nd entry to point directly to remainder of skb,
	 * if any (802.11 null frames have no payload). */
	secondlen = skb->len - hdr_len;
	if (secondlen > 0) {
1440
		phys_addr = dma_map_single(trans->dev, skb->data + hdr_len,
1441
					   secondlen, DMA_TO_DEVICE);
1442 1443
		if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
			dma_unmap_single(trans->dev,
1444 1445 1446
					 dma_unmap_addr(out_meta, mapping),
					 dma_unmap_len(out_meta, len),
					 DMA_BIDIRECTIONAL);
1447
			goto out_err;
1448 1449 1450 1451
		}
	}

	/* Attach buffers to TFD */
1452
	iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
1453
	if (secondlen > 0)
1454
		iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
1455 1456 1457 1458 1459 1460
					     secondlen, 0);

	scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
				offsetof(struct iwl_tx_cmd, scratch);

	/* take back ownership of DMA buffer to enable update */
1461
	dma_sync_single_for_cpu(trans->dev, txcmd_phys, firstlen,
1462 1463 1464 1465
			DMA_BIDIRECTIONAL);
	tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
	tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);

1466
	IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
1467
		     le16_to_cpu(dev_cmd->hdr.sequence));
1468
	IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
1469 1470

	/* Set up entry for this TFD in Tx byte-count array */
1471
	iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
1472

1473
	dma_sync_single_for_device(trans->dev, txcmd_phys, firstlen,
1474 1475
			DMA_BIDIRECTIONAL);

1476
	trace_iwlwifi_dev_tx(trans->dev,
1477 1478 1479 1480 1481 1482 1483
			     &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
			     sizeof(struct iwl_tfd),
			     &dev_cmd->hdr, firstlen,
			     skb->data + hdr_len, secondlen);

	/* Tell device the write index *just past* this latest filled TFD */
	q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
1484 1485
	iwl_txq_update_write_ptr(trans, txq);

1486 1487 1488 1489 1490 1491
	/*
	 * At this point the frame is "transmitted" successfully
	 * and we will get a TX status notification eventually,
	 * regardless of the value of ret. "ret" only indicates
	 * whether or not we should update the write pointer.
	 */
1492
	if (iwl_queue_space(q) < q->high_mark) {
1493 1494
		if (wait_write_ptr) {
			txq->need_update = 1;
1495
			iwl_txq_update_write_ptr(trans, txq);
1496
		} else {
1497
			iwl_stop_queue(trans, txq);
1498 1499
		}
	}
1500
	spin_unlock(&txq->lock);
1501
	return 0;
1502 1503 1504
 out_err:
	spin_unlock(&txq->lock);
	return -1;
1505 1506
}

1507
static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
1508
{
1509 1510
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
1511
	int err;
1512
	bool hw_rfkill;
1513

1514 1515
	trans_pcie->inta_mask = CSR_INI_SET_MASK;

1516 1517 1518
	if (!trans_pcie->irq_requested) {
		tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
			iwl_irq_tasklet, (unsigned long)trans);
1519

1520
		iwl_alloc_isr_ict(trans);
1521

J
Johannes Berg 已提交
1522
		err = request_irq(trans_pcie->irq, iwl_isr_ict, IRQF_SHARED,
1523 1524 1525
			DRV_NAME, trans);
		if (err) {
			IWL_ERR(trans, "Error allocating IRQ %d\n",
J
Johannes Berg 已提交
1526
				trans_pcie->irq);
1527
			goto error;
1528 1529 1530 1531
		}

		INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
		trans_pcie->irq_requested = true;
1532 1533
	}

1534 1535 1536
	err = iwl_prepare_card_hw(trans);
	if (err) {
		IWL_ERR(trans, "Error while preparing HW: %d", err);
1537
		goto err_free_irq;
1538
	}
1539 1540 1541

	iwl_apm_init(trans);

1542 1543 1544
	hw_rfkill = !(iwl_read32(trans, CSR_GP_CNTRL) &
				CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
	iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
1545

1546 1547
	return err;

1548
err_free_irq:
J
Johannes Berg 已提交
1549
	free_irq(trans_pcie->irq, trans);
1550 1551 1552 1553
error:
	iwl_free_isr_ict(trans);
	tasklet_kill(&trans_pcie->irq_tasklet);
	return err;
1554 1555
}

1556 1557 1558 1559
static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans)
{
	iwl_apm_stop(trans);

1560 1561
	iwl_write32(trans, CSR_INT, 0xFFFFFFFF);

1562
	/* Even if we stop the HW, we still want the RF kill interrupt */
1563
	iwl_enable_rfkill_int(trans);
1564 1565
}

1566
static int iwl_trans_pcie_reclaim(struct iwl_trans *trans, int sta_id, int tid,
1567
		      int txq_id, int ssn, struct sk_buff_head *skbs)
1568
{
1569 1570
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
1571 1572
	/* n_bd is usually 256 => n_bd - 1 = 0xff */
	int tfd_num = ssn & (txq->q.n_bd - 1);
1573
	int freed = 0;
1574

1575 1576
	spin_lock(&txq->lock);

1577 1578
	txq->time_stamp = jiffies;

1579
	if (unlikely(txq_id >= IWLAGN_FIRST_AMPDU_QUEUE &&
1580
		     tid != IWL_TID_NON_QOS &&
1581 1582 1583 1584 1585 1586 1587 1588 1589 1590
		     txq_id != trans_pcie->agg_txq[sta_id][tid])) {
		/*
		 * FIXME: this is a uCode bug which need to be addressed,
		 * log the information and return for now.
		 * Since it is can possibly happen very often and in order
		 * not to fill the syslog, don't use IWL_ERR or IWL_WARN
		 */
		IWL_DEBUG_TX_QUEUES(trans, "Bad queue mapping txq_id %d, "
			"agg_txq[sta_id[tid] %d", txq_id,
			trans_pcie->agg_txq[sta_id][tid]);
1591
		spin_unlock(&txq->lock);
1592
		return 1;
1593 1594 1595
	}

	if (txq->q.read_ptr != tfd_num) {
1596 1597 1598
		IWL_DEBUG_TX_REPLY(trans, "[Q %d | AC %d] %d -> %d (%d)\n",
				txq_id, iwl_get_queue_ac(txq), txq->q.read_ptr,
				tfd_num, ssn);
1599
		freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
1600
		if (iwl_queue_space(&txq->q) > txq->q.low_mark)
1601
			iwl_wake_queue(trans, txq);
1602
	}
1603 1604

	spin_unlock(&txq->lock);
1605
	return 0;
1606 1607
}

1608 1609
static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
{
1610
	writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1611 1612 1613 1614
}

static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
{
1615
	writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1616 1617 1618 1619
}

static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
{
1620
	return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1621 1622
}

1623 1624 1625 1626 1627 1628 1629 1630
static void iwl_trans_pcie_configure(struct iwl_trans *trans,
			      const struct iwl_trans_config *trans_cfg)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	trans_pcie->cmd_queue = trans_cfg->cmd_queue;
}

1631
static void iwl_trans_pcie_free(struct iwl_trans *trans)
1632
{
1633 1634 1635
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);

1636
	iwl_trans_pcie_tx_free(trans);
1637
#ifndef CONFIG_IWLWIFI_IDI
1638
	iwl_trans_pcie_rx_free(trans);
1639
#endif
1640
	if (trans_pcie->irq_requested == true) {
J
Johannes Berg 已提交
1641
		free_irq(trans_pcie->irq, trans);
1642 1643
		iwl_free_isr_ict(trans);
	}
1644 1645

	pci_disable_msi(trans_pcie->pci_dev);
1646
	iounmap(trans_pcie->hw_base);
1647 1648 1649
	pci_release_regions(trans_pcie->pci_dev);
	pci_disable_device(trans_pcie->pci_dev);

1650 1651
	trans->shrd->trans = NULL;
	kfree(trans);
1652 1653
}

J
Johannes Berg 已提交
1654
#ifdef CONFIG_PM_SLEEP
1655 1656 1657 1658 1659 1660 1661
static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
{
	return 0;
}

static int iwl_trans_pcie_resume(struct iwl_trans *trans)
{
1662
	bool hw_rfkill;
1663

1664 1665
	hw_rfkill = !(iwl_read32(trans, CSR_GP_CNTRL) &
				CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
1666 1667 1668 1669 1670 1671

	if (hw_rfkill)
		iwl_enable_rfkill_int(trans);
	else
		iwl_enable_interrupts(trans);

1672
	iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
1673 1674 1675

	return 0;
}
J
Johannes Berg 已提交
1676
#endif /* CONFIG_PM_SLEEP */
1677

1678 1679 1680 1681
#define IWL_FLUSH_WAIT_MS	2000

static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
{
1682
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1683 1684 1685 1686 1687 1688 1689
	struct iwl_tx_queue *txq;
	struct iwl_queue *q;
	int cnt;
	unsigned long now = jiffies;
	int ret = 0;

	/* waiting for all the tx frames complete might take a while */
1690
	for (cnt = 0; cnt < cfg(trans)->base_params->num_of_queues; cnt++) {
W
Wey-Yi Guy 已提交
1691
		if (cnt == trans_pcie->cmd_queue)
1692
			continue;
1693
		txq = &trans_pcie->txq[cnt];
1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707
		q = &txq->q;
		while (q->read_ptr != q->write_ptr && !time_after(jiffies,
		       now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
			msleep(1);

		if (q->read_ptr != q->write_ptr) {
			IWL_ERR(trans, "fail to flush all tx fifo queues\n");
			ret = -ETIMEDOUT;
			break;
		}
	}
	return ret;
}

1708 1709 1710 1711 1712 1713
/*
 * On every watchdog tick we check (latest) time stamp. If it does not
 * change during timeout period and queue is not empty we reset firmware.
 */
static int iwl_trans_pcie_check_stuck_queue(struct iwl_trans *trans, int cnt)
{
1714 1715
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tx_queue *txq = &trans_pcie->txq[cnt];
1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729
	struct iwl_queue *q = &txq->q;
	unsigned long timeout;

	if (q->read_ptr == q->write_ptr) {
		txq->time_stamp = jiffies;
		return 0;
	}

	timeout = txq->time_stamp +
		  msecs_to_jiffies(hw_params(trans).wd_timeout);

	if (time_after(jiffies, timeout)) {
		IWL_ERR(trans, "Queue %d stuck for %u ms.\n", q->id,
			hw_params(trans).wd_timeout);
1730
		IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
1731
			q->read_ptr, q->write_ptr);
1732
		IWL_ERR(trans, "Current HW read_ptr %d write_ptr %d\n",
1733
			iwl_read_prph(trans, SCD_QUEUE_RDPTR(cnt))
1734
				& (TFD_QUEUE_SIZE_MAX - 1),
1735
			iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
1736 1737 1738 1739 1740 1741
		return 1;
	}

	return 0;
}

1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788
static const char *get_fh_string(int cmd)
{
	switch (cmd) {
	IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
	IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
	IWL_CMD(FH_RSCSR_CHNL0_WPTR);
	IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
	IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
	IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
	IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
	IWL_CMD(FH_TSSR_TX_STATUS_REG);
	IWL_CMD(FH_TSSR_TX_ERROR_REG);
	default:
		return "UNKNOWN";
	}
}

int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
{
	int i;
#ifdef CONFIG_IWLWIFI_DEBUG
	int pos = 0;
	size_t bufsz = 0;
#endif
	static const u32 fh_tbl[] = {
		FH_RSCSR_CHNL0_STTS_WPTR_REG,
		FH_RSCSR_CHNL0_RBDCB_BASE_REG,
		FH_RSCSR_CHNL0_WPTR,
		FH_MEM_RCSR_CHNL0_CONFIG_REG,
		FH_MEM_RSSR_SHARED_CTRL_REG,
		FH_MEM_RSSR_RX_STATUS_REG,
		FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
		FH_TSSR_TX_STATUS_REG,
		FH_TSSR_TX_ERROR_REG
	};
#ifdef CONFIG_IWLWIFI_DEBUG
	if (display) {
		bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
		*buf = kmalloc(bufsz, GFP_KERNEL);
		if (!*buf)
			return -ENOMEM;
		pos += scnprintf(*buf + pos, bufsz - pos,
				"FH register values:\n");
		for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
			pos += scnprintf(*buf + pos, bufsz - pos,
				"  %34s: 0X%08x\n",
				get_fh_string(fh_tbl[i]),
1789
				iwl_read_direct32(trans, fh_tbl[i]));
1790 1791 1792 1793 1794 1795 1796 1797
		}
		return pos;
	}
#endif
	IWL_ERR(trans, "FH register values:\n");
	for (i = 0; i <  ARRAY_SIZE(fh_tbl); i++) {
		IWL_ERR(trans, "  %34s: 0X%08x\n",
			get_fh_string(fh_tbl[i]),
1798
			iwl_read_direct32(trans, fh_tbl[i]));
1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867
	}
	return 0;
}

static const char *get_csr_string(int cmd)
{
	switch (cmd) {
	IWL_CMD(CSR_HW_IF_CONFIG_REG);
	IWL_CMD(CSR_INT_COALESCING);
	IWL_CMD(CSR_INT);
	IWL_CMD(CSR_INT_MASK);
	IWL_CMD(CSR_FH_INT_STATUS);
	IWL_CMD(CSR_GPIO_IN);
	IWL_CMD(CSR_RESET);
	IWL_CMD(CSR_GP_CNTRL);
	IWL_CMD(CSR_HW_REV);
	IWL_CMD(CSR_EEPROM_REG);
	IWL_CMD(CSR_EEPROM_GP);
	IWL_CMD(CSR_OTP_GP_REG);
	IWL_CMD(CSR_GIO_REG);
	IWL_CMD(CSR_GP_UCODE_REG);
	IWL_CMD(CSR_GP_DRIVER_REG);
	IWL_CMD(CSR_UCODE_DRV_GP1);
	IWL_CMD(CSR_UCODE_DRV_GP2);
	IWL_CMD(CSR_LED_REG);
	IWL_CMD(CSR_DRAM_INT_TBL_REG);
	IWL_CMD(CSR_GIO_CHICKEN_BITS);
	IWL_CMD(CSR_ANA_PLL_CFG);
	IWL_CMD(CSR_HW_REV_WA_REG);
	IWL_CMD(CSR_DBG_HPET_MEM_REG);
	default:
		return "UNKNOWN";
	}
}

void iwl_dump_csr(struct iwl_trans *trans)
{
	int i;
	static const u32 csr_tbl[] = {
		CSR_HW_IF_CONFIG_REG,
		CSR_INT_COALESCING,
		CSR_INT,
		CSR_INT_MASK,
		CSR_FH_INT_STATUS,
		CSR_GPIO_IN,
		CSR_RESET,
		CSR_GP_CNTRL,
		CSR_HW_REV,
		CSR_EEPROM_REG,
		CSR_EEPROM_GP,
		CSR_OTP_GP_REG,
		CSR_GIO_REG,
		CSR_GP_UCODE_REG,
		CSR_GP_DRIVER_REG,
		CSR_UCODE_DRV_GP1,
		CSR_UCODE_DRV_GP2,
		CSR_LED_REG,
		CSR_DRAM_INT_TBL_REG,
		CSR_GIO_CHICKEN_BITS,
		CSR_ANA_PLL_CFG,
		CSR_HW_REV_WA_REG,
		CSR_DBG_HPET_MEM_REG
	};
	IWL_ERR(trans, "CSR values:\n");
	IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
		"CSR_INT_PERIODIC_REG)\n");
	for (i = 0; i <  ARRAY_SIZE(csr_tbl); i++) {
		IWL_ERR(trans, "  %25s: 0X%08x\n",
			get_csr_string(csr_tbl[i]),
1868
			iwl_read32(trans, csr_tbl[i]));
1869 1870 1871
	}
}

1872 1873 1874
#ifdef CONFIG_IWLWIFI_DEBUGFS
/* create and remove of files */
#define DEBUGFS_ADD_FILE(name, parent, mode) do {			\
1875
	if (!debugfs_create_file(#name, mode, parent, trans,		\
1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905
				 &iwl_dbgfs_##name##_ops))		\
		return -ENOMEM;						\
} while (0)

/* file operation */
#define DEBUGFS_READ_FUNC(name)                                         \
static ssize_t iwl_dbgfs_##name##_read(struct file *file,               \
					char __user *user_buf,          \
					size_t count, loff_t *ppos);

#define DEBUGFS_WRITE_FUNC(name)                                        \
static ssize_t iwl_dbgfs_##name##_write(struct file *file,              \
					const char __user *user_buf,    \
					size_t count, loff_t *ppos);


static int iwl_dbgfs_open_file_generic(struct inode *inode, struct file *file)
{
	file->private_data = inode->i_private;
	return 0;
}

#define DEBUGFS_READ_FILE_OPS(name)					\
	DEBUGFS_READ_FUNC(name);					\
static const struct file_operations iwl_dbgfs_##name##_ops = {		\
	.read = iwl_dbgfs_##name##_read,				\
	.open = iwl_dbgfs_open_file_generic,				\
	.llseek = generic_file_llseek,					\
};

1906 1907 1908 1909 1910 1911 1912 1913
#define DEBUGFS_WRITE_FILE_OPS(name)                                    \
	DEBUGFS_WRITE_FUNC(name);                                       \
static const struct file_operations iwl_dbgfs_##name##_ops = {          \
	.write = iwl_dbgfs_##name##_write,                              \
	.open = iwl_dbgfs_open_file_generic,				\
	.llseek = generic_file_llseek,					\
};

1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925
#define DEBUGFS_READ_WRITE_FILE_OPS(name)				\
	DEBUGFS_READ_FUNC(name);					\
	DEBUGFS_WRITE_FUNC(name);					\
static const struct file_operations iwl_dbgfs_##name##_ops = {		\
	.write = iwl_dbgfs_##name##_write,				\
	.read = iwl_dbgfs_##name##_read,				\
	.open = iwl_dbgfs_open_file_generic,				\
	.llseek = generic_file_llseek,					\
};

static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
						char __user *user_buf,
1926 1927
						size_t count, loff_t *ppos)
{
1928
	struct iwl_trans *trans = file->private_data;
1929
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1930 1931 1932 1933 1934 1935
	struct iwl_tx_queue *txq;
	struct iwl_queue *q;
	char *buf;
	int pos = 0;
	int cnt;
	int ret;
1936 1937 1938
	size_t bufsz;

	bufsz = sizeof(char) * 64 * cfg(trans)->base_params->num_of_queues;
1939

1940
	if (!trans_pcie->txq) {
1941
		IWL_ERR(trans, "txq not ready\n");
1942 1943 1944 1945 1946 1947
		return -EAGAIN;
	}
	buf = kzalloc(bufsz, GFP_KERNEL);
	if (!buf)
		return -ENOMEM;

1948
	for (cnt = 0; cnt < cfg(trans)->base_params->num_of_queues; cnt++) {
1949
		txq = &trans_pcie->txq[cnt];
1950 1951 1952 1953 1954
		q = &txq->q;
		pos += scnprintf(buf + pos, bufsz - pos,
				"hwq %.2d: read=%u write=%u stop=%d"
				" swq_id=%#.2x (ac %d/hwq %d)\n",
				cnt, q->read_ptr, q->write_ptr,
1955
				!!test_bit(cnt, trans_pcie->queue_stopped),
1956 1957 1958 1959 1960 1961
				txq->swq_id, txq->swq_id & 3,
				(txq->swq_id >> 2) & 0x1f);
		if (cnt >= 4)
			continue;
		/* for the ACs, display the stop count too */
		pos += scnprintf(buf + pos, bufsz - pos,
1962 1963
			"        stop-count: %d\n",
			atomic_read(&trans_pcie->queue_stop_count[cnt]));
1964 1965 1966 1967 1968 1969 1970 1971 1972
	}
	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
	kfree(buf);
	return ret;
}

static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
						char __user *user_buf,
						size_t count, loff_t *ppos) {
1973 1974 1975 1976
	struct iwl_trans *trans = file->private_data;
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;
1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996
	char buf[256];
	int pos = 0;
	const size_t bufsz = sizeof(buf);

	pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
						rxq->read);
	pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
						rxq->write);
	pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
						rxq->free_count);
	if (rxq->rb_stts) {
		pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
			 le16_to_cpu(rxq->rb_stts->closed_rb_num) &  0x0FFF);
	} else {
		pos += scnprintf(buf + pos, bufsz - pos,
					"closed_rb_num: Not Allocated\n");
	}
	return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
}

1997 1998 1999 2000 2001 2002 2003 2004 2005
static ssize_t iwl_dbgfs_log_event_read(struct file *file,
					 char __user *user_buf,
					 size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	char *buf;
	int pos = 0;
	ssize_t ret = -ENOMEM;

2006
	ret = pos = iwl_dump_nic_event_log(trans, true, &buf, true);
2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029
	if (buf) {
		ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
		kfree(buf);
	}
	return ret;
}

static ssize_t iwl_dbgfs_log_event_write(struct file *file,
					const char __user *user_buf,
					size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	u32 event_log_flag;
	char buf[8];
	int buf_size;

	memset(buf, 0, sizeof(buf));
	buf_size = min(count, sizeof(buf) -  1);
	if (copy_from_user(buf, user_buf, buf_size))
		return -EFAULT;
	if (sscanf(buf, "%d", &event_log_flag) != 1)
		return -EFAULT;
	if (event_log_flag == 1)
2030
		iwl_dump_nic_event_log(trans, true, NULL, false);
2031 2032 2033 2034

	return count;
}

2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120
static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
					char __user *user_buf,
					size_t count, loff_t *ppos) {

	struct iwl_trans *trans = file->private_data;
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct isr_statistics *isr_stats = &trans_pcie->isr_stats;

	int pos = 0;
	char *buf;
	int bufsz = 24 * 64; /* 24 items * 64 char per item */
	ssize_t ret;

	buf = kzalloc(bufsz, GFP_KERNEL);
	if (!buf) {
		IWL_ERR(trans, "Can not allocate Buffer\n");
		return -ENOMEM;
	}

	pos += scnprintf(buf + pos, bufsz - pos,
			"Interrupt Statistics Report:\n");

	pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
		isr_stats->hw);
	pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
		isr_stats->sw);
	if (isr_stats->sw || isr_stats->hw) {
		pos += scnprintf(buf + pos, bufsz - pos,
			"\tLast Restarting Code:  0x%X\n",
			isr_stats->err_code);
	}
#ifdef CONFIG_IWLWIFI_DEBUG
	pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
		isr_stats->sch);
	pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
		isr_stats->alive);
#endif
	pos += scnprintf(buf + pos, bufsz - pos,
		"HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);

	pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
		isr_stats->ctkill);

	pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
		isr_stats->wakeup);

	pos += scnprintf(buf + pos, bufsz - pos,
		"Rx command responses:\t\t %u\n", isr_stats->rx);

	pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
		isr_stats->tx);

	pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
		isr_stats->unhandled);

	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
	kfree(buf);
	return ret;
}

static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
					 const char __user *user_buf,
					 size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct isr_statistics *isr_stats = &trans_pcie->isr_stats;

	char buf[8];
	int buf_size;
	u32 reset_flag;

	memset(buf, 0, sizeof(buf));
	buf_size = min(count, sizeof(buf) -  1);
	if (copy_from_user(buf, user_buf, buf_size))
		return -EFAULT;
	if (sscanf(buf, "%x", &reset_flag) != 1)
		return -EFAULT;
	if (reset_flag == 0)
		memset(isr_stats, 0, sizeof(*isr_stats));

	return count;
}

2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160
static ssize_t iwl_dbgfs_csr_write(struct file *file,
					 const char __user *user_buf,
					 size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	char buf[8];
	int buf_size;
	int csr;

	memset(buf, 0, sizeof(buf));
	buf_size = min(count, sizeof(buf) -  1);
	if (copy_from_user(buf, user_buf, buf_size))
		return -EFAULT;
	if (sscanf(buf, "%d", &csr) != 1)
		return -EFAULT;

	iwl_dump_csr(trans);

	return count;
}

static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
					 char __user *user_buf,
					 size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	char *buf;
	int pos = 0;
	ssize_t ret = -EFAULT;

	ret = pos = iwl_dump_fh(trans, &buf, true);
	if (buf) {
		ret = simple_read_from_buffer(user_buf,
					      count, ppos, buf, pos);
		kfree(buf);
	}

	return ret;
}

2161
DEBUGFS_READ_WRITE_FILE_OPS(log_event);
2162
DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
2163
DEBUGFS_READ_FILE_OPS(fh_reg);
2164 2165
DEBUGFS_READ_FILE_OPS(rx_queue);
DEBUGFS_READ_FILE_OPS(tx_queue);
2166
DEBUGFS_WRITE_FILE_OPS(csr);
2167 2168 2169 2170 2171 2172 2173 2174 2175 2176

/*
 * Create the debugfs files and directories
 *
 */
static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
					struct dentry *dir)
{
	DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
	DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
2177
	DEBUGFS_ADD_FILE(log_event, dir, S_IWUSR | S_IRUSR);
2178
	DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
2179 2180
	DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
	DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
2181 2182 2183 2184 2185 2186 2187 2188 2189
	return 0;
}
#else
static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
					struct dentry *dir)
{ return 0; }

#endif /*CONFIG_IWLWIFI_DEBUGFS */

2190
const struct iwl_trans_ops trans_ops_pcie = {
2191
	.start_hw = iwl_trans_pcie_start_hw,
2192
	.stop_hw = iwl_trans_pcie_stop_hw,
2193
	.fw_alive = iwl_trans_pcie_fw_alive,
2194
	.start_fw = iwl_trans_pcie_start_fw,
2195
	.stop_device = iwl_trans_pcie_stop_device,
2196

2197 2198
	.wowlan_suspend = iwl_trans_pcie_wowlan_suspend,

2199
	.send_cmd = iwl_trans_pcie_send_cmd,
2200

2201
	.tx = iwl_trans_pcie_tx,
2202
	.reclaim = iwl_trans_pcie_reclaim,
2203

2204
	.tx_agg_disable = iwl_trans_pcie_tx_agg_disable,
2205
	.tx_agg_alloc = iwl_trans_pcie_tx_agg_alloc,
2206
	.tx_agg_setup = iwl_trans_pcie_tx_agg_setup,
2207

2208
	.free = iwl_trans_pcie_free,
2209 2210

	.dbgfs_register = iwl_trans_pcie_dbgfs_register,
2211 2212

	.wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
2213
	.check_stuck_queue = iwl_trans_pcie_check_stuck_queue,
2214

J
Johannes Berg 已提交
2215
#ifdef CONFIG_PM_SLEEP
2216 2217
	.suspend = iwl_trans_pcie_suspend,
	.resume = iwl_trans_pcie_resume,
J
Johannes Berg 已提交
2218
#endif
2219 2220 2221
	.write8 = iwl_trans_pcie_write8,
	.write32 = iwl_trans_pcie_write32,
	.read32 = iwl_trans_pcie_read32,
2222
	.configure = iwl_trans_pcie_configure,
2223
};
2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244

struct iwl_trans *iwl_trans_pcie_alloc(struct iwl_shared *shrd,
				       struct pci_dev *pdev,
				       const struct pci_device_id *ent)
{
	struct iwl_trans_pcie *trans_pcie;
	struct iwl_trans *trans;
	u16 pci_cmd;
	int err;

	trans = kzalloc(sizeof(struct iwl_trans) +
			     sizeof(struct iwl_trans_pcie), GFP_KERNEL);

	if (WARN_ON(!trans))
		return NULL;

	trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	trans->ops = &trans_ops_pcie;
	trans->shrd = shrd;
	trans_pcie->trans = trans;
J
Johannes Berg 已提交
2245
	spin_lock_init(&trans_pcie->irq_lock);
2246
	init_waitqueue_head(&trans_pcie->ucode_write_waitq);
2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281

	/* W/A - seems to solve weird behavior. We need to remove this if we
	 * don't want to stay in L1 all the time. This wastes a lot of power */
	pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
				PCIE_LINK_STATE_CLKPM);

	if (pci_enable_device(pdev)) {
		err = -ENODEV;
		goto out_no_pci;
	}

	pci_set_master(pdev);

	err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
	if (!err)
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
	if (err) {
		err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
		if (!err)
			err = pci_set_consistent_dma_mask(pdev,
							DMA_BIT_MASK(32));
		/* both attempts failed: */
		if (err) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "No suitable DMA available.\n");
			goto out_pci_disable_device;
		}
	}

	err = pci_request_regions(pdev, DRV_NAME);
	if (err) {
		dev_printk(KERN_ERR, &pdev->dev, "pci_request_regions failed");
		goto out_pci_disable_device;
	}

2282
	trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
2283
	if (!trans_pcie->hw_base) {
2284
		dev_printk(KERN_ERR, &pdev->dev, "pci_ioremap_bar failed");
2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307
		err = -ENODEV;
		goto out_pci_release_regions;
	}

	dev_printk(KERN_INFO, &pdev->dev,
		"pci_resource_len = 0x%08llx\n",
		(unsigned long long) pci_resource_len(pdev, 0));
	dev_printk(KERN_INFO, &pdev->dev,
		"pci_resource_base = %p\n", trans_pcie->hw_base);

	dev_printk(KERN_INFO, &pdev->dev,
		"HW Revision ID = 0x%X\n", pdev->revision);

	/* We disable the RETRY_TIMEOUT register (0x41) to keep
	 * PCI Tx retries from interfering with C3 CPU state */
	pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);

	err = pci_enable_msi(pdev);
	if (err)
		dev_printk(KERN_ERR, &pdev->dev,
			"pci_enable_msi failed(0X%x)", err);

	trans->dev = &pdev->dev;
J
Johannes Berg 已提交
2308
	trans_pcie->irq = pdev->irq;
2309
	trans_pcie->pci_dev = pdev;
2310
	trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
E
Emmanuel Grumbach 已提交
2311
	trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
2312 2313
	snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
		 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333

	/* TODO: Move this away, not needed if not MSI */
	/* enable rfkill interrupt: hw bug w/a */
	pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
	if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
		pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
		pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
	}

	return trans;

out_pci_release_regions:
	pci_release_regions(pdev);
out_pci_disable_device:
	pci_disable_device(pdev);
out_no_pci:
	kfree(trans);
	return NULL;
}