iwl-trans-pcie.c 64.6 KB
Newer Older
1 2 3 4 5 6 7
/******************************************************************************
 *
 * This file is provided under a dual BSD/GPLv2 license.  When using or
 * redistributing this file, you may do so under either license.
 *
 * GPL LICENSE SUMMARY
 *
W
Wey-Yi Guy 已提交
8
 * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
 * USA
 *
 * The full GNU General Public License is included in this distribution
 * in the file called LICENSE.GPL.
 *
 * Contact Information:
 *  Intel Linux Wireless <ilw@linux.intel.com>
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 * BSD LICENSE
 *
W
Wey-Yi Guy 已提交
33
 * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 *
 *  * Redistributions of source code must retain the above copyright
 *    notice, this list of conditions and the following disclaimer.
 *  * Redistributions in binary form must reproduce the above copyright
 *    notice, this list of conditions and the following disclaimer in
 *    the documentation and/or other materials provided with the
 *    distribution.
 *  * Neither the name Intel Corporation nor the names of its
 *    contributors may be used to endorse or promote products derived
 *    from this software without specific prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 *
 *****************************************************************************/
63 64
#include <linux/pci.h>
#include <linux/pci-aspm.h>
65
#include <linux/interrupt.h>
66
#include <linux/debugfs.h>
67
#include <linux/sched.h>
68 69
#include <linux/bitops.h>
#include <linux/gfp.h>
70

71
#include "iwl-trans.h"
72
#include "iwl-trans-pcie-int.h"
73 74
#include "iwl-csr.h"
#include "iwl-prph.h"
75
#include "iwl-shared.h"
76
#include "iwl-eeprom.h"
77
#include "iwl-agn-hw.h"
78
#include "iwl-core.h"
79

80 81
#define IWL_MASK(lo, hi) ((1 << (hi)) | ((1 << (hi)) - (1 << (lo))))

82
static int iwl_trans_rx_alloc(struct iwl_trans *trans)
83
{
84 85 86
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;
87
	struct device *dev = trans->dev;
88

89
	memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
90 91 92 93 94 95 96

	spin_lock_init(&rxq->lock);

	if (WARN_ON(rxq->bd || rxq->rb_stts))
		return -EINVAL;

	/* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
97 98
	rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
				      &rxq->bd_dma, GFP_KERNEL);
99 100 101 102
	if (!rxq->bd)
		goto err_bd;

	/*Allocate the driver's pointer to receive buffer status */
103 104
	rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
					   &rxq->rb_stts_dma, GFP_KERNEL);
105 106 107 108 109 110
	if (!rxq->rb_stts)
		goto err_rb_stts;

	return 0;

err_rb_stts:
111 112
	dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
			rxq->bd, rxq->bd_dma);
113 114 115 116 117 118
	memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
	rxq->bd = NULL;
err_bd:
	return -ENOMEM;
}

119
static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
120
{
121 122 123
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;
124
	int i;
125 126 127 128 129 130

	/* Fill the rx_used queue with _all_ of the Rx buffers */
	for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
		/* In the reset function, these buffers may have been allocated
		 * to an SKB, so we need to unmap and free potential storage */
		if (rxq->pool[i].page != NULL) {
131
			dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
132
				PAGE_SIZE << hw_params(trans).rx_page_order,
133
				DMA_FROM_DEVICE);
134 135
			__free_pages(rxq->pool[i].page,
				     hw_params(trans).rx_page_order);
136 137 138 139
			rxq->pool[i].page = NULL;
		}
		list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
	}
140 141
}

142
static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
143 144 145 146
				 struct iwl_rx_queue *rxq)
{
	u32 rb_size;
	const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
147
	u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
148 149 150 151 152 153 154

	if (iwlagn_mod_params.amsdu_size_8K)
		rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
	else
		rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;

	/* Stop Rx DMA */
155
	iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
156 157

	/* Reset driver's Rx queue write index */
158
	iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
159 160

	/* Tell device where to find RBD circular buffer in DRAM */
161
	iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
162 163 164
			   (u32)(rxq->bd_dma >> 8));

	/* Tell device where in DRAM to update its Rx status */
165
	iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
166 167 168 169 170 171 172 173 174 175
			   rxq->rb_stts_dma >> 4);

	/* Enable Rx DMA
	 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
	 *      the credit mechanism in 5000 HW RX FIFO
	 * Direct rx interrupts to hosts
	 * Rx buffer size 4 or 8k
	 * RB timeout 0x10
	 * 256 RBDs
	 */
176
	iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
177 178 179 180 181 182 183 184 185
			   FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
			   FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
			   FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
			   FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
			   rb_size|
			   (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
			   (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));

	/* Set interrupt coalescing timer to default (2048 usecs) */
186
	iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
187 188
}

189
static int iwl_rx_init(struct iwl_trans *trans)
190
{
191 192 193 194
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;

195 196 197 198
	int i, err;
	unsigned long flags;

	if (!rxq->bd) {
199
		err = iwl_trans_rx_alloc(trans);
200 201 202 203 204 205 206 207
		if (err)
			return err;
	}

	spin_lock_irqsave(&rxq->lock, flags);
	INIT_LIST_HEAD(&rxq->rx_free);
	INIT_LIST_HEAD(&rxq->rx_used);

208
	iwl_trans_rxq_free_rx_bufs(trans);
209 210 211 212 213 214 215 216 217 218 219

	for (i = 0; i < RX_QUEUE_SIZE; i++)
		rxq->queue[i] = NULL;

	/* Set us so that we have processed and used all buffers, but have
	 * not restocked the Rx queue with fresh buffers */
	rxq->read = rxq->write = 0;
	rxq->write_actual = 0;
	rxq->free_count = 0;
	spin_unlock_irqrestore(&rxq->lock, flags);

220
	iwlagn_rx_replenish(trans);
221

222
	iwl_trans_rx_hw_init(trans, rxq);
223

J
Johannes Berg 已提交
224
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
225
	rxq->need_update = 1;
226
	iwl_rx_queue_update_write_ptr(trans, rxq);
J
Johannes Berg 已提交
227
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
228

229 230 231
	return 0;
}

232
static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
233
{
234 235 236 237
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;

238 239 240 241 242
	unsigned long flags;

	/*if rxq->bd is NULL, it means that nothing has been allocated,
	 * exit now */
	if (!rxq->bd) {
243
		IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
244 245 246 247
		return;
	}

	spin_lock_irqsave(&rxq->lock, flags);
248
	iwl_trans_rxq_free_rx_bufs(trans);
249 250
	spin_unlock_irqrestore(&rxq->lock, flags);

251
	dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
252 253 254 255 256
			  rxq->bd, rxq->bd_dma);
	memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
	rxq->bd = NULL;

	if (rxq->rb_stts)
257
		dma_free_coherent(trans->dev,
258 259 260
				  sizeof(struct iwl_rb_status),
				  rxq->rb_stts, rxq->rb_stts_dma);
	else
261
		IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
262 263 264 265
	memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
	rxq->rb_stts = NULL;
}

266
static int iwl_trans_rx_stop(struct iwl_trans *trans)
267 268 269
{

	/* stop Rx DMA */
270 271
	iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
	return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
272 273 274
			    FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
}

275
static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
276 277 278 279 280
				    struct iwl_dma_ptr *ptr, size_t size)
{
	if (WARN_ON(ptr->addr))
		return -EINVAL;

281
	ptr->addr = dma_alloc_coherent(trans->dev, size,
282 283 284 285 286 287 288
				       &ptr->dma, GFP_KERNEL);
	if (!ptr->addr)
		return -ENOMEM;
	ptr->size = size;
	return 0;
}

289
static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans,
290 291 292 293 294
				    struct iwl_dma_ptr *ptr)
{
	if (unlikely(!ptr->addr))
		return;

295
	dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
296 297 298
	memset(ptr, 0, sizeof(*ptr));
}

299 300 301
static int iwl_trans_txq_alloc(struct iwl_trans *trans,
				struct iwl_tx_queue *txq, int slots_num,
				u32 txq_id)
302
{
303
	size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
304 305
	int i;

306
	if (WARN_ON(txq->meta || txq->cmd || txq->skbs || txq->tfds))
307 308
		return -EINVAL;

309 310
	txq->q.n_window = slots_num;

311 312
	txq->meta = kcalloc(slots_num, sizeof(txq->meta[0]), GFP_KERNEL);
	txq->cmd = kcalloc(slots_num, sizeof(txq->cmd[0]), GFP_KERNEL);
313 314 315 316

	if (!txq->meta || !txq->cmd)
		goto error;

317 318 319 320 321 322 323
	if (txq_id == trans->shrd->cmd_queue)
		for (i = 0; i < slots_num; i++) {
			txq->cmd[i] = kmalloc(sizeof(struct iwl_device_cmd),
						GFP_KERNEL);
			if (!txq->cmd[i])
				goto error;
		}
324 325 326 327

	/* Alloc driver data array and TFD circular buffer */
	/* Driver private data, only for Tx (not command) queues,
	 * not shared with device. */
328
	if (txq_id != trans->shrd->cmd_queue) {
329 330
		txq->skbs = kcalloc(TFD_QUEUE_SIZE_MAX, sizeof(txq->skbs[0]),
				    GFP_KERNEL);
331
		if (!txq->skbs) {
332
			IWL_ERR(trans, "kmalloc for auxiliary BD "
333 334 335 336
				  "structures failed\n");
			goto error;
		}
	} else {
337
		txq->skbs = NULL;
338 339 340 341
	}

	/* Circular buffer of transmit frame descriptors (TFDs),
	 * shared with device */
342
	txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
343
				       &txq->q.dma_addr, GFP_KERNEL);
344
	if (!txq->tfds) {
345
		IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
346 347 348 349 350 351
		goto error;
	}
	txq->q.id = txq_id;

	return 0;
error:
352 353
	kfree(txq->skbs);
	txq->skbs = NULL;
354 355
	/* since txq->cmd has been zeroed,
	 * all non allocated cmd[i] will be NULL */
356
	if (txq->cmd && txq_id == trans->shrd->cmd_queue)
357 358 359 360 361 362 363 364 365 366 367
		for (i = 0; i < slots_num; i++)
			kfree(txq->cmd[i]);
	kfree(txq->meta);
	kfree(txq->cmd);
	txq->meta = NULL;
	txq->cmd = NULL;

	return -ENOMEM;

}

368
static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388
		      int slots_num, u32 txq_id)
{
	int ret;

	txq->need_update = 0;
	memset(txq->meta, 0, sizeof(txq->meta[0]) * slots_num);

	/*
	 * For the default queues 0-3, set up the swq_id
	 * already -- all others need to get one later
	 * (if they need one at all).
	 */
	if (txq_id < 4)
		iwl_set_swq_id(txq, txq_id, txq_id);

	/* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
	 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
	BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));

	/* Initialize queue's high/low-water marks, and head/tail indexes */
389
	ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
390 391 392 393
			txq_id);
	if (ret)
		return ret;

394 395
	spin_lock_init(&txq->lock);

396 397 398 399
	/*
	 * Tell nic where to find circular buffer of Tx Frame Descriptors for
	 * given Tx queue, and enable the DMA channel used for that queue.
	 * Circular buffer (TFD queue in DRAM) physical base address */
400
	iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
401 402 403 404 405
			     txq->q.dma_addr >> 8);

	return 0;
}

406 407 408
/**
 * iwl_tx_queue_unmap -  Unmap any remaining DMA mappings and free skb's
 */
409
static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
410
{
411 412
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
413
	struct iwl_queue *q = &txq->q;
414
	enum dma_data_direction dma_dir;
415 416 417 418

	if (!q->n_bd)
		return;

419 420 421
	/* In the command queue, all the TBs are mapped as BIDI
	 * so unmap them as such.
	 */
422
	if (txq_id == trans->shrd->cmd_queue)
423
		dma_dir = DMA_BIDIRECTIONAL;
424
	else
425 426
		dma_dir = DMA_TO_DEVICE;

427
	spin_lock_bh(&txq->lock);
428 429
	while (q->write_ptr != q->read_ptr) {
		/* The read_ptr needs to bound by q->n_window */
430 431
		iwlagn_txq_free_tfd(trans, txq, get_cmd_index(q, q->read_ptr),
				    dma_dir);
432 433
		q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
	}
434
	spin_unlock_bh(&txq->lock);
435 436
}

437 438 439 440 441 442 443 444
/**
 * iwl_tx_queue_free - Deallocate DMA queue.
 * @txq: Transmit queue to deallocate.
 *
 * Empty queue by removing and destroying all BD's.
 * Free all buffers.
 * 0-fill, but do not free "txq" descriptor structure.
 */
445
static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
446
{
447 448
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
449
	struct device *dev = trans->dev;
450 451 452 453
	int i;
	if (WARN_ON(!txq))
		return;

454
	iwl_tx_queue_unmap(trans, txq_id);
455 456

	/* De-alloc array of command/tx buffers */
457 458 459 460

	if (txq_id == trans->shrd->cmd_queue)
		for (i = 0; i < txq->q.n_window; i++)
			kfree(txq->cmd[i]);
461 462 463

	/* De-alloc circular buffer of TFDs */
	if (txq->q.n_bd) {
464
		dma_free_coherent(dev, sizeof(struct iwl_tfd) *
465 466 467 468 469
				  txq->q.n_bd, txq->tfds, txq->q.dma_addr);
		memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
	}

	/* De-alloc array of per-TFD driver data */
470 471
	kfree(txq->skbs);
	txq->skbs = NULL;
472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487

	/* deallocate arrays */
	kfree(txq->cmd);
	kfree(txq->meta);
	txq->cmd = NULL;
	txq->meta = NULL;

	/* 0-fill queue descriptor structure */
	memset(txq, 0, sizeof(*txq));
}

/**
 * iwl_trans_tx_free - Free TXQ Context
 *
 * Destroy all TX DMA queues and structures
 */
488
static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
489 490
{
	int txq_id;
491
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
492 493

	/* Tx queues */
494
	if (trans_pcie->txq) {
495
		for (txq_id = 0;
496 497
		     txq_id < hw_params(trans).max_txq_num; txq_id++)
			iwl_tx_queue_free(trans, txq_id);
498 499
	}

500 501
	kfree(trans_pcie->txq);
	trans_pcie->txq = NULL;
502

503
	iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
504

505
	iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
506 507
}

508 509 510 511 512 513 514
/**
 * iwl_trans_tx_alloc - allocate TX context
 * Allocate all Tx DMA structures and initialize them
 *
 * @param priv
 * @return error code
 */
515
static int iwl_trans_tx_alloc(struct iwl_trans *trans)
516 517 518
{
	int ret;
	int txq_id, slots_num;
519
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
520

521
	u16 scd_bc_tbls_size = hw_params(trans).max_txq_num *
522 523
			sizeof(struct iwlagn_scd_bc_tbl);

524 525
	/*It is not allowed to alloc twice, so warn when this happens.
	 * We cannot rely on the previous allocation, so free and fail */
526
	if (WARN_ON(trans_pcie->txq)) {
527 528 529 530
		ret = -EINVAL;
		goto error;
	}

531
	ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
532
				   scd_bc_tbls_size);
533
	if (ret) {
534
		IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
535 536 537 538
		goto error;
	}

	/* Alloc keep-warm buffer */
539
	ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
540
	if (ret) {
541
		IWL_ERR(trans, "Keep Warm allocation failed\n");
542 543 544
		goto error;
	}

545 546
	trans_pcie->txq = kcalloc(hw_params(trans).max_txq_num,
				  sizeof(struct iwl_tx_queue), GFP_KERNEL);
547
	if (!trans_pcie->txq) {
548
		IWL_ERR(trans, "Not enough memory for txq\n");
549 550 551 552 553
		ret = ENOMEM;
		goto error;
	}

	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
554 555
	for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
		slots_num = (txq_id == trans->shrd->cmd_queue) ?
556
					TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
557 558
		ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
					  slots_num, txq_id);
559
		if (ret) {
560
			IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
561 562 563 564 565 566 567
			goto error;
		}
	}

	return 0;

error:
568
	iwl_trans_pcie_tx_free(trans);
569 570 571

	return ret;
}
572
static int iwl_tx_init(struct iwl_trans *trans)
573 574 575 576 577
{
	int ret;
	int txq_id, slots_num;
	unsigned long flags;
	bool alloc = false;
578
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
579

580
	if (!trans_pcie->txq) {
581
		ret = iwl_trans_tx_alloc(trans);
582 583 584 585 586
		if (ret)
			goto error;
		alloc = true;
	}

J
Johannes Berg 已提交
587
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
588 589

	/* Turn off all Tx DMA fifos */
590
	iwl_write_prph(trans, SCD_TXFACT, 0);
591 592

	/* Tell NIC where to find the "keep warm" buffer */
593
	iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
594
			   trans_pcie->kw.dma >> 4);
595

J
Johannes Berg 已提交
596
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
597 598

	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
599 600
	for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
		slots_num = (txq_id == trans->shrd->cmd_queue) ?
601
					TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
602 603
		ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
					 slots_num, txq_id);
604
		if (ret) {
605
			IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
606 607 608 609 610 611 612 613
			goto error;
		}
	}

	return 0;
error:
	/*Upon error, free only if we allocated something */
	if (alloc)
614
		iwl_trans_pcie_tx_free(trans);
615 616 617
	return ret;
}

618
static void iwl_set_pwr_vmain(struct iwl_trans *trans)
619 620 621 622 623 624
{
/*
 * (for documentation purposes)
 * to set power to V_AUX, do:

		if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
625
			iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
626 627 628 629
					       APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
					       ~APMG_PS_CTRL_MSK_PWR_SRC);
 */

630
	iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
631 632 633 634
			       APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
			       ~APMG_PS_CTRL_MSK_PWR_SRC);
}

E
Emmanuel Grumbach 已提交
635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677
/* PCI registers */
#define PCI_CFG_RETRY_TIMEOUT	0x041
#define PCI_CFG_LINK_CTRL_VAL_L0S_EN	0x01
#define PCI_CFG_LINK_CTRL_VAL_L1_EN	0x02

static u16 iwl_pciexp_link_ctrl(struct iwl_trans *trans)
{
	int pos;
	u16 pci_lnk_ctl;
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);

	struct pci_dev *pci_dev = trans_pcie->pci_dev;

	pos = pci_pcie_cap(pci_dev);
	pci_read_config_word(pci_dev, pos + PCI_EXP_LNKCTL, &pci_lnk_ctl);
	return pci_lnk_ctl;
}

static void iwl_apm_config(struct iwl_trans *trans)
{
	/*
	 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
	 * Check if BIOS (or OS) enabled L1-ASPM on this device.
	 * If so (likely), disable L0S, so device moves directly L0->L1;
	 *    costs negligible amount of power savings.
	 * If not (unlikely), enable L0S, so there is at least some
	 *    power savings, even without L1.
	 */
	u16 lctl = iwl_pciexp_link_ctrl(trans);

	if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
				PCI_CFG_LINK_CTRL_VAL_L1_EN) {
		/* L1-ASPM enabled; disable(!) L0S */
		iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
		dev_printk(KERN_INFO, trans->dev,
			   "L1 Enabled; Disabling L0S\n");
	} else {
		/* L1-ASPM disabled; enable(!) L0S */
		iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
		dev_printk(KERN_INFO, trans->dev,
			   "L1 Disabled; Enabling L0S\n");
	}
678
	trans->pm_support = !(lctl & PCI_CFG_LINK_CTRL_VAL_L0S_EN);
E
Emmanuel Grumbach 已提交
679 680
}

681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716
/*
 * Start up NIC's basic functionality after it has been reset
 * (e.g. after platform boot, or shutdown via iwl_apm_stop())
 * NOTE:  This does not load uCode nor start the embedded processor
 */
static int iwl_apm_init(struct iwl_trans *trans)
{
	int ret = 0;
	IWL_DEBUG_INFO(trans, "Init card's basic functions\n");

	/*
	 * Use "set_bit" below rather than "write", to preserve any hardware
	 * bits already set by default after reset.
	 */

	/* Disable L0S exit timer (platform NMI Work/Around) */
	iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
			  CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);

	/*
	 * Disable L0s without affecting L1;
	 *  don't wait for ICH L0s (ICH bug W/A)
	 */
	iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
			  CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);

	/* Set FH wait threshold to maximum (HW error during stress W/A) */
	iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);

	/*
	 * Enable HAP INTA (interrupt from management bus) to
	 * wake device's PCI Express link L1a -> L0s
	 */
	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
				    CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);

E
Emmanuel Grumbach 已提交
717
	iwl_apm_config(trans);
718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762

	/* Configure analog phase-lock-loop before activating to D0A */
	if (cfg(trans)->base_params->pll_cfg_val)
		iwl_set_bit(trans, CSR_ANA_PLL_CFG,
			    cfg(trans)->base_params->pll_cfg_val);

	/*
	 * Set "initialization complete" bit to move adapter from
	 * D0U* --> D0A* (powered-up active) state.
	 */
	iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);

	/*
	 * Wait for clock stabilization; once stabilized, access to
	 * device-internal resources is supported, e.g. iwl_write_prph()
	 * and accesses to uCode SRAM.
	 */
	ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
			CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
			CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
	if (ret < 0) {
		IWL_DEBUG_INFO(trans, "Failed to init the card\n");
		goto out;
	}

	/*
	 * Enable DMA clock and wait for it to stabilize.
	 *
	 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
	 * do not disable clocks.  This preserves any hardware bits already
	 * set by default in "CLK_CTRL_REG" after reset.
	 */
	iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
	udelay(20);

	/* Disable L1-Active */
	iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
			  APMG_PCIDEV_STT_VAL_L1_ACT_DIS);

	set_bit(STATUS_DEVICE_ENABLED, &trans->shrd->status);

out:
	return ret;
}

763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802
static int iwl_apm_stop_master(struct iwl_trans *trans)
{
	int ret = 0;

	/* stop device's busmaster DMA activity */
	iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);

	ret = iwl_poll_bit(trans, CSR_RESET,
			CSR_RESET_REG_FLAG_MASTER_DISABLED,
			CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
	if (ret)
		IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");

	IWL_DEBUG_INFO(trans, "stop master\n");

	return ret;
}

static void iwl_apm_stop(struct iwl_trans *trans)
{
	IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");

	clear_bit(STATUS_DEVICE_ENABLED, &trans->shrd->status);

	/* Stop device's DMA activity */
	iwl_apm_stop_master(trans);

	/* Reset the entire device */
	iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);

	udelay(10);

	/*
	 * Clear "initialization complete" bit to move adapter from
	 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
	 */
	iwl_clear_bit(trans, CSR_GP_CNTRL,
		      CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
}

803
static int iwl_nic_init(struct iwl_trans *trans)
804
{
J
Johannes Berg 已提交
805
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
806 807 808
	unsigned long flags;

	/* nic_init */
J
Johannes Berg 已提交
809
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
810
	iwl_apm_init(trans);
811 812

	/* Set interrupt coalescing calibration timer to default (512 usecs) */
813
	iwl_write8(trans, CSR_INT_COALESCING,
814
		IWL_HOST_INT_CALIB_TIMEOUT_DEF);
815

J
Johannes Berg 已提交
816
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
817

818
	iwl_set_pwr_vmain(trans);
819

820
	iwl_nic_config(priv(trans));
821

822
#ifndef CONFIG_IWLWIFI_IDI
823
	/* Allocate the RX queue, or reset if it is already allocated */
824
	iwl_rx_init(trans);
825
#endif
826 827

	/* Allocate or reset and init all Tx and Command queues */
828
	if (iwl_tx_init(trans))
829 830
		return -ENOMEM;

831
	if (cfg(trans)->base_params->shadow_reg_enable) {
832
		/* enable shadow regs in HW */
833
		iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL,
834 835 836
			0x800FFFFF);
	}

837
	set_bit(STATUS_INIT, &trans->shrd->status);
838 839 840 841 842 843 844

	return 0;
}

#define HW_READY_TIMEOUT (50)

/* Note: returns poll_bit return value, which is >= 0 if success */
845
static int iwl_set_hw_ready(struct iwl_trans *trans)
846 847 848
{
	int ret;

849
	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
850 851 852
		CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);

	/* See if we got it */
853
	ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
854 855 856 857
				CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
				CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
				HW_READY_TIMEOUT);

858
	IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
859 860 861 862
	return ret;
}

/* Note: returns standard 0/-ERROR code */
863
static int iwl_prepare_card_hw(struct iwl_trans *trans)
864 865 866
{
	int ret;

867
	IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
868

869
	ret = iwl_set_hw_ready(trans);
870
	/* If the card is ready, exit 0 */
871 872 873 874
	if (ret >= 0)
		return 0;

	/* If HW is not ready, prepare the conditions to check again */
875
	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
876 877
			CSR_HW_IF_CONFIG_REG_PREPARE);

878
	ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
879 880 881 882 883 884 885
			~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
			CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);

	if (ret < 0)
		return ret;

	/* HW should be ready by now, check again. */
886
	ret = iwl_set_hw_ready(trans);
887 888 889 890 891
	if (ret >= 0)
		return 0;
	return ret;
}

892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944
#define IWL_AC_UNSET -1

struct queue_to_fifo_ac {
	s8 fifo, ac;
};

static const struct queue_to_fifo_ac iwlagn_default_queue_to_tx_fifo[] = {
	{ IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
	{ IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
	{ IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
	{ IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
	{ IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
};

static const struct queue_to_fifo_ac iwlagn_ipan_queue_to_tx_fifo[] = {
	{ IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
	{ IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
	{ IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
	{ IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
	{ IWL_TX_FIFO_BK_IPAN, IEEE80211_AC_BK, },
	{ IWL_TX_FIFO_BE_IPAN, IEEE80211_AC_BE, },
	{ IWL_TX_FIFO_VI_IPAN, IEEE80211_AC_VI, },
	{ IWL_TX_FIFO_VO_IPAN, IEEE80211_AC_VO, },
	{ IWL_TX_FIFO_BE_IPAN, 2, },
	{ IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_AUX, IWL_AC_UNSET, },
};

static const u8 iwlagn_bss_ac_to_fifo[] = {
	IWL_TX_FIFO_VO,
	IWL_TX_FIFO_VI,
	IWL_TX_FIFO_BE,
	IWL_TX_FIFO_BK,
};
static const u8 iwlagn_bss_ac_to_queue[] = {
	0, 1, 2, 3,
};
static const u8 iwlagn_pan_ac_to_fifo[] = {
	IWL_TX_FIFO_VO_IPAN,
	IWL_TX_FIFO_VI_IPAN,
	IWL_TX_FIFO_BE_IPAN,
	IWL_TX_FIFO_BK_IPAN,
};
static const u8 iwlagn_pan_ac_to_queue[] = {
	7, 6, 5, 4,
};

945 946 947 948
/*
 * ucode
 */
static int iwl_load_section(struct iwl_trans *trans, const char *name,
949
			    const struct fw_desc *image, u32 dst_addr)
950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996
{
	dma_addr_t phy_addr = image->p_addr;
	u32 byte_cnt = image->len;
	int ret;

	trans->ucode_write_complete = 0;

	iwl_write_direct32(trans,
		FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
		FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);

	iwl_write_direct32(trans,
		FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);

	iwl_write_direct32(trans,
		FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
		phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);

	iwl_write_direct32(trans,
		FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
		(iwl_get_dma_hi_addr(phy_addr)
			<< FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);

	iwl_write_direct32(trans,
		FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
		1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
		1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
		FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);

	iwl_write_direct32(trans,
		FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
		FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE	|
		FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE	|
		FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);

	IWL_DEBUG_FW(trans, "%s uCode section being loaded...\n", name);
	ret = wait_event_timeout(trans->shrd->wait_command_queue,
				 trans->ucode_write_complete, 5 * HZ);
	if (!ret) {
		IWL_ERR(trans, "Could not load the %s uCode section\n",
			name);
		return -ETIMEDOUT;
	}

	return 0;
}

997 998
static int iwl_load_given_ucode(struct iwl_trans *trans,
				const struct fw_img *image)
999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
{
	int ret = 0;

	ret = iwl_load_section(trans, "INST", &image->code,
				   IWLAGN_RTC_INST_LOWER_BOUND);
	if (ret)
		return ret;

	ret = iwl_load_section(trans, "DATA", &image->data,
				    IWLAGN_RTC_DATA_LOWER_BOUND);
	if (ret)
		return ret;

	/* Remove all resets to allow NIC to operate */
	iwl_write32(trans, CSR_RESET, 0);

	return 0;
}

1018 1019
static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
				   const struct fw_img *fw)
1020 1021
{
	int ret;
1022 1023
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
1024
	bool hw_rfkill;
1025

1026
	trans->shrd->ucode_owner = IWL_OWNERSHIP_DRIVER;
1027 1028 1029 1030 1031 1032 1033 1034
	trans_pcie->ac_to_queue[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_queue;
	trans_pcie->ac_to_queue[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_queue;

	trans_pcie->ac_to_fifo[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_fifo;
	trans_pcie->ac_to_fifo[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_fifo;

	trans_pcie->mcast_queue[IWL_RXON_CTX_BSS] = 0;
	trans_pcie->mcast_queue[IWL_RXON_CTX_PAN] = IWL_IPAN_MCAST_QUEUE;
1035

1036 1037
	/* This may fail if AMT took ownership of the device */
	if (iwl_prepare_card_hw(trans)) {
1038
		IWL_WARN(trans, "Exit HW not ready\n");
1039 1040 1041 1042
		return -EIO;
	}

	/* If platform's RF_KILL switch is NOT set to KILL */
1043 1044 1045
	hw_rfkill = !(iwl_read32(trans, CSR_GP_CNTRL) &
				CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
	iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
1046

1047
	if (hw_rfkill) {
1048
		iwl_enable_interrupts(trans);
1049 1050 1051
		return -ERFKILL;
	}

1052
	iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1053

1054
	ret = iwl_nic_init(trans);
1055
	if (ret) {
1056
		IWL_ERR(trans, "Unable to init nic\n");
1057 1058 1059 1060
		return ret;
	}

	/* make sure rfkill handshake bits are cleared */
1061 1062
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
1063 1064 1065
		    CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);

	/* clear (again), then enable host interrupts */
1066
	iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1067
	iwl_enable_interrupts(trans);
1068 1069

	/* really make sure rfkill handshake bits are cleared */
1070 1071
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1072

1073 1074 1075
	/* Load the given image to the HW */
	iwl_load_given_ucode(trans, fw);

1076 1077 1078
	return 0;
}

1079 1080
/*
 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
J
Johannes Berg 已提交
1081
 * must be called under the irq lock and with MAC access
1082
 */
1083
static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
1084
{
J
Johannes Berg 已提交
1085 1086 1087 1088 1089
	struct iwl_trans_pcie __maybe_unused *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);

	lockdep_assert_held(&trans_pcie->irq_lock);

1090
	iwl_write_prph(trans, SCD_TXFACT, mask);
1091 1092
}

1093
static void iwl_tx_start(struct iwl_trans *trans)
1094 1095
{
	const struct queue_to_fifo_ac *queue_to_fifo;
1096 1097
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
1098 1099 1100 1101 1102
	u32 a;
	unsigned long flags;
	int i, chan;
	u32 reg_val;

J
Johannes Berg 已提交
1103
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1104

1105
	trans_pcie->scd_base_addr =
1106
		iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
1107
	a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
1108
	/* reset conext data memory */
1109
	for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
1110
		a += 4)
1111
		iwl_write_targ_mem(trans, a, 0);
1112
	/* reset tx status memory */
1113
	for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
1114
		a += 4)
1115
		iwl_write_targ_mem(trans, a, 0);
1116
	for (; a < trans_pcie->scd_base_addr +
1117
	       SCD_TRANS_TBL_OFFSET_QUEUE(hw_params(trans).max_txq_num);
1118
	       a += 4)
1119
		iwl_write_targ_mem(trans, a, 0);
1120

1121
	iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
1122
		       trans_pcie->scd_bc_tbls.dma >> 10);
1123 1124 1125

	/* Enable DMA channel */
	for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
1126
		iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
1127 1128 1129 1130
				FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
				FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);

	/* Update FH chicken bits */
1131 1132
	reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
	iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
1133 1134
			   reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);

1135
	iwl_write_prph(trans, SCD_QUEUECHAIN_SEL,
1136
		SCD_QUEUECHAIN_SEL_ALL(trans));
1137
	iwl_write_prph(trans, SCD_AGGR_SEL, 0);
1138 1139

	/* initiate the queues */
1140
	for (i = 0; i < hw_params(trans).max_txq_num; i++) {
1141 1142 1143
		iwl_write_prph(trans, SCD_QUEUE_RDPTR(i), 0);
		iwl_write_direct32(trans, HBUS_TARG_WRPTR, 0 | (i << 8));
		iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
1144
				SCD_CONTEXT_QUEUE_OFFSET(i), 0);
1145
		iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
				SCD_CONTEXT_QUEUE_OFFSET(i) +
				sizeof(u32),
				((SCD_WIN_SIZE <<
				SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
				SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
				((SCD_FRAME_LIMIT <<
				SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
				SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
	}

1156
	iwl_write_prph(trans, SCD_INTERRUPT_MASK,
1157
			IWL_MASK(0, hw_params(trans).max_txq_num));
1158 1159

	/* Activate all Tx DMA/FIFO channels */
1160
	iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
1161 1162

	/* map queues to FIFOs */
1163
	if (trans->shrd->valid_contexts != BIT(IWL_RXON_CTX_BSS))
1164 1165 1166 1167
		queue_to_fifo = iwlagn_ipan_queue_to_tx_fifo;
	else
		queue_to_fifo = iwlagn_default_queue_to_tx_fifo;

1168
	iwl_trans_set_wr_ptrs(trans, trans->shrd->cmd_queue, 0);
1169 1170

	/* make sure all queue are not stopped */
1171 1172
	memset(&trans_pcie->queue_stopped[0], 0,
		sizeof(trans_pcie->queue_stopped));
1173
	for (i = 0; i < 4; i++)
1174
		atomic_set(&trans_pcie->queue_stop_count[i], 0);
1175 1176

	/* reset to 0 to enable all the queue first */
1177
	trans_pcie->txq_ctx_active_msk = 0;
1178

1179
	BUILD_BUG_ON(ARRAY_SIZE(iwlagn_default_queue_to_tx_fifo) <
1180
						IWLAGN_FIRST_AMPDU_QUEUE);
1181
	BUILD_BUG_ON(ARRAY_SIZE(iwlagn_ipan_queue_to_tx_fifo) <
1182
						IWLAGN_FIRST_AMPDU_QUEUE);
1183

1184
	for (i = 0; i < IWLAGN_FIRST_AMPDU_QUEUE; i++) {
1185 1186 1187
		int fifo = queue_to_fifo[i].fifo;
		int ac = queue_to_fifo[i].ac;

1188
		iwl_txq_ctx_activate(trans_pcie, i);
1189 1190 1191 1192 1193

		if (fifo == IWL_TX_FIFO_UNUSED)
			continue;

		if (ac != IWL_AC_UNSET)
1194 1195 1196
			iwl_set_swq_id(&trans_pcie->txq[i], ac, i);
		iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[i],
					      fifo, 0);
1197 1198
	}

J
Johannes Berg 已提交
1199
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1200 1201

	/* Enable L1-Active */
1202
	iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
1203 1204 1205
			  APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
}

1206 1207 1208 1209 1210 1211
static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
{
	iwl_reset_ict(trans);
	iwl_tx_start(trans);
}

1212 1213 1214
/**
 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
 */
1215
static int iwl_trans_tx_stop(struct iwl_trans *trans)
1216 1217 1218
{
	int ch, txq_id;
	unsigned long flags;
1219
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1220 1221

	/* Turn off all Tx DMA fifos */
J
Johannes Berg 已提交
1222
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1223

1224
	iwl_trans_txq_set_sched(trans, 0);
1225 1226

	/* Stop each Tx DMA channel, and wait for it to be idle */
1227
	for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
1228
		iwl_write_direct32(trans,
1229
				   FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
1230
		if (iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
1231 1232
				    FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
				    1000))
1233
			IWL_ERR(trans, "Failing on timeout while stopping"
1234
			    " DMA channel %d [0x%08x]", ch,
1235
			    iwl_read_direct32(trans,
1236
					      FH_TSSR_TX_STATUS_REG));
1237
	}
J
Johannes Berg 已提交
1238
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1239

1240
	if (!trans_pcie->txq) {
1241
		IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
1242 1243 1244 1245
		return 0;
	}

	/* Unmap DMA from host system and free skb's */
1246 1247
	for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++)
		iwl_tx_queue_unmap(trans, txq_id);
1248 1249 1250 1251

	return 0;
}

1252
static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
1253 1254
{
	unsigned long flags;
1255
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1256

1257
	/* tell the device to stop sending interrupts */
J
Johannes Berg 已提交
1258
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1259
	iwl_disable_interrupts(trans);
J
Johannes Berg 已提交
1260
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1261

1262
	/* device going down, Stop using ICT table */
1263
	iwl_disable_ict(trans);
1264 1265 1266 1267 1268 1269 1270 1271

	/*
	 * If a HW restart happens during firmware loading,
	 * then the firmware loading might call this function
	 * and later it might be called again due to the
	 * restart. So don't process again if the device is
	 * already dead.
	 */
1272 1273
	if (test_bit(STATUS_DEVICE_ENABLED, &trans->shrd->status)) {
		iwl_trans_tx_stop(trans);
1274
#ifndef CONFIG_IWLWIFI_IDI
1275
		iwl_trans_rx_stop(trans);
1276
#endif
1277
		/* Power-down device's busmaster DMA clocks */
1278
		iwl_write_prph(trans, APMG_CLK_DIS_REG,
1279 1280 1281 1282 1283
			       APMG_CLK_VAL_DMA_CLK_RQT);
		udelay(5);
	}

	/* Make sure (redundant) we've released our request to stay awake */
1284
	iwl_clear_bit(trans, CSR_GP_CNTRL,
1285
			CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1286 1287

	/* Stop the device, and put it in low power state */
1288
	iwl_apm_stop(trans);
1289 1290 1291 1292

	/* Upon stop, the APM issues an interrupt if HW RF kill is set.
	 * Clean again the interrupt here
	 */
J
Johannes Berg 已提交
1293
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1294
	iwl_disable_interrupts(trans);
J
Johannes Berg 已提交
1295
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1296 1297

	/* wait to make sure we flush pending tasklet*/
1298
	synchronize_irq(trans->irq);
1299 1300
	tasklet_kill(&trans_pcie->irq_tasklet);

J
Johannes Berg 已提交
1301 1302
	cancel_work_sync(&trans_pcie->rx_replenish);

1303
	/* stop and reset the on-board processor */
1304
	iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
1305 1306
}

1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317
static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans)
{
	/* let the ucode operate on its own */
	iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
		    CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);

	iwl_disable_interrupts(trans);
	iwl_clear_bit(trans, CSR_GP_CNTRL,
		      CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
}

1318
static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
1319
		struct iwl_device_cmd *dev_cmd, enum iwl_rxon_context_id ctx,
1320
		u8 sta_id, u8 tid)
1321
{
1322 1323 1324
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1325
	struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
1326
	struct iwl_cmd_meta *out_meta;
1327 1328
	struct iwl_tx_queue *txq;
	struct iwl_queue *q;
1329 1330 1331 1332 1333 1334

	dma_addr_t phys_addr = 0;
	dma_addr_t txcmd_phys;
	dma_addr_t scratch_phys;
	u16 len, firstlen, secondlen;
	u8 wait_write_ptr = 0;
1335 1336 1337
	u8 txq_id;
	bool is_agg = false;
	__le16 fc = hdr->frame_control;
1338
	u8 hdr_len = ieee80211_hdrlen(fc);
1339
	u16 __maybe_unused wifi_seq;
1340

1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359
	/*
	 * Send this frame after DTIM -- there's a special queue
	 * reserved for this for contexts that support AP mode.
	 */
	if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
		txq_id = trans_pcie->mcast_queue[ctx];

		/*
		 * The microcode will clear the more data
		 * bit in the last frame it transmits.
		 */
		hdr->frame_control |=
			cpu_to_le16(IEEE80211_FCTL_MOREDATA);
	} else if (info->flags & IEEE80211_TX_CTL_TX_OFFCHAN)
		txq_id = IWL_AUX_QUEUE;
	else
		txq_id =
		    trans_pcie->ac_to_queue[ctx][skb_get_queue_mapping(skb)];

1360 1361 1362 1363 1364
	/* aggregation is on for this <sta,tid> */
	if (info->flags & IEEE80211_TX_CTL_AMPDU) {
		WARN_ON(tid >= IWL_MAX_TID_COUNT);
		txq_id = trans_pcie->agg_txq[sta_id][tid];
		is_agg = true;
1365 1366
	}

1367
	txq = &trans_pcie->txq[txq_id];
1368 1369
	q = &txq->q;

1370 1371
	spin_lock(&txq->lock);

1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383
	/* In AGG mode, the index in the ring must correspond to the WiFi
	 * sequence number. This is a HW requirements to help the SCD to parse
	 * the BA.
	 * Check here that the packets are in the right place on the ring.
	 */
#ifdef CONFIG_IWLWIFI_DEBUG
	wifi_seq = SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
	WARN_ONCE(is_agg && ((wifi_seq & 0xff) != q->write_ptr),
		  "Q: %d WiFi Seq %d tfdNum %d",
		  txq_id, wifi_seq, q->write_ptr);
#endif

1384
	/* Set up driver data for this TFD */
1385
	txq->skbs[q->write_ptr] = skb;
1386 1387 1388 1389 1390
	txq->cmd[q->write_ptr] = dev_cmd;

	dev_cmd->hdr.cmd = REPLY_TX;
	dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
				INDEX_TO_SEQ(q->write_ptr)));
1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413

	/* Set up first empty entry in queue's array of Tx/cmd buffers */
	out_meta = &txq->meta[q->write_ptr];

	/*
	 * Use the first empty entry in this queue's command buffer array
	 * to contain the Tx command and MAC header concatenated together
	 * (payload data will be in another buffer).
	 * Size of this varies, due to varying MAC header length.
	 * If end is not dword aligned, we'll have 2 extra bytes at the end
	 * of the MAC header (device reads on dword boundaries).
	 * We'll tell device about this padding later.
	 */
	len = sizeof(struct iwl_tx_cmd) +
		sizeof(struct iwl_cmd_header) + hdr_len;
	firstlen = (len + 3) & ~3;

	/* Tell NIC about any 2-byte padding after MAC header */
	if (firstlen != len)
		tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;

	/* Physical address of this Tx command's header (not MAC header!),
	 * within command buffer array. */
1414
	txcmd_phys = dma_map_single(trans->dev,
1415 1416
				    &dev_cmd->hdr, firstlen,
				    DMA_BIDIRECTIONAL);
1417
	if (unlikely(dma_mapping_error(trans->dev, txcmd_phys)))
1418
		goto out_err;
1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432
	dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
	dma_unmap_len_set(out_meta, len, firstlen);

	if (!ieee80211_has_morefrags(fc)) {
		txq->need_update = 1;
	} else {
		wait_write_ptr = 1;
		txq->need_update = 0;
	}

	/* Set up TFD's 2nd entry to point directly to remainder of skb,
	 * if any (802.11 null frames have no payload). */
	secondlen = skb->len - hdr_len;
	if (secondlen > 0) {
1433
		phys_addr = dma_map_single(trans->dev, skb->data + hdr_len,
1434
					   secondlen, DMA_TO_DEVICE);
1435 1436
		if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
			dma_unmap_single(trans->dev,
1437 1438 1439
					 dma_unmap_addr(out_meta, mapping),
					 dma_unmap_len(out_meta, len),
					 DMA_BIDIRECTIONAL);
1440
			goto out_err;
1441 1442 1443 1444
		}
	}

	/* Attach buffers to TFD */
1445
	iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
1446
	if (secondlen > 0)
1447
		iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
1448 1449 1450 1451 1452 1453
					     secondlen, 0);

	scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
				offsetof(struct iwl_tx_cmd, scratch);

	/* take back ownership of DMA buffer to enable update */
1454
	dma_sync_single_for_cpu(trans->dev, txcmd_phys, firstlen,
1455 1456 1457 1458
			DMA_BIDIRECTIONAL);
	tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
	tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);

1459
	IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
1460
		     le16_to_cpu(dev_cmd->hdr.sequence));
1461 1462 1463
	IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
	iwl_print_hex_dump(trans, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
	iwl_print_hex_dump(trans, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
1464 1465

	/* Set up entry for this TFD in Tx byte-count array */
1466
	iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
1467

1468
	dma_sync_single_for_device(trans->dev, txcmd_phys, firstlen,
1469 1470
			DMA_BIDIRECTIONAL);

1471
	trace_iwlwifi_dev_tx(priv(trans),
1472 1473 1474 1475 1476 1477 1478
			     &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
			     sizeof(struct iwl_tfd),
			     &dev_cmd->hdr, firstlen,
			     skb->data + hdr_len, secondlen);

	/* Tell device the write index *just past* this latest filled TFD */
	q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
1479 1480
	iwl_txq_update_write_ptr(trans, txq);

1481 1482 1483 1484 1485 1486
	/*
	 * At this point the frame is "transmitted" successfully
	 * and we will get a TX status notification eventually,
	 * regardless of the value of ret. "ret" only indicates
	 * whether or not we should update the write pointer.
	 */
1487
	if (iwl_queue_space(q) < q->high_mark) {
1488 1489
		if (wait_write_ptr) {
			txq->need_update = 1;
1490
			iwl_txq_update_write_ptr(trans, txq);
1491
		} else {
1492
			iwl_stop_queue(trans, txq, "Queue is full");
1493 1494
		}
	}
1495
	spin_unlock(&txq->lock);
1496
	return 0;
1497 1498 1499
 out_err:
	spin_unlock(&txq->lock);
	return -1;
1500 1501
}

1502
static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
1503
{
1504 1505
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
1506
	int err;
1507
	bool hw_rfkill;
1508

1509 1510
	trans_pcie->inta_mask = CSR_INI_SET_MASK;

1511 1512 1513
	if (!trans_pcie->irq_requested) {
		tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
			iwl_irq_tasklet, (unsigned long)trans);
1514

1515
		iwl_alloc_isr_ict(trans);
1516

1517 1518 1519 1520 1521
		err = request_irq(trans->irq, iwl_isr_ict, IRQF_SHARED,
			DRV_NAME, trans);
		if (err) {
			IWL_ERR(trans, "Error allocating IRQ %d\n",
				trans->irq);
1522
			goto error;
1523 1524 1525 1526
		}

		INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
		trans_pcie->irq_requested = true;
1527 1528
	}

1529 1530 1531
	err = iwl_prepare_card_hw(trans);
	if (err) {
		IWL_ERR(trans, "Error while preparing HW: %d", err);
1532
		goto err_free_irq;
1533
	}
1534 1535 1536

	iwl_apm_init(trans);

1537 1538 1539
	hw_rfkill = !(iwl_read32(trans, CSR_GP_CNTRL) &
				CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
	iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
1540

1541 1542
	return err;

1543 1544
err_free_irq:
	free_irq(trans->irq, trans);
1545 1546 1547 1548
error:
	iwl_free_isr_ict(trans);
	tasklet_kill(&trans_pcie->irq_tasklet);
	return err;
1549 1550
}

1551 1552 1553 1554
static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans)
{
	iwl_apm_stop(trans);

1555 1556
	iwl_write32(trans, CSR_INT, 0xFFFFFFFF);

1557 1558 1559 1560 1561
	/* Even if we stop the HW, we still want the RF kill interrupt */
	IWL_DEBUG_ISR(trans, "Enabling rfkill interrupt\n");
	iwl_write32(trans, CSR_INT_MASK, CSR_INT_BIT_RF_KILL);
}

1562
static int iwl_trans_pcie_reclaim(struct iwl_trans *trans, int sta_id, int tid,
1563 1564 1565
		      int txq_id, int ssn, u32 status,
		      struct sk_buff_head *skbs)
{
1566 1567
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
1568 1569
	/* n_bd is usually 256 => n_bd - 1 = 0xff */
	int tfd_num = ssn & (txq->q.n_bd - 1);
1570
	int freed = 0;
1571

1572 1573
	spin_lock(&txq->lock);

1574 1575
	txq->time_stamp = jiffies;

1576
	if (unlikely(txq_id >= IWLAGN_FIRST_AMPDU_QUEUE &&
1577
		     tid != IWL_TID_NON_QOS &&
1578 1579 1580 1581 1582 1583 1584 1585 1586 1587
		     txq_id != trans_pcie->agg_txq[sta_id][tid])) {
		/*
		 * FIXME: this is a uCode bug which need to be addressed,
		 * log the information and return for now.
		 * Since it is can possibly happen very often and in order
		 * not to fill the syslog, don't use IWL_ERR or IWL_WARN
		 */
		IWL_DEBUG_TX_QUEUES(trans, "Bad queue mapping txq_id %d, "
			"agg_txq[sta_id[tid] %d", txq_id,
			trans_pcie->agg_txq[sta_id][tid]);
1588
		spin_unlock(&txq->lock);
1589
		return 1;
1590 1591 1592
	}

	if (txq->q.read_ptr != tfd_num) {
1593 1594 1595
		IWL_DEBUG_TX_REPLY(trans, "[Q %d | AC %d] %d -> %d (%d)\n",
				txq_id, iwl_get_queue_ac(txq), txq->q.read_ptr,
				tfd_num, ssn);
1596
		freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
1597 1598 1599
		if (iwl_queue_space(&txq->q) > txq->q.low_mark &&
		   (!txq->sched_retry ||
		   status != TX_STATUS_FAIL_PASSIVE_NO_RX))
1600
			iwl_wake_queue(trans, txq, "Packets reclaimed");
1601
	}
1602 1603

	spin_unlock(&txq->lock);
1604
	return 0;
1605 1606
}

1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
{
	iowrite8(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
}

static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
{
	iowrite32(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
}

static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
{
	u32 val = ioread32(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
	return val;
}

1623
static void iwl_trans_pcie_free(struct iwl_trans *trans)
1624
{
1625 1626 1627
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);

1628
	iwl_trans_pcie_tx_free(trans);
1629
#ifndef CONFIG_IWLWIFI_IDI
1630
	iwl_trans_pcie_rx_free(trans);
1631
#endif
1632 1633 1634 1635
	if (trans_pcie->irq_requested == true) {
		free_irq(trans->irq, trans);
		iwl_free_isr_ict(trans);
	}
1636 1637 1638 1639 1640 1641

	pci_disable_msi(trans_pcie->pci_dev);
	pci_iounmap(trans_pcie->pci_dev, trans_pcie->hw_base);
	pci_release_regions(trans_pcie->pci_dev);
	pci_disable_device(trans_pcie->pci_dev);

1642 1643
	trans->shrd->trans = NULL;
	kfree(trans);
1644 1645
}

J
Johannes Berg 已提交
1646
#ifdef CONFIG_PM_SLEEP
1647 1648 1649 1650 1651 1652 1653
static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
{
	return 0;
}

static int iwl_trans_pcie_resume(struct iwl_trans *trans)
{
1654
	bool hw_rfkill;
1655

1656
	iwl_enable_interrupts(trans);
1657

1658 1659
	hw_rfkill = !(iwl_read32(trans, CSR_GP_CNTRL) &
				CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
1660
	iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
1661 1662 1663

	return 0;
}
J
Johannes Berg 已提交
1664
#endif /* CONFIG_PM_SLEEP */
1665

1666
static void iwl_trans_pcie_wake_any_queue(struct iwl_trans *trans,
1667 1668
					  enum iwl_rxon_context_id ctx,
					  const char *msg)
1669 1670 1671 1672 1673 1674 1675
{
	u8 ac, txq_id;
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);

	for (ac = 0; ac < AC_NUM; ac++) {
		txq_id = trans_pcie->ac_to_queue[ctx][ac];
1676
		IWL_DEBUG_TX_QUEUES(trans, "Queue Status: Q[%d] %s\n",
1677
			ac,
1678
			(atomic_read(&trans_pcie->queue_stop_count[ac]) > 0)
1679
			      ? "stopped" : "awake");
1680
		iwl_wake_queue(trans, &trans_pcie->txq[txq_id], msg);
1681 1682 1683
	}
}

1684 1685
static void iwl_trans_pcie_stop_queue(struct iwl_trans *trans, int txq_id,
				      const char *msg)
1686
{
1687 1688
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

1689
	iwl_stop_queue(trans, &trans_pcie->txq[txq_id], msg);
1690 1691
}

1692 1693 1694 1695
#define IWL_FLUSH_WAIT_MS	2000

static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
{
1696
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1697 1698 1699 1700 1701 1702 1703 1704 1705 1706
	struct iwl_tx_queue *txq;
	struct iwl_queue *q;
	int cnt;
	unsigned long now = jiffies;
	int ret = 0;

	/* waiting for all the tx frames complete might take a while */
	for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
		if (cnt == trans->shrd->cmd_queue)
			continue;
1707
		txq = &trans_pcie->txq[cnt];
1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721
		q = &txq->q;
		while (q->read_ptr != q->write_ptr && !time_after(jiffies,
		       now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
			msleep(1);

		if (q->read_ptr != q->write_ptr) {
			IWL_ERR(trans, "fail to flush all tx fifo queues\n");
			ret = -ETIMEDOUT;
			break;
		}
	}
	return ret;
}

1722 1723 1724 1725 1726 1727
/*
 * On every watchdog tick we check (latest) time stamp. If it does not
 * change during timeout period and queue is not empty we reset firmware.
 */
static int iwl_trans_pcie_check_stuck_queue(struct iwl_trans *trans, int cnt)
{
1728 1729
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tx_queue *txq = &trans_pcie->txq[cnt];
1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743
	struct iwl_queue *q = &txq->q;
	unsigned long timeout;

	if (q->read_ptr == q->write_ptr) {
		txq->time_stamp = jiffies;
		return 0;
	}

	timeout = txq->time_stamp +
		  msecs_to_jiffies(hw_params(trans).wd_timeout);

	if (time_after(jiffies, timeout)) {
		IWL_ERR(trans, "Queue %d stuck for %u ms.\n", q->id,
			hw_params(trans).wd_timeout);
1744
		IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
1745
			q->read_ptr, q->write_ptr);
1746
		IWL_ERR(trans, "Current HW read_ptr %d write_ptr %d\n",
1747
			iwl_read_prph(trans, SCD_QUEUE_RDPTR(cnt))
1748
				& (TFD_QUEUE_SIZE_MAX - 1),
1749
			iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
1750 1751 1752 1753 1754 1755
		return 1;
	}

	return 0;
}

1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802
static const char *get_fh_string(int cmd)
{
	switch (cmd) {
	IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
	IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
	IWL_CMD(FH_RSCSR_CHNL0_WPTR);
	IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
	IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
	IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
	IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
	IWL_CMD(FH_TSSR_TX_STATUS_REG);
	IWL_CMD(FH_TSSR_TX_ERROR_REG);
	default:
		return "UNKNOWN";
	}
}

int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
{
	int i;
#ifdef CONFIG_IWLWIFI_DEBUG
	int pos = 0;
	size_t bufsz = 0;
#endif
	static const u32 fh_tbl[] = {
		FH_RSCSR_CHNL0_STTS_WPTR_REG,
		FH_RSCSR_CHNL0_RBDCB_BASE_REG,
		FH_RSCSR_CHNL0_WPTR,
		FH_MEM_RCSR_CHNL0_CONFIG_REG,
		FH_MEM_RSSR_SHARED_CTRL_REG,
		FH_MEM_RSSR_RX_STATUS_REG,
		FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
		FH_TSSR_TX_STATUS_REG,
		FH_TSSR_TX_ERROR_REG
	};
#ifdef CONFIG_IWLWIFI_DEBUG
	if (display) {
		bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
		*buf = kmalloc(bufsz, GFP_KERNEL);
		if (!*buf)
			return -ENOMEM;
		pos += scnprintf(*buf + pos, bufsz - pos,
				"FH register values:\n");
		for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
			pos += scnprintf(*buf + pos, bufsz - pos,
				"  %34s: 0X%08x\n",
				get_fh_string(fh_tbl[i]),
1803
				iwl_read_direct32(trans, fh_tbl[i]));
1804 1805 1806 1807 1808 1809 1810 1811
		}
		return pos;
	}
#endif
	IWL_ERR(trans, "FH register values:\n");
	for (i = 0; i <  ARRAY_SIZE(fh_tbl); i++) {
		IWL_ERR(trans, "  %34s: 0X%08x\n",
			get_fh_string(fh_tbl[i]),
1812
			iwl_read_direct32(trans, fh_tbl[i]));
1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881
	}
	return 0;
}

static const char *get_csr_string(int cmd)
{
	switch (cmd) {
	IWL_CMD(CSR_HW_IF_CONFIG_REG);
	IWL_CMD(CSR_INT_COALESCING);
	IWL_CMD(CSR_INT);
	IWL_CMD(CSR_INT_MASK);
	IWL_CMD(CSR_FH_INT_STATUS);
	IWL_CMD(CSR_GPIO_IN);
	IWL_CMD(CSR_RESET);
	IWL_CMD(CSR_GP_CNTRL);
	IWL_CMD(CSR_HW_REV);
	IWL_CMD(CSR_EEPROM_REG);
	IWL_CMD(CSR_EEPROM_GP);
	IWL_CMD(CSR_OTP_GP_REG);
	IWL_CMD(CSR_GIO_REG);
	IWL_CMD(CSR_GP_UCODE_REG);
	IWL_CMD(CSR_GP_DRIVER_REG);
	IWL_CMD(CSR_UCODE_DRV_GP1);
	IWL_CMD(CSR_UCODE_DRV_GP2);
	IWL_CMD(CSR_LED_REG);
	IWL_CMD(CSR_DRAM_INT_TBL_REG);
	IWL_CMD(CSR_GIO_CHICKEN_BITS);
	IWL_CMD(CSR_ANA_PLL_CFG);
	IWL_CMD(CSR_HW_REV_WA_REG);
	IWL_CMD(CSR_DBG_HPET_MEM_REG);
	default:
		return "UNKNOWN";
	}
}

void iwl_dump_csr(struct iwl_trans *trans)
{
	int i;
	static const u32 csr_tbl[] = {
		CSR_HW_IF_CONFIG_REG,
		CSR_INT_COALESCING,
		CSR_INT,
		CSR_INT_MASK,
		CSR_FH_INT_STATUS,
		CSR_GPIO_IN,
		CSR_RESET,
		CSR_GP_CNTRL,
		CSR_HW_REV,
		CSR_EEPROM_REG,
		CSR_EEPROM_GP,
		CSR_OTP_GP_REG,
		CSR_GIO_REG,
		CSR_GP_UCODE_REG,
		CSR_GP_DRIVER_REG,
		CSR_UCODE_DRV_GP1,
		CSR_UCODE_DRV_GP2,
		CSR_LED_REG,
		CSR_DRAM_INT_TBL_REG,
		CSR_GIO_CHICKEN_BITS,
		CSR_ANA_PLL_CFG,
		CSR_HW_REV_WA_REG,
		CSR_DBG_HPET_MEM_REG
	};
	IWL_ERR(trans, "CSR values:\n");
	IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
		"CSR_INT_PERIODIC_REG)\n");
	for (i = 0; i <  ARRAY_SIZE(csr_tbl); i++) {
		IWL_ERR(trans, "  %25s: 0X%08x\n",
			get_csr_string(csr_tbl[i]),
1882
			iwl_read32(trans, csr_tbl[i]));
1883 1884 1885
	}
}

1886 1887 1888
#ifdef CONFIG_IWLWIFI_DEBUGFS
/* create and remove of files */
#define DEBUGFS_ADD_FILE(name, parent, mode) do {			\
1889
	if (!debugfs_create_file(#name, mode, parent, trans,		\
1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919
				 &iwl_dbgfs_##name##_ops))		\
		return -ENOMEM;						\
} while (0)

/* file operation */
#define DEBUGFS_READ_FUNC(name)                                         \
static ssize_t iwl_dbgfs_##name##_read(struct file *file,               \
					char __user *user_buf,          \
					size_t count, loff_t *ppos);

#define DEBUGFS_WRITE_FUNC(name)                                        \
static ssize_t iwl_dbgfs_##name##_write(struct file *file,              \
					const char __user *user_buf,    \
					size_t count, loff_t *ppos);


static int iwl_dbgfs_open_file_generic(struct inode *inode, struct file *file)
{
	file->private_data = inode->i_private;
	return 0;
}

#define DEBUGFS_READ_FILE_OPS(name)					\
	DEBUGFS_READ_FUNC(name);					\
static const struct file_operations iwl_dbgfs_##name##_ops = {		\
	.read = iwl_dbgfs_##name##_read,				\
	.open = iwl_dbgfs_open_file_generic,				\
	.llseek = generic_file_llseek,					\
};

1920 1921 1922 1923 1924 1925 1926 1927
#define DEBUGFS_WRITE_FILE_OPS(name)                                    \
	DEBUGFS_WRITE_FUNC(name);                                       \
static const struct file_operations iwl_dbgfs_##name##_ops = {          \
	.write = iwl_dbgfs_##name##_write,                              \
	.open = iwl_dbgfs_open_file_generic,				\
	.llseek = generic_file_llseek,					\
};

1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939
#define DEBUGFS_READ_WRITE_FILE_OPS(name)				\
	DEBUGFS_READ_FUNC(name);					\
	DEBUGFS_WRITE_FUNC(name);					\
static const struct file_operations iwl_dbgfs_##name##_ops = {		\
	.write = iwl_dbgfs_##name##_write,				\
	.read = iwl_dbgfs_##name##_read,				\
	.open = iwl_dbgfs_open_file_generic,				\
	.llseek = generic_file_llseek,					\
};

static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
						char __user *user_buf,
1940 1941
						size_t count, loff_t *ppos)
{
1942
	struct iwl_trans *trans = file->private_data;
1943
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1944 1945 1946 1947 1948 1949
	struct iwl_tx_queue *txq;
	struct iwl_queue *q;
	char *buf;
	int pos = 0;
	int cnt;
	int ret;
1950
	const size_t bufsz = sizeof(char) * 64 * hw_params(trans).max_txq_num;
1951

1952
	if (!trans_pcie->txq) {
1953
		IWL_ERR(trans, "txq not ready\n");
1954 1955 1956 1957 1958 1959
		return -EAGAIN;
	}
	buf = kzalloc(bufsz, GFP_KERNEL);
	if (!buf)
		return -ENOMEM;

1960
	for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
1961
		txq = &trans_pcie->txq[cnt];
1962 1963 1964 1965 1966
		q = &txq->q;
		pos += scnprintf(buf + pos, bufsz - pos,
				"hwq %.2d: read=%u write=%u stop=%d"
				" swq_id=%#.2x (ac %d/hwq %d)\n",
				cnt, q->read_ptr, q->write_ptr,
1967
				!!test_bit(cnt, trans_pcie->queue_stopped),
1968 1969 1970 1971 1972 1973
				txq->swq_id, txq->swq_id & 3,
				(txq->swq_id >> 2) & 0x1f);
		if (cnt >= 4)
			continue;
		/* for the ACs, display the stop count too */
		pos += scnprintf(buf + pos, bufsz - pos,
1974 1975
			"        stop-count: %d\n",
			atomic_read(&trans_pcie->queue_stop_count[cnt]));
1976 1977 1978 1979 1980 1981 1982 1983 1984
	}
	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
	kfree(buf);
	return ret;
}

static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
						char __user *user_buf,
						size_t count, loff_t *ppos) {
1985 1986 1987 1988
	struct iwl_trans *trans = file->private_data;
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;
1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008
	char buf[256];
	int pos = 0;
	const size_t bufsz = sizeof(buf);

	pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
						rxq->read);
	pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
						rxq->write);
	pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
						rxq->free_count);
	if (rxq->rb_stts) {
		pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
			 le16_to_cpu(rxq->rb_stts->closed_rb_num) &  0x0FFF);
	} else {
		pos += scnprintf(buf + pos, bufsz - pos,
					"closed_rb_num: Not Allocated\n");
	}
	return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
}

2009 2010 2011 2012 2013 2014 2015 2016 2017
static ssize_t iwl_dbgfs_log_event_read(struct file *file,
					 char __user *user_buf,
					 size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	char *buf;
	int pos = 0;
	ssize_t ret = -ENOMEM;

2018
	ret = pos = iwl_dump_nic_event_log(trans, true, &buf, true);
2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041
	if (buf) {
		ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
		kfree(buf);
	}
	return ret;
}

static ssize_t iwl_dbgfs_log_event_write(struct file *file,
					const char __user *user_buf,
					size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	u32 event_log_flag;
	char buf[8];
	int buf_size;

	memset(buf, 0, sizeof(buf));
	buf_size = min(count, sizeof(buf) -  1);
	if (copy_from_user(buf, user_buf, buf_size))
		return -EFAULT;
	if (sscanf(buf, "%d", &event_log_flag) != 1)
		return -EFAULT;
	if (event_log_flag == 1)
2042
		iwl_dump_nic_event_log(trans, true, NULL, false);
2043 2044 2045 2046

	return count;
}

2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132
static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
					char __user *user_buf,
					size_t count, loff_t *ppos) {

	struct iwl_trans *trans = file->private_data;
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct isr_statistics *isr_stats = &trans_pcie->isr_stats;

	int pos = 0;
	char *buf;
	int bufsz = 24 * 64; /* 24 items * 64 char per item */
	ssize_t ret;

	buf = kzalloc(bufsz, GFP_KERNEL);
	if (!buf) {
		IWL_ERR(trans, "Can not allocate Buffer\n");
		return -ENOMEM;
	}

	pos += scnprintf(buf + pos, bufsz - pos,
			"Interrupt Statistics Report:\n");

	pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
		isr_stats->hw);
	pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
		isr_stats->sw);
	if (isr_stats->sw || isr_stats->hw) {
		pos += scnprintf(buf + pos, bufsz - pos,
			"\tLast Restarting Code:  0x%X\n",
			isr_stats->err_code);
	}
#ifdef CONFIG_IWLWIFI_DEBUG
	pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
		isr_stats->sch);
	pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
		isr_stats->alive);
#endif
	pos += scnprintf(buf + pos, bufsz - pos,
		"HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);

	pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
		isr_stats->ctkill);

	pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
		isr_stats->wakeup);

	pos += scnprintf(buf + pos, bufsz - pos,
		"Rx command responses:\t\t %u\n", isr_stats->rx);

	pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
		isr_stats->tx);

	pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
		isr_stats->unhandled);

	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
	kfree(buf);
	return ret;
}

static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
					 const char __user *user_buf,
					 size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct isr_statistics *isr_stats = &trans_pcie->isr_stats;

	char buf[8];
	int buf_size;
	u32 reset_flag;

	memset(buf, 0, sizeof(buf));
	buf_size = min(count, sizeof(buf) -  1);
	if (copy_from_user(buf, user_buf, buf_size))
		return -EFAULT;
	if (sscanf(buf, "%x", &reset_flag) != 1)
		return -EFAULT;
	if (reset_flag == 0)
		memset(isr_stats, 0, sizeof(*isr_stats));

	return count;
}

2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172
static ssize_t iwl_dbgfs_csr_write(struct file *file,
					 const char __user *user_buf,
					 size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	char buf[8];
	int buf_size;
	int csr;

	memset(buf, 0, sizeof(buf));
	buf_size = min(count, sizeof(buf) -  1);
	if (copy_from_user(buf, user_buf, buf_size))
		return -EFAULT;
	if (sscanf(buf, "%d", &csr) != 1)
		return -EFAULT;

	iwl_dump_csr(trans);

	return count;
}

static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
					 char __user *user_buf,
					 size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	char *buf;
	int pos = 0;
	ssize_t ret = -EFAULT;

	ret = pos = iwl_dump_fh(trans, &buf, true);
	if (buf) {
		ret = simple_read_from_buffer(user_buf,
					      count, ppos, buf, pos);
		kfree(buf);
	}

	return ret;
}

2173
DEBUGFS_READ_WRITE_FILE_OPS(log_event);
2174
DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
2175
DEBUGFS_READ_FILE_OPS(fh_reg);
2176 2177
DEBUGFS_READ_FILE_OPS(rx_queue);
DEBUGFS_READ_FILE_OPS(tx_queue);
2178
DEBUGFS_WRITE_FILE_OPS(csr);
2179 2180 2181 2182 2183 2184 2185 2186 2187 2188

/*
 * Create the debugfs files and directories
 *
 */
static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
					struct dentry *dir)
{
	DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
	DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
2189
	DEBUGFS_ADD_FILE(log_event, dir, S_IWUSR | S_IRUSR);
2190
	DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
2191 2192
	DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
	DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
2193 2194 2195 2196 2197 2198 2199 2200 2201
	return 0;
}
#else
static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
					struct dentry *dir)
{ return 0; }

#endif /*CONFIG_IWLWIFI_DEBUGFS */

2202
const struct iwl_trans_ops trans_ops_pcie = {
2203
	.start_hw = iwl_trans_pcie_start_hw,
2204
	.stop_hw = iwl_trans_pcie_stop_hw,
2205
	.fw_alive = iwl_trans_pcie_fw_alive,
2206
	.start_fw = iwl_trans_pcie_start_fw,
2207
	.stop_device = iwl_trans_pcie_stop_device,
2208

2209 2210
	.wowlan_suspend = iwl_trans_pcie_wowlan_suspend,

2211
	.wake_any_queue = iwl_trans_pcie_wake_any_queue,
2212

2213
	.send_cmd = iwl_trans_pcie_send_cmd,
2214

2215
	.tx = iwl_trans_pcie_tx,
2216
	.reclaim = iwl_trans_pcie_reclaim,
2217

2218
	.tx_agg_disable = iwl_trans_pcie_tx_agg_disable,
2219
	.tx_agg_alloc = iwl_trans_pcie_tx_agg_alloc,
2220
	.tx_agg_setup = iwl_trans_pcie_tx_agg_setup,
2221

2222
	.free = iwl_trans_pcie_free,
2223
	.stop_queue = iwl_trans_pcie_stop_queue,
2224 2225

	.dbgfs_register = iwl_trans_pcie_dbgfs_register,
2226 2227

	.wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
2228
	.check_stuck_queue = iwl_trans_pcie_check_stuck_queue,
2229

J
Johannes Berg 已提交
2230
#ifdef CONFIG_PM_SLEEP
2231 2232
	.suspend = iwl_trans_pcie_suspend,
	.resume = iwl_trans_pcie_resume,
J
Johannes Berg 已提交
2233
#endif
2234 2235 2236
	.write8 = iwl_trans_pcie_write8,
	.write32 = iwl_trans_pcie_write32,
	.read32 = iwl_trans_pcie_read32,
2237
};
2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258

struct iwl_trans *iwl_trans_pcie_alloc(struct iwl_shared *shrd,
				       struct pci_dev *pdev,
				       const struct pci_device_id *ent)
{
	struct iwl_trans_pcie *trans_pcie;
	struct iwl_trans *trans;
	u16 pci_cmd;
	int err;

	trans = kzalloc(sizeof(struct iwl_trans) +
			     sizeof(struct iwl_trans_pcie), GFP_KERNEL);

	if (WARN_ON(!trans))
		return NULL;

	trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	trans->ops = &trans_ops_pcie;
	trans->shrd = shrd;
	trans_pcie->trans = trans;
J
Johannes Berg 已提交
2259
	spin_lock_init(&trans_pcie->irq_lock);
2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322

	/* W/A - seems to solve weird behavior. We need to remove this if we
	 * don't want to stay in L1 all the time. This wastes a lot of power */
	pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
				PCIE_LINK_STATE_CLKPM);

	if (pci_enable_device(pdev)) {
		err = -ENODEV;
		goto out_no_pci;
	}

	pci_set_master(pdev);

	err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
	if (!err)
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
	if (err) {
		err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
		if (!err)
			err = pci_set_consistent_dma_mask(pdev,
							DMA_BIT_MASK(32));
		/* both attempts failed: */
		if (err) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "No suitable DMA available.\n");
			goto out_pci_disable_device;
		}
	}

	err = pci_request_regions(pdev, DRV_NAME);
	if (err) {
		dev_printk(KERN_ERR, &pdev->dev, "pci_request_regions failed");
		goto out_pci_disable_device;
	}

	trans_pcie->hw_base = pci_iomap(pdev, 0, 0);
	if (!trans_pcie->hw_base) {
		dev_printk(KERN_ERR, &pdev->dev, "pci_iomap failed");
		err = -ENODEV;
		goto out_pci_release_regions;
	}

	dev_printk(KERN_INFO, &pdev->dev,
		"pci_resource_len = 0x%08llx\n",
		(unsigned long long) pci_resource_len(pdev, 0));
	dev_printk(KERN_INFO, &pdev->dev,
		"pci_resource_base = %p\n", trans_pcie->hw_base);

	dev_printk(KERN_INFO, &pdev->dev,
		"HW Revision ID = 0x%X\n", pdev->revision);

	/* We disable the RETRY_TIMEOUT register (0x41) to keep
	 * PCI Tx retries from interfering with C3 CPU state */
	pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);

	err = pci_enable_msi(pdev);
	if (err)
		dev_printk(KERN_ERR, &pdev->dev,
			"pci_enable_msi failed(0X%x)", err);

	trans->dev = &pdev->dev;
	trans->irq = pdev->irq;
	trans_pcie->pci_dev = pdev;
2323
	trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
E
Emmanuel Grumbach 已提交
2324
	trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
2325 2326
	snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
		 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346

	/* TODO: Move this away, not needed if not MSI */
	/* enable rfkill interrupt: hw bug w/a */
	pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
	if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
		pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
		pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
	}

	return trans;

out_pci_release_regions:
	pci_release_regions(pdev);
out_pci_disable_device:
	pci_disable_device(pdev);
out_no_pci:
	kfree(trans);
	return NULL;
}