iwl-trans-pcie.c 57.5 KB
Newer Older
1 2 3 4 5 6 7
/******************************************************************************
 *
 * This file is provided under a dual BSD/GPLv2 license.  When using or
 * redistributing this file, you may do so under either license.
 *
 * GPL LICENSE SUMMARY
 *
W
Wey-Yi Guy 已提交
8
 * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
 * USA
 *
 * The full GNU General Public License is included in this distribution
 * in the file called LICENSE.GPL.
 *
 * Contact Information:
 *  Intel Linux Wireless <ilw@linux.intel.com>
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 * BSD LICENSE
 *
W
Wey-Yi Guy 已提交
33
 * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 *
 *  * Redistributions of source code must retain the above copyright
 *    notice, this list of conditions and the following disclaimer.
 *  * Redistributions in binary form must reproduce the above copyright
 *    notice, this list of conditions and the following disclaimer in
 *    the documentation and/or other materials provided with the
 *    distribution.
 *  * Neither the name Intel Corporation nor the names of its
 *    contributors may be used to endorse or promote products derived
 *    from this software without specific prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 *
 *****************************************************************************/
63 64
#include <linux/pci.h>
#include <linux/pci-aspm.h>
65
#include <linux/interrupt.h>
66
#include <linux/debugfs.h>
67 68
#include <linux/bitops.h>
#include <linux/gfp.h>
69

70
#include "iwl-trans.h"
71
#include "iwl-trans-pcie-int.h"
72 73
#include "iwl-csr.h"
#include "iwl-prph.h"
74
#include "iwl-shared.h"
75
#include "iwl-eeprom.h"
76
#include "iwl-agn-hw.h"
77

78
static int iwl_trans_rx_alloc(struct iwl_trans *trans)
79
{
80 81 82 83
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;
	struct device *dev = bus(trans)->dev;
84

85
	memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
86 87 88 89 90 91 92

	spin_lock_init(&rxq->lock);

	if (WARN_ON(rxq->bd || rxq->rb_stts))
		return -EINVAL;

	/* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
93 94
	rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
				      &rxq->bd_dma, GFP_KERNEL);
95 96 97 98
	if (!rxq->bd)
		goto err_bd;

	/*Allocate the driver's pointer to receive buffer status */
99 100
	rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
					   &rxq->rb_stts_dma, GFP_KERNEL);
101 102 103 104 105 106
	if (!rxq->rb_stts)
		goto err_rb_stts;

	return 0;

err_rb_stts:
107 108
	dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
			rxq->bd, rxq->bd_dma);
109 110 111 112 113 114
	memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
	rxq->bd = NULL;
err_bd:
	return -ENOMEM;
}

115
static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
116
{
117 118 119
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;
120
	int i;
121 122 123 124 125 126

	/* Fill the rx_used queue with _all_ of the Rx buffers */
	for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
		/* In the reset function, these buffers may have been allocated
		 * to an SKB, so we need to unmap and free potential storage */
		if (rxq->pool[i].page != NULL) {
127 128
			dma_unmap_page(bus(trans)->dev, rxq->pool[i].page_dma,
				PAGE_SIZE << hw_params(trans).rx_page_order,
129
				DMA_FROM_DEVICE);
130 131
			__free_pages(rxq->pool[i].page,
				     hw_params(trans).rx_page_order);
132 133 134 135
			rxq->pool[i].page = NULL;
		}
		list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
	}
136 137
}

138
static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
139 140 141 142
				 struct iwl_rx_queue *rxq)
{
	u32 rb_size;
	const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
143
	u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
144 145 146 147 148 149 150

	if (iwlagn_mod_params.amsdu_size_8K)
		rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
	else
		rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;

	/* Stop Rx DMA */
151
	iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
152 153

	/* Reset driver's Rx queue write index */
154
	iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
155 156

	/* Tell device where to find RBD circular buffer in DRAM */
157
	iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_RBDCB_BASE_REG,
158 159 160
			   (u32)(rxq->bd_dma >> 8));

	/* Tell device where in DRAM to update its Rx status */
161
	iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_STTS_WPTR_REG,
162 163 164 165 166 167 168 169 170 171
			   rxq->rb_stts_dma >> 4);

	/* Enable Rx DMA
	 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
	 *      the credit mechanism in 5000 HW RX FIFO
	 * Direct rx interrupts to hosts
	 * Rx buffer size 4 or 8k
	 * RB timeout 0x10
	 * 256 RBDs
	 */
172
	iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG,
173 174 175 176 177 178 179 180 181
			   FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
			   FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
			   FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
			   FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
			   rb_size|
			   (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
			   (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));

	/* Set interrupt coalescing timer to default (2048 usecs) */
182
	iwl_write8(bus(trans), CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
183 184
}

185
static int iwl_rx_init(struct iwl_trans *trans)
186
{
187 188 189 190
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;

191 192 193 194
	int i, err;
	unsigned long flags;

	if (!rxq->bd) {
195
		err = iwl_trans_rx_alloc(trans);
196 197 198 199 200 201 202 203
		if (err)
			return err;
	}

	spin_lock_irqsave(&rxq->lock, flags);
	INIT_LIST_HEAD(&rxq->rx_free);
	INIT_LIST_HEAD(&rxq->rx_used);

204
	iwl_trans_rxq_free_rx_bufs(trans);
205 206 207 208 209 210 211 212 213 214 215

	for (i = 0; i < RX_QUEUE_SIZE; i++)
		rxq->queue[i] = NULL;

	/* Set us so that we have processed and used all buffers, but have
	 * not restocked the Rx queue with fresh buffers */
	rxq->read = rxq->write = 0;
	rxq->write_actual = 0;
	rxq->free_count = 0;
	spin_unlock_irqrestore(&rxq->lock, flags);

216
	iwlagn_rx_replenish(trans);
217

218
	iwl_trans_rx_hw_init(trans, rxq);
219

220
	spin_lock_irqsave(&trans->shrd->lock, flags);
221
	rxq->need_update = 1;
222 223
	iwl_rx_queue_update_write_ptr(trans, rxq);
	spin_unlock_irqrestore(&trans->shrd->lock, flags);
224

225 226 227
	return 0;
}

228
static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
229
{
230 231 232 233
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;

234 235 236 237 238
	unsigned long flags;

	/*if rxq->bd is NULL, it means that nothing has been allocated,
	 * exit now */
	if (!rxq->bd) {
239
		IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
240 241 242 243
		return;
	}

	spin_lock_irqsave(&rxq->lock, flags);
244
	iwl_trans_rxq_free_rx_bufs(trans);
245 246
	spin_unlock_irqrestore(&rxq->lock, flags);

247
	dma_free_coherent(bus(trans)->dev, sizeof(__le32) * RX_QUEUE_SIZE,
248 249 250 251 252
			  rxq->bd, rxq->bd_dma);
	memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
	rxq->bd = NULL;

	if (rxq->rb_stts)
253
		dma_free_coherent(bus(trans)->dev,
254 255 256
				  sizeof(struct iwl_rb_status),
				  rxq->rb_stts, rxq->rb_stts_dma);
	else
257
		IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
258 259 260 261
	memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
	rxq->rb_stts = NULL;
}

262
static int iwl_trans_rx_stop(struct iwl_trans *trans)
263 264 265
{

	/* stop Rx DMA */
266 267
	iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
	return iwl_poll_direct_bit(bus(trans), FH_MEM_RSSR_RX_STATUS_REG,
268 269 270
			    FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
}

271
static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
272 273 274 275 276
				    struct iwl_dma_ptr *ptr, size_t size)
{
	if (WARN_ON(ptr->addr))
		return -EINVAL;

277
	ptr->addr = dma_alloc_coherent(bus(trans)->dev, size,
278 279 280 281 282 283 284
				       &ptr->dma, GFP_KERNEL);
	if (!ptr->addr)
		return -ENOMEM;
	ptr->size = size;
	return 0;
}

285
static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans,
286 287 288 289 290
				    struct iwl_dma_ptr *ptr)
{
	if (unlikely(!ptr->addr))
		return;

291
	dma_free_coherent(bus(trans)->dev, ptr->size, ptr->addr, ptr->dma);
292 293 294
	memset(ptr, 0, sizeof(*ptr));
}

295 296 297
static int iwl_trans_txq_alloc(struct iwl_trans *trans,
				struct iwl_tx_queue *txq, int slots_num,
				u32 txq_id)
298
{
299
	size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
300 301
	int i;

302
	if (WARN_ON(txq->meta || txq->cmd || txq->skbs || txq->tfds))
303 304
		return -EINVAL;

305 306
	txq->q.n_window = slots_num;

307 308
	txq->meta = kcalloc(slots_num, sizeof(txq->meta[0]), GFP_KERNEL);
	txq->cmd = kcalloc(slots_num, sizeof(txq->cmd[0]), GFP_KERNEL);
309 310 311 312

	if (!txq->meta || !txq->cmd)
		goto error;

313 314 315 316 317 318 319
	if (txq_id == trans->shrd->cmd_queue)
		for (i = 0; i < slots_num; i++) {
			txq->cmd[i] = kmalloc(sizeof(struct iwl_device_cmd),
						GFP_KERNEL);
			if (!txq->cmd[i])
				goto error;
		}
320 321 322 323

	/* Alloc driver data array and TFD circular buffer */
	/* Driver private data, only for Tx (not command) queues,
	 * not shared with device. */
324
	if (txq_id != trans->shrd->cmd_queue) {
325 326
		txq->skbs = kcalloc(TFD_QUEUE_SIZE_MAX, sizeof(txq->skbs[0]),
				    GFP_KERNEL);
327
		if (!txq->skbs) {
328
			IWL_ERR(trans, "kmalloc for auxiliary BD "
329 330 331 332
				  "structures failed\n");
			goto error;
		}
	} else {
333
		txq->skbs = NULL;
334 335 336 337
	}

	/* Circular buffer of transmit frame descriptors (TFDs),
	 * shared with device */
338 339
	txq->tfds = dma_alloc_coherent(bus(trans)->dev, tfd_sz,
				       &txq->q.dma_addr, GFP_KERNEL);
340
	if (!txq->tfds) {
341
		IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
342 343 344 345 346 347
		goto error;
	}
	txq->q.id = txq_id;

	return 0;
error:
348 349
	kfree(txq->skbs);
	txq->skbs = NULL;
350 351
	/* since txq->cmd has been zeroed,
	 * all non allocated cmd[i] will be NULL */
352
	if (txq->cmd && txq_id == trans->shrd->cmd_queue)
353 354 355 356 357 358 359 360 361 362 363
		for (i = 0; i < slots_num; i++)
			kfree(txq->cmd[i]);
	kfree(txq->meta);
	kfree(txq->cmd);
	txq->meta = NULL;
	txq->cmd = NULL;

	return -ENOMEM;

}

364
static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384
		      int slots_num, u32 txq_id)
{
	int ret;

	txq->need_update = 0;
	memset(txq->meta, 0, sizeof(txq->meta[0]) * slots_num);

	/*
	 * For the default queues 0-3, set up the swq_id
	 * already -- all others need to get one later
	 * (if they need one at all).
	 */
	if (txq_id < 4)
		iwl_set_swq_id(txq, txq_id, txq_id);

	/* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
	 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
	BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));

	/* Initialize queue's high/low-water marks, and head/tail indexes */
385
	ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
386 387 388 389 390 391 392 393
			txq_id);
	if (ret)
		return ret;

	/*
	 * Tell nic where to find circular buffer of Tx Frame Descriptors for
	 * given Tx queue, and enable the DMA channel used for that queue.
	 * Circular buffer (TFD queue in DRAM) physical base address */
394
	iwl_write_direct32(bus(trans), FH_MEM_CBBC_QUEUE(txq_id),
395 396 397 398 399
			     txq->q.dma_addr >> 8);

	return 0;
}

400 401 402
/**
 * iwl_tx_queue_unmap -  Unmap any remaining DMA mappings and free skb's
 */
403
static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
404
{
405 406
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
407
	struct iwl_queue *q = &txq->q;
408
	enum dma_data_direction dma_dir;
409
	unsigned long flags;
410
	spinlock_t *lock;
411 412 413 414

	if (!q->n_bd)
		return;

415 416 417
	/* In the command queue, all the TBs are mapped as BIDI
	 * so unmap them as such.
	 */
418
	if (txq_id == trans->shrd->cmd_queue) {
419
		dma_dir = DMA_BIDIRECTIONAL;
420 421
		lock = &trans->hcmd_lock;
	} else {
422
		dma_dir = DMA_TO_DEVICE;
423 424
		lock = &trans->shrd->sta_lock;
	}
425

426
	spin_lock_irqsave(lock, flags);
427 428
	while (q->write_ptr != q->read_ptr) {
		/* The read_ptr needs to bound by q->n_window */
429 430
		iwlagn_txq_free_tfd(trans, txq, get_cmd_index(q, q->read_ptr),
				    dma_dir);
431 432
		q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
	}
433
	spin_unlock_irqrestore(lock, flags);
434 435
}

436 437 438 439 440 441 442 443
/**
 * iwl_tx_queue_free - Deallocate DMA queue.
 * @txq: Transmit queue to deallocate.
 *
 * Empty queue by removing and destroying all BD's.
 * Free all buffers.
 * 0-fill, but do not free "txq" descriptor structure.
 */
444
static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
445
{
446 447
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
448
	struct device *dev = bus(trans)->dev;
449 450 451 452
	int i;
	if (WARN_ON(!txq))
		return;

453
	iwl_tx_queue_unmap(trans, txq_id);
454 455

	/* De-alloc array of command/tx buffers */
456 457 458 459

	if (txq_id == trans->shrd->cmd_queue)
		for (i = 0; i < txq->q.n_window; i++)
			kfree(txq->cmd[i]);
460 461 462

	/* De-alloc circular buffer of TFDs */
	if (txq->q.n_bd) {
463
		dma_free_coherent(dev, sizeof(struct iwl_tfd) *
464 465 466 467 468
				  txq->q.n_bd, txq->tfds, txq->q.dma_addr);
		memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
	}

	/* De-alloc array of per-TFD driver data */
469 470
	kfree(txq->skbs);
	txq->skbs = NULL;
471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486

	/* deallocate arrays */
	kfree(txq->cmd);
	kfree(txq->meta);
	txq->cmd = NULL;
	txq->meta = NULL;

	/* 0-fill queue descriptor structure */
	memset(txq, 0, sizeof(*txq));
}

/**
 * iwl_trans_tx_free - Free TXQ Context
 *
 * Destroy all TX DMA queues and structures
 */
487
static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
488 489
{
	int txq_id;
490
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
491 492

	/* Tx queues */
493
	if (trans_pcie->txq) {
494
		for (txq_id = 0;
495 496
		     txq_id < hw_params(trans).max_txq_num; txq_id++)
			iwl_tx_queue_free(trans, txq_id);
497 498
	}

499 500
	kfree(trans_pcie->txq);
	trans_pcie->txq = NULL;
501

502
	iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
503

504
	iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
505 506
}

507 508 509 510 511 512 513
/**
 * iwl_trans_tx_alloc - allocate TX context
 * Allocate all Tx DMA structures and initialize them
 *
 * @param priv
 * @return error code
 */
514
static int iwl_trans_tx_alloc(struct iwl_trans *trans)
515 516 517
{
	int ret;
	int txq_id, slots_num;
518
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
519

520
	u16 scd_bc_tbls_size = hw_params(trans).max_txq_num *
521 522
			sizeof(struct iwlagn_scd_bc_tbl);

523 524
	/*It is not allowed to alloc twice, so warn when this happens.
	 * We cannot rely on the previous allocation, so free and fail */
525
	if (WARN_ON(trans_pcie->txq)) {
526 527 528 529
		ret = -EINVAL;
		goto error;
	}

530
	ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
531
				   scd_bc_tbls_size);
532
	if (ret) {
533
		IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
534 535 536 537
		goto error;
	}

	/* Alloc keep-warm buffer */
538
	ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
539
	if (ret) {
540
		IWL_ERR(trans, "Keep Warm allocation failed\n");
541 542 543
		goto error;
	}

544 545
	trans_pcie->txq = kcalloc(hw_params(trans).max_txq_num,
				  sizeof(struct iwl_tx_queue), GFP_KERNEL);
546
	if (!trans_pcie->txq) {
547
		IWL_ERR(trans, "Not enough memory for txq\n");
548 549 550 551 552
		ret = ENOMEM;
		goto error;
	}

	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
553 554
	for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
		slots_num = (txq_id == trans->shrd->cmd_queue) ?
555
					TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
556 557
		ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
					  slots_num, txq_id);
558
		if (ret) {
559
			IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
560 561 562 563 564 565 566
			goto error;
		}
	}

	return 0;

error:
567
	iwl_trans_pcie_tx_free(trans);
568 569 570

	return ret;
}
571
static int iwl_tx_init(struct iwl_trans *trans)
572 573 574 575 576
{
	int ret;
	int txq_id, slots_num;
	unsigned long flags;
	bool alloc = false;
577
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
578

579
	if (!trans_pcie->txq) {
580
		ret = iwl_trans_tx_alloc(trans);
581 582 583 584 585
		if (ret)
			goto error;
		alloc = true;
	}

586
	spin_lock_irqsave(&trans->shrd->lock, flags);
587 588

	/* Turn off all Tx DMA fifos */
589
	iwl_write_prph(bus(trans), SCD_TXFACT, 0);
590 591

	/* Tell NIC where to find the "keep warm" buffer */
592 593
	iwl_write_direct32(bus(trans), FH_KW_MEM_ADDR_REG,
			   trans_pcie->kw.dma >> 4);
594

595
	spin_unlock_irqrestore(&trans->shrd->lock, flags);
596 597

	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
598 599
	for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
		slots_num = (txq_id == trans->shrd->cmd_queue) ?
600
					TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
601 602
		ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
					 slots_num, txq_id);
603
		if (ret) {
604
			IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
605 606 607 608 609 610 611 612
			goto error;
		}
	}

	return 0;
error:
	/*Upon error, free only if we allocated something */
	if (alloc)
613
		iwl_trans_pcie_tx_free(trans);
614 615 616
	return ret;
}

617
static void iwl_set_pwr_vmain(struct iwl_trans *trans)
618 619 620 621 622 623
{
/*
 * (for documentation purposes)
 * to set power to V_AUX, do:

		if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
624
			iwl_set_bits_mask_prph(bus(trans), APMG_PS_CTRL_REG,
625 626 627 628
					       APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
					       ~APMG_PS_CTRL_MSK_PWR_SRC);
 */

629
	iwl_set_bits_mask_prph(bus(trans), APMG_PS_CTRL_REG,
630 631 632 633
			       APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
			       ~APMG_PS_CTRL_MSK_PWR_SRC);
}

634
static int iwl_nic_init(struct iwl_trans *trans)
635 636 637 638
{
	unsigned long flags;

	/* nic_init */
639
	spin_lock_irqsave(&trans->shrd->lock, flags);
640
	iwl_apm_init(priv(trans));
641 642

	/* Set interrupt coalescing calibration timer to default (512 usecs) */
643 644
	iwl_write8(bus(trans), CSR_INT_COALESCING,
		IWL_HOST_INT_CALIB_TIMEOUT_DEF);
645

646
	spin_unlock_irqrestore(&trans->shrd->lock, flags);
647

648
	iwl_set_pwr_vmain(trans);
649

650
	iwl_nic_config(priv(trans));
651

652
#ifndef CONFIG_IWLWIFI_IDI
653
	/* Allocate the RX queue, or reset if it is already allocated */
654
	iwl_rx_init(trans);
655
#endif
656 657

	/* Allocate or reset and init all Tx and Command queues */
658
	if (iwl_tx_init(trans))
659 660
		return -ENOMEM;

661
	if (hw_params(trans).shadow_reg_enable) {
662
		/* enable shadow regs in HW */
663
		iwl_set_bit(bus(trans), CSR_MAC_SHADOW_REG_CTRL,
664 665 666
			0x800FFFFF);
	}

667
	set_bit(STATUS_INIT, &trans->shrd->status);
668 669 670 671 672 673 674

	return 0;
}

#define HW_READY_TIMEOUT (50)

/* Note: returns poll_bit return value, which is >= 0 if success */
675
static int iwl_set_hw_ready(struct iwl_trans *trans)
676 677 678
{
	int ret;

679
	iwl_set_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
680 681 682
		CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);

	/* See if we got it */
683
	ret = iwl_poll_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
684 685 686 687
				CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
				CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
				HW_READY_TIMEOUT);

688
	IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
689 690 691 692
	return ret;
}

/* Note: returns standard 0/-ERROR code */
693
static int iwl_trans_pcie_prepare_card_hw(struct iwl_trans *trans)
694 695 696
{
	int ret;

697
	IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
698

699
	ret = iwl_set_hw_ready(trans);
700 701 702 703
	if (ret >= 0)
		return 0;

	/* If HW is not ready, prepare the conditions to check again */
704
	iwl_set_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
705 706
			CSR_HW_IF_CONFIG_REG_PREPARE);

707
	ret = iwl_poll_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
708 709 710 711 712 713 714
			~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
			CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);

	if (ret < 0)
		return ret;

	/* HW should be ready by now, check again. */
715
	ret = iwl_set_hw_ready(trans);
716 717 718 719 720
	if (ret >= 0)
		return 0;
	return ret;
}

721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773
#define IWL_AC_UNSET -1

struct queue_to_fifo_ac {
	s8 fifo, ac;
};

static const struct queue_to_fifo_ac iwlagn_default_queue_to_tx_fifo[] = {
	{ IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
	{ IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
	{ IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
	{ IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
	{ IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
};

static const struct queue_to_fifo_ac iwlagn_ipan_queue_to_tx_fifo[] = {
	{ IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
	{ IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
	{ IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
	{ IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
	{ IWL_TX_FIFO_BK_IPAN, IEEE80211_AC_BK, },
	{ IWL_TX_FIFO_BE_IPAN, IEEE80211_AC_BE, },
	{ IWL_TX_FIFO_VI_IPAN, IEEE80211_AC_VI, },
	{ IWL_TX_FIFO_VO_IPAN, IEEE80211_AC_VO, },
	{ IWL_TX_FIFO_BE_IPAN, 2, },
	{ IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_AUX, IWL_AC_UNSET, },
};

static const u8 iwlagn_bss_ac_to_fifo[] = {
	IWL_TX_FIFO_VO,
	IWL_TX_FIFO_VI,
	IWL_TX_FIFO_BE,
	IWL_TX_FIFO_BK,
};
static const u8 iwlagn_bss_ac_to_queue[] = {
	0, 1, 2, 3,
};
static const u8 iwlagn_pan_ac_to_fifo[] = {
	IWL_TX_FIFO_VO_IPAN,
	IWL_TX_FIFO_VI_IPAN,
	IWL_TX_FIFO_BE_IPAN,
	IWL_TX_FIFO_BK_IPAN,
};
static const u8 iwlagn_pan_ac_to_queue[] = {
	7, 6, 5, 4,
};

774
static int iwl_trans_pcie_start_device(struct iwl_trans *trans)
775 776
{
	int ret;
777 778
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
779

780
	trans->shrd->ucode_owner = IWL_OWNERSHIP_DRIVER;
781 782 783 784 785 786 787 788
	trans_pcie->ac_to_queue[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_queue;
	trans_pcie->ac_to_queue[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_queue;

	trans_pcie->ac_to_fifo[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_fifo;
	trans_pcie->ac_to_fifo[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_fifo;

	trans_pcie->mcast_queue[IWL_RXON_CTX_BSS] = 0;
	trans_pcie->mcast_queue[IWL_RXON_CTX_PAN] = IWL_IPAN_MCAST_QUEUE;
789

790
	if ((hw_params(trans).sku & EEPROM_SKU_CAP_AMT_ENABLE) &&
791 792
	     iwl_trans_pcie_prepare_card_hw(trans)) {
		IWL_WARN(trans, "Exit HW not ready\n");
793 794 795 796
		return -EIO;
	}

	/* If platform's RF_KILL switch is NOT set to KILL */
797
	if (iwl_read32(bus(trans), CSR_GP_CNTRL) &
798
			CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
799
		clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
800
	else
801
		set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
802

803
	if (iwl_is_rfkill(trans->shrd)) {
804
		iwl_set_hw_rfkill_state(priv(trans), true);
805
		iwl_enable_interrupts(trans);
806 807 808
		return -ERFKILL;
	}

809
	iwl_write32(bus(trans), CSR_INT, 0xFFFFFFFF);
810

811
	ret = iwl_nic_init(trans);
812
	if (ret) {
813
		IWL_ERR(trans, "Unable to init nic\n");
814 815 816 817
		return ret;
	}

	/* make sure rfkill handshake bits are cleared */
818 819
	iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
	iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR,
820 821 822
		    CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);

	/* clear (again), then enable host interrupts */
823
	iwl_write32(bus(trans), CSR_INT, 0xFFFFFFFF);
824
	iwl_enable_interrupts(trans);
825 826

	/* really make sure rfkill handshake bits are cleared */
827 828
	iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
	iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
829 830 831 832

	return 0;
}

833 834
/*
 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
835
 * must be called under priv->shrd->lock and mac access
836
 */
837
static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
838
{
839
	iwl_write_prph(bus(trans), SCD_TXFACT, mask);
840 841
}

842
static void iwl_tx_start(struct iwl_trans *trans)
843 844
{
	const struct queue_to_fifo_ac *queue_to_fifo;
845 846
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
847 848 849 850 851
	u32 a;
	unsigned long flags;
	int i, chan;
	u32 reg_val;

852
	spin_lock_irqsave(&trans->shrd->lock, flags);
853

854 855
	trans_pcie->scd_base_addr =
		iwl_read_prph(bus(trans), SCD_SRAM_BASE_ADDR);
856
	a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
857
	/* reset conext data memory */
858
	for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
859
		a += 4)
860
		iwl_write_targ_mem(bus(trans), a, 0);
861
	/* reset tx status memory */
862
	for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
863
		a += 4)
864
		iwl_write_targ_mem(bus(trans), a, 0);
865
	for (; a < trans_pcie->scd_base_addr +
866
	       SCD_TRANS_TBL_OFFSET_QUEUE(hw_params(trans).max_txq_num);
867
	       a += 4)
868
		iwl_write_targ_mem(bus(trans), a, 0);
869

870
	iwl_write_prph(bus(trans), SCD_DRAM_BASE_ADDR,
871
		       trans_pcie->scd_bc_tbls.dma >> 10);
872 873 874

	/* Enable DMA channel */
	for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
875
		iwl_write_direct32(bus(trans), FH_TCSR_CHNL_TX_CONFIG_REG(chan),
876 877 878 879
				FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
				FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);

	/* Update FH chicken bits */
880 881
	reg_val = iwl_read_direct32(bus(trans), FH_TX_CHICKEN_BITS_REG);
	iwl_write_direct32(bus(trans), FH_TX_CHICKEN_BITS_REG,
882 883
			   reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);

884
	iwl_write_prph(bus(trans), SCD_QUEUECHAIN_SEL,
885
		SCD_QUEUECHAIN_SEL_ALL(trans));
886
	iwl_write_prph(bus(trans), SCD_AGGR_SEL, 0);
887 888

	/* initiate the queues */
889
	for (i = 0; i < hw_params(trans).max_txq_num; i++) {
890 891 892
		iwl_write_prph(bus(trans), SCD_QUEUE_RDPTR(i), 0);
		iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR, 0 | (i << 8));
		iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr +
893
				SCD_CONTEXT_QUEUE_OFFSET(i), 0);
894
		iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr +
895 896 897 898 899 900 901 902 903 904
				SCD_CONTEXT_QUEUE_OFFSET(i) +
				sizeof(u32),
				((SCD_WIN_SIZE <<
				SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
				SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
				((SCD_FRAME_LIMIT <<
				SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
				SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
	}

905
	iwl_write_prph(bus(trans), SCD_INTERRUPT_MASK,
906
			IWL_MASK(0, hw_params(trans).max_txq_num));
907 908

	/* Activate all Tx DMA/FIFO channels */
909
	iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
910 911

	/* map queues to FIFOs */
912
	if (trans->shrd->valid_contexts != BIT(IWL_RXON_CTX_BSS))
913 914 915 916
		queue_to_fifo = iwlagn_ipan_queue_to_tx_fifo;
	else
		queue_to_fifo = iwlagn_default_queue_to_tx_fifo;

917
	iwl_trans_set_wr_ptrs(trans, trans->shrd->cmd_queue, 0);
918 919

	/* make sure all queue are not stopped */
920 921
	memset(&trans_pcie->queue_stopped[0], 0,
		sizeof(trans_pcie->queue_stopped));
922
	for (i = 0; i < 4; i++)
923
		atomic_set(&trans_pcie->queue_stop_count[i], 0);
924 925

	/* reset to 0 to enable all the queue first */
926
	trans_pcie->txq_ctx_active_msk = 0;
927

928
	BUILD_BUG_ON(ARRAY_SIZE(iwlagn_default_queue_to_tx_fifo) <
929
						IWLAGN_FIRST_AMPDU_QUEUE);
930
	BUILD_BUG_ON(ARRAY_SIZE(iwlagn_ipan_queue_to_tx_fifo) <
931
						IWLAGN_FIRST_AMPDU_QUEUE);
932

933
	for (i = 0; i < IWLAGN_FIRST_AMPDU_QUEUE; i++) {
934 935 936
		int fifo = queue_to_fifo[i].fifo;
		int ac = queue_to_fifo[i].ac;

937
		iwl_txq_ctx_activate(trans_pcie, i);
938 939 940 941 942

		if (fifo == IWL_TX_FIFO_UNUSED)
			continue;

		if (ac != IWL_AC_UNSET)
943 944 945
			iwl_set_swq_id(&trans_pcie->txq[i], ac, i);
		iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[i],
					      fifo, 0);
946 947
	}

948
	spin_unlock_irqrestore(&trans->shrd->lock, flags);
949 950

	/* Enable L1-Active */
951
	iwl_clear_bits_prph(bus(trans), APMG_PCIDEV_STT_REG,
952 953 954
			  APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
}

955 956 957 958 959 960
static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
{
	iwl_reset_ict(trans);
	iwl_tx_start(trans);
}

961 962 963
/**
 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
 */
964
static int iwl_trans_tx_stop(struct iwl_trans *trans)
965 966 967
{
	int ch, txq_id;
	unsigned long flags;
968
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
969 970

	/* Turn off all Tx DMA fifos */
971
	spin_lock_irqsave(&trans->shrd->lock, flags);
972

973
	iwl_trans_txq_set_sched(trans, 0);
974 975

	/* Stop each Tx DMA channel, and wait for it to be idle */
976
	for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
977
		iwl_write_direct32(bus(trans),
978
				   FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
979
		if (iwl_poll_direct_bit(bus(trans), FH_TSSR_TX_STATUS_REG,
980 981
				    FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
				    1000))
982
			IWL_ERR(trans, "Failing on timeout while stopping"
983
			    " DMA channel %d [0x%08x]", ch,
984
			    iwl_read_direct32(bus(trans),
985
					      FH_TSSR_TX_STATUS_REG));
986
	}
987
	spin_unlock_irqrestore(&trans->shrd->lock, flags);
988

989
	if (!trans_pcie->txq) {
990
		IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
991 992 993 994
		return 0;
	}

	/* Unmap DMA from host system and free skb's */
995 996
	for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++)
		iwl_tx_queue_unmap(trans, txq_id);
997 998 999 1000

	return 0;
}

1001
static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
1002 1003
{
	unsigned long flags;
1004
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1005

1006
	/* tell the device to stop sending interrupts */
1007 1008 1009 1010
	spin_lock_irqsave(&trans->shrd->lock, flags);
	iwl_disable_interrupts(trans);
	spin_unlock_irqrestore(&trans->shrd->lock, flags);

1011
	/* device going down, Stop using ICT table */
1012
	iwl_disable_ict(trans);
1013 1014 1015 1016 1017 1018 1019 1020

	/*
	 * If a HW restart happens during firmware loading,
	 * then the firmware loading might call this function
	 * and later it might be called again due to the
	 * restart. So don't process again if the device is
	 * already dead.
	 */
1021 1022
	if (test_bit(STATUS_DEVICE_ENABLED, &trans->shrd->status)) {
		iwl_trans_tx_stop(trans);
1023
#ifndef CONFIG_IWLWIFI_IDI
1024
		iwl_trans_rx_stop(trans);
1025
#endif
1026
		/* Power-down device's busmaster DMA clocks */
1027
		iwl_write_prph(bus(trans), APMG_CLK_DIS_REG,
1028 1029 1030 1031 1032
			       APMG_CLK_VAL_DMA_CLK_RQT);
		udelay(5);
	}

	/* Make sure (redundant) we've released our request to stay awake */
1033
	iwl_clear_bit(bus(trans), CSR_GP_CNTRL,
1034
			CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1035 1036

	/* Stop the device, and put it in low power state */
1037
	iwl_apm_stop(priv(trans));
1038 1039 1040 1041 1042 1043 1044 1045 1046

	/* Upon stop, the APM issues an interrupt if HW RF kill is set.
	 * Clean again the interrupt here
	 */
	spin_lock_irqsave(&trans->shrd->lock, flags);
	iwl_disable_interrupts(trans);
	spin_unlock_irqrestore(&trans->shrd->lock, flags);

	/* wait to make sure we flush pending tasklet*/
1047
	synchronize_irq(trans->irq);
1048 1049 1050 1051
	tasklet_kill(&trans_pcie->irq_tasklet);

	/* stop and reset the on-board processor */
	iwl_write32(bus(trans), CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
1052 1053
}

1054
static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
1055
		struct iwl_device_cmd *dev_cmd, enum iwl_rxon_context_id ctx,
1056
		u8 sta_id, u8 tid)
1057
{
1058 1059 1060
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1061
	struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
1062
	struct iwl_cmd_meta *out_meta;
1063 1064
	struct iwl_tx_queue *txq;
	struct iwl_queue *q;
1065 1066 1067 1068 1069 1070

	dma_addr_t phys_addr = 0;
	dma_addr_t txcmd_phys;
	dma_addr_t scratch_phys;
	u16 len, firstlen, secondlen;
	u8 wait_write_ptr = 0;
1071 1072 1073
	u8 txq_id;
	bool is_agg = false;
	__le16 fc = hdr->frame_control;
1074
	u8 hdr_len = ieee80211_hdrlen(fc);
1075
	u16 __maybe_unused wifi_seq;
1076

1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095
	/*
	 * Send this frame after DTIM -- there's a special queue
	 * reserved for this for contexts that support AP mode.
	 */
	if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
		txq_id = trans_pcie->mcast_queue[ctx];

		/*
		 * The microcode will clear the more data
		 * bit in the last frame it transmits.
		 */
		hdr->frame_control |=
			cpu_to_le16(IEEE80211_FCTL_MOREDATA);
	} else if (info->flags & IEEE80211_TX_CTL_TX_OFFCHAN)
		txq_id = IWL_AUX_QUEUE;
	else
		txq_id =
		    trans_pcie->ac_to_queue[ctx][skb_get_queue_mapping(skb)];

1096 1097 1098 1099 1100
	/* aggregation is on for this <sta,tid> */
	if (info->flags & IEEE80211_TX_CTL_AMPDU) {
		WARN_ON(tid >= IWL_MAX_TID_COUNT);
		txq_id = trans_pcie->agg_txq[sta_id][tid];
		is_agg = true;
1101 1102
	}

1103
	txq = &trans_pcie->txq[txq_id];
1104 1105
	q = &txq->q;

1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117
	/* In AGG mode, the index in the ring must correspond to the WiFi
	 * sequence number. This is a HW requirements to help the SCD to parse
	 * the BA.
	 * Check here that the packets are in the right place on the ring.
	 */
#ifdef CONFIG_IWLWIFI_DEBUG
	wifi_seq = SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
	WARN_ONCE(is_agg && ((wifi_seq & 0xff) != q->write_ptr),
		  "Q: %d WiFi Seq %d tfdNum %d",
		  txq_id, wifi_seq, q->write_ptr);
#endif

1118
	/* Set up driver data for this TFD */
1119
	txq->skbs[q->write_ptr] = skb;
1120 1121 1122 1123 1124
	txq->cmd[q->write_ptr] = dev_cmd;

	dev_cmd->hdr.cmd = REPLY_TX;
	dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
				INDEX_TO_SEQ(q->write_ptr)));
1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147

	/* Set up first empty entry in queue's array of Tx/cmd buffers */
	out_meta = &txq->meta[q->write_ptr];

	/*
	 * Use the first empty entry in this queue's command buffer array
	 * to contain the Tx command and MAC header concatenated together
	 * (payload data will be in another buffer).
	 * Size of this varies, due to varying MAC header length.
	 * If end is not dword aligned, we'll have 2 extra bytes at the end
	 * of the MAC header (device reads on dword boundaries).
	 * We'll tell device about this padding later.
	 */
	len = sizeof(struct iwl_tx_cmd) +
		sizeof(struct iwl_cmd_header) + hdr_len;
	firstlen = (len + 3) & ~3;

	/* Tell NIC about any 2-byte padding after MAC header */
	if (firstlen != len)
		tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;

	/* Physical address of this Tx command's header (not MAC header!),
	 * within command buffer array. */
1148
	txcmd_phys = dma_map_single(bus(trans)->dev,
1149 1150
				    &dev_cmd->hdr, firstlen,
				    DMA_BIDIRECTIONAL);
1151
	if (unlikely(dma_mapping_error(bus(trans)->dev, txcmd_phys)))
1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
		return -1;
	dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
	dma_unmap_len_set(out_meta, len, firstlen);

	if (!ieee80211_has_morefrags(fc)) {
		txq->need_update = 1;
	} else {
		wait_write_ptr = 1;
		txq->need_update = 0;
	}

	/* Set up TFD's 2nd entry to point directly to remainder of skb,
	 * if any (802.11 null frames have no payload). */
	secondlen = skb->len - hdr_len;
	if (secondlen > 0) {
1167
		phys_addr = dma_map_single(bus(trans)->dev, skb->data + hdr_len,
1168
					   secondlen, DMA_TO_DEVICE);
1169 1170
		if (unlikely(dma_mapping_error(bus(trans)->dev, phys_addr))) {
			dma_unmap_single(bus(trans)->dev,
1171 1172 1173 1174 1175 1176 1177 1178
					 dma_unmap_addr(out_meta, mapping),
					 dma_unmap_len(out_meta, len),
					 DMA_BIDIRECTIONAL);
			return -1;
		}
	}

	/* Attach buffers to TFD */
1179
	iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
1180
	if (secondlen > 0)
1181
		iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
1182 1183 1184 1185 1186 1187
					     secondlen, 0);

	scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
				offsetof(struct iwl_tx_cmd, scratch);

	/* take back ownership of DMA buffer to enable update */
1188
	dma_sync_single_for_cpu(bus(trans)->dev, txcmd_phys, firstlen,
1189 1190 1191 1192
			DMA_BIDIRECTIONAL);
	tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
	tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);

1193
	IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
1194
		     le16_to_cpu(dev_cmd->hdr.sequence));
1195 1196 1197
	IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
	iwl_print_hex_dump(trans, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
	iwl_print_hex_dump(trans, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
1198 1199

	/* Set up entry for this TFD in Tx byte-count array */
1200
	iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
1201

1202
	dma_sync_single_for_device(bus(trans)->dev, txcmd_phys, firstlen,
1203 1204
			DMA_BIDIRECTIONAL);

1205
	trace_iwlwifi_dev_tx(priv(trans),
1206 1207 1208 1209 1210 1211 1212
			     &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
			     sizeof(struct iwl_tfd),
			     &dev_cmd->hdr, firstlen,
			     skb->data + hdr_len, secondlen);

	/* Tell device the write index *just past* this latest filled TFD */
	q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
1213 1214
	iwl_txq_update_write_ptr(trans, txq);

1215 1216 1217 1218 1219 1220
	/*
	 * At this point the frame is "transmitted" successfully
	 * and we will get a TX status notification eventually,
	 * regardless of the value of ret. "ret" only indicates
	 * whether or not we should update the write pointer.
	 */
1221
	if (iwl_queue_space(q) < q->high_mark) {
1222 1223
		if (wait_write_ptr) {
			txq->need_update = 1;
1224
			iwl_txq_update_write_ptr(trans, txq);
1225
		} else {
1226
			iwl_stop_queue(trans, txq, "Queue is full");
1227 1228 1229 1230 1231
		}
	}
	return 0;
}

1232
static void iwl_trans_pcie_kick_nic(struct iwl_trans *trans)
1233 1234
{
	/* Remove all resets to allow NIC to operate */
1235
	iwl_write32(bus(trans), CSR_RESET, 0);
1236 1237
}

1238 1239
static int iwl_trans_pcie_request_irq(struct iwl_trans *trans)
{
1240 1241
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
1242 1243
	int err;

1244 1245 1246 1247
	trans_pcie->inta_mask = CSR_INI_SET_MASK;

	tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
		iwl_irq_tasklet, (unsigned long)trans);
1248

1249
	iwl_alloc_isr_ict(trans);
1250

1251
	err = request_irq(trans->irq, iwl_isr_ict, IRQF_SHARED,
1252
		DRV_NAME, trans);
1253
	if (err) {
1254
		IWL_ERR(trans, "Error allocating IRQ %d\n", trans->irq);
1255
		iwl_free_isr_ict(trans);
1256 1257 1258
		return err;
	}

1259
	INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
1260 1261 1262
	return 0;
}

1263
static int iwl_trans_pcie_reclaim(struct iwl_trans *trans, int sta_id, int tid,
1264 1265 1266
		      int txq_id, int ssn, u32 status,
		      struct sk_buff_head *skbs)
{
1267 1268
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
1269 1270
	/* n_bd is usually 256 => n_bd - 1 = 0xff */
	int tfd_num = ssn & (txq->q.n_bd - 1);
1271
	int freed = 0;
1272

1273 1274
	txq->time_stamp = jiffies;

1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286
	if (unlikely(txq_id >= IWLAGN_FIRST_AMPDU_QUEUE &&
		     txq_id != trans_pcie->agg_txq[sta_id][tid])) {
		/*
		 * FIXME: this is a uCode bug which need to be addressed,
		 * log the information and return for now.
		 * Since it is can possibly happen very often and in order
		 * not to fill the syslog, don't use IWL_ERR or IWL_WARN
		 */
		IWL_DEBUG_TX_QUEUES(trans, "Bad queue mapping txq_id %d, "
			"agg_txq[sta_id[tid] %d", txq_id,
			trans_pcie->agg_txq[sta_id][tid]);
		return 1;
1287 1288 1289
	}

	if (txq->q.read_ptr != tfd_num) {
1290 1291 1292
		IWL_DEBUG_TX_REPLY(trans, "[Q %d | AC %d] %d -> %d (%d)\n",
				txq_id, iwl_get_queue_ac(txq), txq->q.read_ptr,
				tfd_num, ssn);
1293
		freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
1294 1295 1296
		if (iwl_queue_space(&txq->q) > txq->q.low_mark &&
		   (!txq->sched_retry ||
		   status != TX_STATUS_FAIL_PASSIVE_NO_RX))
1297
			iwl_wake_queue(trans, txq, "Packets reclaimed");
1298
	}
1299
	return 0;
1300 1301
}

1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317
static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
{
	iowrite8(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
}

static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
{
	iowrite32(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
}

static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
{
	u32 val = ioread32(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
	return val;
}

1318
static void iwl_trans_pcie_free(struct iwl_trans *trans)
1319
{
1320 1321 1322
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);

1323
	iwl_calib_free_results(trans);
1324
	iwl_trans_pcie_tx_free(trans);
1325
#ifndef CONFIG_IWLWIFI_IDI
1326
	iwl_trans_pcie_rx_free(trans);
1327
#endif
1328
	free_irq(trans->irq, trans);
1329
	iwl_free_isr_ict(trans);
1330 1331 1332 1333 1334 1335

	pci_disable_msi(trans_pcie->pci_dev);
	pci_iounmap(trans_pcie->pci_dev, trans_pcie->hw_base);
	pci_release_regions(trans_pcie->pci_dev);
	pci_disable_device(trans_pcie->pci_dev);

1336 1337
	trans->shrd->trans = NULL;
	kfree(trans);
1338 1339
}

J
Johannes Berg 已提交
1340
#ifdef CONFIG_PM_SLEEP
1341 1342 1343 1344
static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
{
	/*
	 * This function is called when system goes into suspend state
1345 1346 1347
	 * mac80211 will call iwlagn_mac_stop() from the mac80211 suspend
	 * function first but since iwlagn_mac_stop() has no knowledge of
	 * who the caller is,
1348 1349 1350 1351 1352 1353
	 * it will not call apm_ops.stop() to stop the DMA operation.
	 * Calling apm_ops.stop here to make sure we stop the DMA.
	 *
	 * But of course ... if we have configured WoWLAN then we did other
	 * things already :-)
	 */
1354
	if (!trans->shrd->wowlan) {
1355
		iwl_apm_stop(priv(trans));
1356 1357 1358 1359 1360
	} else {
		iwl_disable_interrupts(trans);
		iwl_clear_bit(bus(trans), CSR_GP_CNTRL,
			      CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
	}
1361 1362 1363 1364 1365 1366 1367 1368

	return 0;
}

static int iwl_trans_pcie_resume(struct iwl_trans *trans)
{
	bool hw_rfkill = false;

1369
	iwl_enable_interrupts(trans);
1370

1371
	if (!(iwl_read32(bus(trans), CSR_GP_CNTRL) &
1372 1373 1374 1375 1376 1377 1378 1379
				CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
		hw_rfkill = true;

	if (hw_rfkill)
		set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
	else
		clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);

1380
	iwl_set_hw_rfkill_state(priv(trans), hw_rfkill);
1381 1382 1383

	return 0;
}
J
Johannes Berg 已提交
1384
#endif /* CONFIG_PM_SLEEP */
1385

1386
static void iwl_trans_pcie_wake_any_queue(struct iwl_trans *trans,
1387 1388
					  enum iwl_rxon_context_id ctx,
					  const char *msg)
1389 1390 1391 1392 1393 1394 1395
{
	u8 ac, txq_id;
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);

	for (ac = 0; ac < AC_NUM; ac++) {
		txq_id = trans_pcie->ac_to_queue[ctx][ac];
1396
		IWL_DEBUG_TX_QUEUES(trans, "Queue Status: Q[%d] %s\n",
1397
			ac,
1398
			(atomic_read(&trans_pcie->queue_stop_count[ac]) > 0)
1399
			      ? "stopped" : "awake");
1400
		iwl_wake_queue(trans, &trans_pcie->txq[txq_id], msg);
1401 1402 1403
	}
}

1404 1405
static void iwl_trans_pcie_stop_queue(struct iwl_trans *trans, int txq_id,
				      const char *msg)
1406
{
1407 1408
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

1409
	iwl_stop_queue(trans, &trans_pcie->txq[txq_id], msg);
1410 1411
}

1412 1413 1414 1415
#define IWL_FLUSH_WAIT_MS	2000

static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
{
1416
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
	struct iwl_tx_queue *txq;
	struct iwl_queue *q;
	int cnt;
	unsigned long now = jiffies;
	int ret = 0;

	/* waiting for all the tx frames complete might take a while */
	for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
		if (cnt == trans->shrd->cmd_queue)
			continue;
1427
		txq = &trans_pcie->txq[cnt];
1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441
		q = &txq->q;
		while (q->read_ptr != q->write_ptr && !time_after(jiffies,
		       now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
			msleep(1);

		if (q->read_ptr != q->write_ptr) {
			IWL_ERR(trans, "fail to flush all tx fifo queues\n");
			ret = -ETIMEDOUT;
			break;
		}
	}
	return ret;
}

1442 1443 1444 1445 1446 1447
/*
 * On every watchdog tick we check (latest) time stamp. If it does not
 * change during timeout period and queue is not empty we reset firmware.
 */
static int iwl_trans_pcie_check_stuck_queue(struct iwl_trans *trans, int cnt)
{
1448 1449
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tx_queue *txq = &trans_pcie->txq[cnt];
1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463
	struct iwl_queue *q = &txq->q;
	unsigned long timeout;

	if (q->read_ptr == q->write_ptr) {
		txq->time_stamp = jiffies;
		return 0;
	}

	timeout = txq->time_stamp +
		  msecs_to_jiffies(hw_params(trans).wd_timeout);

	if (time_after(jiffies, timeout)) {
		IWL_ERR(trans, "Queue %d stuck for %u ms.\n", q->id,
			hw_params(trans).wd_timeout);
1464
		IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
1465
			q->read_ptr, q->write_ptr);
1466 1467 1468 1469
		IWL_ERR(trans, "Current HW read_ptr %d write_ptr %d\n",
			iwl_read_prph(bus(trans), SCD_QUEUE_RDPTR(cnt))
				& (TFD_QUEUE_SIZE_MAX - 1),
			iwl_read_prph(bus(trans), SCD_QUEUE_WRPTR(cnt)));
1470 1471 1472 1473 1474 1475
		return 1;
	}

	return 0;
}

1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605
static const char *get_fh_string(int cmd)
{
	switch (cmd) {
	IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
	IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
	IWL_CMD(FH_RSCSR_CHNL0_WPTR);
	IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
	IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
	IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
	IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
	IWL_CMD(FH_TSSR_TX_STATUS_REG);
	IWL_CMD(FH_TSSR_TX_ERROR_REG);
	default:
		return "UNKNOWN";
	}
}

int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
{
	int i;
#ifdef CONFIG_IWLWIFI_DEBUG
	int pos = 0;
	size_t bufsz = 0;
#endif
	static const u32 fh_tbl[] = {
		FH_RSCSR_CHNL0_STTS_WPTR_REG,
		FH_RSCSR_CHNL0_RBDCB_BASE_REG,
		FH_RSCSR_CHNL0_WPTR,
		FH_MEM_RCSR_CHNL0_CONFIG_REG,
		FH_MEM_RSSR_SHARED_CTRL_REG,
		FH_MEM_RSSR_RX_STATUS_REG,
		FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
		FH_TSSR_TX_STATUS_REG,
		FH_TSSR_TX_ERROR_REG
	};
#ifdef CONFIG_IWLWIFI_DEBUG
	if (display) {
		bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
		*buf = kmalloc(bufsz, GFP_KERNEL);
		if (!*buf)
			return -ENOMEM;
		pos += scnprintf(*buf + pos, bufsz - pos,
				"FH register values:\n");
		for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
			pos += scnprintf(*buf + pos, bufsz - pos,
				"  %34s: 0X%08x\n",
				get_fh_string(fh_tbl[i]),
				iwl_read_direct32(bus(trans), fh_tbl[i]));
		}
		return pos;
	}
#endif
	IWL_ERR(trans, "FH register values:\n");
	for (i = 0; i <  ARRAY_SIZE(fh_tbl); i++) {
		IWL_ERR(trans, "  %34s: 0X%08x\n",
			get_fh_string(fh_tbl[i]),
			iwl_read_direct32(bus(trans), fh_tbl[i]));
	}
	return 0;
}

static const char *get_csr_string(int cmd)
{
	switch (cmd) {
	IWL_CMD(CSR_HW_IF_CONFIG_REG);
	IWL_CMD(CSR_INT_COALESCING);
	IWL_CMD(CSR_INT);
	IWL_CMD(CSR_INT_MASK);
	IWL_CMD(CSR_FH_INT_STATUS);
	IWL_CMD(CSR_GPIO_IN);
	IWL_CMD(CSR_RESET);
	IWL_CMD(CSR_GP_CNTRL);
	IWL_CMD(CSR_HW_REV);
	IWL_CMD(CSR_EEPROM_REG);
	IWL_CMD(CSR_EEPROM_GP);
	IWL_CMD(CSR_OTP_GP_REG);
	IWL_CMD(CSR_GIO_REG);
	IWL_CMD(CSR_GP_UCODE_REG);
	IWL_CMD(CSR_GP_DRIVER_REG);
	IWL_CMD(CSR_UCODE_DRV_GP1);
	IWL_CMD(CSR_UCODE_DRV_GP2);
	IWL_CMD(CSR_LED_REG);
	IWL_CMD(CSR_DRAM_INT_TBL_REG);
	IWL_CMD(CSR_GIO_CHICKEN_BITS);
	IWL_CMD(CSR_ANA_PLL_CFG);
	IWL_CMD(CSR_HW_REV_WA_REG);
	IWL_CMD(CSR_DBG_HPET_MEM_REG);
	default:
		return "UNKNOWN";
	}
}

void iwl_dump_csr(struct iwl_trans *trans)
{
	int i;
	static const u32 csr_tbl[] = {
		CSR_HW_IF_CONFIG_REG,
		CSR_INT_COALESCING,
		CSR_INT,
		CSR_INT_MASK,
		CSR_FH_INT_STATUS,
		CSR_GPIO_IN,
		CSR_RESET,
		CSR_GP_CNTRL,
		CSR_HW_REV,
		CSR_EEPROM_REG,
		CSR_EEPROM_GP,
		CSR_OTP_GP_REG,
		CSR_GIO_REG,
		CSR_GP_UCODE_REG,
		CSR_GP_DRIVER_REG,
		CSR_UCODE_DRV_GP1,
		CSR_UCODE_DRV_GP2,
		CSR_LED_REG,
		CSR_DRAM_INT_TBL_REG,
		CSR_GIO_CHICKEN_BITS,
		CSR_ANA_PLL_CFG,
		CSR_HW_REV_WA_REG,
		CSR_DBG_HPET_MEM_REG
	};
	IWL_ERR(trans, "CSR values:\n");
	IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
		"CSR_INT_PERIODIC_REG)\n");
	for (i = 0; i <  ARRAY_SIZE(csr_tbl); i++) {
		IWL_ERR(trans, "  %25s: 0X%08x\n",
			get_csr_string(csr_tbl[i]),
			iwl_read32(bus(trans), csr_tbl[i]));
	}
}

1606 1607 1608
#ifdef CONFIG_IWLWIFI_DEBUGFS
/* create and remove of files */
#define DEBUGFS_ADD_FILE(name, parent, mode) do {			\
1609
	if (!debugfs_create_file(#name, mode, parent, trans,		\
1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639
				 &iwl_dbgfs_##name##_ops))		\
		return -ENOMEM;						\
} while (0)

/* file operation */
#define DEBUGFS_READ_FUNC(name)                                         \
static ssize_t iwl_dbgfs_##name##_read(struct file *file,               \
					char __user *user_buf,          \
					size_t count, loff_t *ppos);

#define DEBUGFS_WRITE_FUNC(name)                                        \
static ssize_t iwl_dbgfs_##name##_write(struct file *file,              \
					const char __user *user_buf,    \
					size_t count, loff_t *ppos);


static int iwl_dbgfs_open_file_generic(struct inode *inode, struct file *file)
{
	file->private_data = inode->i_private;
	return 0;
}

#define DEBUGFS_READ_FILE_OPS(name)					\
	DEBUGFS_READ_FUNC(name);					\
static const struct file_operations iwl_dbgfs_##name##_ops = {		\
	.read = iwl_dbgfs_##name##_read,				\
	.open = iwl_dbgfs_open_file_generic,				\
	.llseek = generic_file_llseek,					\
};

1640 1641 1642 1643 1644 1645 1646 1647
#define DEBUGFS_WRITE_FILE_OPS(name)                                    \
	DEBUGFS_WRITE_FUNC(name);                                       \
static const struct file_operations iwl_dbgfs_##name##_ops = {          \
	.write = iwl_dbgfs_##name##_write,                              \
	.open = iwl_dbgfs_open_file_generic,				\
	.llseek = generic_file_llseek,					\
};

1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659
#define DEBUGFS_READ_WRITE_FILE_OPS(name)				\
	DEBUGFS_READ_FUNC(name);					\
	DEBUGFS_WRITE_FUNC(name);					\
static const struct file_operations iwl_dbgfs_##name##_ops = {		\
	.write = iwl_dbgfs_##name##_write,				\
	.read = iwl_dbgfs_##name##_read,				\
	.open = iwl_dbgfs_open_file_generic,				\
	.llseek = generic_file_llseek,					\
};

static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
						char __user *user_buf,
1660 1661
						size_t count, loff_t *ppos)
{
1662
	struct iwl_trans *trans = file->private_data;
1663
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1664 1665 1666 1667 1668 1669
	struct iwl_tx_queue *txq;
	struct iwl_queue *q;
	char *buf;
	int pos = 0;
	int cnt;
	int ret;
1670
	const size_t bufsz = sizeof(char) * 64 * hw_params(trans).max_txq_num;
1671

1672
	if (!trans_pcie->txq) {
1673
		IWL_ERR(trans, "txq not ready\n");
1674 1675 1676 1677 1678 1679
		return -EAGAIN;
	}
	buf = kzalloc(bufsz, GFP_KERNEL);
	if (!buf)
		return -ENOMEM;

1680
	for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
1681
		txq = &trans_pcie->txq[cnt];
1682 1683 1684 1685 1686
		q = &txq->q;
		pos += scnprintf(buf + pos, bufsz - pos,
				"hwq %.2d: read=%u write=%u stop=%d"
				" swq_id=%#.2x (ac %d/hwq %d)\n",
				cnt, q->read_ptr, q->write_ptr,
1687
				!!test_bit(cnt, trans_pcie->queue_stopped),
1688 1689 1690 1691 1692 1693
				txq->swq_id, txq->swq_id & 3,
				(txq->swq_id >> 2) & 0x1f);
		if (cnt >= 4)
			continue;
		/* for the ACs, display the stop count too */
		pos += scnprintf(buf + pos, bufsz - pos,
1694 1695
			"        stop-count: %d\n",
			atomic_read(&trans_pcie->queue_stop_count[cnt]));
1696 1697 1698 1699 1700 1701 1702 1703 1704
	}
	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
	kfree(buf);
	return ret;
}

static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
						char __user *user_buf,
						size_t count, loff_t *ppos) {
1705 1706 1707 1708
	struct iwl_trans *trans = file->private_data;
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;
1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728
	char buf[256];
	int pos = 0;
	const size_t bufsz = sizeof(buf);

	pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
						rxq->read);
	pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
						rxq->write);
	pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
						rxq->free_count);
	if (rxq->rb_stts) {
		pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
			 le16_to_cpu(rxq->rb_stts->closed_rb_num) &  0x0FFF);
	} else {
		pos += scnprintf(buf + pos, bufsz - pos,
					"closed_rb_num: Not Allocated\n");
	}
	return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
}

1729 1730 1731 1732 1733 1734 1735 1736 1737
static ssize_t iwl_dbgfs_log_event_read(struct file *file,
					 char __user *user_buf,
					 size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	char *buf;
	int pos = 0;
	ssize_t ret = -ENOMEM;

1738
	ret = pos = iwl_dump_nic_event_log(trans, true, &buf, true);
1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761
	if (buf) {
		ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
		kfree(buf);
	}
	return ret;
}

static ssize_t iwl_dbgfs_log_event_write(struct file *file,
					const char __user *user_buf,
					size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	u32 event_log_flag;
	char buf[8];
	int buf_size;

	memset(buf, 0, sizeof(buf));
	buf_size = min(count, sizeof(buf) -  1);
	if (copy_from_user(buf, user_buf, buf_size))
		return -EFAULT;
	if (sscanf(buf, "%d", &event_log_flag) != 1)
		return -EFAULT;
	if (event_log_flag == 1)
1762
		iwl_dump_nic_event_log(trans, true, NULL, false);
1763 1764 1765 1766

	return count;
}

1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852
static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
					char __user *user_buf,
					size_t count, loff_t *ppos) {

	struct iwl_trans *trans = file->private_data;
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct isr_statistics *isr_stats = &trans_pcie->isr_stats;

	int pos = 0;
	char *buf;
	int bufsz = 24 * 64; /* 24 items * 64 char per item */
	ssize_t ret;

	buf = kzalloc(bufsz, GFP_KERNEL);
	if (!buf) {
		IWL_ERR(trans, "Can not allocate Buffer\n");
		return -ENOMEM;
	}

	pos += scnprintf(buf + pos, bufsz - pos,
			"Interrupt Statistics Report:\n");

	pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
		isr_stats->hw);
	pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
		isr_stats->sw);
	if (isr_stats->sw || isr_stats->hw) {
		pos += scnprintf(buf + pos, bufsz - pos,
			"\tLast Restarting Code:  0x%X\n",
			isr_stats->err_code);
	}
#ifdef CONFIG_IWLWIFI_DEBUG
	pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
		isr_stats->sch);
	pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
		isr_stats->alive);
#endif
	pos += scnprintf(buf + pos, bufsz - pos,
		"HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);

	pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
		isr_stats->ctkill);

	pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
		isr_stats->wakeup);

	pos += scnprintf(buf + pos, bufsz - pos,
		"Rx command responses:\t\t %u\n", isr_stats->rx);

	pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
		isr_stats->tx);

	pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
		isr_stats->unhandled);

	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
	kfree(buf);
	return ret;
}

static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
					 const char __user *user_buf,
					 size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct isr_statistics *isr_stats = &trans_pcie->isr_stats;

	char buf[8];
	int buf_size;
	u32 reset_flag;

	memset(buf, 0, sizeof(buf));
	buf_size = min(count, sizeof(buf) -  1);
	if (copy_from_user(buf, user_buf, buf_size))
		return -EFAULT;
	if (sscanf(buf, "%x", &reset_flag) != 1)
		return -EFAULT;
	if (reset_flag == 0)
		memset(isr_stats, 0, sizeof(*isr_stats));

	return count;
}

1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892
static ssize_t iwl_dbgfs_csr_write(struct file *file,
					 const char __user *user_buf,
					 size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	char buf[8];
	int buf_size;
	int csr;

	memset(buf, 0, sizeof(buf));
	buf_size = min(count, sizeof(buf) -  1);
	if (copy_from_user(buf, user_buf, buf_size))
		return -EFAULT;
	if (sscanf(buf, "%d", &csr) != 1)
		return -EFAULT;

	iwl_dump_csr(trans);

	return count;
}

static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
					 char __user *user_buf,
					 size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	char *buf;
	int pos = 0;
	ssize_t ret = -EFAULT;

	ret = pos = iwl_dump_fh(trans, &buf, true);
	if (buf) {
		ret = simple_read_from_buffer(user_buf,
					      count, ppos, buf, pos);
		kfree(buf);
	}

	return ret;
}

1893
DEBUGFS_READ_WRITE_FILE_OPS(log_event);
1894
DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
1895
DEBUGFS_READ_FILE_OPS(fh_reg);
1896 1897
DEBUGFS_READ_FILE_OPS(rx_queue);
DEBUGFS_READ_FILE_OPS(tx_queue);
1898
DEBUGFS_WRITE_FILE_OPS(csr);
1899 1900 1901 1902 1903 1904 1905 1906 1907 1908

/*
 * Create the debugfs files and directories
 *
 */
static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
					struct dentry *dir)
{
	DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
	DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
1909
	DEBUGFS_ADD_FILE(log_event, dir, S_IWUSR | S_IRUSR);
1910
	DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
1911 1912
	DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
	DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
1913 1914 1915 1916 1917 1918 1919 1920 1921
	return 0;
}
#else
static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
					struct dentry *dir)
{ return 0; }

#endif /*CONFIG_IWLWIFI_DEBUGFS */

1922 1923
const struct iwl_trans_ops trans_ops_pcie = {
	.request_irq = iwl_trans_pcie_request_irq,
1924
	.fw_alive = iwl_trans_pcie_fw_alive,
1925 1926 1927
	.start_device = iwl_trans_pcie_start_device,
	.prepare_card_hw = iwl_trans_pcie_prepare_card_hw,
	.stop_device = iwl_trans_pcie_stop_device,
1928

1929
	.wake_any_queue = iwl_trans_pcie_wake_any_queue,
1930

1931
	.send_cmd = iwl_trans_pcie_send_cmd,
1932

1933
	.tx = iwl_trans_pcie_tx,
1934
	.reclaim = iwl_trans_pcie_reclaim,
1935

1936
	.tx_agg_disable = iwl_trans_pcie_tx_agg_disable,
1937
	.tx_agg_alloc = iwl_trans_pcie_tx_agg_alloc,
1938
	.tx_agg_setup = iwl_trans_pcie_tx_agg_setup,
1939

1940
	.kick_nic = iwl_trans_pcie_kick_nic,
1941

1942
	.free = iwl_trans_pcie_free,
1943
	.stop_queue = iwl_trans_pcie_stop_queue,
1944 1945

	.dbgfs_register = iwl_trans_pcie_dbgfs_register,
1946 1947

	.wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
1948
	.check_stuck_queue = iwl_trans_pcie_check_stuck_queue,
1949

J
Johannes Berg 已提交
1950
#ifdef CONFIG_PM_SLEEP
1951 1952
	.suspend = iwl_trans_pcie_suspend,
	.resume = iwl_trans_pcie_resume,
J
Johannes Berg 已提交
1953
#endif
1954 1955 1956
	.write8 = iwl_trans_pcie_write8,
	.write32 = iwl_trans_pcie_write32,
	.read32 = iwl_trans_pcie_read32,
1957
};
1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065

/* PCI registers */
#define PCI_CFG_RETRY_TIMEOUT	0x041

struct iwl_trans *iwl_trans_pcie_alloc(struct iwl_shared *shrd,
				       struct pci_dev *pdev,
				       const struct pci_device_id *ent)
{
	struct iwl_trans_pcie *trans_pcie;
	struct iwl_trans *trans;
	u16 pci_cmd;
	int err;

	trans = kzalloc(sizeof(struct iwl_trans) +
			     sizeof(struct iwl_trans_pcie), GFP_KERNEL);

	if (WARN_ON(!trans))
		return NULL;

	trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	trans->ops = &trans_ops_pcie;
	trans->shrd = shrd;
	trans_pcie->trans = trans;
	spin_lock_init(&trans->hcmd_lock);

	/* W/A - seems to solve weird behavior. We need to remove this if we
	 * don't want to stay in L1 all the time. This wastes a lot of power */
	pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
				PCIE_LINK_STATE_CLKPM);

	if (pci_enable_device(pdev)) {
		err = -ENODEV;
		goto out_no_pci;
	}

	pci_set_master(pdev);

	err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
	if (!err)
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
	if (err) {
		err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
		if (!err)
			err = pci_set_consistent_dma_mask(pdev,
							DMA_BIT_MASK(32));
		/* both attempts failed: */
		if (err) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "No suitable DMA available.\n");
			goto out_pci_disable_device;
		}
	}

	err = pci_request_regions(pdev, DRV_NAME);
	if (err) {
		dev_printk(KERN_ERR, &pdev->dev, "pci_request_regions failed");
		goto out_pci_disable_device;
	}

	trans_pcie->hw_base = pci_iomap(pdev, 0, 0);
	if (!trans_pcie->hw_base) {
		dev_printk(KERN_ERR, &pdev->dev, "pci_iomap failed");
		err = -ENODEV;
		goto out_pci_release_regions;
	}

	dev_printk(KERN_INFO, &pdev->dev,
		"pci_resource_len = 0x%08llx\n",
		(unsigned long long) pci_resource_len(pdev, 0));
	dev_printk(KERN_INFO, &pdev->dev,
		"pci_resource_base = %p\n", trans_pcie->hw_base);

	dev_printk(KERN_INFO, &pdev->dev,
		"HW Revision ID = 0x%X\n", pdev->revision);

	/* We disable the RETRY_TIMEOUT register (0x41) to keep
	 * PCI Tx retries from interfering with C3 CPU state */
	pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);

	err = pci_enable_msi(pdev);
	if (err)
		dev_printk(KERN_ERR, &pdev->dev,
			"pci_enable_msi failed(0X%x)", err);

	trans->dev = &pdev->dev;
	trans->irq = pdev->irq;
	trans_pcie->pci_dev = pdev;

	/* TODO: Move this away, not needed if not MSI */
	/* enable rfkill interrupt: hw bug w/a */
	pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
	if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
		pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
		pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
	}

	return trans;

out_pci_release_regions:
	pci_release_regions(pdev);
out_pci_disable_device:
	pci_disable_device(pdev);
out_no_pci:
	kfree(trans);
	return NULL;
}