exynos_mixer.c 33.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
/*
 * Copyright (C) 2011 Samsung Electronics Co.Ltd
 * Authors:
 * Seung-Woo Kim <sw0312.kim@samsung.com>
 *	Inki Dae <inki.dae@samsung.com>
 *	Joonyoung Shim <jy0922.shim@samsung.com>
 *
 * Based on drivers/media/video/s5p-tv/mixer_reg.c
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 *
 */

17
#include <drm/drmP.h>
18 19 20 21 22 23 24 25 26 27 28 29 30 31 32

#include "regs-mixer.h"
#include "regs-vp.h"

#include <linux/kernel.h>
#include <linux/spinlock.h>
#include <linux/wait.h>
#include <linux/i2c.h>
#include <linux/platform_device.h>
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/delay.h>
#include <linux/pm_runtime.h>
#include <linux/clk.h>
#include <linux/regulator/consumer.h>
33
#include <linux/of.h>
34
#include <linux/of_device.h>
35
#include <linux/component.h>
36 37 38 39

#include <drm/exynos_drm.h>

#include "exynos_drm_drv.h"
40
#include "exynos_drm_crtc.h"
41
#include "exynos_drm_fb.h"
42
#include "exynos_drm_plane.h"
43
#include "exynos_drm_iommu.h"
44

45
#define MIXER_WIN_NR		3
46
#define VP_DEFAULT_WIN		2
47

48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63
/*
 * Mixer color space conversion coefficient triplet.
 * Used for CSC from RGB to YCbCr.
 * Each coefficient is a 10-bit fixed point number with
 * sign and no integer part, i.e.
 * [0:8] = fractional part (representing a value y = x / 2^9)
 * [9] = sign
 * Negative values are encoded with two's complement.
 */
#define MXR_CSC_C(x) ((int)((x) * 512.0) & 0x3ff)
#define MXR_CSC_CT(a0, a1, a2) \
  ((MXR_CSC_C(a0) << 20) | (MXR_CSC_C(a1) << 10) | (MXR_CSC_C(a2) << 0))

/* YCbCr value, used for mixer background color configuration. */
#define MXR_YCBCR_VAL(y, cb, cr) (((y) << 16) | ((cb) << 8) | ((cr) << 0))

64 65 66 67 68 69
/* The pixelformats that are natively supported by the mixer. */
#define MXR_FORMAT_RGB565	4
#define MXR_FORMAT_ARGB1555	5
#define MXR_FORMAT_ARGB4444	6
#define MXR_FORMAT_ARGB8888	7

70 71 72 73 74 75 76
struct mixer_resources {
	int			irq;
	void __iomem		*mixer_regs;
	void __iomem		*vp_regs;
	spinlock_t		reg_slock;
	struct clk		*mixer;
	struct clk		*vp;
77
	struct clk		*hdmi;
78 79
	struct clk		*sclk_mixer;
	struct clk		*sclk_hdmi;
80
	struct clk		*mout_mixer;
81 82
};

83 84 85
enum mixer_version_id {
	MXR_VER_0_0_0_16,
	MXR_VER_16_0_33_0,
86
	MXR_VER_128_0_0_184,
87 88
};

89 90
enum mixer_flag_bits {
	MXR_BIT_POWERED,
91
	MXR_BIT_VSYNC,
92 93 94
	MXR_BIT_INTERLACE,
	MXR_BIT_VP_ENABLED,
	MXR_BIT_HAS_SCLK,
95 96
};

97 98
static const uint32_t mixer_formats[] = {
	DRM_FORMAT_XRGB4444,
99
	DRM_FORMAT_ARGB4444,
100
	DRM_FORMAT_XRGB1555,
101
	DRM_FORMAT_ARGB1555,
102 103 104 105 106 107 108 109 110 111
	DRM_FORMAT_RGB565,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_ARGB8888,
};

static const uint32_t vp_formats[] = {
	DRM_FORMAT_NV12,
	DRM_FORMAT_NV21,
};

112
struct mixer_context {
113
	struct platform_device *pdev;
J
Joonyoung Shim 已提交
114
	struct device		*dev;
115
	struct drm_device	*drm_dev;
116
	struct exynos_drm_crtc	*crtc;
117
	struct exynos_drm_plane	planes[MIXER_WIN_NR];
118
	unsigned long		flags;
119 120

	struct mixer_resources	mixer_res;
121 122 123 124 125
	enum mixer_version_id	mxr_ver;
};

struct mixer_drv_data {
	enum mixer_version_id	version;
126
	bool					is_vp_enabled;
127
	bool					has_sclk;
128 129
};

130 131 132 133 134 135
static const struct exynos_drm_plane_config plane_configs[MIXER_WIN_NR] = {
	{
		.zpos = 0,
		.type = DRM_PLANE_TYPE_PRIMARY,
		.pixel_formats = mixer_formats,
		.num_pixel_formats = ARRAY_SIZE(mixer_formats),
136 137
		.capabilities = EXYNOS_DRM_PLANE_CAP_DOUBLE |
				EXYNOS_DRM_PLANE_CAP_ZPOS,
138 139 140 141 142
	}, {
		.zpos = 1,
		.type = DRM_PLANE_TYPE_CURSOR,
		.pixel_formats = mixer_formats,
		.num_pixel_formats = ARRAY_SIZE(mixer_formats),
143 144
		.capabilities = EXYNOS_DRM_PLANE_CAP_DOUBLE |
				EXYNOS_DRM_PLANE_CAP_ZPOS,
145 146 147 148 149
	}, {
		.zpos = 2,
		.type = DRM_PLANE_TYPE_OVERLAY,
		.pixel_formats = vp_formats,
		.num_pixel_formats = ARRAY_SIZE(vp_formats),
150
		.capabilities = EXYNOS_DRM_PLANE_CAP_SCALE |
151 152
				EXYNOS_DRM_PLANE_CAP_ZPOS |
				EXYNOS_DRM_PLANE_CAP_TILE,
153 154 155
	},
};

156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184
static const u8 filter_y_horiz_tap8[] = {
	0,	-1,	-1,	-1,	-1,	-1,	-1,	-1,
	-1,	-1,	-1,	-1,	-1,	0,	0,	0,
	0,	2,	4,	5,	6,	6,	6,	6,
	6,	5,	5,	4,	3,	2,	1,	1,
	0,	-6,	-12,	-16,	-18,	-20,	-21,	-20,
	-20,	-18,	-16,	-13,	-10,	-8,	-5,	-2,
	127,	126,	125,	121,	114,	107,	99,	89,
	79,	68,	57,	46,	35,	25,	16,	8,
};

static const u8 filter_y_vert_tap4[] = {
	0,	-3,	-6,	-8,	-8,	-8,	-8,	-7,
	-6,	-5,	-4,	-3,	-2,	-1,	-1,	0,
	127,	126,	124,	118,	111,	102,	92,	81,
	70,	59,	48,	37,	27,	19,	11,	5,
	0,	5,	11,	19,	27,	37,	48,	59,
	70,	81,	92,	102,	111,	118,	124,	126,
	0,	0,	-1,	-1,	-2,	-3,	-4,	-5,
	-6,	-7,	-8,	-8,	-8,	-8,	-6,	-3,
};

static const u8 filter_cr_horiz_tap4[] = {
	0,	-3,	-6,	-8,	-8,	-8,	-8,	-7,
	-6,	-5,	-4,	-3,	-2,	-1,	-1,	0,
	127,	126,	124,	118,	111,	102,	92,	81,
	70,	59,	48,	37,	27,	19,	11,	5,
};

185 186 187 188
static inline bool is_alpha_format(unsigned int pixel_format)
{
	switch (pixel_format) {
	case DRM_FORMAT_ARGB8888:
189 190
	case DRM_FORMAT_ARGB1555:
	case DRM_FORMAT_ARGB4444:
191 192 193 194 195 196
		return true;
	default:
		return false;
	}
}

197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318
static inline u32 vp_reg_read(struct mixer_resources *res, u32 reg_id)
{
	return readl(res->vp_regs + reg_id);
}

static inline void vp_reg_write(struct mixer_resources *res, u32 reg_id,
				 u32 val)
{
	writel(val, res->vp_regs + reg_id);
}

static inline void vp_reg_writemask(struct mixer_resources *res, u32 reg_id,
				 u32 val, u32 mask)
{
	u32 old = vp_reg_read(res, reg_id);

	val = (val & mask) | (old & ~mask);
	writel(val, res->vp_regs + reg_id);
}

static inline u32 mixer_reg_read(struct mixer_resources *res, u32 reg_id)
{
	return readl(res->mixer_regs + reg_id);
}

static inline void mixer_reg_write(struct mixer_resources *res, u32 reg_id,
				 u32 val)
{
	writel(val, res->mixer_regs + reg_id);
}

static inline void mixer_reg_writemask(struct mixer_resources *res,
				 u32 reg_id, u32 val, u32 mask)
{
	u32 old = mixer_reg_read(res, reg_id);

	val = (val & mask) | (old & ~mask);
	writel(val, res->mixer_regs + reg_id);
}

static void mixer_regs_dump(struct mixer_context *ctx)
{
#define DUMPREG(reg_id) \
do { \
	DRM_DEBUG_KMS(#reg_id " = %08x\n", \
		(u32)readl(ctx->mixer_res.mixer_regs + reg_id)); \
} while (0)

	DUMPREG(MXR_STATUS);
	DUMPREG(MXR_CFG);
	DUMPREG(MXR_INT_EN);
	DUMPREG(MXR_INT_STATUS);

	DUMPREG(MXR_LAYER_CFG);
	DUMPREG(MXR_VIDEO_CFG);

	DUMPREG(MXR_GRAPHIC0_CFG);
	DUMPREG(MXR_GRAPHIC0_BASE);
	DUMPREG(MXR_GRAPHIC0_SPAN);
	DUMPREG(MXR_GRAPHIC0_WH);
	DUMPREG(MXR_GRAPHIC0_SXY);
	DUMPREG(MXR_GRAPHIC0_DXY);

	DUMPREG(MXR_GRAPHIC1_CFG);
	DUMPREG(MXR_GRAPHIC1_BASE);
	DUMPREG(MXR_GRAPHIC1_SPAN);
	DUMPREG(MXR_GRAPHIC1_WH);
	DUMPREG(MXR_GRAPHIC1_SXY);
	DUMPREG(MXR_GRAPHIC1_DXY);
#undef DUMPREG
}

static void vp_regs_dump(struct mixer_context *ctx)
{
#define DUMPREG(reg_id) \
do { \
	DRM_DEBUG_KMS(#reg_id " = %08x\n", \
		(u32) readl(ctx->mixer_res.vp_regs + reg_id)); \
} while (0)

	DUMPREG(VP_ENABLE);
	DUMPREG(VP_SRESET);
	DUMPREG(VP_SHADOW_UPDATE);
	DUMPREG(VP_FIELD_ID);
	DUMPREG(VP_MODE);
	DUMPREG(VP_IMG_SIZE_Y);
	DUMPREG(VP_IMG_SIZE_C);
	DUMPREG(VP_PER_RATE_CTRL);
	DUMPREG(VP_TOP_Y_PTR);
	DUMPREG(VP_BOT_Y_PTR);
	DUMPREG(VP_TOP_C_PTR);
	DUMPREG(VP_BOT_C_PTR);
	DUMPREG(VP_ENDIAN_MODE);
	DUMPREG(VP_SRC_H_POSITION);
	DUMPREG(VP_SRC_V_POSITION);
	DUMPREG(VP_SRC_WIDTH);
	DUMPREG(VP_SRC_HEIGHT);
	DUMPREG(VP_DST_H_POSITION);
	DUMPREG(VP_DST_V_POSITION);
	DUMPREG(VP_DST_WIDTH);
	DUMPREG(VP_DST_HEIGHT);
	DUMPREG(VP_H_RATIO);
	DUMPREG(VP_V_RATIO);

#undef DUMPREG
}

static inline void vp_filter_set(struct mixer_resources *res,
		int reg_id, const u8 *data, unsigned int size)
{
	/* assure 4-byte align */
	BUG_ON(size & 3);
	for (; size; size -= 4, reg_id += 4, data += 4) {
		u32 val = (data[0] << 24) |  (data[1] << 16) |
			(data[2] << 8) | data[3];
		vp_reg_write(res, reg_id, val);
	}
}

static void vp_default_filter(struct mixer_resources *res)
{
	vp_filter_set(res, VP_POLY8_Y0_LL,
319
		filter_y_horiz_tap8, sizeof(filter_y_horiz_tap8));
320
	vp_filter_set(res, VP_POLY4_Y0_LL,
321
		filter_y_vert_tap4, sizeof(filter_y_vert_tap4));
322
	vp_filter_set(res, VP_POLY4_C0_LL,
323
		filter_cr_horiz_tap4, sizeof(filter_cr_horiz_tap4));
324 325
}

326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356
static void mixer_cfg_gfx_blend(struct mixer_context *ctx, unsigned int win,
				bool alpha)
{
	struct mixer_resources *res = &ctx->mixer_res;
	u32 val;

	val  = MXR_GRP_CFG_COLOR_KEY_DISABLE; /* no blank key */
	if (alpha) {
		/* blending based on pixel alpha */
		val |= MXR_GRP_CFG_BLEND_PRE_MUL;
		val |= MXR_GRP_CFG_PIXEL_BLEND_EN;
	}
	mixer_reg_writemask(res, MXR_GRAPHIC_CFG(win),
			    val, MXR_GRP_CFG_MISC_MASK);
}

static void mixer_cfg_vp_blend(struct mixer_context *ctx)
{
	struct mixer_resources *res = &ctx->mixer_res;
	u32 val;

	/*
	 * No blending at the moment since the NV12/NV21 pixelformats don't
	 * have an alpha channel. However the mixer supports a global alpha
	 * value for a layer. Once this functionality is exposed, we can
	 * support blending of the video layer through this.
	 */
	val = 0;
	mixer_reg_write(res, MXR_VIDEO_CFG, val);
}

357 358 359 360 361 362 363 364
static void mixer_vsync_set_update(struct mixer_context *ctx, bool enable)
{
	struct mixer_resources *res = &ctx->mixer_res;

	/* block update on vsync */
	mixer_reg_writemask(res, MXR_STATUS, enable ?
			MXR_STATUS_SYNC_ENABLE : 0, MXR_STATUS_SYNC_ENABLE);

365
	if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags))
366
		vp_reg_write(res, VP_SHADOW_UPDATE, enable ?
367 368 369 370 371 372 373 374 375
			VP_SHADOW_UPDATE_ENABLE : 0);
}

static void mixer_cfg_scan(struct mixer_context *ctx, unsigned int height)
{
	struct mixer_resources *res = &ctx->mixer_res;
	u32 val;

	/* choosing between interlace and progressive mode */
376 377
	val = test_bit(MXR_BIT_INTERLACE, &ctx->flags) ?
		MXR_CFG_SCAN_INTERLACE : MXR_CFG_SCAN_PROGRESSIVE;
378

379 380 381 382 383 384 385 386 387 388 389 390 391
	if (ctx->mxr_ver != MXR_VER_128_0_0_184) {
		/* choosing between proper HD and SD mode */
		if (height <= 480)
			val |= MXR_CFG_SCAN_NTSC | MXR_CFG_SCAN_SD;
		else if (height <= 576)
			val |= MXR_CFG_SCAN_PAL | MXR_CFG_SCAN_SD;
		else if (height <= 720)
			val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD;
		else if (height <= 1080)
			val |= MXR_CFG_SCAN_HD_1080 | MXR_CFG_SCAN_HD;
		else
			val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD;
	}
392 393 394 395 396 397 398 399 400

	mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_SCAN_MASK);
}

static void mixer_cfg_rgb_fmt(struct mixer_context *ctx, unsigned int height)
{
	struct mixer_resources *res = &ctx->mixer_res;
	u32 val;

401 402 403
	switch (height) {
	case 480:
	case 576:
404
		val = MXR_CFG_RGB601_0_255;
405 406 407 408
		break;
	case 720:
	case 1080:
	default:
409
		val = MXR_CFG_RGB709_16_235;
410
		/* Configure the BT.709 CSC matrix for full range RGB. */
411
		mixer_reg_write(res, MXR_CM_COEFF_Y,
412 413
			MXR_CSC_CT( 0.184,  0.614,  0.063) |
			MXR_CM_COEFF_RGB_FULL);
414
		mixer_reg_write(res, MXR_CM_COEFF_CB,
415
			MXR_CSC_CT(-0.102, -0.338,  0.440));
416
		mixer_reg_write(res, MXR_CM_COEFF_CR,
417
			MXR_CSC_CT( 0.440, -0.399, -0.040));
418
		break;
419 420 421 422 423
	}

	mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_RGB_FMT_MASK);
}

424
static void mixer_cfg_layer(struct mixer_context *ctx, unsigned int win,
425
			    unsigned int priority, bool enable)
426 427 428 429 430 431 432
{
	struct mixer_resources *res = &ctx->mixer_res;
	u32 val = enable ? ~0 : 0;

	switch (win) {
	case 0:
		mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP0_ENABLE);
433 434 435
		mixer_reg_writemask(res, MXR_LAYER_CFG,
				    MXR_LAYER_CFG_GRP0_VAL(priority),
				    MXR_LAYER_CFG_GRP0_MASK);
436 437 438
		break;
	case 1:
		mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP1_ENABLE);
439 440 441
		mixer_reg_writemask(res, MXR_LAYER_CFG,
				    MXR_LAYER_CFG_GRP1_VAL(priority),
				    MXR_LAYER_CFG_GRP1_MASK);
442

443
		break;
444
	case VP_DEFAULT_WIN:
445
		if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags)) {
446 447 448
			vp_reg_writemask(res, VP_ENABLE, val, VP_ENABLE_ON);
			mixer_reg_writemask(res, MXR_CFG, val,
				MXR_CFG_VP_ENABLE);
449 450 451
			mixer_reg_writemask(res, MXR_LAYER_CFG,
					    MXR_LAYER_CFG_VP_VAL(priority),
					    MXR_LAYER_CFG_VP_MASK);
452
		}
453 454 455 456 457 458 459 460 461 462 463
		break;
	}
}

static void mixer_run(struct mixer_context *ctx)
{
	struct mixer_resources *res = &ctx->mixer_res;

	mixer_reg_writemask(res, MXR_STATUS, ~0, MXR_STATUS_REG_RUN);
}

464 465 466 467 468 469 470 471 472 473 474 475
static void mixer_stop(struct mixer_context *ctx)
{
	struct mixer_resources *res = &ctx->mixer_res;
	int timeout = 20;

	mixer_reg_writemask(res, MXR_STATUS, 0, MXR_STATUS_REG_RUN);

	while (!(mixer_reg_read(res, MXR_STATUS) & MXR_STATUS_REG_IDLE) &&
			--timeout)
		usleep_range(10000, 12000);
}

476 477
static void vp_video_buffer(struct mixer_context *ctx,
			    struct exynos_drm_plane *plane)
478
{
479 480
	struct exynos_drm_plane_state *state =
				to_exynos_plane_state(plane->base.state);
481
	struct drm_display_mode *mode = &state->base.crtc->state->adjusted_mode;
482
	struct mixer_resources *res = &ctx->mixer_res;
483
	struct drm_framebuffer *fb = state->base.fb;
484
	unsigned int priority = state->base.normalized_zpos + 1;
485 486
	unsigned long flags;
	dma_addr_t luma_addr[2], chroma_addr[2];
487
	bool is_tiled, is_nv21;
488 489
	u32 val;

490 491
	is_nv21 = (fb->format->format == DRM_FORMAT_NV21);
	is_tiled = (fb->modifier == DRM_FORMAT_MOD_SAMSUNG_64_32_TILE);
492

493 494
	luma_addr[0] = exynos_drm_fb_dma_addr(fb, 0);
	chroma_addr[0] = exynos_drm_fb_dma_addr(fb, 1);
495

496
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
497
		__set_bit(MXR_BIT_INTERLACE, &ctx->flags);
498
		if (is_tiled) {
499 500 501
			luma_addr[1] = luma_addr[0] + 0x40;
			chroma_addr[1] = chroma_addr[0] + 0x40;
		} else {
502 503
			luma_addr[1] = luma_addr[0] + fb->pitches[0];
			chroma_addr[1] = chroma_addr[0] + fb->pitches[0];
504 505
		}
	} else {
506
		__clear_bit(MXR_BIT_INTERLACE, &ctx->flags);
507 508 509 510 511 512 513
		luma_addr[1] = 0;
		chroma_addr[1] = 0;
	}

	spin_lock_irqsave(&res->reg_slock, flags);

	/* interlace or progressive scan mode */
514
	val = (test_bit(MXR_BIT_INTERLACE, &ctx->flags) ? ~0 : 0);
515 516 517
	vp_reg_writemask(res, VP_MODE, val, VP_MODE_LINE_SKIP);

	/* setup format */
518 519
	val = (is_nv21 ? VP_MODE_NV21 : VP_MODE_NV12);
	val |= (is_tiled ? VP_MODE_MEM_TILED : VP_MODE_MEM_LINEAR);
520 521 522
	vp_reg_writemask(res, VP_MODE, val, VP_MODE_FMT_MASK);

	/* setting size of input image */
523 524
	vp_reg_write(res, VP_IMG_SIZE_Y, VP_IMG_HSIZE(fb->pitches[0]) |
		VP_IMG_VSIZE(fb->height));
525
	/* chroma plane for NV12/NV21 is half the height of the luma plane */
526 527
	vp_reg_write(res, VP_IMG_SIZE_C, VP_IMG_HSIZE(fb->pitches[0]) |
		VP_IMG_VSIZE(fb->height / 2));
528

529 530
	vp_reg_write(res, VP_SRC_WIDTH, state->src.w);
	vp_reg_write(res, VP_SRC_HEIGHT, state->src.h);
531
	vp_reg_write(res, VP_SRC_H_POSITION,
532 533
			VP_SRC_H_POSITION_VAL(state->src.x));
	vp_reg_write(res, VP_SRC_V_POSITION, state->src.y);
534

535 536
	vp_reg_write(res, VP_DST_WIDTH, state->crtc.w);
	vp_reg_write(res, VP_DST_H_POSITION, state->crtc.x);
537
	if (test_bit(MXR_BIT_INTERLACE, &ctx->flags)) {
538 539
		vp_reg_write(res, VP_DST_HEIGHT, state->crtc.h / 2);
		vp_reg_write(res, VP_DST_V_POSITION, state->crtc.y / 2);
540
	} else {
541 542
		vp_reg_write(res, VP_DST_HEIGHT, state->crtc.h);
		vp_reg_write(res, VP_DST_V_POSITION, state->crtc.y);
543 544
	}

545 546
	vp_reg_write(res, VP_H_RATIO, state->h_ratio);
	vp_reg_write(res, VP_V_RATIO, state->v_ratio);
547 548 549 550 551 552 553 554 555

	vp_reg_write(res, VP_ENDIAN_MODE, VP_ENDIAN_MODE_LITTLE);

	/* set buffer address to vp */
	vp_reg_write(res, VP_TOP_Y_PTR, luma_addr[0]);
	vp_reg_write(res, VP_BOT_Y_PTR, luma_addr[1]);
	vp_reg_write(res, VP_TOP_C_PTR, chroma_addr[0]);
	vp_reg_write(res, VP_BOT_C_PTR, chroma_addr[1]);

556 557
	mixer_cfg_scan(ctx, mode->vdisplay);
	mixer_cfg_rgb_fmt(ctx, mode->vdisplay);
558
	mixer_cfg_layer(ctx, plane->index, priority, true);
559
	mixer_cfg_vp_blend(ctx);
560 561 562 563
	mixer_run(ctx);

	spin_unlock_irqrestore(&res->reg_slock, flags);

564
	mixer_regs_dump(ctx);
565 566 567
	vp_regs_dump(ctx);
}

568 569 570 571
static void mixer_layer_update(struct mixer_context *ctx)
{
	struct mixer_resources *res = &ctx->mixer_res;

572
	mixer_reg_writemask(res, MXR_CFG, ~0, MXR_CFG_LAYER_UPDATE);
573 574
}

575 576
static void mixer_graph_buffer(struct mixer_context *ctx,
			       struct exynos_drm_plane *plane)
577
{
578 579
	struct exynos_drm_plane_state *state =
				to_exynos_plane_state(plane->base.state);
580
	struct drm_display_mode *mode = &state->base.crtc->state->adjusted_mode;
581
	struct mixer_resources *res = &ctx->mixer_res;
582
	struct drm_framebuffer *fb = state->base.fb;
583
	unsigned int priority = state->base.normalized_zpos + 1;
584
	unsigned long flags;
585
	unsigned int win = plane->index;
586
	unsigned int x_ratio = 0, y_ratio = 0;
587 588 589 590 591
	unsigned int src_x_offset, src_y_offset, dst_x_offset, dst_y_offset;
	dma_addr_t dma_addr;
	unsigned int fmt;
	u32 val;

V
Ville Syrjälä 已提交
592
	switch (fb->format->format) {
593
	case DRM_FORMAT_XRGB4444:
594
	case DRM_FORMAT_ARGB4444:
595 596 597 598
		fmt = MXR_FORMAT_ARGB4444;
		break;

	case DRM_FORMAT_XRGB1555:
599
	case DRM_FORMAT_ARGB1555:
600 601
		fmt = MXR_FORMAT_ARGB1555;
		break;
602

603 604
	case DRM_FORMAT_RGB565:
		fmt = MXR_FORMAT_RGB565;
605
		break;
606 607 608 609

	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		fmt = MXR_FORMAT_ARGB8888;
610
		break;
611

612
	default:
613 614
		DRM_DEBUG_KMS("pixelformat unsupported by mixer\n");
		return;
615 616
	}

617 618 619
	/* ratio is already checked by common plane code */
	x_ratio = state->h_ratio == (1 << 15);
	y_ratio = state->v_ratio == (1 << 15);
620

621 622
	dst_x_offset = state->crtc.x;
	dst_y_offset = state->crtc.y;
623 624

	/* converting dma address base and source offset */
625
	dma_addr = exynos_drm_fb_dma_addr(fb, 0)
V
Ville Syrjälä 已提交
626
		+ (state->src.x * fb->format->cpp[0])
627
		+ (state->src.y * fb->pitches[0]);
628 629 630
	src_x_offset = 0;
	src_y_offset = 0;

631
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
632
		__set_bit(MXR_BIT_INTERLACE, &ctx->flags);
633
	else
634
		__clear_bit(MXR_BIT_INTERLACE, &ctx->flags);
635 636 637 638 639 640 641 642

	spin_lock_irqsave(&res->reg_slock, flags);

	/* setup format */
	mixer_reg_writemask(res, MXR_GRAPHIC_CFG(win),
		MXR_GRP_CFG_FORMAT_VAL(fmt), MXR_GRP_CFG_FORMAT_MASK);

	/* setup geometry */
643
	mixer_reg_write(res, MXR_GRAPHIC_SPAN(win),
V
Ville Syrjälä 已提交
644
			fb->pitches[0] / fb->format->cpp[0]);
645

646 647
	/* setup display size */
	if (ctx->mxr_ver == MXR_VER_128_0_0_184 &&
648
		win == DEFAULT_WIN) {
649 650
		val  = MXR_MXR_RES_HEIGHT(mode->vdisplay);
		val |= MXR_MXR_RES_WIDTH(mode->hdisplay);
651 652 653
		mixer_reg_write(res, MXR_RESOLUTION, val);
	}

654 655
	val  = MXR_GRP_WH_WIDTH(state->src.w);
	val |= MXR_GRP_WH_HEIGHT(state->src.h);
656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672
	val |= MXR_GRP_WH_H_SCALE(x_ratio);
	val |= MXR_GRP_WH_V_SCALE(y_ratio);
	mixer_reg_write(res, MXR_GRAPHIC_WH(win), val);

	/* setup offsets in source image */
	val  = MXR_GRP_SXY_SX(src_x_offset);
	val |= MXR_GRP_SXY_SY(src_y_offset);
	mixer_reg_write(res, MXR_GRAPHIC_SXY(win), val);

	/* setup offsets in display image */
	val  = MXR_GRP_DXY_DX(dst_x_offset);
	val |= MXR_GRP_DXY_DY(dst_y_offset);
	mixer_reg_write(res, MXR_GRAPHIC_DXY(win), val);

	/* set buffer address to mixer */
	mixer_reg_write(res, MXR_GRAPHIC_BASE(win), dma_addr);

673 674
	mixer_cfg_scan(ctx, mode->vdisplay);
	mixer_cfg_rgb_fmt(ctx, mode->vdisplay);
675
	mixer_cfg_layer(ctx, win, priority, true);
V
Ville Syrjälä 已提交
676
	mixer_cfg_gfx_blend(ctx, win, is_alpha_format(fb->format->format));
677 678

	/* layer update mandatory for mixer 16.0.33.0 */
679 680
	if (ctx->mxr_ver == MXR_VER_16_0_33_0 ||
		ctx->mxr_ver == MXR_VER_128_0_0_184)
681 682
		mixer_layer_update(ctx);

683 684 685
	mixer_run(ctx);

	spin_unlock_irqrestore(&res->reg_slock, flags);
686 687

	mixer_regs_dump(ctx);
688 689 690 691 692
}

static void vp_win_reset(struct mixer_context *ctx)
{
	struct mixer_resources *res = &ctx->mixer_res;
693
	unsigned int tries = 100;
694 695

	vp_reg_write(res, VP_SRESET, VP_SRESET_PROCESSING);
D
Dan Carpenter 已提交
696
	while (--tries) {
697 698 699
		/* waiting until VP_SRESET_PROCESSING is 0 */
		if (~vp_reg_read(res, VP_SRESET) & VP_SRESET_PROCESSING)
			break;
700
		mdelay(10);
701 702 703 704
	}
	WARN(tries == 0, "failed to reset Video Processor\n");
}

J
Joonyoung Shim 已提交
705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720
static void mixer_win_reset(struct mixer_context *ctx)
{
	struct mixer_resources *res = &ctx->mixer_res;
	unsigned long flags;

	spin_lock_irqsave(&res->reg_slock, flags);

	mixer_reg_writemask(res, MXR_CFG, MXR_CFG_DST_HDMI, MXR_CFG_DST_MASK);

	/* set output in RGB888 mode */
	mixer_reg_writemask(res, MXR_CFG, MXR_CFG_OUT_RGB888, MXR_CFG_OUT_MASK);

	/* 16 beat burst in DMA */
	mixer_reg_writemask(res, MXR_STATUS, MXR_STATUS_16_BURST,
		MXR_STATUS_BURST_MASK);

721 722
	/* reset default layer priority */
	mixer_reg_write(res, MXR_LAYER_CFG, 0);
J
Joonyoung Shim 已提交
723

724 725 726 727
	/* set all background colors to RGB (0,0,0) */
	mixer_reg_write(res, MXR_BG_COLOR0, MXR_YCBCR_VAL(0, 128, 128));
	mixer_reg_write(res, MXR_BG_COLOR1, MXR_YCBCR_VAL(0, 128, 128));
	mixer_reg_write(res, MXR_BG_COLOR2, MXR_YCBCR_VAL(0, 128, 128));
J
Joonyoung Shim 已提交
728

729
	if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags)) {
730 731 732 733
		/* configuration of Video Processor Registers */
		vp_win_reset(ctx);
		vp_default_filter(res);
	}
J
Joonyoung Shim 已提交
734 735 736 737

	/* disable all layers */
	mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP0_ENABLE);
	mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP1_ENABLE);
738
	if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags))
739
		mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_VP_ENABLE);
J
Joonyoung Shim 已提交
740 741 742 743

	spin_unlock_irqrestore(&res->reg_slock, flags);
}

744 745 746 747 748 749 750 751 752 753 754 755 756
static irqreturn_t mixer_irq_handler(int irq, void *arg)
{
	struct mixer_context *ctx = arg;
	struct mixer_resources *res = &ctx->mixer_res;
	u32 val, base, shadow;

	spin_lock(&res->reg_slock);

	/* read interrupt status for handling and clearing flags for VSYNC */
	val = mixer_reg_read(res, MXR_INT_STATUS);

	/* handling VSYNC */
	if (val & MXR_INT_STATUS_VSYNC) {
757 758 759 760
		/* vsync interrupt use different bit for read and clear */
		val |= MXR_INT_CLEAR_VSYNC;
		val &= ~MXR_INT_STATUS_VSYNC;

761
		/* interlace scan need to check shadow register */
762
		if (test_bit(MXR_BIT_INTERLACE, &ctx->flags)) {
763 764 765 766 767 768 769 770 771 772 773
			base = mixer_reg_read(res, MXR_GRAPHIC_BASE(0));
			shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(0));
			if (base != shadow)
				goto out;

			base = mixer_reg_read(res, MXR_GRAPHIC_BASE(1));
			shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(1));
			if (base != shadow)
				goto out;
		}

774
		drm_crtc_handle_vblank(&ctx->crtc->base);
775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800
	}

out:
	/* clear interrupts */
	mixer_reg_write(res, MXR_INT_STATUS, val);

	spin_unlock(&res->reg_slock);

	return IRQ_HANDLED;
}

static int mixer_resources_init(struct mixer_context *mixer_ctx)
{
	struct device *dev = &mixer_ctx->pdev->dev;
	struct mixer_resources *mixer_res = &mixer_ctx->mixer_res;
	struct resource *res;
	int ret;

	spin_lock_init(&mixer_res->reg_slock);

	mixer_res->mixer = devm_clk_get(dev, "mixer");
	if (IS_ERR(mixer_res->mixer)) {
		dev_err(dev, "failed to get clock 'mixer'\n");
		return -ENODEV;
	}

801 802 803 804 805 806
	mixer_res->hdmi = devm_clk_get(dev, "hdmi");
	if (IS_ERR(mixer_res->hdmi)) {
		dev_err(dev, "failed to get clock 'hdmi'\n");
		return PTR_ERR(mixer_res->hdmi);
	}

807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853
	mixer_res->sclk_hdmi = devm_clk_get(dev, "sclk_hdmi");
	if (IS_ERR(mixer_res->sclk_hdmi)) {
		dev_err(dev, "failed to get clock 'sclk_hdmi'\n");
		return -ENODEV;
	}
	res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 0);
	if (res == NULL) {
		dev_err(dev, "get memory resource failed.\n");
		return -ENXIO;
	}

	mixer_res->mixer_regs = devm_ioremap(dev, res->start,
							resource_size(res));
	if (mixer_res->mixer_regs == NULL) {
		dev_err(dev, "register mapping failed.\n");
		return -ENXIO;
	}

	res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_IRQ, 0);
	if (res == NULL) {
		dev_err(dev, "get interrupt resource failed.\n");
		return -ENXIO;
	}

	ret = devm_request_irq(dev, res->start, mixer_irq_handler,
						0, "drm_mixer", mixer_ctx);
	if (ret) {
		dev_err(dev, "request interrupt failed.\n");
		return ret;
	}
	mixer_res->irq = res->start;

	return 0;
}

static int vp_resources_init(struct mixer_context *mixer_ctx)
{
	struct device *dev = &mixer_ctx->pdev->dev;
	struct mixer_resources *mixer_res = &mixer_ctx->mixer_res;
	struct resource *res;

	mixer_res->vp = devm_clk_get(dev, "vp");
	if (IS_ERR(mixer_res->vp)) {
		dev_err(dev, "failed to get clock 'vp'\n");
		return -ENODEV;
	}

854
	if (test_bit(MXR_BIT_HAS_SCLK, &mixer_ctx->flags)) {
855 856 857 858 859 860 861 862 863 864 865 866 867 868 869
		mixer_res->sclk_mixer = devm_clk_get(dev, "sclk_mixer");
		if (IS_ERR(mixer_res->sclk_mixer)) {
			dev_err(dev, "failed to get clock 'sclk_mixer'\n");
			return -ENODEV;
		}
		mixer_res->mout_mixer = devm_clk_get(dev, "mout_mixer");
		if (IS_ERR(mixer_res->mout_mixer)) {
			dev_err(dev, "failed to get clock 'mout_mixer'\n");
			return -ENODEV;
		}

		if (mixer_res->sclk_hdmi && mixer_res->mout_mixer)
			clk_set_parent(mixer_res->mout_mixer,
				       mixer_res->sclk_hdmi);
	}
870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886

	res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 1);
	if (res == NULL) {
		dev_err(dev, "get memory resource failed.\n");
		return -ENXIO;
	}

	mixer_res->vp_regs = devm_ioremap(dev, res->start,
							resource_size(res));
	if (mixer_res->vp_regs == NULL) {
		dev_err(dev, "register mapping failed.\n");
		return -ENXIO;
	}

	return 0;
}

887
static int mixer_initialize(struct mixer_context *mixer_ctx,
888
			struct drm_device *drm_dev)
889 890
{
	int ret;
891 892
	struct exynos_drm_private *priv;
	priv = drm_dev->dev_private;
893

894
	mixer_ctx->drm_dev = drm_dev;
895 896 897 898 899 900 901 902

	/* acquire resources: regs, irqs, clocks */
	ret = mixer_resources_init(mixer_ctx);
	if (ret) {
		DRM_ERROR("mixer_resources_init failed ret=%d\n", ret);
		return ret;
	}

903
	if (test_bit(MXR_BIT_VP_ENABLED, &mixer_ctx->flags)) {
904 905 906 907 908 909 910 911
		/* acquire vp resources: regs, irqs, clocks */
		ret = vp_resources_init(mixer_ctx);
		if (ret) {
			DRM_ERROR("vp_resources_init failed ret=%d\n", ret);
			return ret;
		}
	}

912
	return drm_iommu_attach_device(drm_dev, mixer_ctx->dev);
913 914
}

915
static void mixer_ctx_remove(struct mixer_context *mixer_ctx)
916
{
917
	drm_iommu_detach_device(mixer_ctx->drm_dev, mixer_ctx->dev);
918 919
}

920
static int mixer_enable_vblank(struct exynos_drm_crtc *crtc)
921
{
922
	struct mixer_context *mixer_ctx = crtc->ctx;
923 924
	struct mixer_resources *res = &mixer_ctx->mixer_res;

925 926
	__set_bit(MXR_BIT_VSYNC, &mixer_ctx->flags);
	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
927
		return 0;
928 929

	/* enable vsync interrupt */
930 931
	mixer_reg_writemask(res, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC);
	mixer_reg_writemask(res, MXR_INT_EN, ~0, MXR_INT_EN_VSYNC);
932 933 934 935

	return 0;
}

936
static void mixer_disable_vblank(struct exynos_drm_crtc *crtc)
937
{
938
	struct mixer_context *mixer_ctx = crtc->ctx;
939 940
	struct mixer_resources *res = &mixer_ctx->mixer_res;

941 942 943
	__clear_bit(MXR_BIT_VSYNC, &mixer_ctx->flags);

	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
944 945
		return;

946
	/* disable vsync interrupt */
947
	mixer_reg_writemask(res, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC);
948 949 950
	mixer_reg_writemask(res, MXR_INT_EN, 0, MXR_INT_EN_VSYNC);
}

951 952 953 954 955 956 957 958 959 960
static void mixer_atomic_begin(struct exynos_drm_crtc *crtc)
{
	struct mixer_context *mixer_ctx = crtc->ctx;

	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
		return;

	mixer_vsync_set_update(mixer_ctx, false);
}

961 962
static void mixer_update_plane(struct exynos_drm_crtc *crtc,
			       struct exynos_drm_plane *plane)
963
{
964
	struct mixer_context *mixer_ctx = crtc->ctx;
965

966
	DRM_DEBUG_KMS("win: %d\n", plane->index);
967

968
	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
969 970
		return;

971
	if (plane->index == VP_DEFAULT_WIN)
972
		vp_video_buffer(mixer_ctx, plane);
973
	else
974
		mixer_graph_buffer(mixer_ctx, plane);
975 976
}

977 978
static void mixer_disable_plane(struct exynos_drm_crtc *crtc,
				struct exynos_drm_plane *plane)
979
{
980
	struct mixer_context *mixer_ctx = crtc->ctx;
981 982 983
	struct mixer_resources *res = &mixer_ctx->mixer_res;
	unsigned long flags;

984
	DRM_DEBUG_KMS("win: %d\n", plane->index);
985

986
	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
987 988
		return;

989
	spin_lock_irqsave(&res->reg_slock, flags);
990
	mixer_cfg_layer(mixer_ctx, plane->index, 0, false);
991 992 993 994 995 996 997 998 999
	spin_unlock_irqrestore(&res->reg_slock, flags);
}

static void mixer_atomic_flush(struct exynos_drm_crtc *crtc)
{
	struct mixer_context *mixer_ctx = crtc->ctx;

	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
		return;
1000 1001

	mixer_vsync_set_update(mixer_ctx, true);
1002
	exynos_crtc_handle_event(crtc);
1003 1004
}

1005
static void mixer_enable(struct exynos_drm_crtc *crtc)
1006
{
1007
	struct mixer_context *ctx = crtc->ctx;
1008 1009
	struct mixer_resources *res = &ctx->mixer_res;

1010
	if (test_bit(MXR_BIT_POWERED, &ctx->flags))
1011 1012
		return;

1013 1014
	pm_runtime_get_sync(ctx->dev);

1015 1016
	exynos_drm_pipe_clk_enable(crtc, true);

1017 1018
	mixer_vsync_set_update(ctx, false);

1019 1020
	mixer_reg_writemask(res, MXR_STATUS, ~0, MXR_STATUS_SOFT_RESET);

1021
	if (test_bit(MXR_BIT_VSYNC, &ctx->flags)) {
1022
		mixer_reg_writemask(res, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC);
1023 1024
		mixer_reg_writemask(res, MXR_INT_EN, ~0, MXR_INT_EN_VSYNC);
	}
1025
	mixer_win_reset(ctx);
1026

1027 1028
	mixer_vsync_set_update(ctx, true);

1029
	set_bit(MXR_BIT_POWERED, &ctx->flags);
1030 1031
}

1032
static void mixer_disable(struct exynos_drm_crtc *crtc)
1033
{
1034
	struct mixer_context *ctx = crtc->ctx;
1035
	int i;
1036

1037
	if (!test_bit(MXR_BIT_POWERED, &ctx->flags))
1038
		return;
1039

1040
	mixer_stop(ctx);
1041
	mixer_regs_dump(ctx);
1042 1043

	for (i = 0; i < MIXER_WIN_NR; i++)
1044
		mixer_disable_plane(crtc, &ctx->planes[i]);
1045

1046 1047
	exynos_drm_pipe_clk_enable(crtc, false);

1048
	pm_runtime_put(ctx->dev);
1049

1050
	clear_bit(MXR_BIT_POWERED, &ctx->flags);
1051 1052
}

1053
/* Only valid for Mixer version 16.0.33.0 */
1054 1055
static int mixer_atomic_check(struct exynos_drm_crtc *crtc,
		       struct drm_crtc_state *state)
1056
{
1057
	struct drm_display_mode *mode = &state->adjusted_mode;
1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074
	u32 w, h;

	w = mode->hdisplay;
	h = mode->vdisplay;

	DRM_DEBUG_KMS("xres=%d, yres=%d, refresh=%d, intl=%d\n",
		mode->hdisplay, mode->vdisplay, mode->vrefresh,
		(mode->flags & DRM_MODE_FLAG_INTERLACE) ? 1 : 0);

	if ((w >= 464 && w <= 720 && h >= 261 && h <= 576) ||
		(w >= 1024 && w <= 1280 && h >= 576 && h <= 720) ||
		(w >= 1664 && w <= 1920 && h >= 936 && h <= 1080))
		return 0;

	return -EINVAL;
}

1075
static const struct exynos_drm_crtc_ops mixer_crtc_ops = {
1076 1077
	.enable			= mixer_enable,
	.disable		= mixer_disable,
1078 1079
	.enable_vblank		= mixer_enable_vblank,
	.disable_vblank		= mixer_disable_vblank,
1080
	.atomic_begin		= mixer_atomic_begin,
1081 1082
	.update_plane		= mixer_update_plane,
	.disable_plane		= mixer_disable_plane,
1083
	.atomic_flush		= mixer_atomic_flush,
1084
	.atomic_check		= mixer_atomic_check,
1085
};
1086

1087
static const struct mixer_drv_data exynos5420_mxr_drv_data = {
1088 1089 1090 1091
	.version = MXR_VER_128_0_0_184,
	.is_vp_enabled = 0,
};

1092
static const struct mixer_drv_data exynos5250_mxr_drv_data = {
1093 1094 1095 1096
	.version = MXR_VER_16_0_33_0,
	.is_vp_enabled = 0,
};

1097
static const struct mixer_drv_data exynos4212_mxr_drv_data = {
1098 1099 1100 1101
	.version = MXR_VER_0_0_0_16,
	.is_vp_enabled = 1,
};

1102
static const struct mixer_drv_data exynos4210_mxr_drv_data = {
1103
	.version = MXR_VER_0_0_0_16,
1104
	.is_vp_enabled = 1,
1105
	.has_sclk = 1,
1106 1107
};

1108
static const struct of_device_id mixer_match_types[] = {
1109
	{
1110 1111 1112 1113 1114 1115
		.compatible = "samsung,exynos4210-mixer",
		.data	= &exynos4210_mxr_drv_data,
	}, {
		.compatible = "samsung,exynos4212-mixer",
		.data	= &exynos4212_mxr_drv_data,
	}, {
1116
		.compatible = "samsung,exynos5-mixer",
1117 1118 1119 1120
		.data	= &exynos5250_mxr_drv_data,
	}, {
		.compatible = "samsung,exynos5250-mixer",
		.data	= &exynos5250_mxr_drv_data,
1121 1122 1123
	}, {
		.compatible = "samsung,exynos5420-mixer",
		.data	= &exynos5420_mxr_drv_data,
1124 1125 1126 1127
	}, {
		/* end node */
	}
};
1128
MODULE_DEVICE_TABLE(of, mixer_match_types);
1129

1130
static int mixer_bind(struct device *dev, struct device *manager, void *data)
1131
{
1132
	struct mixer_context *ctx = dev_get_drvdata(dev);
1133
	struct drm_device *drm_dev = data;
1134
	struct exynos_drm_plane *exynos_plane;
1135
	unsigned int i;
1136
	int ret;
1137

A
Alban Browaeys 已提交
1138 1139 1140 1141
	ret = mixer_initialize(ctx, drm_dev);
	if (ret)
		return ret;

1142
	for (i = 0; i < MIXER_WIN_NR; i++) {
1143 1144
		if (i == VP_DEFAULT_WIN && !test_bit(MXR_BIT_VP_ENABLED,
						     &ctx->flags))
1145 1146
			continue;

1147
		ret = exynos_plane_init(drm_dev, &ctx->planes[i], i,
1148
					&plane_configs[i]);
1149 1150 1151 1152
		if (ret)
			return ret;
	}

1153
	exynos_plane = &ctx->planes[DEFAULT_WIN];
1154
	ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
1155
			EXYNOS_DISPLAY_TYPE_HDMI, &mixer_crtc_ops, ctx);
1156
	if (IS_ERR(ctx->crtc)) {
A
Alban Browaeys 已提交
1157
		mixer_ctx_remove(ctx);
1158 1159
		ret = PTR_ERR(ctx->crtc);
		goto free_ctx;
1160
	}
1161 1162

	return 0;
1163 1164 1165 1166

free_ctx:
	devm_kfree(dev, ctx);
	return ret;
1167 1168
}

1169
static void mixer_unbind(struct device *dev, struct device *master, void *data)
1170
{
1171
	struct mixer_context *ctx = dev_get_drvdata(dev);
1172

1173
	mixer_ctx_remove(ctx);
1174 1175 1176 1177 1178 1179 1180 1181 1182
}

static const struct component_ops mixer_component_ops = {
	.bind	= mixer_bind,
	.unbind	= mixer_unbind,
};

static int mixer_probe(struct platform_device *pdev)
{
1183
	struct device *dev = &pdev->dev;
1184
	const struct mixer_drv_data *drv;
1185
	struct mixer_context *ctx;
1186 1187
	int ret;

1188 1189 1190 1191 1192 1193
	ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL);
	if (!ctx) {
		DRM_ERROR("failed to alloc mixer context.\n");
		return -ENOMEM;
	}

1194
	drv = of_device_get_match_data(dev);
1195 1196 1197 1198 1199

	ctx->pdev = pdev;
	ctx->dev = dev;
	ctx->mxr_ver = drv->version;

1200 1201 1202 1203 1204
	if (drv->is_vp_enabled)
		__set_bit(MXR_BIT_VP_ENABLED, &ctx->flags);
	if (drv->has_sclk)
		__set_bit(MXR_BIT_HAS_SCLK, &ctx->flags);

1205 1206
	platform_set_drvdata(pdev, ctx);

1207
	ret = component_add(&pdev->dev, &mixer_component_ops);
1208 1209
	if (!ret)
		pm_runtime_enable(dev);
1210 1211

	return ret;
1212 1213 1214 1215
}

static int mixer_remove(struct platform_device *pdev)
{
1216 1217
	pm_runtime_disable(&pdev->dev);

1218 1219
	component_del(&pdev->dev, &mixer_component_ops);

1220 1221 1222
	return 0;
}

1223
static int __maybe_unused exynos_mixer_suspend(struct device *dev)
1224 1225 1226 1227 1228 1229
{
	struct mixer_context *ctx = dev_get_drvdata(dev);
	struct mixer_resources *res = &ctx->mixer_res;

	clk_disable_unprepare(res->hdmi);
	clk_disable_unprepare(res->mixer);
1230
	if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags)) {
1231
		clk_disable_unprepare(res->vp);
1232
		if (test_bit(MXR_BIT_HAS_SCLK, &ctx->flags))
1233 1234 1235 1236 1237 1238
			clk_disable_unprepare(res->sclk_mixer);
	}

	return 0;
}

1239
static int __maybe_unused exynos_mixer_resume(struct device *dev)
1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254
{
	struct mixer_context *ctx = dev_get_drvdata(dev);
	struct mixer_resources *res = &ctx->mixer_res;
	int ret;

	ret = clk_prepare_enable(res->mixer);
	if (ret < 0) {
		DRM_ERROR("Failed to prepare_enable the mixer clk [%d]\n", ret);
		return ret;
	}
	ret = clk_prepare_enable(res->hdmi);
	if (ret < 0) {
		DRM_ERROR("Failed to prepare_enable the hdmi clk [%d]\n", ret);
		return ret;
	}
1255
	if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags)) {
1256 1257 1258 1259 1260 1261
		ret = clk_prepare_enable(res->vp);
		if (ret < 0) {
			DRM_ERROR("Failed to prepare_enable the vp clk [%d]\n",
				  ret);
			return ret;
		}
1262
		if (test_bit(MXR_BIT_HAS_SCLK, &ctx->flags)) {
1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279
			ret = clk_prepare_enable(res->sclk_mixer);
			if (ret < 0) {
				DRM_ERROR("Failed to prepare_enable the " \
					   "sclk_mixer clk [%d]\n",
					  ret);
				return ret;
			}
		}
	}

	return 0;
}

static const struct dev_pm_ops exynos_mixer_pm_ops = {
	SET_RUNTIME_PM_OPS(exynos_mixer_suspend, exynos_mixer_resume, NULL)
};

1280 1281
struct platform_driver mixer_driver = {
	.driver = {
1282
		.name = "exynos-mixer",
1283
		.owner = THIS_MODULE,
1284
		.pm = &exynos_mixer_pm_ops,
1285
		.of_match_table = mixer_match_types,
1286 1287
	},
	.probe = mixer_probe,
1288
	.remove = mixer_remove,
1289
};