exynos_mixer.c 32.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
/*
 * Copyright (C) 2011 Samsung Electronics Co.Ltd
 * Authors:
 * Seung-Woo Kim <sw0312.kim@samsung.com>
 *	Inki Dae <inki.dae@samsung.com>
 *	Joonyoung Shim <jy0922.shim@samsung.com>
 *
 * Based on drivers/media/video/s5p-tv/mixer_reg.c
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 *
 */

17
#include <drm/drmP.h>
18 19 20 21 22 23 24 25 26 27 28 29 30 31 32

#include "regs-mixer.h"
#include "regs-vp.h"

#include <linux/kernel.h>
#include <linux/spinlock.h>
#include <linux/wait.h>
#include <linux/i2c.h>
#include <linux/platform_device.h>
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/delay.h>
#include <linux/pm_runtime.h>
#include <linux/clk.h>
#include <linux/regulator/consumer.h>
33
#include <linux/of.h>
34
#include <linux/of_device.h>
35
#include <linux/component.h>
36 37 38 39

#include <drm/exynos_drm.h>

#include "exynos_drm_drv.h"
40
#include "exynos_drm_crtc.h"
41
#include "exynos_drm_fb.h"
42
#include "exynos_drm_plane.h"
43
#include "exynos_drm_iommu.h"
44

45
#define MIXER_WIN_NR		3
46
#define VP_DEFAULT_WIN		2
47

48 49 50 51 52 53
/* The pixelformats that are natively supported by the mixer. */
#define MXR_FORMAT_RGB565	4
#define MXR_FORMAT_ARGB1555	5
#define MXR_FORMAT_ARGB4444	6
#define MXR_FORMAT_ARGB8888	7

54 55 56 57 58 59 60
struct mixer_resources {
	int			irq;
	void __iomem		*mixer_regs;
	void __iomem		*vp_regs;
	spinlock_t		reg_slock;
	struct clk		*mixer;
	struct clk		*vp;
61
	struct clk		*hdmi;
62 63
	struct clk		*sclk_mixer;
	struct clk		*sclk_hdmi;
64
	struct clk		*mout_mixer;
65 66
};

67 68 69
enum mixer_version_id {
	MXR_VER_0_0_0_16,
	MXR_VER_16_0_33_0,
70
	MXR_VER_128_0_0_184,
71 72
};

73 74
enum mixer_flag_bits {
	MXR_BIT_POWERED,
75
	MXR_BIT_VSYNC,
76 77 78
	MXR_BIT_INTERLACE,
	MXR_BIT_VP_ENABLED,
	MXR_BIT_HAS_SCLK,
79 80
};

81 82
static const uint32_t mixer_formats[] = {
	DRM_FORMAT_XRGB4444,
83
	DRM_FORMAT_ARGB4444,
84
	DRM_FORMAT_XRGB1555,
85
	DRM_FORMAT_ARGB1555,
86 87 88 89 90 91 92 93 94 95
	DRM_FORMAT_RGB565,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_ARGB8888,
};

static const uint32_t vp_formats[] = {
	DRM_FORMAT_NV12,
	DRM_FORMAT_NV21,
};

96
struct mixer_context {
97
	struct platform_device *pdev;
J
Joonyoung Shim 已提交
98
	struct device		*dev;
99
	struct drm_device	*drm_dev;
100
	struct exynos_drm_crtc	*crtc;
101
	struct exynos_drm_plane	planes[MIXER_WIN_NR];
102
	unsigned long		flags;
103 104

	struct mixer_resources	mixer_res;
105 106 107 108 109
	enum mixer_version_id	mxr_ver;
};

struct mixer_drv_data {
	enum mixer_version_id	version;
110
	bool					is_vp_enabled;
111
	bool					has_sclk;
112 113
};

114 115 116 117 118 119
static const struct exynos_drm_plane_config plane_configs[MIXER_WIN_NR] = {
	{
		.zpos = 0,
		.type = DRM_PLANE_TYPE_PRIMARY,
		.pixel_formats = mixer_formats,
		.num_pixel_formats = ARRAY_SIZE(mixer_formats),
120 121
		.capabilities = EXYNOS_DRM_PLANE_CAP_DOUBLE |
				EXYNOS_DRM_PLANE_CAP_ZPOS,
122 123 124 125 126
	}, {
		.zpos = 1,
		.type = DRM_PLANE_TYPE_CURSOR,
		.pixel_formats = mixer_formats,
		.num_pixel_formats = ARRAY_SIZE(mixer_formats),
127 128
		.capabilities = EXYNOS_DRM_PLANE_CAP_DOUBLE |
				EXYNOS_DRM_PLANE_CAP_ZPOS,
129 130 131 132 133
	}, {
		.zpos = 2,
		.type = DRM_PLANE_TYPE_OVERLAY,
		.pixel_formats = vp_formats,
		.num_pixel_formats = ARRAY_SIZE(vp_formats),
134 135
		.capabilities = EXYNOS_DRM_PLANE_CAP_SCALE |
				EXYNOS_DRM_PLANE_CAP_ZPOS,
136 137 138
	},
};

139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167
static const u8 filter_y_horiz_tap8[] = {
	0,	-1,	-1,	-1,	-1,	-1,	-1,	-1,
	-1,	-1,	-1,	-1,	-1,	0,	0,	0,
	0,	2,	4,	5,	6,	6,	6,	6,
	6,	5,	5,	4,	3,	2,	1,	1,
	0,	-6,	-12,	-16,	-18,	-20,	-21,	-20,
	-20,	-18,	-16,	-13,	-10,	-8,	-5,	-2,
	127,	126,	125,	121,	114,	107,	99,	89,
	79,	68,	57,	46,	35,	25,	16,	8,
};

static const u8 filter_y_vert_tap4[] = {
	0,	-3,	-6,	-8,	-8,	-8,	-8,	-7,
	-6,	-5,	-4,	-3,	-2,	-1,	-1,	0,
	127,	126,	124,	118,	111,	102,	92,	81,
	70,	59,	48,	37,	27,	19,	11,	5,
	0,	5,	11,	19,	27,	37,	48,	59,
	70,	81,	92,	102,	111,	118,	124,	126,
	0,	0,	-1,	-1,	-2,	-3,	-4,	-5,
	-6,	-7,	-8,	-8,	-8,	-8,	-6,	-3,
};

static const u8 filter_cr_horiz_tap4[] = {
	0,	-3,	-6,	-8,	-8,	-8,	-8,	-7,
	-6,	-5,	-4,	-3,	-2,	-1,	-1,	0,
	127,	126,	124,	118,	111,	102,	92,	81,
	70,	59,	48,	37,	27,	19,	11,	5,
};

168 169 170 171
static inline bool is_alpha_format(unsigned int pixel_format)
{
	switch (pixel_format) {
	case DRM_FORMAT_ARGB8888:
172 173
	case DRM_FORMAT_ARGB1555:
	case DRM_FORMAT_ARGB4444:
174 175 176 177 178 179
		return true;
	default:
		return false;
	}
}

180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301
static inline u32 vp_reg_read(struct mixer_resources *res, u32 reg_id)
{
	return readl(res->vp_regs + reg_id);
}

static inline void vp_reg_write(struct mixer_resources *res, u32 reg_id,
				 u32 val)
{
	writel(val, res->vp_regs + reg_id);
}

static inline void vp_reg_writemask(struct mixer_resources *res, u32 reg_id,
				 u32 val, u32 mask)
{
	u32 old = vp_reg_read(res, reg_id);

	val = (val & mask) | (old & ~mask);
	writel(val, res->vp_regs + reg_id);
}

static inline u32 mixer_reg_read(struct mixer_resources *res, u32 reg_id)
{
	return readl(res->mixer_regs + reg_id);
}

static inline void mixer_reg_write(struct mixer_resources *res, u32 reg_id,
				 u32 val)
{
	writel(val, res->mixer_regs + reg_id);
}

static inline void mixer_reg_writemask(struct mixer_resources *res,
				 u32 reg_id, u32 val, u32 mask)
{
	u32 old = mixer_reg_read(res, reg_id);

	val = (val & mask) | (old & ~mask);
	writel(val, res->mixer_regs + reg_id);
}

static void mixer_regs_dump(struct mixer_context *ctx)
{
#define DUMPREG(reg_id) \
do { \
	DRM_DEBUG_KMS(#reg_id " = %08x\n", \
		(u32)readl(ctx->mixer_res.mixer_regs + reg_id)); \
} while (0)

	DUMPREG(MXR_STATUS);
	DUMPREG(MXR_CFG);
	DUMPREG(MXR_INT_EN);
	DUMPREG(MXR_INT_STATUS);

	DUMPREG(MXR_LAYER_CFG);
	DUMPREG(MXR_VIDEO_CFG);

	DUMPREG(MXR_GRAPHIC0_CFG);
	DUMPREG(MXR_GRAPHIC0_BASE);
	DUMPREG(MXR_GRAPHIC0_SPAN);
	DUMPREG(MXR_GRAPHIC0_WH);
	DUMPREG(MXR_GRAPHIC0_SXY);
	DUMPREG(MXR_GRAPHIC0_DXY);

	DUMPREG(MXR_GRAPHIC1_CFG);
	DUMPREG(MXR_GRAPHIC1_BASE);
	DUMPREG(MXR_GRAPHIC1_SPAN);
	DUMPREG(MXR_GRAPHIC1_WH);
	DUMPREG(MXR_GRAPHIC1_SXY);
	DUMPREG(MXR_GRAPHIC1_DXY);
#undef DUMPREG
}

static void vp_regs_dump(struct mixer_context *ctx)
{
#define DUMPREG(reg_id) \
do { \
	DRM_DEBUG_KMS(#reg_id " = %08x\n", \
		(u32) readl(ctx->mixer_res.vp_regs + reg_id)); \
} while (0)

	DUMPREG(VP_ENABLE);
	DUMPREG(VP_SRESET);
	DUMPREG(VP_SHADOW_UPDATE);
	DUMPREG(VP_FIELD_ID);
	DUMPREG(VP_MODE);
	DUMPREG(VP_IMG_SIZE_Y);
	DUMPREG(VP_IMG_SIZE_C);
	DUMPREG(VP_PER_RATE_CTRL);
	DUMPREG(VP_TOP_Y_PTR);
	DUMPREG(VP_BOT_Y_PTR);
	DUMPREG(VP_TOP_C_PTR);
	DUMPREG(VP_BOT_C_PTR);
	DUMPREG(VP_ENDIAN_MODE);
	DUMPREG(VP_SRC_H_POSITION);
	DUMPREG(VP_SRC_V_POSITION);
	DUMPREG(VP_SRC_WIDTH);
	DUMPREG(VP_SRC_HEIGHT);
	DUMPREG(VP_DST_H_POSITION);
	DUMPREG(VP_DST_V_POSITION);
	DUMPREG(VP_DST_WIDTH);
	DUMPREG(VP_DST_HEIGHT);
	DUMPREG(VP_H_RATIO);
	DUMPREG(VP_V_RATIO);

#undef DUMPREG
}

static inline void vp_filter_set(struct mixer_resources *res,
		int reg_id, const u8 *data, unsigned int size)
{
	/* assure 4-byte align */
	BUG_ON(size & 3);
	for (; size; size -= 4, reg_id += 4, data += 4) {
		u32 val = (data[0] << 24) |  (data[1] << 16) |
			(data[2] << 8) | data[3];
		vp_reg_write(res, reg_id, val);
	}
}

static void vp_default_filter(struct mixer_resources *res)
{
	vp_filter_set(res, VP_POLY8_Y0_LL,
302
		filter_y_horiz_tap8, sizeof(filter_y_horiz_tap8));
303
	vp_filter_set(res, VP_POLY4_Y0_LL,
304
		filter_y_vert_tap4, sizeof(filter_y_vert_tap4));
305
	vp_filter_set(res, VP_POLY4_C0_LL,
306
		filter_cr_horiz_tap4, sizeof(filter_cr_horiz_tap4));
307 308
}

309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339
static void mixer_cfg_gfx_blend(struct mixer_context *ctx, unsigned int win,
				bool alpha)
{
	struct mixer_resources *res = &ctx->mixer_res;
	u32 val;

	val  = MXR_GRP_CFG_COLOR_KEY_DISABLE; /* no blank key */
	if (alpha) {
		/* blending based on pixel alpha */
		val |= MXR_GRP_CFG_BLEND_PRE_MUL;
		val |= MXR_GRP_CFG_PIXEL_BLEND_EN;
	}
	mixer_reg_writemask(res, MXR_GRAPHIC_CFG(win),
			    val, MXR_GRP_CFG_MISC_MASK);
}

static void mixer_cfg_vp_blend(struct mixer_context *ctx)
{
	struct mixer_resources *res = &ctx->mixer_res;
	u32 val;

	/*
	 * No blending at the moment since the NV12/NV21 pixelformats don't
	 * have an alpha channel. However the mixer supports a global alpha
	 * value for a layer. Once this functionality is exposed, we can
	 * support blending of the video layer through this.
	 */
	val = 0;
	mixer_reg_write(res, MXR_VIDEO_CFG, val);
}

340 341 342 343 344 345 346 347
static void mixer_vsync_set_update(struct mixer_context *ctx, bool enable)
{
	struct mixer_resources *res = &ctx->mixer_res;

	/* block update on vsync */
	mixer_reg_writemask(res, MXR_STATUS, enable ?
			MXR_STATUS_SYNC_ENABLE : 0, MXR_STATUS_SYNC_ENABLE);

348
	if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags))
349
		vp_reg_write(res, VP_SHADOW_UPDATE, enable ?
350 351 352 353 354 355 356 357 358
			VP_SHADOW_UPDATE_ENABLE : 0);
}

static void mixer_cfg_scan(struct mixer_context *ctx, unsigned int height)
{
	struct mixer_resources *res = &ctx->mixer_res;
	u32 val;

	/* choosing between interlace and progressive mode */
359 360
	val = test_bit(MXR_BIT_INTERLACE, &ctx->flags) ?
		MXR_CFG_SCAN_INTERLACE : MXR_CFG_SCAN_PROGRESSIVE;
361

362 363 364 365 366 367 368 369 370 371 372 373 374
	if (ctx->mxr_ver != MXR_VER_128_0_0_184) {
		/* choosing between proper HD and SD mode */
		if (height <= 480)
			val |= MXR_CFG_SCAN_NTSC | MXR_CFG_SCAN_SD;
		else if (height <= 576)
			val |= MXR_CFG_SCAN_PAL | MXR_CFG_SCAN_SD;
		else if (height <= 720)
			val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD;
		else if (height <= 1080)
			val |= MXR_CFG_SCAN_HD_1080 | MXR_CFG_SCAN_HD;
		else
			val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD;
	}
375 376 377 378 379 380 381 382 383

	mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_SCAN_MASK);
}

static void mixer_cfg_rgb_fmt(struct mixer_context *ctx, unsigned int height)
{
	struct mixer_resources *res = &ctx->mixer_res;
	u32 val;

384 385 386
	switch (height) {
	case 480:
	case 576:
387
		val = MXR_CFG_RGB601_0_255;
388 389 390 391
		break;
	case 720:
	case 1080:
	default:
392 393 394 395 396 397 398 399
		val = MXR_CFG_RGB709_16_235;
		mixer_reg_write(res, MXR_CM_COEFF_Y,
				(1 << 30) | (94 << 20) | (314 << 10) |
				(32 << 0));
		mixer_reg_write(res, MXR_CM_COEFF_CB,
				(972 << 20) | (851 << 10) | (225 << 0));
		mixer_reg_write(res, MXR_CM_COEFF_CR,
				(225 << 20) | (820 << 10) | (1004 << 0));
400
		break;
401 402 403 404 405
	}

	mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_RGB_FMT_MASK);
}

406
static void mixer_cfg_layer(struct mixer_context *ctx, unsigned int win,
407
			    unsigned int priority, bool enable)
408 409 410 411 412 413 414
{
	struct mixer_resources *res = &ctx->mixer_res;
	u32 val = enable ? ~0 : 0;

	switch (win) {
	case 0:
		mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP0_ENABLE);
415 416 417
		mixer_reg_writemask(res, MXR_LAYER_CFG,
				    MXR_LAYER_CFG_GRP0_VAL(priority),
				    MXR_LAYER_CFG_GRP0_MASK);
418 419 420
		break;
	case 1:
		mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP1_ENABLE);
421 422 423
		mixer_reg_writemask(res, MXR_LAYER_CFG,
				    MXR_LAYER_CFG_GRP1_VAL(priority),
				    MXR_LAYER_CFG_GRP1_MASK);
424

425
		break;
426
	case VP_DEFAULT_WIN:
427
		if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags)) {
428 429 430
			vp_reg_writemask(res, VP_ENABLE, val, VP_ENABLE_ON);
			mixer_reg_writemask(res, MXR_CFG, val,
				MXR_CFG_VP_ENABLE);
431 432 433
			mixer_reg_writemask(res, MXR_LAYER_CFG,
					    MXR_LAYER_CFG_VP_VAL(priority),
					    MXR_LAYER_CFG_VP_MASK);
434
		}
435 436 437 438 439 440 441 442 443 444 445
		break;
	}
}

static void mixer_run(struct mixer_context *ctx)
{
	struct mixer_resources *res = &ctx->mixer_res;

	mixer_reg_writemask(res, MXR_STATUS, ~0, MXR_STATUS_REG_RUN);
}

446 447 448 449 450 451 452 453 454 455 456 457
static void mixer_stop(struct mixer_context *ctx)
{
	struct mixer_resources *res = &ctx->mixer_res;
	int timeout = 20;

	mixer_reg_writemask(res, MXR_STATUS, 0, MXR_STATUS_REG_RUN);

	while (!(mixer_reg_read(res, MXR_STATUS) & MXR_STATUS_REG_IDLE) &&
			--timeout)
		usleep_range(10000, 12000);
}

458 459
static void vp_video_buffer(struct mixer_context *ctx,
			    struct exynos_drm_plane *plane)
460
{
461 462
	struct exynos_drm_plane_state *state =
				to_exynos_plane_state(plane->base.state);
463
	struct drm_display_mode *mode = &state->base.crtc->state->adjusted_mode;
464
	struct mixer_resources *res = &ctx->mixer_res;
465
	struct drm_framebuffer *fb = state->base.fb;
466
	unsigned int priority = state->base.normalized_zpos + 1;
467 468 469 470 471 472
	unsigned long flags;
	dma_addr_t luma_addr[2], chroma_addr[2];
	bool tiled_mode = false;
	bool crcb_mode = false;
	u32 val;

V
Ville Syrjälä 已提交
473
	switch (fb->format->format) {
474
	case DRM_FORMAT_NV12:
475 476
		crcb_mode = false;
		break;
477 478 479
	case DRM_FORMAT_NV21:
		crcb_mode = true;
		break;
480 481
	default:
		DRM_ERROR("pixel format for vp is wrong [%d].\n",
V
Ville Syrjälä 已提交
482
				fb->format->format);
483 484 485
		return;
	}

486 487
	luma_addr[0] = exynos_drm_fb_dma_addr(fb, 0);
	chroma_addr[0] = exynos_drm_fb_dma_addr(fb, 1);
488

489
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
490
		__set_bit(MXR_BIT_INTERLACE, &ctx->flags);
491 492 493 494
		if (tiled_mode) {
			luma_addr[1] = luma_addr[0] + 0x40;
			chroma_addr[1] = chroma_addr[0] + 0x40;
		} else {
495 496
			luma_addr[1] = luma_addr[0] + fb->pitches[0];
			chroma_addr[1] = chroma_addr[0] + fb->pitches[0];
497 498
		}
	} else {
499
		__clear_bit(MXR_BIT_INTERLACE, &ctx->flags);
500 501 502 503 504 505 506
		luma_addr[1] = 0;
		chroma_addr[1] = 0;
	}

	spin_lock_irqsave(&res->reg_slock, flags);

	/* interlace or progressive scan mode */
507
	val = (test_bit(MXR_BIT_INTERLACE, &ctx->flags) ? ~0 : 0);
508 509 510 511 512 513 514 515
	vp_reg_writemask(res, VP_MODE, val, VP_MODE_LINE_SKIP);

	/* setup format */
	val = (crcb_mode ? VP_MODE_NV21 : VP_MODE_NV12);
	val |= (tiled_mode ? VP_MODE_MEM_TILED : VP_MODE_MEM_LINEAR);
	vp_reg_writemask(res, VP_MODE, val, VP_MODE_FMT_MASK);

	/* setting size of input image */
516 517
	vp_reg_write(res, VP_IMG_SIZE_Y, VP_IMG_HSIZE(fb->pitches[0]) |
		VP_IMG_VSIZE(fb->height));
518
	/* chroma height has to reduced by 2 to avoid chroma distorions */
519 520
	vp_reg_write(res, VP_IMG_SIZE_C, VP_IMG_HSIZE(fb->pitches[0]) |
		VP_IMG_VSIZE(fb->height / 2));
521

522 523
	vp_reg_write(res, VP_SRC_WIDTH, state->src.w);
	vp_reg_write(res, VP_SRC_HEIGHT, state->src.h);
524
	vp_reg_write(res, VP_SRC_H_POSITION,
525 526
			VP_SRC_H_POSITION_VAL(state->src.x));
	vp_reg_write(res, VP_SRC_V_POSITION, state->src.y);
527

528 529
	vp_reg_write(res, VP_DST_WIDTH, state->crtc.w);
	vp_reg_write(res, VP_DST_H_POSITION, state->crtc.x);
530
	if (test_bit(MXR_BIT_INTERLACE, &ctx->flags)) {
531 532
		vp_reg_write(res, VP_DST_HEIGHT, state->crtc.h / 2);
		vp_reg_write(res, VP_DST_V_POSITION, state->crtc.y / 2);
533
	} else {
534 535
		vp_reg_write(res, VP_DST_HEIGHT, state->crtc.h);
		vp_reg_write(res, VP_DST_V_POSITION, state->crtc.y);
536 537
	}

538 539
	vp_reg_write(res, VP_H_RATIO, state->h_ratio);
	vp_reg_write(res, VP_V_RATIO, state->v_ratio);
540 541 542 543 544 545 546 547 548

	vp_reg_write(res, VP_ENDIAN_MODE, VP_ENDIAN_MODE_LITTLE);

	/* set buffer address to vp */
	vp_reg_write(res, VP_TOP_Y_PTR, luma_addr[0]);
	vp_reg_write(res, VP_BOT_Y_PTR, luma_addr[1]);
	vp_reg_write(res, VP_TOP_C_PTR, chroma_addr[0]);
	vp_reg_write(res, VP_BOT_C_PTR, chroma_addr[1]);

549 550
	mixer_cfg_scan(ctx, mode->vdisplay);
	mixer_cfg_rgb_fmt(ctx, mode->vdisplay);
551
	mixer_cfg_layer(ctx, plane->index, priority, true);
552
	mixer_cfg_vp_blend(ctx);
553 554 555 556
	mixer_run(ctx);

	spin_unlock_irqrestore(&res->reg_slock, flags);

557
	mixer_regs_dump(ctx);
558 559 560
	vp_regs_dump(ctx);
}

561 562 563 564
static void mixer_layer_update(struct mixer_context *ctx)
{
	struct mixer_resources *res = &ctx->mixer_res;

565
	mixer_reg_writemask(res, MXR_CFG, ~0, MXR_CFG_LAYER_UPDATE);
566 567
}

568 569
static void mixer_graph_buffer(struct mixer_context *ctx,
			       struct exynos_drm_plane *plane)
570
{
571 572
	struct exynos_drm_plane_state *state =
				to_exynos_plane_state(plane->base.state);
573
	struct drm_display_mode *mode = &state->base.crtc->state->adjusted_mode;
574
	struct mixer_resources *res = &ctx->mixer_res;
575
	struct drm_framebuffer *fb = state->base.fb;
576
	unsigned int priority = state->base.normalized_zpos + 1;
577
	unsigned long flags;
578
	unsigned int win = plane->index;
579
	unsigned int x_ratio = 0, y_ratio = 0;
580 581 582 583 584
	unsigned int src_x_offset, src_y_offset, dst_x_offset, dst_y_offset;
	dma_addr_t dma_addr;
	unsigned int fmt;
	u32 val;

V
Ville Syrjälä 已提交
585
	switch (fb->format->format) {
586
	case DRM_FORMAT_XRGB4444:
587
	case DRM_FORMAT_ARGB4444:
588 589 590 591
		fmt = MXR_FORMAT_ARGB4444;
		break;

	case DRM_FORMAT_XRGB1555:
592
	case DRM_FORMAT_ARGB1555:
593 594
		fmt = MXR_FORMAT_ARGB1555;
		break;
595

596 597
	case DRM_FORMAT_RGB565:
		fmt = MXR_FORMAT_RGB565;
598
		break;
599 600 601 602

	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		fmt = MXR_FORMAT_ARGB8888;
603
		break;
604

605
	default:
606 607
		DRM_DEBUG_KMS("pixelformat unsupported by mixer\n");
		return;
608 609
	}

610 611 612
	/* ratio is already checked by common plane code */
	x_ratio = state->h_ratio == (1 << 15);
	y_ratio = state->v_ratio == (1 << 15);
613

614 615
	dst_x_offset = state->crtc.x;
	dst_y_offset = state->crtc.y;
616 617

	/* converting dma address base and source offset */
618
	dma_addr = exynos_drm_fb_dma_addr(fb, 0)
V
Ville Syrjälä 已提交
619
		+ (state->src.x * fb->format->cpp[0])
620
		+ (state->src.y * fb->pitches[0]);
621 622 623
	src_x_offset = 0;
	src_y_offset = 0;

624
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
625
		__set_bit(MXR_BIT_INTERLACE, &ctx->flags);
626
	else
627
		__clear_bit(MXR_BIT_INTERLACE, &ctx->flags);
628 629 630 631 632 633 634 635

	spin_lock_irqsave(&res->reg_slock, flags);

	/* setup format */
	mixer_reg_writemask(res, MXR_GRAPHIC_CFG(win),
		MXR_GRP_CFG_FORMAT_VAL(fmt), MXR_GRP_CFG_FORMAT_MASK);

	/* setup geometry */
636
	mixer_reg_write(res, MXR_GRAPHIC_SPAN(win),
V
Ville Syrjälä 已提交
637
			fb->pitches[0] / fb->format->cpp[0]);
638

639 640
	/* setup display size */
	if (ctx->mxr_ver == MXR_VER_128_0_0_184 &&
641
		win == DEFAULT_WIN) {
642 643
		val  = MXR_MXR_RES_HEIGHT(mode->vdisplay);
		val |= MXR_MXR_RES_WIDTH(mode->hdisplay);
644 645 646
		mixer_reg_write(res, MXR_RESOLUTION, val);
	}

647 648
	val  = MXR_GRP_WH_WIDTH(state->src.w);
	val |= MXR_GRP_WH_HEIGHT(state->src.h);
649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665
	val |= MXR_GRP_WH_H_SCALE(x_ratio);
	val |= MXR_GRP_WH_V_SCALE(y_ratio);
	mixer_reg_write(res, MXR_GRAPHIC_WH(win), val);

	/* setup offsets in source image */
	val  = MXR_GRP_SXY_SX(src_x_offset);
	val |= MXR_GRP_SXY_SY(src_y_offset);
	mixer_reg_write(res, MXR_GRAPHIC_SXY(win), val);

	/* setup offsets in display image */
	val  = MXR_GRP_DXY_DX(dst_x_offset);
	val |= MXR_GRP_DXY_DY(dst_y_offset);
	mixer_reg_write(res, MXR_GRAPHIC_DXY(win), val);

	/* set buffer address to mixer */
	mixer_reg_write(res, MXR_GRAPHIC_BASE(win), dma_addr);

666 667
	mixer_cfg_scan(ctx, mode->vdisplay);
	mixer_cfg_rgb_fmt(ctx, mode->vdisplay);
668
	mixer_cfg_layer(ctx, win, priority, true);
V
Ville Syrjälä 已提交
669
	mixer_cfg_gfx_blend(ctx, win, is_alpha_format(fb->format->format));
670 671

	/* layer update mandatory for mixer 16.0.33.0 */
672 673
	if (ctx->mxr_ver == MXR_VER_16_0_33_0 ||
		ctx->mxr_ver == MXR_VER_128_0_0_184)
674 675
		mixer_layer_update(ctx);

676 677 678
	mixer_run(ctx);

	spin_unlock_irqrestore(&res->reg_slock, flags);
679 680

	mixer_regs_dump(ctx);
681 682 683 684 685
}

static void vp_win_reset(struct mixer_context *ctx)
{
	struct mixer_resources *res = &ctx->mixer_res;
686
	unsigned int tries = 100;
687 688

	vp_reg_write(res, VP_SRESET, VP_SRESET_PROCESSING);
D
Dan Carpenter 已提交
689
	while (--tries) {
690 691 692
		/* waiting until VP_SRESET_PROCESSING is 0 */
		if (~vp_reg_read(res, VP_SRESET) & VP_SRESET_PROCESSING)
			break;
693
		mdelay(10);
694 695 696 697
	}
	WARN(tries == 0, "failed to reset Video Processor\n");
}

J
Joonyoung Shim 已提交
698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713
static void mixer_win_reset(struct mixer_context *ctx)
{
	struct mixer_resources *res = &ctx->mixer_res;
	unsigned long flags;

	spin_lock_irqsave(&res->reg_slock, flags);

	mixer_reg_writemask(res, MXR_CFG, MXR_CFG_DST_HDMI, MXR_CFG_DST_MASK);

	/* set output in RGB888 mode */
	mixer_reg_writemask(res, MXR_CFG, MXR_CFG_OUT_RGB888, MXR_CFG_OUT_MASK);

	/* 16 beat burst in DMA */
	mixer_reg_writemask(res, MXR_STATUS, MXR_STATUS_16_BURST,
		MXR_STATUS_BURST_MASK);

714 715
	/* reset default layer priority */
	mixer_reg_write(res, MXR_LAYER_CFG, 0);
J
Joonyoung Shim 已提交
716 717 718 719 720 721

	/* setting background color */
	mixer_reg_write(res, MXR_BG_COLOR0, 0x008080);
	mixer_reg_write(res, MXR_BG_COLOR1, 0x008080);
	mixer_reg_write(res, MXR_BG_COLOR2, 0x008080);

722
	if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags)) {
723 724 725 726
		/* configuration of Video Processor Registers */
		vp_win_reset(ctx);
		vp_default_filter(res);
	}
J
Joonyoung Shim 已提交
727 728 729 730

	/* disable all layers */
	mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP0_ENABLE);
	mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP1_ENABLE);
731
	if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags))
732
		mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_VP_ENABLE);
J
Joonyoung Shim 已提交
733 734 735 736

	spin_unlock_irqrestore(&res->reg_slock, flags);
}

737 738 739 740 741 742 743 744 745 746 747 748 749
static irqreturn_t mixer_irq_handler(int irq, void *arg)
{
	struct mixer_context *ctx = arg;
	struct mixer_resources *res = &ctx->mixer_res;
	u32 val, base, shadow;

	spin_lock(&res->reg_slock);

	/* read interrupt status for handling and clearing flags for VSYNC */
	val = mixer_reg_read(res, MXR_INT_STATUS);

	/* handling VSYNC */
	if (val & MXR_INT_STATUS_VSYNC) {
750 751 752 753
		/* vsync interrupt use different bit for read and clear */
		val |= MXR_INT_CLEAR_VSYNC;
		val &= ~MXR_INT_STATUS_VSYNC;

754
		/* interlace scan need to check shadow register */
755
		if (test_bit(MXR_BIT_INTERLACE, &ctx->flags)) {
756 757 758 759 760 761 762 763 764 765 766
			base = mixer_reg_read(res, MXR_GRAPHIC_BASE(0));
			shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(0));
			if (base != shadow)
				goto out;

			base = mixer_reg_read(res, MXR_GRAPHIC_BASE(1));
			shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(1));
			if (base != shadow)
				goto out;
		}

767
		drm_crtc_handle_vblank(&ctx->crtc->base);
768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793
	}

out:
	/* clear interrupts */
	mixer_reg_write(res, MXR_INT_STATUS, val);

	spin_unlock(&res->reg_slock);

	return IRQ_HANDLED;
}

static int mixer_resources_init(struct mixer_context *mixer_ctx)
{
	struct device *dev = &mixer_ctx->pdev->dev;
	struct mixer_resources *mixer_res = &mixer_ctx->mixer_res;
	struct resource *res;
	int ret;

	spin_lock_init(&mixer_res->reg_slock);

	mixer_res->mixer = devm_clk_get(dev, "mixer");
	if (IS_ERR(mixer_res->mixer)) {
		dev_err(dev, "failed to get clock 'mixer'\n");
		return -ENODEV;
	}

794 795 796 797 798 799
	mixer_res->hdmi = devm_clk_get(dev, "hdmi");
	if (IS_ERR(mixer_res->hdmi)) {
		dev_err(dev, "failed to get clock 'hdmi'\n");
		return PTR_ERR(mixer_res->hdmi);
	}

800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846
	mixer_res->sclk_hdmi = devm_clk_get(dev, "sclk_hdmi");
	if (IS_ERR(mixer_res->sclk_hdmi)) {
		dev_err(dev, "failed to get clock 'sclk_hdmi'\n");
		return -ENODEV;
	}
	res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 0);
	if (res == NULL) {
		dev_err(dev, "get memory resource failed.\n");
		return -ENXIO;
	}

	mixer_res->mixer_regs = devm_ioremap(dev, res->start,
							resource_size(res));
	if (mixer_res->mixer_regs == NULL) {
		dev_err(dev, "register mapping failed.\n");
		return -ENXIO;
	}

	res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_IRQ, 0);
	if (res == NULL) {
		dev_err(dev, "get interrupt resource failed.\n");
		return -ENXIO;
	}

	ret = devm_request_irq(dev, res->start, mixer_irq_handler,
						0, "drm_mixer", mixer_ctx);
	if (ret) {
		dev_err(dev, "request interrupt failed.\n");
		return ret;
	}
	mixer_res->irq = res->start;

	return 0;
}

static int vp_resources_init(struct mixer_context *mixer_ctx)
{
	struct device *dev = &mixer_ctx->pdev->dev;
	struct mixer_resources *mixer_res = &mixer_ctx->mixer_res;
	struct resource *res;

	mixer_res->vp = devm_clk_get(dev, "vp");
	if (IS_ERR(mixer_res->vp)) {
		dev_err(dev, "failed to get clock 'vp'\n");
		return -ENODEV;
	}

847
	if (test_bit(MXR_BIT_HAS_SCLK, &mixer_ctx->flags)) {
848 849 850 851 852 853 854 855 856 857 858 859 860 861 862
		mixer_res->sclk_mixer = devm_clk_get(dev, "sclk_mixer");
		if (IS_ERR(mixer_res->sclk_mixer)) {
			dev_err(dev, "failed to get clock 'sclk_mixer'\n");
			return -ENODEV;
		}
		mixer_res->mout_mixer = devm_clk_get(dev, "mout_mixer");
		if (IS_ERR(mixer_res->mout_mixer)) {
			dev_err(dev, "failed to get clock 'mout_mixer'\n");
			return -ENODEV;
		}

		if (mixer_res->sclk_hdmi && mixer_res->mout_mixer)
			clk_set_parent(mixer_res->mout_mixer,
				       mixer_res->sclk_hdmi);
	}
863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879

	res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 1);
	if (res == NULL) {
		dev_err(dev, "get memory resource failed.\n");
		return -ENXIO;
	}

	mixer_res->vp_regs = devm_ioremap(dev, res->start,
							resource_size(res));
	if (mixer_res->vp_regs == NULL) {
		dev_err(dev, "register mapping failed.\n");
		return -ENXIO;
	}

	return 0;
}

880
static int mixer_initialize(struct mixer_context *mixer_ctx,
881
			struct drm_device *drm_dev)
882 883
{
	int ret;
884 885
	struct exynos_drm_private *priv;
	priv = drm_dev->dev_private;
886

887
	mixer_ctx->drm_dev = drm_dev;
888 889 890 891 892 893 894 895

	/* acquire resources: regs, irqs, clocks */
	ret = mixer_resources_init(mixer_ctx);
	if (ret) {
		DRM_ERROR("mixer_resources_init failed ret=%d\n", ret);
		return ret;
	}

896
	if (test_bit(MXR_BIT_VP_ENABLED, &mixer_ctx->flags)) {
897 898 899 900 901 902 903 904
		/* acquire vp resources: regs, irqs, clocks */
		ret = vp_resources_init(mixer_ctx);
		if (ret) {
			DRM_ERROR("vp_resources_init failed ret=%d\n", ret);
			return ret;
		}
	}

905
	return drm_iommu_attach_device(drm_dev, mixer_ctx->dev);
906 907
}

908
static void mixer_ctx_remove(struct mixer_context *mixer_ctx)
909
{
910
	drm_iommu_detach_device(mixer_ctx->drm_dev, mixer_ctx->dev);
911 912
}

913
static int mixer_enable_vblank(struct exynos_drm_crtc *crtc)
914
{
915
	struct mixer_context *mixer_ctx = crtc->ctx;
916 917
	struct mixer_resources *res = &mixer_ctx->mixer_res;

918 919
	__set_bit(MXR_BIT_VSYNC, &mixer_ctx->flags);
	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
920
		return 0;
921 922

	/* enable vsync interrupt */
923 924
	mixer_reg_writemask(res, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC);
	mixer_reg_writemask(res, MXR_INT_EN, ~0, MXR_INT_EN_VSYNC);
925 926 927 928

	return 0;
}

929
static void mixer_disable_vblank(struct exynos_drm_crtc *crtc)
930
{
931
	struct mixer_context *mixer_ctx = crtc->ctx;
932 933
	struct mixer_resources *res = &mixer_ctx->mixer_res;

934 935 936
	__clear_bit(MXR_BIT_VSYNC, &mixer_ctx->flags);

	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
937 938
		return;

939
	/* disable vsync interrupt */
940
	mixer_reg_writemask(res, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC);
941 942 943
	mixer_reg_writemask(res, MXR_INT_EN, 0, MXR_INT_EN_VSYNC);
}

944 945 946 947 948 949 950 951 952 953
static void mixer_atomic_begin(struct exynos_drm_crtc *crtc)
{
	struct mixer_context *mixer_ctx = crtc->ctx;

	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
		return;

	mixer_vsync_set_update(mixer_ctx, false);
}

954 955
static void mixer_update_plane(struct exynos_drm_crtc *crtc,
			       struct exynos_drm_plane *plane)
956
{
957
	struct mixer_context *mixer_ctx = crtc->ctx;
958

959
	DRM_DEBUG_KMS("win: %d\n", plane->index);
960

961
	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
962 963
		return;

964
	if (plane->index == VP_DEFAULT_WIN)
965
		vp_video_buffer(mixer_ctx, plane);
966
	else
967
		mixer_graph_buffer(mixer_ctx, plane);
968 969
}

970 971
static void mixer_disable_plane(struct exynos_drm_crtc *crtc,
				struct exynos_drm_plane *plane)
972
{
973
	struct mixer_context *mixer_ctx = crtc->ctx;
974 975 976
	struct mixer_resources *res = &mixer_ctx->mixer_res;
	unsigned long flags;

977
	DRM_DEBUG_KMS("win: %d\n", plane->index);
978

979
	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
980 981
		return;

982
	spin_lock_irqsave(&res->reg_slock, flags);
983
	mixer_cfg_layer(mixer_ctx, plane->index, 0, false);
984 985 986 987 988 989 990 991 992
	spin_unlock_irqrestore(&res->reg_slock, flags);
}

static void mixer_atomic_flush(struct exynos_drm_crtc *crtc)
{
	struct mixer_context *mixer_ctx = crtc->ctx;

	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
		return;
993 994

	mixer_vsync_set_update(mixer_ctx, true);
995
	exynos_crtc_handle_event(crtc);
996 997
}

998
static void mixer_enable(struct exynos_drm_crtc *crtc)
999
{
1000
	struct mixer_context *ctx = crtc->ctx;
1001 1002
	struct mixer_resources *res = &ctx->mixer_res;

1003
	if (test_bit(MXR_BIT_POWERED, &ctx->flags))
1004 1005
		return;

1006 1007
	pm_runtime_get_sync(ctx->dev);

1008 1009
	exynos_drm_pipe_clk_enable(crtc, true);

1010 1011
	mixer_vsync_set_update(ctx, false);

1012 1013
	mixer_reg_writemask(res, MXR_STATUS, ~0, MXR_STATUS_SOFT_RESET);

1014
	if (test_bit(MXR_BIT_VSYNC, &ctx->flags)) {
1015
		mixer_reg_writemask(res, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC);
1016 1017
		mixer_reg_writemask(res, MXR_INT_EN, ~0, MXR_INT_EN_VSYNC);
	}
1018
	mixer_win_reset(ctx);
1019

1020 1021
	mixer_vsync_set_update(ctx, true);

1022
	set_bit(MXR_BIT_POWERED, &ctx->flags);
1023 1024
}

1025
static void mixer_disable(struct exynos_drm_crtc *crtc)
1026
{
1027
	struct mixer_context *ctx = crtc->ctx;
1028
	int i;
1029

1030
	if (!test_bit(MXR_BIT_POWERED, &ctx->flags))
1031
		return;
1032

1033
	mixer_stop(ctx);
1034
	mixer_regs_dump(ctx);
1035 1036

	for (i = 0; i < MIXER_WIN_NR; i++)
1037
		mixer_disable_plane(crtc, &ctx->planes[i]);
1038

1039 1040
	exynos_drm_pipe_clk_enable(crtc, false);

1041
	pm_runtime_put(ctx->dev);
1042

1043
	clear_bit(MXR_BIT_POWERED, &ctx->flags);
1044 1045
}

1046
/* Only valid for Mixer version 16.0.33.0 */
1047 1048
static int mixer_atomic_check(struct exynos_drm_crtc *crtc,
		       struct drm_crtc_state *state)
1049
{
1050
	struct drm_display_mode *mode = &state->adjusted_mode;
1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
	u32 w, h;

	w = mode->hdisplay;
	h = mode->vdisplay;

	DRM_DEBUG_KMS("xres=%d, yres=%d, refresh=%d, intl=%d\n",
		mode->hdisplay, mode->vdisplay, mode->vrefresh,
		(mode->flags & DRM_MODE_FLAG_INTERLACE) ? 1 : 0);

	if ((w >= 464 && w <= 720 && h >= 261 && h <= 576) ||
		(w >= 1024 && w <= 1280 && h >= 576 && h <= 720) ||
		(w >= 1664 && w <= 1920 && h >= 936 && h <= 1080))
		return 0;

	return -EINVAL;
}

1068
static const struct exynos_drm_crtc_ops mixer_crtc_ops = {
1069 1070
	.enable			= mixer_enable,
	.disable		= mixer_disable,
1071 1072
	.enable_vblank		= mixer_enable_vblank,
	.disable_vblank		= mixer_disable_vblank,
1073
	.atomic_begin		= mixer_atomic_begin,
1074 1075
	.update_plane		= mixer_update_plane,
	.disable_plane		= mixer_disable_plane,
1076
	.atomic_flush		= mixer_atomic_flush,
1077
	.atomic_check		= mixer_atomic_check,
1078
};
1079

1080 1081 1082 1083 1084
static struct mixer_drv_data exynos5420_mxr_drv_data = {
	.version = MXR_VER_128_0_0_184,
	.is_vp_enabled = 0,
};

1085
static struct mixer_drv_data exynos5250_mxr_drv_data = {
1086 1087 1088 1089
	.version = MXR_VER_16_0_33_0,
	.is_vp_enabled = 0,
};

1090 1091 1092 1093 1094
static struct mixer_drv_data exynos4212_mxr_drv_data = {
	.version = MXR_VER_0_0_0_16,
	.is_vp_enabled = 1,
};

1095
static struct mixer_drv_data exynos4210_mxr_drv_data = {
1096
	.version = MXR_VER_0_0_0_16,
1097
	.is_vp_enabled = 1,
1098
	.has_sclk = 1,
1099 1100
};

1101 1102
static struct of_device_id mixer_match_types[] = {
	{
1103 1104 1105 1106 1107 1108
		.compatible = "samsung,exynos4210-mixer",
		.data	= &exynos4210_mxr_drv_data,
	}, {
		.compatible = "samsung,exynos4212-mixer",
		.data	= &exynos4212_mxr_drv_data,
	}, {
1109
		.compatible = "samsung,exynos5-mixer",
1110 1111 1112 1113
		.data	= &exynos5250_mxr_drv_data,
	}, {
		.compatible = "samsung,exynos5250-mixer",
		.data	= &exynos5250_mxr_drv_data,
1114 1115 1116
	}, {
		.compatible = "samsung,exynos5420-mixer",
		.data	= &exynos5420_mxr_drv_data,
1117 1118 1119 1120
	}, {
		/* end node */
	}
};
1121
MODULE_DEVICE_TABLE(of, mixer_match_types);
1122

1123
static int mixer_bind(struct device *dev, struct device *manager, void *data)
1124
{
1125
	struct mixer_context *ctx = dev_get_drvdata(dev);
1126
	struct drm_device *drm_dev = data;
1127
	struct exynos_drm_plane *exynos_plane;
1128
	unsigned int i;
1129
	int ret;
1130

A
Alban Browaeys 已提交
1131 1132 1133 1134
	ret = mixer_initialize(ctx, drm_dev);
	if (ret)
		return ret;

1135
	for (i = 0; i < MIXER_WIN_NR; i++) {
1136 1137
		if (i == VP_DEFAULT_WIN && !test_bit(MXR_BIT_VP_ENABLED,
						     &ctx->flags))
1138 1139
			continue;

1140
		ret = exynos_plane_init(drm_dev, &ctx->planes[i], i,
1141
					&plane_configs[i]);
1142 1143 1144 1145
		if (ret)
			return ret;
	}

1146
	exynos_plane = &ctx->planes[DEFAULT_WIN];
1147
	ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
1148
			EXYNOS_DISPLAY_TYPE_HDMI, &mixer_crtc_ops, ctx);
1149
	if (IS_ERR(ctx->crtc)) {
A
Alban Browaeys 已提交
1150
		mixer_ctx_remove(ctx);
1151 1152
		ret = PTR_ERR(ctx->crtc);
		goto free_ctx;
1153
	}
1154 1155

	return 0;
1156 1157 1158 1159

free_ctx:
	devm_kfree(dev, ctx);
	return ret;
1160 1161
}

1162
static void mixer_unbind(struct device *dev, struct device *master, void *data)
1163
{
1164
	struct mixer_context *ctx = dev_get_drvdata(dev);
1165

1166
	mixer_ctx_remove(ctx);
1167 1168 1169 1170 1171 1172 1173 1174 1175
}

static const struct component_ops mixer_component_ops = {
	.bind	= mixer_bind,
	.unbind	= mixer_unbind,
};

static int mixer_probe(struct platform_device *pdev)
{
1176
	struct device *dev = &pdev->dev;
1177
	const struct mixer_drv_data *drv;
1178
	struct mixer_context *ctx;
1179 1180
	int ret;

1181 1182 1183 1184 1185 1186
	ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL);
	if (!ctx) {
		DRM_ERROR("failed to alloc mixer context.\n");
		return -ENOMEM;
	}

1187
	drv = of_device_get_match_data(dev);
1188 1189 1190 1191 1192

	ctx->pdev = pdev;
	ctx->dev = dev;
	ctx->mxr_ver = drv->version;

1193 1194 1195 1196 1197
	if (drv->is_vp_enabled)
		__set_bit(MXR_BIT_VP_ENABLED, &ctx->flags);
	if (drv->has_sclk)
		__set_bit(MXR_BIT_HAS_SCLK, &ctx->flags);

1198 1199
	platform_set_drvdata(pdev, ctx);

1200
	ret = component_add(&pdev->dev, &mixer_component_ops);
1201 1202
	if (!ret)
		pm_runtime_enable(dev);
1203 1204

	return ret;
1205 1206 1207 1208
}

static int mixer_remove(struct platform_device *pdev)
{
1209 1210
	pm_runtime_disable(&pdev->dev);

1211 1212
	component_del(&pdev->dev, &mixer_component_ops);

1213 1214 1215
	return 0;
}

1216
static int __maybe_unused exynos_mixer_suspend(struct device *dev)
1217 1218 1219 1220 1221 1222
{
	struct mixer_context *ctx = dev_get_drvdata(dev);
	struct mixer_resources *res = &ctx->mixer_res;

	clk_disable_unprepare(res->hdmi);
	clk_disable_unprepare(res->mixer);
1223
	if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags)) {
1224
		clk_disable_unprepare(res->vp);
1225
		if (test_bit(MXR_BIT_HAS_SCLK, &ctx->flags))
1226 1227 1228 1229 1230 1231
			clk_disable_unprepare(res->sclk_mixer);
	}

	return 0;
}

1232
static int __maybe_unused exynos_mixer_resume(struct device *dev)
1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247
{
	struct mixer_context *ctx = dev_get_drvdata(dev);
	struct mixer_resources *res = &ctx->mixer_res;
	int ret;

	ret = clk_prepare_enable(res->mixer);
	if (ret < 0) {
		DRM_ERROR("Failed to prepare_enable the mixer clk [%d]\n", ret);
		return ret;
	}
	ret = clk_prepare_enable(res->hdmi);
	if (ret < 0) {
		DRM_ERROR("Failed to prepare_enable the hdmi clk [%d]\n", ret);
		return ret;
	}
1248
	if (test_bit(MXR_BIT_VP_ENABLED, &ctx->flags)) {
1249 1250 1251 1252 1253 1254
		ret = clk_prepare_enable(res->vp);
		if (ret < 0) {
			DRM_ERROR("Failed to prepare_enable the vp clk [%d]\n",
				  ret);
			return ret;
		}
1255
		if (test_bit(MXR_BIT_HAS_SCLK, &ctx->flags)) {
1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272
			ret = clk_prepare_enable(res->sclk_mixer);
			if (ret < 0) {
				DRM_ERROR("Failed to prepare_enable the " \
					   "sclk_mixer clk [%d]\n",
					  ret);
				return ret;
			}
		}
	}

	return 0;
}

static const struct dev_pm_ops exynos_mixer_pm_ops = {
	SET_RUNTIME_PM_OPS(exynos_mixer_suspend, exynos_mixer_resume, NULL)
};

1273 1274
struct platform_driver mixer_driver = {
	.driver = {
1275
		.name = "exynos-mixer",
1276
		.owner = THIS_MODULE,
1277
		.pm = &exynos_mixer_pm_ops,
1278
		.of_match_table = mixer_match_types,
1279 1280
	},
	.probe = mixer_probe,
1281
	.remove = mixer_remove,
1282
};