macb_main.c 124.0 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
2
/*
J
Jamie Iles 已提交
3
 * Cadence MACB/GEM Ethernet Controller driver
4 5 6 7
 *
 * Copyright (C) 2004-2006 Atmel Corporation
 */

8
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
9
#include <linux/clk.h>
10
#include <linux/clk-provider.h>
11
#include <linux/crc32.h>
12 13 14 15
#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/kernel.h>
#include <linux/types.h>
16
#include <linux/circ_buf.h>
17 18
#include <linux/slab.h>
#include <linux/init.h>
S
Soren Brinkmann 已提交
19
#include <linux/io.h>
20
#include <linux/gpio.h>
21
#include <linux/gpio/consumer.h>
22
#include <linux/interrupt.h>
23 24 25 26
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
#include <linux/dma-mapping.h>
#include <linux/platform_device.h>
A
Antoine Tenart 已提交
27
#include <linux/phylink.h>
28
#include <linux/of.h>
29
#include <linux/of_device.h>
30
#include <linux/of_gpio.h>
31
#include <linux/of_mdio.h>
32
#include <linux/of_net.h>
R
Rafal Ozieblo 已提交
33 34 35
#include <linux/ip.h>
#include <linux/udp.h>
#include <linux/tcp.h>
36
#include <linux/iopoll.h>
37
#include <linux/pm_runtime.h>
38 39
#include "macb.h"

40 41 42 43 44 45 46
/* This structure is only used for MACB on SiFive FU540 devices */
struct sifive_fu540_macb_mgmt {
	void __iomem *reg;
	unsigned long rate;
	struct clk_hw hw;
};

47 48
#define MACB_RX_BUFFER_SIZE	128
#define RX_BUFFER_MULTIPLE	64  /* bytes */
49

50
#define DEFAULT_RX_RING_SIZE	512 /* must be power of 2 */
51 52
#define MIN_RX_RING_SIZE	64
#define MAX_RX_RING_SIZE	8192
53
#define RX_RING_BYTES(bp)	(macb_dma_desc_get_size(bp)	\
54
				 * (bp)->rx_ring_size)
55

56
#define DEFAULT_TX_RING_SIZE	512 /* must be power of 2 */
57 58
#define MIN_TX_RING_SIZE	64
#define MAX_TX_RING_SIZE	4096
59
#define TX_RING_BYTES(bp)	(macb_dma_desc_get_size(bp)	\
60
				 * (bp)->tx_ring_size)
61

62
/* level of occupied TX descriptors under which we wake up TX process */
63
#define MACB_TX_WAKEUP_THRESH(bp)	(3 * (bp)->tx_ring_size / 4)
64

65
#define MACB_RX_INT_FLAGS	(MACB_BIT(RCOMP) | MACB_BIT(ISR_ROVR))
N
Nicolas Ferre 已提交
66 67 68
#define MACB_TX_ERR_FLAGS	(MACB_BIT(ISR_TUND)			\
					| MACB_BIT(ISR_RLE)		\
					| MACB_BIT(TXERR))
69 70
#define MACB_TX_INT_FLAGS	(MACB_TX_ERR_FLAGS | MACB_BIT(TCOMP)	\
					| MACB_BIT(TXUBR))
N
Nicolas Ferre 已提交
71

R
Rafal Ozieblo 已提交
72 73 74
/* Max length of transmit frame must be a multiple of 8 bytes */
#define MACB_TX_LEN_ALIGN	8
#define MACB_MAX_TX_LEN		((unsigned int)((1 << MACB_TX_FRMLEN_SIZE) - 1) & ~((unsigned int)(MACB_TX_LEN_ALIGN - 1)))
75 76 77 78 79
/* Limit maximum TX length as per Cadence TSO errata. This is to avoid a
 * false amba_error in TX path from the DMA assuming there is not enough
 * space in the SRAM (16KB) even when there is.
 */
#define GEM_MAX_TX_LEN		(unsigned int)(0x3FC0)
80

81
#define GEM_MTU_MIN_SIZE	ETH_MIN_MTU
82
#define MACB_NETIF_LSO		NETIF_F_TSO
83

84 85 86
#define MACB_WOL_HAS_MAGIC_PACKET	(0x1 << 0)
#define MACB_WOL_ENABLED		(0x1 << 1)

87
/* Graceful stop timeouts in us. We should allow up to
N
Nicolas Ferre 已提交
88 89 90
 * 1 frame time (10 Mbits/s, full-duplex, ignoring collisions)
 */
#define MACB_HALT_TIMEOUT	1230
91

92 93
#define MACB_PM_TIMEOUT  100 /* ms */

94 95
#define MACB_MDIO_TIMEOUT	1000000 /* in usecs */

96
/* DMA buffer descriptor might be different size
97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121
 * depends on hardware configuration:
 *
 * 1. dma address width 32 bits:
 *    word 1: 32 bit address of Data Buffer
 *    word 2: control
 *
 * 2. dma address width 64 bits:
 *    word 1: 32 bit address of Data Buffer
 *    word 2: control
 *    word 3: upper 32 bit address of Data Buffer
 *    word 4: unused
 *
 * 3. dma address width 32 bits with hardware timestamping:
 *    word 1: 32 bit address of Data Buffer
 *    word 2: control
 *    word 3: timestamp word 1
 *    word 4: timestamp word 2
 *
 * 4. dma address width 64 bits with hardware timestamping:
 *    word 1: 32 bit address of Data Buffer
 *    word 2: control
 *    word 3: upper 32 bit address of Data Buffer
 *    word 4: unused
 *    word 5: timestamp word 1
 *    word 6: timestamp word 2
122 123 124
 */
static unsigned int macb_dma_desc_get_size(struct macb *bp)
{
125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145
#ifdef MACB_EXT_DESC
	unsigned int desc_size;

	switch (bp->hw_dma_cap) {
	case HW_DMA_CAP_64B:
		desc_size = sizeof(struct macb_dma_desc)
			+ sizeof(struct macb_dma_desc_64);
		break;
	case HW_DMA_CAP_PTP:
		desc_size = sizeof(struct macb_dma_desc)
			+ sizeof(struct macb_dma_desc_ptp);
		break;
	case HW_DMA_CAP_64B_PTP:
		desc_size = sizeof(struct macb_dma_desc)
			+ sizeof(struct macb_dma_desc_64)
			+ sizeof(struct macb_dma_desc_ptp);
		break;
	default:
		desc_size = sizeof(struct macb_dma_desc);
	}
	return desc_size;
146 147 148 149
#endif
	return sizeof(struct macb_dma_desc);
}

150
static unsigned int macb_adj_dma_desc_idx(struct macb *bp, unsigned int desc_idx)
151
{
152 153 154 155 156 157 158 159 160 161 162 163
#ifdef MACB_EXT_DESC
	switch (bp->hw_dma_cap) {
	case HW_DMA_CAP_64B:
	case HW_DMA_CAP_PTP:
		desc_idx <<= 1;
		break;
	case HW_DMA_CAP_64B_PTP:
		desc_idx *= 3;
		break;
	default:
		break;
	}
164
#endif
165
	return desc_idx;
166 167 168 169 170
}

#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
static struct macb_dma_desc_64 *macb_64b_desc(struct macb *bp, struct macb_dma_desc *desc)
{
S
Shubhrajyoti Datta 已提交
171 172
	return (struct macb_dma_desc_64 *)((void *)desc
		+ sizeof(struct macb_dma_desc));
173 174 175
}
#endif

176
/* Ring buffer accessors */
177
static unsigned int macb_tx_ring_wrap(struct macb *bp, unsigned int index)
178
{
179
	return index & (bp->tx_ring_size - 1);
180 181
}

182 183
static struct macb_dma_desc *macb_tx_desc(struct macb_queue *queue,
					  unsigned int index)
184
{
185 186 187
	index = macb_tx_ring_wrap(queue->bp, index);
	index = macb_adj_dma_desc_idx(queue->bp, index);
	return &queue->tx_ring[index];
188 189
}

190 191
static struct macb_tx_skb *macb_tx_skb(struct macb_queue *queue,
				       unsigned int index)
192
{
193
	return &queue->tx_skb[macb_tx_ring_wrap(queue->bp, index)];
194 195
}

196
static dma_addr_t macb_tx_dma(struct macb_queue *queue, unsigned int index)
197 198 199
{
	dma_addr_t offset;

200
	offset = macb_tx_ring_wrap(queue->bp, index) *
201
			macb_dma_desc_get_size(queue->bp);
202

203
	return queue->tx_ring_dma + offset;
204 205
}

206
static unsigned int macb_rx_ring_wrap(struct macb *bp, unsigned int index)
207
{
208
	return index & (bp->rx_ring_size - 1);
209 210
}

211
static struct macb_dma_desc *macb_rx_desc(struct macb_queue *queue, unsigned int index)
212
{
213 214 215
	index = macb_rx_ring_wrap(queue->bp, index);
	index = macb_adj_dma_desc_idx(queue->bp, index);
	return &queue->rx_ring[index];
216 217
}

218
static void *macb_rx_buffer(struct macb_queue *queue, unsigned int index)
219
{
220 221
	return queue->rx_buffers + queue->bp->rx_buffer_size *
	       macb_rx_ring_wrap(queue->bp, index);
222 223
}

224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244
/* I/O accessors */
static u32 hw_readl_native(struct macb *bp, int offset)
{
	return __raw_readl(bp->regs + offset);
}

static void hw_writel_native(struct macb *bp, int offset, u32 value)
{
	__raw_writel(value, bp->regs + offset);
}

static u32 hw_readl(struct macb *bp, int offset)
{
	return readl_relaxed(bp->regs + offset);
}

static void hw_writel(struct macb *bp, int offset, u32 value)
{
	writel_relaxed(value, bp->regs + offset);
}

245
/* Find the CPU endianness by using the loopback bit of NCR register. When the
M
Moritz Fischer 已提交
246
 * CPU is in big endian we need to program swapped mode for management
247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273
 * descriptor access.
 */
static bool hw_is_native_io(void __iomem *addr)
{
	u32 value = MACB_BIT(LLB);

	__raw_writel(value, addr + MACB_NCR);
	value = __raw_readl(addr + MACB_NCR);

	/* Write 0 back to disable everything */
	__raw_writel(0, addr + MACB_NCR);

	return value == MACB_BIT(LLB);
}

static bool hw_is_gem(void __iomem *addr, bool native_io)
{
	u32 id;

	if (native_io)
		id = __raw_readl(addr + MACB_MID);
	else
		id = readl_relaxed(addr + MACB_MID);

	return MACB_BFEXT(IDNUM, id) >= 0x2;
}

274
static void macb_set_hwaddr(struct macb *bp)
275 276 277 278 279
{
	u32 bottom;
	u16 top;

	bottom = cpu_to_le32(*((u32 *)bp->dev->dev_addr));
J
Jamie Iles 已提交
280
	macb_or_gem_writel(bp, SA1B, bottom);
281
	top = cpu_to_le16(*((u16 *)(bp->dev->dev_addr + 4)));
J
Jamie Iles 已提交
282
	macb_or_gem_writel(bp, SA1T, top);
283 284 285 286 287 288 289 290

	/* Clear unused address register sets */
	macb_or_gem_writel(bp, SA2B, 0);
	macb_or_gem_writel(bp, SA2T, 0);
	macb_or_gem_writel(bp, SA3B, 0);
	macb_or_gem_writel(bp, SA3T, 0);
	macb_or_gem_writel(bp, SA4B, 0);
	macb_or_gem_writel(bp, SA4T, 0);
291 292
}

293
static void macb_get_hwaddr(struct macb *bp)
294 295 296 297
{
	u32 bottom;
	u16 top;
	u8 addr[6];
298 299
	int i;

300
	/* Check all 4 address register for valid address */
301 302 303 304
	for (i = 0; i < 4; i++) {
		bottom = macb_or_gem_readl(bp, SA1B + i * 8);
		top = macb_or_gem_readl(bp, SA1T + i * 8);

305 306 307 308 309 310
		addr[0] = bottom & 0xff;
		addr[1] = (bottom >> 8) & 0xff;
		addr[2] = (bottom >> 16) & 0xff;
		addr[3] = (bottom >> 24) & 0xff;
		addr[4] = top & 0xff;
		addr[5] = (top >> 8) & 0xff;
311 312 313 314 315

		if (is_valid_ether_addr(addr)) {
			memcpy(bp->dev->dev_addr, addr, sizeof(addr));
			return;
		}
316
	}
317

318
	dev_info(&bp->pdev->dev, "invalid hw address, using random\n");
319
	eth_hw_addr_random(bp->dev);
320 321
}

322 323 324 325 326 327 328 329
static int macb_mdio_wait_for_idle(struct macb *bp)
{
	u32 val;

	return readx_poll_timeout(MACB_READ_NSR, bp, val, val & MACB_BIT(IDLE),
				  1, MACB_MDIO_TIMEOUT);
}

F
frederic RODO 已提交
330
static int macb_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
331
{
F
frederic RODO 已提交
332
	struct macb *bp = bus->priv;
333
	int status;
334

335
	status = pm_runtime_get_sync(&bp->pdev->dev);
336 337
	if (status < 0) {
		pm_runtime_put_noidle(&bp->pdev->dev);
338
		goto mdio_pm_exit;
339
	}
340 341 342 343

	status = macb_mdio_wait_for_idle(bp);
	if (status < 0)
		goto mdio_read_exit;
344

345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368
	if (regnum & MII_ADDR_C45) {
		macb_writel(bp, MAN, (MACB_BF(SOF, MACB_MAN_C45_SOF)
			    | MACB_BF(RW, MACB_MAN_C45_ADDR)
			    | MACB_BF(PHYA, mii_id)
			    | MACB_BF(REGA, (regnum >> 16) & 0x1F)
			    | MACB_BF(DATA, regnum & 0xFFFF)
			    | MACB_BF(CODE, MACB_MAN_C45_CODE)));

		status = macb_mdio_wait_for_idle(bp);
		if (status < 0)
			goto mdio_read_exit;

		macb_writel(bp, MAN, (MACB_BF(SOF, MACB_MAN_C45_SOF)
			    | MACB_BF(RW, MACB_MAN_C45_READ)
			    | MACB_BF(PHYA, mii_id)
			    | MACB_BF(REGA, (regnum >> 16) & 0x1F)
			    | MACB_BF(CODE, MACB_MAN_C45_CODE)));
	} else {
		macb_writel(bp, MAN, (MACB_BF(SOF, MACB_MAN_C22_SOF)
				| MACB_BF(RW, MACB_MAN_C22_READ)
				| MACB_BF(PHYA, mii_id)
				| MACB_BF(REGA, regnum)
				| MACB_BF(CODE, MACB_MAN_C22_CODE)));
	}
369

370 371 372
	status = macb_mdio_wait_for_idle(bp);
	if (status < 0)
		goto mdio_read_exit;
373

374
	status = MACB_BFEXT(DATA, macb_readl(bp, MAN));
375

376 377 378 379 380
mdio_read_exit:
	pm_runtime_mark_last_busy(&bp->pdev->dev);
	pm_runtime_put_autosuspend(&bp->pdev->dev);
mdio_pm_exit:
	return status;
381 382
}

F
frederic RODO 已提交
383 384
static int macb_mdio_write(struct mii_bus *bus, int mii_id, int regnum,
			   u16 value)
385
{
F
frederic RODO 已提交
386
	struct macb *bp = bus->priv;
387
	int status;
388

389
	status = pm_runtime_get_sync(&bp->pdev->dev);
390 391
	if (status < 0) {
		pm_runtime_put_noidle(&bp->pdev->dev);
392
		goto mdio_pm_exit;
393
	}
394 395 396 397

	status = macb_mdio_wait_for_idle(bp);
	if (status < 0)
		goto mdio_write_exit;
398

399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424
	if (regnum & MII_ADDR_C45) {
		macb_writel(bp, MAN, (MACB_BF(SOF, MACB_MAN_C45_SOF)
			    | MACB_BF(RW, MACB_MAN_C45_ADDR)
			    | MACB_BF(PHYA, mii_id)
			    | MACB_BF(REGA, (regnum >> 16) & 0x1F)
			    | MACB_BF(DATA, regnum & 0xFFFF)
			    | MACB_BF(CODE, MACB_MAN_C45_CODE)));

		status = macb_mdio_wait_for_idle(bp);
		if (status < 0)
			goto mdio_write_exit;

		macb_writel(bp, MAN, (MACB_BF(SOF, MACB_MAN_C45_SOF)
			    | MACB_BF(RW, MACB_MAN_C45_WRITE)
			    | MACB_BF(PHYA, mii_id)
			    | MACB_BF(REGA, (regnum >> 16) & 0x1F)
			    | MACB_BF(CODE, MACB_MAN_C45_CODE)
			    | MACB_BF(DATA, value)));
	} else {
		macb_writel(bp, MAN, (MACB_BF(SOF, MACB_MAN_C22_SOF)
				| MACB_BF(RW, MACB_MAN_C22_WRITE)
				| MACB_BF(PHYA, mii_id)
				| MACB_BF(REGA, regnum)
				| MACB_BF(CODE, MACB_MAN_C22_CODE)
				| MACB_BF(DATA, value)));
	}
425

426 427 428
	status = macb_mdio_wait_for_idle(bp);
	if (status < 0)
		goto mdio_write_exit;
F
frederic RODO 已提交
429

430 431 432 433 434
mdio_write_exit:
	pm_runtime_mark_last_busy(&bp->pdev->dev);
	pm_runtime_put_autosuspend(&bp->pdev->dev);
mdio_pm_exit:
	return status;
F
frederic RODO 已提交
435
}
436

437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457
static void macb_init_buffers(struct macb *bp)
{
	struct macb_queue *queue;
	unsigned int q;

	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
		queue_writel(queue, RBQP, lower_32_bits(queue->rx_ring_dma));
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
		if (bp->hw_dma_cap & HW_DMA_CAP_64B)
			queue_writel(queue, RBQPH,
				     upper_32_bits(queue->rx_ring_dma));
#endif
		queue_writel(queue, TBQP, lower_32_bits(queue->tx_ring_dma));
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
		if (bp->hw_dma_cap & HW_DMA_CAP_64B)
			queue_writel(queue, TBQPH,
				     upper_32_bits(queue->tx_ring_dma));
#endif
	}
}

458 459
/**
 * macb_set_tx_clk() - Set a clock to a new frequency
460 461 462
 * @clk:	Pointer to the clock to change
 * @speed:	New frequency in Hz
 * @dev:	Pointer to the struct net_device
463 464 465 466 467
 */
static void macb_set_tx_clk(struct clk *clk, int speed, struct net_device *dev)
{
	long ferr, rate, rate_rounded;

468 469 470
	if (!clk)
		return;

471 472 473 474 475 476 477 478 479 480 481
	switch (speed) {
	case SPEED_10:
		rate = 2500000;
		break;
	case SPEED_100:
		rate = 25000000;
		break;
	case SPEED_1000:
		rate = 125000000;
		break;
	default:
S
Soren Brinkmann 已提交
482
		return;
483 484 485 486 487 488 489 490 491 492 493 494 495
	}

	rate_rounded = clk_round_rate(clk, rate);
	if (rate_rounded < 0)
		return;

	/* RGMII allows 50 ppm frequency error. Test and warn if this limit
	 * is not satisfied.
	 */
	ferr = abs(rate_rounded - rate);
	ferr = DIV_ROUND_UP(ferr, rate / 100000);
	if (ferr > 5)
		netdev_warn(dev, "unable to generate target frequency: %ld Hz\n",
496
			    rate);
497 498 499 500 501

	if (clk_set_rate(clk, rate_rounded))
		netdev_err(dev, "adjusting tx_clk failed.\n");
}

A
Antoine Tenart 已提交
502 503 504
static void macb_validate(struct phylink_config *config,
			  unsigned long *supported,
			  struct phylink_link_state *state)
505
{
A
Antoine Tenart 已提交
506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553
	struct net_device *ndev = to_net_dev(config->dev);
	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
	struct macb *bp = netdev_priv(ndev);

	/* We only support MII, RMII, GMII, RGMII & SGMII. */
	if (state->interface != PHY_INTERFACE_MODE_NA &&
	    state->interface != PHY_INTERFACE_MODE_MII &&
	    state->interface != PHY_INTERFACE_MODE_RMII &&
	    state->interface != PHY_INTERFACE_MODE_GMII &&
	    state->interface != PHY_INTERFACE_MODE_SGMII &&
	    !phy_interface_mode_is_rgmii(state->interface)) {
		bitmap_zero(supported, __ETHTOOL_LINK_MODE_MASK_NBITS);
		return;
	}

	if (!macb_is_gem(bp) &&
	    (state->interface == PHY_INTERFACE_MODE_GMII ||
	     phy_interface_mode_is_rgmii(state->interface))) {
		bitmap_zero(supported, __ETHTOOL_LINK_MODE_MASK_NBITS);
		return;
	}

	phylink_set_port_modes(mask);
	phylink_set(mask, Autoneg);
	phylink_set(mask, Asym_Pause);

	phylink_set(mask, 10baseT_Half);
	phylink_set(mask, 10baseT_Full);
	phylink_set(mask, 100baseT_Half);
	phylink_set(mask, 100baseT_Full);

	if (bp->caps & MACB_CAPS_GIGABIT_MODE_AVAILABLE &&
	    (state->interface == PHY_INTERFACE_MODE_NA ||
	     state->interface == PHY_INTERFACE_MODE_GMII ||
	     state->interface == PHY_INTERFACE_MODE_SGMII ||
	     phy_interface_mode_is_rgmii(state->interface))) {
		phylink_set(mask, 1000baseT_Full);
		phylink_set(mask, 1000baseX_Full);

		if (!(bp->caps & MACB_CAPS_NO_GIGABIT_HALF))
			phylink_set(mask, 1000baseT_Half);
	}

	bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS);
	bitmap_and(state->advertising, state->advertising, mask,
		   __ETHTOOL_LINK_MODE_MASK_NBITS);
}

554 555
static void macb_mac_pcs_get_state(struct phylink_config *config,
				   struct phylink_link_state *state)
A
Antoine Tenart 已提交
556
{
557
	state->link = 0;
A
Antoine Tenart 已提交
558 559 560 561 562 563 564 565 566 567 568 569
}

static void macb_mac_an_restart(struct phylink_config *config)
{
	/* Not supported */
}

static void macb_mac_config(struct phylink_config *config, unsigned int mode,
			    const struct phylink_link_state *state)
{
	struct net_device *ndev = to_net_dev(config->dev);
	struct macb *bp = netdev_priv(ndev);
F
frederic RODO 已提交
570
	unsigned long flags;
A
Antoine Tenart 已提交
571
	u32 old_ctrl, ctrl;
572

F
frederic RODO 已提交
573 574
	spin_lock_irqsave(&bp->lock, flags);

A
Antoine Tenart 已提交
575
	old_ctrl = ctrl = macb_or_gem_readl(bp, NCFGR);
F
frederic RODO 已提交
576

577 578 579
	if (bp->caps & MACB_CAPS_MACB_IS_EMAC) {
		if (state->interface == PHY_INTERFACE_MODE_RMII)
			ctrl |= MACB_BIT(RM9200_RMII);
580
	} else if (macb_is_gem(bp)) {
581
		ctrl &= ~(GEM_BIT(SGMIIEN) | GEM_BIT(PCSSEL));
582 583 584 585

		if (state->interface == PHY_INTERFACE_MODE_SGMII)
			ctrl |= GEM_BIT(SGMIIEN) | GEM_BIT(PCSSEL);
	}
F
frederic RODO 已提交
586

A
Antoine Tenart 已提交
587 588 589 590
	/* Apply the new configuration, if any */
	if (old_ctrl ^ ctrl)
		macb_or_gem_writel(bp, NCFGR, ctrl);

F
frederic RODO 已提交
591
	spin_unlock_irqrestore(&bp->lock, flags);
A
Antoine Tenart 已提交
592
}
F
frederic RODO 已提交
593

A
Antoine Tenart 已提交
594 595 596 597 598 599 600 601
static void macb_mac_link_down(struct phylink_config *config, unsigned int mode,
			       phy_interface_t interface)
{
	struct net_device *ndev = to_net_dev(config->dev);
	struct macb *bp = netdev_priv(ndev);
	struct macb_queue *queue;
	unsigned int q;
	u32 ctrl;
602

603 604 605 606
	if (!(bp->caps & MACB_CAPS_MACB_IS_EMAC))
		for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
			queue_writel(queue, IDR,
				     bp->rx_intr_mask | MACB_TX_INT_FLAGS | MACB_BIT(HRESP));
A
Antoine Tenart 已提交
607 608 609 610 611 612

	/* Disable Rx and Tx */
	ctrl = macb_readl(bp, NCR) & ~(MACB_BIT(RE) | MACB_BIT(TE));
	macb_writel(bp, NCR, ctrl);

	netif_tx_stop_all_queues(ndev);
613 614
}

615 616 617 618 619
static void macb_mac_link_up(struct phylink_config *config,
			     struct phy_device *phy,
			     unsigned int mode, phy_interface_t interface,
			     int speed, int duplex,
			     bool tx_pause, bool rx_pause)
620
{
A
Antoine Tenart 已提交
621 622 623
	struct net_device *ndev = to_net_dev(config->dev);
	struct macb *bp = netdev_priv(ndev);
	struct macb_queue *queue;
624
	unsigned long flags;
A
Antoine Tenart 已提交
625
	unsigned int q;
626 627 628 629 630 631 632 633 634 635 636 637 638
	u32 ctrl;

	spin_lock_irqsave(&bp->lock, flags);

	ctrl = macb_or_gem_readl(bp, NCFGR);

	ctrl &= ~(MACB_BIT(SPD) | MACB_BIT(FD));

	if (speed == SPEED_100)
		ctrl |= MACB_BIT(SPD);

	if (duplex)
		ctrl |= MACB_BIT(FD);
639

640
	if (!(bp->caps & MACB_CAPS_MACB_IS_EMAC)) {
641 642 643
		ctrl &= ~MACB_BIT(PAE);
		if (macb_is_gem(bp)) {
			ctrl &= ~GEM_BIT(GBE);
644

645 646 647
			if (speed == SPEED_1000)
				ctrl |= GEM_BIT(GBE);
		}
648

649
		if (rx_pause)
650 651 652
			ctrl |= MACB_BIT(PAE);

		macb_set_tx_clk(bp->tx_clk, speed, ndev);
653

654 655 656 657 658
		/* Initialize rings & buffers as clearing MACB_BIT(TE) in link down
		 * cleared the pipeline and control registers.
		 */
		bp->macbgem_ops.mog_init_rings(bp);
		macb_init_buffers(bp);
659

660 661 662 663
		for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
			queue_writel(queue, IER,
				     bp->rx_intr_mask | MACB_TX_INT_FLAGS | MACB_BIT(HRESP));
	}
F
frederic RODO 已提交
664

665 666 667 668
	macb_or_gem_writel(bp, NCFGR, ctrl);

	spin_unlock_irqrestore(&bp->lock, flags);

A
Antoine Tenart 已提交
669 670 671 672 673 674 675 676
	/* Enable Rx and Tx */
	macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(RE) | MACB_BIT(TE));

	netif_tx_wake_all_queues(ndev);
}

static const struct phylink_mac_ops macb_phylink_ops = {
	.validate = macb_validate,
677
	.mac_pcs_get_state = macb_mac_pcs_get_state,
A
Antoine Tenart 已提交
678 679 680 681 682 683
	.mac_an_restart = macb_mac_an_restart,
	.mac_config = macb_mac_config,
	.mac_link_down = macb_mac_link_down,
	.mac_link_up = macb_mac_link_up,
};

684 685 686 687 688 689 690
static bool macb_phy_handle_exists(struct device_node *dn)
{
	dn = of_parse_phandle(dn, "phy-handle", 0);
	of_node_put(dn);
	return dn != NULL;
}

A
Antoine Tenart 已提交
691 692
static int macb_phylink_connect(struct macb *bp)
{
693
	struct device_node *dn = bp->pdev->dev.of_node;
A
Antoine Tenart 已提交
694 695 696 697
	struct net_device *dev = bp->dev;
	struct phy_device *phydev;
	int ret;

698 699 700 701
	if (dn)
		ret = phylink_of_phy_connect(bp->phylink, dn, 0);

	if (!dn || (ret && !macb_phy_handle_exists(dn))) {
702 703 704 705 706
		phydev = phy_find_first(bp->mii_bus);
		if (!phydev) {
			netdev_err(dev, "no PHY found\n");
			return -ENXIO;
		}
F
frederic RODO 已提交
707

708
		/* attach the mac to the phy */
A
Antoine Tenart 已提交
709
		ret = phylink_connect_phy(bp->phylink, phydev);
710 711 712 713 714
	}

	if (ret) {
		netdev_err(dev, "Could not attach PHY (%d)\n", ret);
		return ret;
F
frederic RODO 已提交
715 716
	}

A
Antoine Tenart 已提交
717
	phylink_start(bp->phylink);
F
frederic RODO 已提交
718

A
Antoine Tenart 已提交
719 720
	return 0;
}
F
frederic RODO 已提交
721

A
Antoine Tenart 已提交
722 723 724 725 726 727 728 729 730 731 732 733 734 735 736
/* based on au1000_eth. c*/
static int macb_mii_probe(struct net_device *dev)
{
	struct macb *bp = netdev_priv(dev);

	bp->phylink_config.dev = &dev->dev;
	bp->phylink_config.type = PHYLINK_NETDEV;

	bp->phylink = phylink_create(&bp->phylink_config, bp->pdev->dev.fwnode,
				     bp->phy_interface, &macb_phylink_ops);
	if (IS_ERR(bp->phylink)) {
		netdev_err(dev, "Could not create a phylink instance (%ld)\n",
			   PTR_ERR(bp->phylink));
		return PTR_ERR(bp->phylink);
	}
F
frederic RODO 已提交
737 738

	return 0;
739 740
}

741 742 743 744
static int macb_mdiobus_register(struct macb *bp)
{
	struct device_node *child, *np = bp->pdev->dev.of_node;

745 746 747
	if (of_phy_is_fixed_link(np))
		return mdiobus_register(bp->mii_bus);

748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765
	/* Only create the PHY from the device tree if at least one PHY is
	 * described. Otherwise scan the entire MDIO bus. We do this to support
	 * old device tree that did not follow the best practices and did not
	 * describe their network PHYs.
	 */
	for_each_available_child_of_node(np, child)
		if (of_mdiobus_child_is_phy(child)) {
			/* The loop increments the child refcount,
			 * decrement it before returning.
			 */
			of_node_put(child);

			return of_mdiobus_register(bp->mii_bus, np);
		}

	return mdiobus_register(bp->mii_bus);
}

766
static int macb_mii_init(struct macb *bp)
767
{
768
	int err = -ENXIO;
769

770
	/* Enable management port */
F
frederic RODO 已提交
771
	macb_writel(bp, NCR, MACB_BIT(MPE));
772

773
	bp->mii_bus = mdiobus_alloc();
774
	if (!bp->mii_bus) {
775 776 777 778 779 780 781
		err = -ENOMEM;
		goto err_out;
	}

	bp->mii_bus->name = "MACB_mii_bus";
	bp->mii_bus->read = &macb_mdio_read;
	bp->mii_bus->write = &macb_mdio_write;
782
	snprintf(bp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
783
		 bp->pdev->name, bp->pdev->id);
784
	bp->mii_bus->priv = bp;
785
	bp->mii_bus->parent = &bp->pdev->dev;
786

787
	dev_set_drvdata(&bp->dev->dev, bp->mii_bus);
788

789
	err = macb_mdiobus_register(bp);
790
	if (err)
A
Antoine Tenart 已提交
791
		goto err_out_free_mdiobus;
792

793 794
	err = macb_mii_probe(bp->dev);
	if (err)
F
frederic RODO 已提交
795
		goto err_out_unregister_bus;
796

F
frederic RODO 已提交
797
	return 0;
798

F
frederic RODO 已提交
799
err_out_unregister_bus:
800
	mdiobus_unregister(bp->mii_bus);
801
err_out_free_mdiobus:
802
	mdiobus_free(bp->mii_bus);
F
frederic RODO 已提交
803 804
err_out:
	return err;
805 806 807 808
}

static void macb_update_stats(struct macb *bp)
{
809 810
	u32 *p = &bp->hw_stats.macb.rx_pause_frames;
	u32 *end = &bp->hw_stats.macb.tx_pause_frames + 1;
811
	int offset = MACB_PFR;
812 813 814

	WARN_ON((unsigned long)(end - p - 1) != (MACB_TPF - MACB_PFR) / 4);

815
	for (; p < end; p++, offset += 4)
816
		*p += bp->macb_reg_readl(bp, offset);
817 818
}

N
Nicolas Ferre 已提交
819
static int macb_halt_tx(struct macb *bp)
820
{
N
Nicolas Ferre 已提交
821 822
	unsigned long	halt_time, timeout;
	u32		status;
823

N
Nicolas Ferre 已提交
824
	macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(THALT));
825

N
Nicolas Ferre 已提交
826 827 828 829 830 831
	timeout = jiffies + usecs_to_jiffies(MACB_HALT_TIMEOUT);
	do {
		halt_time = jiffies;
		status = macb_readl(bp, TSR);
		if (!(status & MACB_BIT(TGO)))
			return 0;
832

833
		udelay(250);
N
Nicolas Ferre 已提交
834
	} while (time_before(halt_time, timeout));
835

N
Nicolas Ferre 已提交
836 837
	return -ETIMEDOUT;
}
838

839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856
static void macb_tx_unmap(struct macb *bp, struct macb_tx_skb *tx_skb)
{
	if (tx_skb->mapping) {
		if (tx_skb->mapped_as_page)
			dma_unmap_page(&bp->pdev->dev, tx_skb->mapping,
				       tx_skb->size, DMA_TO_DEVICE);
		else
			dma_unmap_single(&bp->pdev->dev, tx_skb->mapping,
					 tx_skb->size, DMA_TO_DEVICE);
		tx_skb->mapping = 0;
	}

	if (tx_skb->skb) {
		dev_kfree_skb_any(tx_skb->skb);
		tx_skb->skb = NULL;
	}
}

857
static void macb_set_addr(struct macb *bp, struct macb_dma_desc *desc, dma_addr_t addr)
858 859
{
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
860 861
	struct macb_dma_desc_64 *desc_64;

862
	if (bp->hw_dma_cap & HW_DMA_CAP_64B) {
863 864
		desc_64 = macb_64b_desc(bp, desc);
		desc_64->addrh = upper_32_bits(addr);
865 866 867 868 869
		/* The low bits of RX address contain the RX_USED bit, clearing
		 * of which allows packet RX. Make sure the high bits are also
		 * visible to HW at that point.
		 */
		dma_wmb();
870
	}
871
#endif
872 873 874 875 876 877 878 879 880
	desc->addr = lower_32_bits(addr);
}

static dma_addr_t macb_get_addr(struct macb *bp, struct macb_dma_desc *desc)
{
	dma_addr_t addr = 0;
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
	struct macb_dma_desc_64 *desc_64;

881
	if (bp->hw_dma_cap & HW_DMA_CAP_64B) {
882 883 884 885 886 887
		desc_64 = macb_64b_desc(bp, desc);
		addr = ((u64)(desc_64->addrh) << 32);
	}
#endif
	addr |= MACB_BF(RX_WADDR, MACB_BFEXT(RX_WADDR, desc->addr));
	return addr;
888 889
}

N
Nicolas Ferre 已提交
890 891
static void macb_tx_error_task(struct work_struct *work)
{
892 893 894
	struct macb_queue	*queue = container_of(work, struct macb_queue,
						      tx_error_task);
	struct macb		*bp = queue->bp;
N
Nicolas Ferre 已提交
895
	struct macb_tx_skb	*tx_skb;
896
	struct macb_dma_desc	*desc;
N
Nicolas Ferre 已提交
897 898
	struct sk_buff		*skb;
	unsigned int		tail;
899 900 901 902 903
	unsigned long		flags;

	netdev_vdbg(bp->dev, "macb_tx_error_task: q = %u, t = %u, h = %u\n",
		    (unsigned int)(queue - bp->queues),
		    queue->tx_tail, queue->tx_head);
904

905 906 907 908 909 910 911
	/* Prevent the queue IRQ handlers from running: each of them may call
	 * macb_tx_interrupt(), which in turn may call netif_wake_subqueue().
	 * As explained below, we have to halt the transmission before updating
	 * TBQP registers so we call netif_tx_stop_all_queues() to notify the
	 * network engine about the macb/gem being halted.
	 */
	spin_lock_irqsave(&bp->lock, flags);
912

N
Nicolas Ferre 已提交
913
	/* Make sure nobody is trying to queue up new packets */
914
	netif_tx_stop_all_queues(bp->dev);
915

916
	/* Stop transmission now
N
Nicolas Ferre 已提交
917
	 * (in case we have just queued new packets)
918
	 * macb/gem must be halted to write TBQP register
N
Nicolas Ferre 已提交
919 920 921 922
	 */
	if (macb_halt_tx(bp))
		/* Just complain for now, reinitializing TX path can be good */
		netdev_err(bp->dev, "BUG: halt tx timed out\n");
923

924
	/* Treat frames in TX queue including the ones that caused the error.
N
Nicolas Ferre 已提交
925 926
	 * Free transmit buffers in upper layer.
	 */
927 928
	for (tail = queue->tx_tail; tail != queue->tx_head; tail++) {
		u32	ctrl;
929

930
		desc = macb_tx_desc(queue, tail);
N
Nicolas Ferre 已提交
931
		ctrl = desc->ctrl;
932
		tx_skb = macb_tx_skb(queue, tail);
N
Nicolas Ferre 已提交
933
		skb = tx_skb->skb;
934

N
Nicolas Ferre 已提交
935
		if (ctrl & MACB_BIT(TX_USED)) {
936 937 938 939
			/* skb is set for the last buffer of the frame */
			while (!skb) {
				macb_tx_unmap(bp, tx_skb);
				tail++;
940
				tx_skb = macb_tx_skb(queue, tail);
941 942 943 944 945 946 947 948
				skb = tx_skb->skb;
			}

			/* ctrl still refers to the first buffer descriptor
			 * since it's the only one written back by the hardware
			 */
			if (!(ctrl & MACB_BIT(TX_BUF_EXHAUSTED))) {
				netdev_vdbg(bp->dev, "txerr skb %u (data %p) TX complete\n",
949 950
					    macb_tx_ring_wrap(bp, tail),
					    skb->data);
951
				bp->dev->stats.tx_packets++;
952
				queue->stats.tx_packets++;
953
				bp->dev->stats.tx_bytes += skb->len;
954
				queue->stats.tx_bytes += skb->len;
955
			}
N
Nicolas Ferre 已提交
956
		} else {
957 958 959
			/* "Buffers exhausted mid-frame" errors may only happen
			 * if the driver is buggy, so complain loudly about
			 * those. Statistics are updated by hardware.
N
Nicolas Ferre 已提交
960 961 962 963
			 */
			if (ctrl & MACB_BIT(TX_BUF_EXHAUSTED))
				netdev_err(bp->dev,
					   "BUG: TX buffers exhausted mid-frame\n");
964

N
Nicolas Ferre 已提交
965 966 967
			desc->ctrl = ctrl | MACB_BIT(TX_USED);
		}

968
		macb_tx_unmap(bp, tx_skb);
969 970
	}

971 972
	/* Set end of TX queue */
	desc = macb_tx_desc(queue, 0);
973
	macb_set_addr(bp, desc, 0);
974 975
	desc->ctrl = MACB_BIT(TX_USED);

N
Nicolas Ferre 已提交
976 977 978 979
	/* Make descriptor updates visible to hardware */
	wmb();

	/* Reinitialize the TX desc queue */
980
	queue_writel(queue, TBQP, lower_32_bits(queue->tx_ring_dma));
981
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
982
	if (bp->hw_dma_cap & HW_DMA_CAP_64B)
983
		queue_writel(queue, TBQPH, upper_32_bits(queue->tx_ring_dma));
984
#endif
N
Nicolas Ferre 已提交
985
	/* Make TX ring reflect state of hardware */
986 987
	queue->tx_head = 0;
	queue->tx_tail = 0;
N
Nicolas Ferre 已提交
988 989 990

	/* Housework before enabling TX IRQ */
	macb_writel(bp, TSR, macb_readl(bp, TSR));
991 992 993 994 995 996 997
	queue_writel(queue, IER, MACB_TX_INT_FLAGS);

	/* Now we are ready to start transmission again */
	netif_tx_start_all_queues(bp->dev);
	macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(TSTART));

	spin_unlock_irqrestore(&bp->lock, flags);
N
Nicolas Ferre 已提交
998 999
}

1000
static void macb_tx_interrupt(struct macb_queue *queue)
N
Nicolas Ferre 已提交
1001 1002 1003 1004
{
	unsigned int tail;
	unsigned int head;
	u32 status;
1005 1006
	struct macb *bp = queue->bp;
	u16 queue_index = queue - bp->queues;
N
Nicolas Ferre 已提交
1007 1008 1009 1010

	status = macb_readl(bp, TSR);
	macb_writel(bp, TSR, status);

1011
	if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1012
		queue_writel(queue, ISR, MACB_BIT(TCOMP));
1013

N
Nicolas Ferre 已提交
1014
	netdev_vdbg(bp->dev, "macb_tx_interrupt status = 0x%03lx\n",
1015
		    (unsigned long)status);
1016

1017 1018
	head = queue->tx_head;
	for (tail = queue->tx_tail; tail != head; tail++) {
1019 1020 1021 1022
		struct macb_tx_skb	*tx_skb;
		struct sk_buff		*skb;
		struct macb_dma_desc	*desc;
		u32			ctrl;
1023

1024
		desc = macb_tx_desc(queue, tail);
1025

1026
		/* Make hw descriptor updates visible to CPU */
1027
		rmb();
1028

1029
		ctrl = desc->ctrl;
1030

1031 1032 1033
		/* TX_USED bit is only set by hardware on the very first buffer
		 * descriptor of the transmitted frame.
		 */
1034
		if (!(ctrl & MACB_BIT(TX_USED)))
1035 1036
			break;

1037 1038
		/* Process all buffers of the current transmitted frame */
		for (;; tail++) {
1039
			tx_skb = macb_tx_skb(queue, tail);
1040 1041 1042 1043
			skb = tx_skb->skb;

			/* First, update TX stats if needed */
			if (skb) {
1044 1045 1046
				if (unlikely(skb_shinfo(skb)->tx_flags &
					     SKBTX_HW_TSTAMP) &&
				    gem_ptp_do_txstamp(queue, skb, desc) == 0) {
1047 1048 1049 1050 1051
					/* skb now belongs to timestamp buffer
					 * and will be removed later
					 */
					tx_skb->skb = NULL;
				}
1052
				netdev_vdbg(bp->dev, "skb %u (data %p) TX complete\n",
1053 1054
					    macb_tx_ring_wrap(bp, tail),
					    skb->data);
1055
				bp->dev->stats.tx_packets++;
1056
				queue->stats.tx_packets++;
1057
				bp->dev->stats.tx_bytes += skb->len;
1058
				queue->stats.tx_bytes += skb->len;
1059
			}
1060

1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
			/* Now we can safely release resources */
			macb_tx_unmap(bp, tx_skb);

			/* skb is set only for the last buffer of the frame.
			 * WARNING: at this point skb has been freed by
			 * macb_tx_unmap().
			 */
			if (skb)
				break;
		}
1071 1072
	}

1073 1074 1075
	queue->tx_tail = tail;
	if (__netif_subqueue_stopped(bp->dev, queue_index) &&
	    CIRC_CNT(queue->tx_head, queue->tx_tail,
1076
		     bp->tx_ring_size) <= MACB_TX_WAKEUP_THRESH(bp))
1077
		netif_wake_subqueue(bp->dev, queue_index);
1078 1079
}

1080
static void gem_rx_refill(struct macb_queue *queue)
N
Nicolas Ferre 已提交
1081 1082 1083 1084
{
	unsigned int		entry;
	struct sk_buff		*skb;
	dma_addr_t		paddr;
1085
	struct macb *bp = queue->bp;
1086
	struct macb_dma_desc *desc;
N
Nicolas Ferre 已提交
1087

1088 1089 1090
	while (CIRC_SPACE(queue->rx_prepared_head, queue->rx_tail,
			bp->rx_ring_size) > 0) {
		entry = macb_rx_ring_wrap(bp, queue->rx_prepared_head);
N
Nicolas Ferre 已提交
1091 1092 1093 1094

		/* Make hw descriptor updates visible to CPU */
		rmb();

1095 1096
		queue->rx_prepared_head++;
		desc = macb_rx_desc(queue, entry);
N
Nicolas Ferre 已提交
1097

1098
		if (!queue->rx_skbuff[entry]) {
N
Nicolas Ferre 已提交
1099 1100
			/* allocate sk_buff for this free entry in ring */
			skb = netdev_alloc_skb(bp->dev, bp->rx_buffer_size);
1101
			if (unlikely(!skb)) {
N
Nicolas Ferre 已提交
1102 1103 1104 1105 1106 1107 1108
				netdev_err(bp->dev,
					   "Unable to allocate sk_buff\n");
				break;
			}

			/* now fill corresponding descriptor entry */
			paddr = dma_map_single(&bp->pdev->dev, skb->data,
1109 1110
					       bp->rx_buffer_size,
					       DMA_FROM_DEVICE);
1111 1112 1113 1114 1115
			if (dma_mapping_error(&bp->pdev->dev, paddr)) {
				dev_kfree_skb(skb);
				break;
			}

1116
			queue->rx_skbuff[entry] = skb;
N
Nicolas Ferre 已提交
1117

1118
			if (entry == bp->rx_ring_size - 1)
N
Nicolas Ferre 已提交
1119
				paddr |= MACB_BIT(RX_WRAP);
1120
			desc->ctrl = 0;
1121 1122 1123 1124 1125
			/* Setting addr clears RX_USED and allows reception,
			 * make sure ctrl is cleared first to avoid a race.
			 */
			dma_wmb();
			macb_set_addr(bp, desc, paddr);
N
Nicolas Ferre 已提交
1126 1127 1128

			/* properly align Ethernet header */
			skb_reserve(skb, NET_IP_ALIGN);
1129
		} else {
1130
			desc->ctrl = 0;
1131 1132
			dma_wmb();
			desc->addr &= ~MACB_BIT(RX_USED);
N
Nicolas Ferre 已提交
1133 1134 1135 1136 1137 1138
		}
	}

	/* Make descriptor updates visible to hardware */
	wmb();

1139 1140
	netdev_vdbg(bp->dev, "rx ring: queue: %p, prepared head %d, tail %d\n",
			queue, queue->rx_prepared_head, queue->rx_tail);
N
Nicolas Ferre 已提交
1141 1142 1143
}

/* Mark DMA descriptors from begin up to and not including end as unused */
1144
static void discard_partial_frame(struct macb_queue *queue, unsigned int begin,
N
Nicolas Ferre 已提交
1145 1146 1147 1148 1149
				  unsigned int end)
{
	unsigned int frag;

	for (frag = begin; frag != end; frag++) {
1150
		struct macb_dma_desc *desc = macb_rx_desc(queue, frag);
1151

N
Nicolas Ferre 已提交
1152 1153 1154 1155 1156 1157
		desc->addr &= ~MACB_BIT(RX_USED);
	}

	/* Make descriptor updates visible to hardware */
	wmb();

1158
	/* When this happens, the hardware stats registers for
N
Nicolas Ferre 已提交
1159 1160 1161 1162 1163
	 * whatever caused this is updated, so we don't have to record
	 * anything.
	 */
}

A
Antoine Tenart 已提交
1164 1165
static int gem_rx(struct macb_queue *queue, struct napi_struct *napi,
		  int budget)
N
Nicolas Ferre 已提交
1166
{
1167
	struct macb *bp = queue->bp;
N
Nicolas Ferre 已提交
1168 1169 1170 1171 1172 1173 1174
	unsigned int		len;
	unsigned int		entry;
	struct sk_buff		*skb;
	struct macb_dma_desc	*desc;
	int			count = 0;

	while (count < budget) {
1175 1176 1177
		u32 ctrl;
		dma_addr_t addr;
		bool rxused;
N
Nicolas Ferre 已提交
1178

1179 1180
		entry = macb_rx_ring_wrap(bp, queue->rx_tail);
		desc = macb_rx_desc(queue, entry);
N
Nicolas Ferre 已提交
1181 1182 1183 1184

		/* Make hw descriptor updates visible to CPU */
		rmb();

1185
		rxused = (desc->addr & MACB_BIT(RX_USED)) ? true : false;
1186
		addr = macb_get_addr(bp, desc);
N
Nicolas Ferre 已提交
1187

1188
		if (!rxused)
N
Nicolas Ferre 已提交
1189 1190
			break;

1191 1192 1193 1194 1195
		/* Ensure ctrl is at least as up-to-date as rxused */
		dma_rmb();

		ctrl = desc->ctrl;

1196
		queue->rx_tail++;
N
Nicolas Ferre 已提交
1197 1198 1199 1200 1201
		count++;

		if (!(ctrl & MACB_BIT(RX_SOF) && ctrl & MACB_BIT(RX_EOF))) {
			netdev_err(bp->dev,
				   "not whole frame pointed by descriptor\n");
1202
			bp->dev->stats.rx_dropped++;
1203
			queue->stats.rx_dropped++;
N
Nicolas Ferre 已提交
1204 1205
			break;
		}
1206
		skb = queue->rx_skbuff[entry];
N
Nicolas Ferre 已提交
1207 1208 1209
		if (unlikely(!skb)) {
			netdev_err(bp->dev,
				   "inconsistent Rx descriptor chain\n");
1210
			bp->dev->stats.rx_dropped++;
1211
			queue->stats.rx_dropped++;
N
Nicolas Ferre 已提交
1212 1213 1214
			break;
		}
		/* now everything is ready for receiving packet */
1215
		queue->rx_skbuff[entry] = NULL;
1216
		len = ctrl & bp->rx_frm_len_mask;
N
Nicolas Ferre 已提交
1217 1218 1219 1220 1221

		netdev_vdbg(bp->dev, "gem_rx %u (len %u)\n", entry, len);

		skb_put(skb, len);
		dma_unmap_single(&bp->pdev->dev, addr,
1222
				 bp->rx_buffer_size, DMA_FROM_DEVICE);
N
Nicolas Ferre 已提交
1223 1224 1225

		skb->protocol = eth_type_trans(skb, bp->dev);
		skb_checksum_none_assert(skb);
1226 1227 1228 1229
		if (bp->dev->features & NETIF_F_RXCSUM &&
		    !(bp->dev->flags & IFF_PROMISC) &&
		    GEM_BFEXT(RX_CSUM, ctrl) & GEM_RX_CSUM_CHECKED_MASK)
			skb->ip_summed = CHECKSUM_UNNECESSARY;
N
Nicolas Ferre 已提交
1230

1231
		bp->dev->stats.rx_packets++;
1232
		queue->stats.rx_packets++;
1233
		bp->dev->stats.rx_bytes += skb->len;
1234
		queue->stats.rx_bytes += skb->len;
N
Nicolas Ferre 已提交
1235

1236 1237
		gem_ptp_do_rxstamp(bp, skb, desc);

N
Nicolas Ferre 已提交
1238 1239 1240 1241
#if defined(DEBUG) && defined(VERBOSE_DEBUG)
		netdev_vdbg(bp->dev, "received skb of length %u, csum: %08x\n",
			    skb->len, skb->csum);
		print_hex_dump(KERN_DEBUG, " mac: ", DUMP_PREFIX_ADDRESS, 16, 1,
1242
			       skb_mac_header(skb), 16, true);
N
Nicolas Ferre 已提交
1243 1244 1245 1246
		print_hex_dump(KERN_DEBUG, "data: ", DUMP_PREFIX_ADDRESS, 16, 1,
			       skb->data, 32, true);
#endif

A
Antoine Tenart 已提交
1247
		napi_gro_receive(napi, skb);
N
Nicolas Ferre 已提交
1248 1249
	}

1250
	gem_rx_refill(queue);
N
Nicolas Ferre 已提交
1251 1252 1253 1254

	return count;
}

A
Antoine Tenart 已提交
1255 1256
static int macb_rx_frame(struct macb_queue *queue, struct napi_struct *napi,
			 unsigned int first_frag, unsigned int last_frag)
1257 1258 1259
{
	unsigned int len;
	unsigned int frag;
1260
	unsigned int offset;
1261
	struct sk_buff *skb;
1262
	struct macb_dma_desc *desc;
1263
	struct macb *bp = queue->bp;
1264

1265
	desc = macb_rx_desc(queue, last_frag);
1266
	len = desc->ctrl & bp->rx_frm_len_mask;
1267

1268
	netdev_vdbg(bp->dev, "macb_rx_frame frags %u - %u (len %u)\n",
1269 1270
		macb_rx_ring_wrap(bp, first_frag),
		macb_rx_ring_wrap(bp, last_frag), len);
1271

1272
	/* The ethernet header starts NET_IP_ALIGN bytes into the
1273 1274 1275 1276 1277 1278 1279 1280
	 * first buffer. Since the header is 14 bytes, this makes the
	 * payload word-aligned.
	 *
	 * Instead of calling skb_reserve(NET_IP_ALIGN), we just copy
	 * the two padding bytes into the skb so that we avoid hitting
	 * the slowpath in memcpy(), and pull them off afterwards.
	 */
	skb = netdev_alloc_skb(bp->dev, len + NET_IP_ALIGN);
1281
	if (!skb) {
1282
		bp->dev->stats.rx_dropped++;
1283
		for (frag = first_frag; ; frag++) {
1284
			desc = macb_rx_desc(queue, frag);
1285
			desc->addr &= ~MACB_BIT(RX_USED);
1286 1287 1288
			if (frag == last_frag)
				break;
		}
1289 1290

		/* Make descriptor updates visible to hardware */
1291
		wmb();
1292

1293 1294 1295
		return 1;
	}

1296 1297
	offset = 0;
	len += NET_IP_ALIGN;
1298
	skb_checksum_none_assert(skb);
1299 1300
	skb_put(skb, len);

1301
	for (frag = first_frag; ; frag++) {
1302
		unsigned int frag_len = bp->rx_buffer_size;
1303 1304

		if (offset + frag_len > len) {
1305 1306 1307 1308
			if (unlikely(frag != last_frag)) {
				dev_kfree_skb_any(skb);
				return -1;
			}
1309 1310
			frag_len = len - offset;
		}
1311
		skb_copy_to_linear_data_offset(skb, offset,
1312
					       macb_rx_buffer(queue, frag),
1313
					       frag_len);
1314
		offset += bp->rx_buffer_size;
1315
		desc = macb_rx_desc(queue, frag);
1316
		desc->addr &= ~MACB_BIT(RX_USED);
1317 1318 1319 1320 1321

		if (frag == last_frag)
			break;
	}

1322 1323 1324
	/* Make descriptor updates visible to hardware */
	wmb();

1325
	__skb_pull(skb, NET_IP_ALIGN);
1326 1327
	skb->protocol = eth_type_trans(skb, bp->dev);

1328 1329
	bp->dev->stats.rx_packets++;
	bp->dev->stats.rx_bytes += skb->len;
1330
	netdev_vdbg(bp->dev, "received skb of length %u, csum: %08x\n",
1331
		    skb->len, skb->csum);
A
Antoine Tenart 已提交
1332
	napi_gro_receive(napi, skb);
1333 1334 1335 1336

	return 0;
}

1337
static inline void macb_init_rx_ring(struct macb_queue *queue)
1338
{
1339
	struct macb *bp = queue->bp;
1340
	dma_addr_t addr;
1341
	struct macb_dma_desc *desc = NULL;
1342 1343
	int i;

1344
	addr = queue->rx_buffers_dma;
1345
	for (i = 0; i < bp->rx_ring_size; i++) {
1346
		desc = macb_rx_desc(queue, i);
1347 1348
		macb_set_addr(bp, desc, addr);
		desc->ctrl = 0;
1349 1350
		addr += bp->rx_buffer_size;
	}
1351
	desc->addr |= MACB_BIT(RX_WRAP);
1352
	queue->rx_tail = 0;
1353 1354
}

A
Antoine Tenart 已提交
1355 1356
static int macb_rx(struct macb_queue *queue, struct napi_struct *napi,
		   int budget)
1357
{
1358
	struct macb *bp = queue->bp;
1359
	bool reset_rx_queue = false;
1360
	int received = 0;
1361
	unsigned int tail;
1362 1363
	int first_frag = -1;

1364 1365
	for (tail = queue->rx_tail; budget > 0; tail++) {
		struct macb_dma_desc *desc = macb_rx_desc(queue, tail);
1366
		u32 ctrl;
1367

1368
		/* Make hw descriptor updates visible to CPU */
1369
		rmb();
1370

1371
		if (!(desc->addr & MACB_BIT(RX_USED)))
1372 1373
			break;

1374 1375 1376 1377 1378
		/* Ensure ctrl is at least as up-to-date as addr */
		dma_rmb();

		ctrl = desc->ctrl;

1379 1380
		if (ctrl & MACB_BIT(RX_SOF)) {
			if (first_frag != -1)
1381
				discard_partial_frame(queue, first_frag, tail);
1382 1383 1384 1385 1386
			first_frag = tail;
		}

		if (ctrl & MACB_BIT(RX_EOF)) {
			int dropped;
1387 1388 1389 1390 1391

			if (unlikely(first_frag == -1)) {
				reset_rx_queue = true;
				continue;
			}
1392

A
Antoine Tenart 已提交
1393
			dropped = macb_rx_frame(queue, napi, first_frag, tail);
1394
			first_frag = -1;
1395 1396 1397 1398
			if (unlikely(dropped < 0)) {
				reset_rx_queue = true;
				continue;
			}
1399 1400 1401 1402 1403 1404 1405
			if (!dropped) {
				received++;
				budget--;
			}
		}
	}

1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416
	if (unlikely(reset_rx_queue)) {
		unsigned long flags;
		u32 ctrl;

		netdev_err(bp->dev, "RX queue corruption: reset it\n");

		spin_lock_irqsave(&bp->lock, flags);

		ctrl = macb_readl(bp, NCR);
		macb_writel(bp, NCR, ctrl & ~MACB_BIT(RE));

1417 1418
		macb_init_rx_ring(queue);
		queue_writel(queue, RBQP, queue->rx_ring_dma);
1419 1420 1421 1422 1423 1424 1425

		macb_writel(bp, NCR, ctrl | MACB_BIT(RE));

		spin_unlock_irqrestore(&bp->lock, flags);
		return received;
	}

1426
	if (first_frag != -1)
1427
		queue->rx_tail = first_frag;
1428
	else
1429
		queue->rx_tail = tail;
1430 1431 1432 1433

	return received;
}

1434
static int macb_poll(struct napi_struct *napi, int budget)
1435
{
1436 1437
	struct macb_queue *queue = container_of(napi, struct macb_queue, napi);
	struct macb *bp = queue->bp;
1438
	int work_done;
1439 1440 1441 1442 1443
	u32 status;

	status = macb_readl(bp, RSR);
	macb_writel(bp, RSR, status);

1444
	netdev_vdbg(bp->dev, "poll: status = %08lx, budget = %d\n",
1445
		    (unsigned long)status, budget);
1446

A
Antoine Tenart 已提交
1447
	work_done = bp->macbgem_ops.mog_rx(queue, napi, budget);
1448
	if (work_done < budget) {
1449
		napi_complete_done(napi, work_done);
1450

1451 1452
		/* Packets received while interrupts were disabled */
		status = macb_readl(bp, RSR);
1453
		if (status) {
1454
			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1455
				queue_writel(queue, ISR, MACB_BIT(RCOMP));
1456
			napi_reschedule(napi);
1457
		} else {
1458
			queue_writel(queue, IER, bp->rx_intr_mask);
1459
		}
1460
	}
1461 1462 1463

	/* TODO: Handle errors */

1464
	return work_done;
1465 1466
}

1467
static void macb_hresp_error_task(struct tasklet_struct *t)
H
Harini Katakam 已提交
1468
{
1469
	struct macb *bp = from_tasklet(bp, t, hresp_err_tasklet);
H
Harini Katakam 已提交
1470
	struct net_device *dev = bp->dev;
1471
	struct macb_queue *queue;
H
Harini Katakam 已提交
1472 1473 1474 1475
	unsigned int q;
	u32 ctrl;

	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
1476
		queue_writel(queue, IDR, bp->rx_intr_mask |
H
Harini Katakam 已提交
1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489
					 MACB_TX_INT_FLAGS |
					 MACB_BIT(HRESP));
	}
	ctrl = macb_readl(bp, NCR);
	ctrl &= ~(MACB_BIT(RE) | MACB_BIT(TE));
	macb_writel(bp, NCR, ctrl);

	netif_tx_stop_all_queues(dev);
	netif_carrier_off(dev);

	bp->macbgem_ops.mog_init_rings(bp);

	/* Initialize TX and RX buffers */
1490
	macb_init_buffers(bp);
H
Harini Katakam 已提交
1491

1492 1493
	/* Enable interrupts */
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
H
Harini Katakam 已提交
1494
		queue_writel(queue, IER,
1495
			     bp->rx_intr_mask |
H
Harini Katakam 已提交
1496 1497 1498 1499 1500 1501 1502 1503 1504 1505
			     MACB_TX_INT_FLAGS |
			     MACB_BIT(HRESP));

	ctrl |= MACB_BIT(RE) | MACB_BIT(TE);
	macb_writel(bp, NCR, ctrl);

	netif_carrier_on(dev);
	netif_tx_start_all_queues(dev);
}

1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520
static void macb_tx_restart(struct macb_queue *queue)
{
	unsigned int head = queue->tx_head;
	unsigned int tail = queue->tx_tail;
	struct macb *bp = queue->bp;

	if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
		queue_writel(queue, ISR, MACB_BIT(TXUBR));

	if (head == tail)
		return;

	macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(TSTART));
}

1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549
static irqreturn_t macb_wol_interrupt(int irq, void *dev_id)
{
	struct macb_queue *queue = dev_id;
	struct macb *bp = queue->bp;
	u32 status;

	status = queue_readl(queue, ISR);

	if (unlikely(!status))
		return IRQ_NONE;

	spin_lock(&bp->lock);

	if (status & MACB_BIT(WOL)) {
		queue_writel(queue, IDR, MACB_BIT(WOL));
		macb_writel(bp, WOL, 0);
		netdev_vdbg(bp->dev, "MACB WoL: queue = %u, isr = 0x%08lx\n",
			    (unsigned int)(queue - bp->queues),
			    (unsigned long)status);
		if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
			queue_writel(queue, ISR, MACB_BIT(WOL));
		pm_wakeup_event(&bp->pdev->dev, 0);
	}

	spin_unlock(&bp->lock);

	return IRQ_HANDLED;
}

1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578
static irqreturn_t gem_wol_interrupt(int irq, void *dev_id)
{
	struct macb_queue *queue = dev_id;
	struct macb *bp = queue->bp;
	u32 status;

	status = queue_readl(queue, ISR);

	if (unlikely(!status))
		return IRQ_NONE;

	spin_lock(&bp->lock);

	if (status & GEM_BIT(WOL)) {
		queue_writel(queue, IDR, GEM_BIT(WOL));
		gem_writel(bp, WOL, 0);
		netdev_vdbg(bp->dev, "GEM WoL: queue = %u, isr = 0x%08lx\n",
			    (unsigned int)(queue - bp->queues),
			    (unsigned long)status);
		if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
			queue_writel(queue, ISR, GEM_BIT(WOL));
		pm_wakeup_event(&bp->pdev->dev, 0);
	}

	spin_unlock(&bp->lock);

	return IRQ_HANDLED;
}

1579 1580
static irqreturn_t macb_interrupt(int irq, void *dev_id)
{
1581 1582 1583
	struct macb_queue *queue = dev_id;
	struct macb *bp = queue->bp;
	struct net_device *dev = bp->dev;
1584
	u32 status, ctrl;
1585

1586
	status = queue_readl(queue, ISR);
1587 1588 1589 1590 1591 1592 1593 1594 1595

	if (unlikely(!status))
		return IRQ_NONE;

	spin_lock(&bp->lock);

	while (status) {
		/* close possible race with dev_close */
		if (unlikely(!netif_running(dev))) {
1596
			queue_writel(queue, IDR, -1);
1597 1598
			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
				queue_writel(queue, ISR, -1);
1599 1600 1601
			break;
		}

1602 1603 1604
		netdev_vdbg(bp->dev, "queue = %u, isr = 0x%08lx\n",
			    (unsigned int)(queue - bp->queues),
			    (unsigned long)status);
1605

1606
		if (status & bp->rx_intr_mask) {
1607
			/* There's no point taking any more interrupts
1608 1609 1610 1611 1612
			 * until we have processed the buffers. The
			 * scheduling call may fail if the poll routine
			 * is already scheduled, so disable interrupts
			 * now.
			 */
1613
			queue_writel(queue, IDR, bp->rx_intr_mask);
1614
			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1615
				queue_writel(queue, ISR, MACB_BIT(RCOMP));
1616

1617
			if (napi_schedule_prep(&queue->napi)) {
1618
				netdev_vdbg(bp->dev, "scheduling RX softirq\n");
1619
				__napi_schedule(&queue->napi);
1620 1621 1622
			}
		}

N
Nicolas Ferre 已提交
1623
		if (unlikely(status & (MACB_TX_ERR_FLAGS))) {
1624 1625
			queue_writel(queue, IDR, MACB_TX_INT_FLAGS);
			schedule_work(&queue->tx_error_task);
1626 1627

			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1628
				queue_writel(queue, ISR, MACB_TX_ERR_FLAGS);
1629

N
Nicolas Ferre 已提交
1630 1631 1632 1633
			break;
		}

		if (status & MACB_BIT(TCOMP))
1634
			macb_tx_interrupt(queue);
1635

1636 1637 1638
		if (status & MACB_BIT(TXUBR))
			macb_tx_restart(queue);

1639
		/* Link change detection isn't possible with RMII, so we'll
1640 1641 1642
		 * add that if/when we get our hands on a full-blown MII PHY.
		 */

1643 1644 1645
		/* There is a hardware issue under heavy load where DMA can
		 * stop, this causes endless "used buffer descriptor read"
		 * interrupts but it can be cleared by re-enabling RX. See
1646 1647 1648
		 * the at91rm9200 manual, section 41.3.1 or the Zynq manual
		 * section 16.7.4 for details. RXUBR is only enabled for
		 * these two versions.
1649
		 */
1650 1651 1652
		if (status & MACB_BIT(RXUBR)) {
			ctrl = macb_readl(bp, NCR);
			macb_writel(bp, NCR, ctrl & ~MACB_BIT(RE));
1653
			wmb();
1654 1655 1656
			macb_writel(bp, NCR, ctrl | MACB_BIT(RE));

			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1657
				queue_writel(queue, ISR, MACB_BIT(RXUBR));
1658 1659
		}

A
Alexander Stein 已提交
1660 1661
		if (status & MACB_BIT(ISR_ROVR)) {
			/* We missed at least one packet */
J
Jamie Iles 已提交
1662 1663 1664 1665
			if (macb_is_gem(bp))
				bp->hw_stats.gem.rx_overruns++;
			else
				bp->hw_stats.macb.rx_overruns++;
1666 1667

			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1668
				queue_writel(queue, ISR, MACB_BIT(ISR_ROVR));
A
Alexander Stein 已提交
1669 1670
		}

1671
		if (status & MACB_BIT(HRESP)) {
H
Harini Katakam 已提交
1672
			tasklet_schedule(&bp->hresp_err_tasklet);
1673
			netdev_err(dev, "DMA bus error: HRESP not OK\n");
1674 1675

			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1676
				queue_writel(queue, ISR, MACB_BIT(HRESP));
1677
		}
1678
		status = queue_readl(queue, ISR);
1679 1680 1681 1682 1683 1684 1685
	}

	spin_unlock(&bp->lock);

	return IRQ_HANDLED;
}

1686
#ifdef CONFIG_NET_POLL_CONTROLLER
1687
/* Polling receive - used by netconsole and other diagnostic tools
1688 1689 1690 1691
 * to allow network i/o with interrupts disabled.
 */
static void macb_poll_controller(struct net_device *dev)
{
1692 1693
	struct macb *bp = netdev_priv(dev);
	struct macb_queue *queue;
1694
	unsigned long flags;
1695
	unsigned int q;
1696 1697

	local_irq_save(flags);
1698 1699
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
		macb_interrupt(dev->irq, queue);
1700 1701 1702 1703
	local_irq_restore(flags);
}
#endif

1704
static unsigned int macb_tx_map(struct macb *bp,
1705
				struct macb_queue *queue,
R
Rafal Ozieblo 已提交
1706 1707
				struct sk_buff *skb,
				unsigned int hdrlen)
1708 1709
{
	dma_addr_t mapping;
1710
	unsigned int len, entry, i, tx_head = queue->tx_head;
1711
	struct macb_tx_skb *tx_skb = NULL;
1712
	struct macb_dma_desc *desc;
1713 1714
	unsigned int offset, size, count = 0;
	unsigned int f, nr_frags = skb_shinfo(skb)->nr_frags;
R
Rafal Ozieblo 已提交
1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726
	unsigned int eof = 1, mss_mfs = 0;
	u32 ctrl, lso_ctrl = 0, seq_ctrl = 0;

	/* LSO */
	if (skb_shinfo(skb)->gso_size != 0) {
		if (ip_hdr(skb)->protocol == IPPROTO_UDP)
			/* UDP - UFO */
			lso_ctrl = MACB_LSO_UFO_ENABLE;
		else
			/* TCP - TSO */
			lso_ctrl = MACB_LSO_TSO_ENABLE;
	}
1727 1728 1729

	/* First, map non-paged data */
	len = skb_headlen(skb);
R
Rafal Ozieblo 已提交
1730 1731 1732 1733

	/* first buffer length */
	size = hdrlen;

1734 1735
	offset = 0;
	while (len) {
1736
		entry = macb_tx_ring_wrap(bp, tx_head);
1737
		tx_skb = &queue->tx_skb[entry];
1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754

		mapping = dma_map_single(&bp->pdev->dev,
					 skb->data + offset,
					 size, DMA_TO_DEVICE);
		if (dma_mapping_error(&bp->pdev->dev, mapping))
			goto dma_error;

		/* Save info to properly release resources */
		tx_skb->skb = NULL;
		tx_skb->mapping = mapping;
		tx_skb->size = size;
		tx_skb->mapped_as_page = false;

		len -= size;
		offset += size;
		count++;
		tx_head++;
R
Rafal Ozieblo 已提交
1755 1756

		size = min(len, bp->max_tx_length);
1757 1758 1759 1760 1761 1762 1763 1764 1765 1766
	}

	/* Then, map paged data from fragments */
	for (f = 0; f < nr_frags; f++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[f];

		len = skb_frag_size(frag);
		offset = 0;
		while (len) {
			size = min(len, bp->max_tx_length);
1767
			entry = macb_tx_ring_wrap(bp, tx_head);
1768
			tx_skb = &queue->tx_skb[entry];
1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788

			mapping = skb_frag_dma_map(&bp->pdev->dev, frag,
						   offset, size, DMA_TO_DEVICE);
			if (dma_mapping_error(&bp->pdev->dev, mapping))
				goto dma_error;

			/* Save info to properly release resources */
			tx_skb->skb = NULL;
			tx_skb->mapping = mapping;
			tx_skb->size = size;
			tx_skb->mapped_as_page = true;

			len -= size;
			offset += size;
			count++;
			tx_head++;
		}
	}

	/* Should never happen */
1789
	if (unlikely(!tx_skb)) {
1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804
		netdev_err(bp->dev, "BUG! empty skb!\n");
		return 0;
	}

	/* This is the last buffer of the frame: save socket buffer */
	tx_skb->skb = skb;

	/* Update TX ring: update buffer descriptors in reverse order
	 * to avoid race condition
	 */

	/* Set 'TX_USED' bit in buffer descriptor at tx_head position
	 * to set the end of TX queue
	 */
	i = tx_head;
1805
	entry = macb_tx_ring_wrap(bp, i);
1806
	ctrl = MACB_BIT(TX_USED);
1807
	desc = macb_tx_desc(queue, entry);
1808 1809
	desc->ctrl = ctrl;

R
Rafal Ozieblo 已提交
1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824
	if (lso_ctrl) {
		if (lso_ctrl == MACB_LSO_UFO_ENABLE)
			/* include header and FCS in value given to h/w */
			mss_mfs = skb_shinfo(skb)->gso_size +
					skb_transport_offset(skb) +
					ETH_FCS_LEN;
		else /* TSO */ {
			mss_mfs = skb_shinfo(skb)->gso_size;
			/* TCP Sequence Number Source Select
			 * can be set only for TSO
			 */
			seq_ctrl = 0;
		}
	}

1825 1826
	do {
		i--;
1827
		entry = macb_tx_ring_wrap(bp, i);
1828
		tx_skb = &queue->tx_skb[entry];
1829
		desc = macb_tx_desc(queue, entry);
1830 1831 1832 1833 1834 1835

		ctrl = (u32)tx_skb->size;
		if (eof) {
			ctrl |= MACB_BIT(TX_LAST);
			eof = 0;
		}
1836
		if (unlikely(entry == (bp->tx_ring_size - 1)))
1837 1838
			ctrl |= MACB_BIT(TX_WRAP);

R
Rafal Ozieblo 已提交
1839 1840 1841 1842
		/* First descriptor is header descriptor */
		if (i == queue->tx_head) {
			ctrl |= MACB_BF(TX_LSO, lso_ctrl);
			ctrl |= MACB_BF(TX_TCP_SEQ_SRC, seq_ctrl);
1843 1844 1845
			if ((bp->dev->features & NETIF_F_HW_CSUM) &&
			    skb->ip_summed != CHECKSUM_PARTIAL && !lso_ctrl)
				ctrl |= MACB_BIT(TX_NOCRC);
R
Rafal Ozieblo 已提交
1846 1847 1848 1849 1850 1851
		} else
			/* Only set MSS/MFS on payload descriptors
			 * (second or later descriptor)
			 */
			ctrl |= MACB_BF(MSS_MFS, mss_mfs);

1852
		/* Set TX buffer descriptor */
1853
		macb_set_addr(bp, desc, tx_skb->mapping);
1854 1855 1856 1857 1858
		/* desc->addr must be visible to hardware before clearing
		 * 'TX_USED' bit in desc->ctrl.
		 */
		wmb();
		desc->ctrl = ctrl;
1859
	} while (i != queue->tx_head);
1860

1861
	queue->tx_head = tx_head;
1862 1863 1864 1865 1866 1867

	return count;

dma_error:
	netdev_err(bp->dev, "TX DMA map failed\n");

1868 1869
	for (i = queue->tx_head; i != tx_head; i++) {
		tx_skb = macb_tx_skb(queue, i);
1870 1871 1872 1873 1874 1875 1876

		macb_tx_unmap(bp, tx_skb);
	}

	return 0;
}

R
Rafal Ozieblo 已提交
1877 1878 1879 1880 1881 1882 1883 1884 1885
static netdev_features_t macb_features_check(struct sk_buff *skb,
					     struct net_device *dev,
					     netdev_features_t features)
{
	unsigned int nr_frags, f;
	unsigned int hdrlen;

	/* Validate LSO compatibility */

1886 1887
	/* there is only one buffer or protocol is not UDP */
	if (!skb_is_nonlinear(skb) || (ip_hdr(skb)->protocol != IPPROTO_UDP))
R
Rafal Ozieblo 已提交
1888 1889 1890 1891 1892
		return features;

	/* length of header */
	hdrlen = skb_transport_offset(skb);

1893
	/* For UFO only:
R
Rafal Ozieblo 已提交
1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911
	 * When software supplies two or more payload buffers all payload buffers
	 * apart from the last must be a multiple of 8 bytes in size.
	 */
	if (!IS_ALIGNED(skb_headlen(skb) - hdrlen, MACB_TX_LEN_ALIGN))
		return features & ~MACB_NETIF_LSO;

	nr_frags = skb_shinfo(skb)->nr_frags;
	/* No need to check last fragment */
	nr_frags--;
	for (f = 0; f < nr_frags; f++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[f];

		if (!IS_ALIGNED(skb_frag_size(frag), MACB_TX_LEN_ALIGN))
			return features & ~MACB_NETIF_LSO;
	}
	return features;
}

1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929
static inline int macb_clear_csum(struct sk_buff *skb)
{
	/* no change for packets without checksum offloading */
	if (skb->ip_summed != CHECKSUM_PARTIAL)
		return 0;

	/* make sure we can modify the header */
	if (unlikely(skb_cow_head(skb, 0)))
		return -1;

	/* initialize checksum field
	 * This is required - at least for Zynq, which otherwise calculates
	 * wrong UDP header checksums for UDP packets with UDP data len <=2
	 */
	*(__sum16 *)(skb_checksum_start(skb) + skb->csum_offset) = 0;
	return 0;
}

1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952
static int macb_pad_and_fcs(struct sk_buff **skb, struct net_device *ndev)
{
	bool cloned = skb_cloned(*skb) || skb_header_cloned(*skb);
	int padlen = ETH_ZLEN - (*skb)->len;
	int headroom = skb_headroom(*skb);
	int tailroom = skb_tailroom(*skb);
	struct sk_buff *nskb;
	u32 fcs;

	if (!(ndev->features & NETIF_F_HW_CSUM) ||
	    !((*skb)->ip_summed != CHECKSUM_PARTIAL) ||
	    skb_shinfo(*skb)->gso_size)	/* Not available for GSO */
		return 0;

	if (padlen <= 0) {
		/* FCS could be appeded to tailroom. */
		if (tailroom >= ETH_FCS_LEN)
			goto add_fcs;
		/* FCS could be appeded by moving data to headroom. */
		else if (!cloned && headroom + tailroom >= ETH_FCS_LEN)
			padlen = 0;
		/* No room for FCS, need to reallocate skb. */
		else
1953
			padlen = ETH_FCS_LEN;
1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966
	} else {
		/* Add room for FCS. */
		padlen += ETH_FCS_LEN;
	}

	if (!cloned && headroom + tailroom >= padlen) {
		(*skb)->data = memmove((*skb)->head, (*skb)->data, (*skb)->len);
		skb_set_tail_pointer(*skb, (*skb)->len);
	} else {
		nskb = skb_copy_expand(*skb, 0, padlen, GFP_ATOMIC);
		if (!nskb)
			return -ENOMEM;

1967
		dev_consume_skb_any(*skb);
1968 1969 1970
		*skb = nskb;
	}

1971 1972
	if (padlen > ETH_FCS_LEN)
		skb_put_zero(*skb, padlen - ETH_FCS_LEN);
1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986

add_fcs:
	/* set FCS to packet */
	fcs = crc32_le(~0, (*skb)->data, (*skb)->len);
	fcs = ~fcs;

	skb_put_u8(*skb, fcs		& 0xff);
	skb_put_u8(*skb, (fcs >> 8)	& 0xff);
	skb_put_u8(*skb, (fcs >> 16)	& 0xff);
	skb_put_u8(*skb, (fcs >> 24)	& 0xff);

	return 0;
}

1987
static netdev_tx_t macb_start_xmit(struct sk_buff *skb, struct net_device *dev)
1988
{
1989
	u16 queue_index = skb_get_queue_mapping(skb);
1990
	struct macb *bp = netdev_priv(dev);
1991
	struct macb_queue *queue = &bp->queues[queue_index];
1992
	unsigned long flags;
R
Rafal Ozieblo 已提交
1993 1994
	unsigned int desc_cnt, nr_frags, frag_size, f;
	unsigned int hdrlen;
1995
	bool is_lso;
1996
	netdev_tx_t ret = NETDEV_TX_OK;
R
Rafal Ozieblo 已提交
1997

1998 1999 2000 2001 2002
	if (macb_clear_csum(skb)) {
		dev_kfree_skb_any(skb);
		return ret;
	}

2003 2004 2005 2006 2007
	if (macb_pad_and_fcs(&skb, dev)) {
		dev_kfree_skb_any(skb);
		return ret;
	}

R
Rafal Ozieblo 已提交
2008 2009 2010 2011
	is_lso = (skb_shinfo(skb)->gso_size != 0);

	if (is_lso) {
		/* length of headers */
2012
		if (ip_hdr(skb)->protocol == IPPROTO_UDP)
R
Rafal Ozieblo 已提交
2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023
			/* only queue eth + ip headers separately for UDP */
			hdrlen = skb_transport_offset(skb);
		else
			hdrlen = skb_transport_offset(skb) + tcp_hdrlen(skb);
		if (skb_headlen(skb) < hdrlen) {
			netdev_err(bp->dev, "Error - LSO headers fragmented!!!\n");
			/* if this is required, would need to copy to single buffer */
			return NETDEV_TX_BUSY;
		}
	} else
		hdrlen = min(skb_headlen(skb), bp->max_tx_length);
2024

2025 2026
#if defined(DEBUG) && defined(VERBOSE_DEBUG)
	netdev_vdbg(bp->dev,
2027 2028 2029
		    "start_xmit: queue %hu len %u head %p data %p tail %p end %p\n",
		    queue_index, skb->len, skb->head, skb->data,
		    skb_tail_pointer(skb), skb_end_pointer(skb));
2030 2031
	print_hex_dump(KERN_DEBUG, "data: ", DUMP_PREFIX_OFFSET, 16, 1,
		       skb->data, 16, true);
2032 2033
#endif

2034 2035
	/* Count how many TX buffer descriptors are needed to send this
	 * socket buffer: skb fragments of jumbo frames may need to be
2036
	 * split into many buffer descriptors.
2037
	 */
R
Rafal Ozieblo 已提交
2038 2039 2040 2041 2042
	if (is_lso && (skb_headlen(skb) > hdrlen))
		/* extra header descriptor if also payload in first buffer */
		desc_cnt = DIV_ROUND_UP((skb_headlen(skb) - hdrlen), bp->max_tx_length) + 1;
	else
		desc_cnt = DIV_ROUND_UP(skb_headlen(skb), bp->max_tx_length);
2043 2044 2045
	nr_frags = skb_shinfo(skb)->nr_frags;
	for (f = 0; f < nr_frags; f++) {
		frag_size = skb_frag_size(&skb_shinfo(skb)->frags[f]);
R
Rafal Ozieblo 已提交
2046
		desc_cnt += DIV_ROUND_UP(frag_size, bp->max_tx_length);
2047 2048
	}

2049
	spin_lock_irqsave(&bp->lock, flags);
2050 2051

	/* This is a hard error, log it. */
2052
	if (CIRC_SPACE(queue->tx_head, queue->tx_tail,
R
Rafal Ozieblo 已提交
2053
		       bp->tx_ring_size) < desc_cnt) {
2054
		netif_stop_subqueue(dev, queue_index);
2055
		spin_unlock_irqrestore(&bp->lock, flags);
2056
		netdev_dbg(bp->dev, "tx_head = %u, tx_tail = %u\n",
2057
			   queue->tx_head, queue->tx_tail);
2058
		return NETDEV_TX_BUSY;
2059 2060
	}

2061
	/* Map socket buffer for DMA transfer */
R
Rafal Ozieblo 已提交
2062
	if (!macb_tx_map(bp, queue, skb, hdrlen)) {
2063
		dev_kfree_skb_any(skb);
2064 2065
		goto unlock;
	}
2066

2067
	/* Make newly initialized descriptor visible to hardware */
2068
	wmb();
2069 2070
	skb_tx_timestamp(skb);

2071 2072
	macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(TSTART));

2073
	if (CIRC_SPACE(queue->tx_head, queue->tx_tail, bp->tx_ring_size) < 1)
2074
		netif_stop_subqueue(dev, queue_index);
2075

2076
unlock:
2077
	spin_unlock_irqrestore(&bp->lock, flags);
2078

2079
	return ret;
2080 2081
}

N
Nicolas Ferre 已提交
2082
static void macb_init_rx_buffer_size(struct macb *bp, size_t size)
2083 2084 2085 2086
{
	if (!macb_is_gem(bp)) {
		bp->rx_buffer_size = MACB_RX_BUFFER_SIZE;
	} else {
N
Nicolas Ferre 已提交
2087
		bp->rx_buffer_size = size;
2088 2089

		if (bp->rx_buffer_size % RX_BUFFER_MULTIPLE) {
N
Nicolas Ferre 已提交
2090
			netdev_dbg(bp->dev,
2091 2092
				   "RX buffer must be multiple of %d bytes, expanding\n",
				   RX_BUFFER_MULTIPLE);
2093
			bp->rx_buffer_size =
N
Nicolas Ferre 已提交
2094
				roundup(bp->rx_buffer_size, RX_BUFFER_MULTIPLE);
2095 2096
		}
	}
N
Nicolas Ferre 已提交
2097

2098
	netdev_dbg(bp->dev, "mtu [%u] rx_buffer_size [%zu]\n",
N
Nicolas Ferre 已提交
2099
		   bp->dev->mtu, bp->rx_buffer_size);
2100 2101
}

N
Nicolas Ferre 已提交
2102 2103 2104 2105
static void gem_free_rx_buffers(struct macb *bp)
{
	struct sk_buff		*skb;
	struct macb_dma_desc	*desc;
2106
	struct macb_queue *queue;
N
Nicolas Ferre 已提交
2107
	dma_addr_t		addr;
2108
	unsigned int q;
N
Nicolas Ferre 已提交
2109 2110
	int i;

2111 2112 2113
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
		if (!queue->rx_skbuff)
			continue;
N
Nicolas Ferre 已提交
2114

2115 2116
		for (i = 0; i < bp->rx_ring_size; i++) {
			skb = queue->rx_skbuff[i];
N
Nicolas Ferre 已提交
2117

2118 2119
			if (!skb)
				continue;
N
Nicolas Ferre 已提交
2120

2121 2122
			desc = macb_rx_desc(queue, i);
			addr = macb_get_addr(bp, desc);
2123

2124 2125 2126 2127 2128
			dma_unmap_single(&bp->pdev->dev, addr, bp->rx_buffer_size,
					DMA_FROM_DEVICE);
			dev_kfree_skb_any(skb);
			skb = NULL;
		}
N
Nicolas Ferre 已提交
2129

2130 2131 2132
		kfree(queue->rx_skbuff);
		queue->rx_skbuff = NULL;
	}
N
Nicolas Ferre 已提交
2133 2134 2135 2136
}

static void macb_free_rx_buffers(struct macb *bp)
{
2137 2138 2139
	struct macb_queue *queue = &bp->queues[0];

	if (queue->rx_buffers) {
N
Nicolas Ferre 已提交
2140
		dma_free_coherent(&bp->pdev->dev,
2141
				  bp->rx_ring_size * bp->rx_buffer_size,
2142 2143
				  queue->rx_buffers, queue->rx_buffers_dma);
		queue->rx_buffers = NULL;
N
Nicolas Ferre 已提交
2144 2145
	}
}
2146

2147 2148
static void macb_free_consistent(struct macb *bp)
{
2149 2150
	struct macb_queue *queue;
	unsigned int q;
2151
	int size;
2152

N
Nicolas Ferre 已提交
2153
	bp->macbgem_ops.mog_free_rx_buffers(bp);
2154 2155 2156 2157 2158

	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
		kfree(queue->tx_skb);
		queue->tx_skb = NULL;
		if (queue->tx_ring) {
2159 2160
			size = TX_RING_BYTES(bp) + bp->tx_bd_rd_prefetch;
			dma_free_coherent(&bp->pdev->dev, size,
2161 2162 2163
					  queue->tx_ring, queue->tx_ring_dma);
			queue->tx_ring = NULL;
		}
2164
		if (queue->rx_ring) {
2165 2166
			size = RX_RING_BYTES(bp) + bp->rx_bd_rd_prefetch;
			dma_free_coherent(&bp->pdev->dev, size,
2167 2168 2169
					  queue->rx_ring, queue->rx_ring_dma);
			queue->rx_ring = NULL;
		}
2170
	}
N
Nicolas Ferre 已提交
2171 2172 2173 2174
}

static int gem_alloc_rx_buffers(struct macb *bp)
{
2175 2176
	struct macb_queue *queue;
	unsigned int q;
N
Nicolas Ferre 已提交
2177 2178
	int size;

2179 2180 2181 2182 2183 2184 2185 2186 2187 2188
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
		size = bp->rx_ring_size * sizeof(struct sk_buff *);
		queue->rx_skbuff = kzalloc(size, GFP_KERNEL);
		if (!queue->rx_skbuff)
			return -ENOMEM;
		else
			netdev_dbg(bp->dev,
				   "Allocated %d RX struct sk_buff entries at %p\n",
				   bp->rx_ring_size, queue->rx_skbuff);
	}
N
Nicolas Ferre 已提交
2189 2190 2191 2192 2193
	return 0;
}

static int macb_alloc_rx_buffers(struct macb *bp)
{
2194
	struct macb_queue *queue = &bp->queues[0];
N
Nicolas Ferre 已提交
2195 2196
	int size;

2197
	size = bp->rx_ring_size * bp->rx_buffer_size;
2198 2199 2200
	queue->rx_buffers = dma_alloc_coherent(&bp->pdev->dev, size,
					    &queue->rx_buffers_dma, GFP_KERNEL);
	if (!queue->rx_buffers)
N
Nicolas Ferre 已提交
2201
		return -ENOMEM;
2202 2203 2204

	netdev_dbg(bp->dev,
		   "Allocated RX buffers of %d bytes at %08lx (mapped %p)\n",
2205
		   size, (unsigned long)queue->rx_buffers_dma, queue->rx_buffers);
N
Nicolas Ferre 已提交
2206
	return 0;
2207 2208 2209 2210
}

static int macb_alloc_consistent(struct macb *bp)
{
2211 2212
	struct macb_queue *queue;
	unsigned int q;
2213 2214
	int size;

2215
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
2216
		size = TX_RING_BYTES(bp) + bp->tx_bd_rd_prefetch;
2217 2218 2219 2220 2221 2222 2223 2224 2225 2226
		queue->tx_ring = dma_alloc_coherent(&bp->pdev->dev, size,
						    &queue->tx_ring_dma,
						    GFP_KERNEL);
		if (!queue->tx_ring)
			goto out_err;
		netdev_dbg(bp->dev,
			   "Allocated TX ring for queue %u of %d bytes at %08lx (mapped %p)\n",
			   q, size, (unsigned long)queue->tx_ring_dma,
			   queue->tx_ring);

2227
		size = bp->tx_ring_size * sizeof(struct macb_tx_skb);
2228 2229 2230
		queue->tx_skb = kmalloc(size, GFP_KERNEL);
		if (!queue->tx_skb)
			goto out_err;
2231

2232
		size = RX_RING_BYTES(bp) + bp->rx_bd_rd_prefetch;
2233 2234 2235 2236 2237 2238 2239 2240
		queue->rx_ring = dma_alloc_coherent(&bp->pdev->dev, size,
						 &queue->rx_ring_dma, GFP_KERNEL);
		if (!queue->rx_ring)
			goto out_err;
		netdev_dbg(bp->dev,
			   "Allocated RX ring of %d bytes at %08lx (mapped %p)\n",
			   size, (unsigned long)queue->rx_ring_dma, queue->rx_ring);
	}
N
Nicolas Ferre 已提交
2241
	if (bp->macbgem_ops.mog_alloc_rx_buffers(bp))
2242 2243 2244 2245 2246 2247 2248 2249 2250
		goto out_err;

	return 0;

out_err:
	macb_free_consistent(bp);
	return -ENOMEM;
}

N
Nicolas Ferre 已提交
2251 2252
static void gem_init_rings(struct macb *bp)
{
2253
	struct macb_queue *queue;
2254
	struct macb_dma_desc *desc = NULL;
2255
	unsigned int q;
N
Nicolas Ferre 已提交
2256 2257
	int i;

2258
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
2259
		for (i = 0; i < bp->tx_ring_size; i++) {
2260 2261 2262
			desc = macb_tx_desc(queue, i);
			macb_set_addr(bp, desc, 0);
			desc->ctrl = MACB_BIT(TX_USED);
2263
		}
2264
		desc->ctrl |= MACB_BIT(TX_WRAP);
2265 2266
		queue->tx_head = 0;
		queue->tx_tail = 0;
N
Nicolas Ferre 已提交
2267

2268 2269 2270 2271 2272
		queue->rx_tail = 0;
		queue->rx_prepared_head = 0;

		gem_rx_refill(queue);
	}
N
Nicolas Ferre 已提交
2273 2274 2275

}

2276 2277 2278
static void macb_init_rings(struct macb *bp)
{
	int i;
2279
	struct macb_dma_desc *desc = NULL;
2280

2281
	macb_init_rx_ring(&bp->queues[0]);
2282

2283
	for (i = 0; i < bp->tx_ring_size; i++) {
2284 2285 2286
		desc = macb_tx_desc(&bp->queues[0], i);
		macb_set_addr(bp, desc, 0);
		desc->ctrl = MACB_BIT(TX_USED);
2287
	}
2288 2289
	bp->queues[0].tx_head = 0;
	bp->queues[0].tx_tail = 0;
2290
	desc->ctrl |= MACB_BIT(TX_WRAP);
2291 2292 2293 2294
}

static void macb_reset_hw(struct macb *bp)
{
2295 2296
	struct macb_queue *queue;
	unsigned int q;
2297
	u32 ctrl = macb_readl(bp, NCR);
2298

2299
	/* Disable RX and TX (XXX: Should we halt the transmission
2300 2301
	 * more gracefully?)
	 */
2302
	ctrl &= ~(MACB_BIT(RE) | MACB_BIT(TE));
2303 2304

	/* Clear the stats registers (XXX: Update stats first?) */
2305 2306 2307
	ctrl |= MACB_BIT(CLRSTAT);

	macb_writel(bp, NCR, ctrl);
2308 2309

	/* Clear all status flags */
J
Joachim Eastwood 已提交
2310 2311
	macb_writel(bp, TSR, -1);
	macb_writel(bp, RSR, -1);
2312 2313

	/* Disable all interrupts */
2314 2315 2316
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
		queue_writel(queue, IDR, -1);
		queue_readl(queue, ISR);
2317 2318
		if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
			queue_writel(queue, ISR, -1);
2319
	}
2320 2321
}

2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363
static u32 gem_mdc_clk_div(struct macb *bp)
{
	u32 config;
	unsigned long pclk_hz = clk_get_rate(bp->pclk);

	if (pclk_hz <= 20000000)
		config = GEM_BF(CLK, GEM_CLK_DIV8);
	else if (pclk_hz <= 40000000)
		config = GEM_BF(CLK, GEM_CLK_DIV16);
	else if (pclk_hz <= 80000000)
		config = GEM_BF(CLK, GEM_CLK_DIV32);
	else if (pclk_hz <= 120000000)
		config = GEM_BF(CLK, GEM_CLK_DIV48);
	else if (pclk_hz <= 160000000)
		config = GEM_BF(CLK, GEM_CLK_DIV64);
	else
		config = GEM_BF(CLK, GEM_CLK_DIV96);

	return config;
}

static u32 macb_mdc_clk_div(struct macb *bp)
{
	u32 config;
	unsigned long pclk_hz;

	if (macb_is_gem(bp))
		return gem_mdc_clk_div(bp);

	pclk_hz = clk_get_rate(bp->pclk);
	if (pclk_hz <= 20000000)
		config = MACB_BF(CLK, MACB_CLK_DIV8);
	else if (pclk_hz <= 40000000)
		config = MACB_BF(CLK, MACB_CLK_DIV16);
	else if (pclk_hz <= 80000000)
		config = MACB_BF(CLK, MACB_CLK_DIV32);
	else
		config = MACB_BF(CLK, MACB_CLK_DIV64);

	return config;
}

2364
/* Get the DMA bus width field of the network configuration register that we
2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383
 * should program.  We find the width from decoding the design configuration
 * register to find the maximum supported data bus width.
 */
static u32 macb_dbw(struct macb *bp)
{
	if (!macb_is_gem(bp))
		return 0;

	switch (GEM_BFEXT(DBWDEF, gem_readl(bp, DCFG1))) {
	case 4:
		return GEM_BF(DBW, GEM_DBW128);
	case 2:
		return GEM_BF(DBW, GEM_DBW64);
	case 1:
	default:
		return GEM_BF(DBW, GEM_DBW32);
	}
}

2384
/* Configure the receive DMA engine
2385
 * - use the correct receive buffer size
2386
 * - set best burst length for DMA operations
2387 2388 2389
 *   (if not supported by FIFO, it will fallback to default)
 * - set both rx/tx packet buffers to full memory size
 * These are configurable parameters for GEM.
2390 2391 2392
 */
static void macb_configure_dma(struct macb *bp)
{
2393 2394 2395
	struct macb_queue *queue;
	u32 buffer_size;
	unsigned int q;
2396 2397
	u32 dmacfg;

2398
	buffer_size = bp->rx_buffer_size / RX_BUFFER_MULTIPLE;
2399 2400
	if (macb_is_gem(bp)) {
		dmacfg = gem_readl(bp, DMACFG) & ~GEM_BF(RXBS, -1L);
2401 2402 2403 2404 2405 2406
		for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
			if (q)
				queue_writel(queue, RBQS, buffer_size);
			else
				dmacfg |= GEM_BF(RXBS, buffer_size);
		}
2407 2408
		if (bp->dma_burst_length)
			dmacfg = GEM_BFINS(FBLDO, bp->dma_burst_length, dmacfg);
2409
		dmacfg |= GEM_BIT(TXPBMS) | GEM_BF(RXBMS, -1L);
2410
		dmacfg &= ~GEM_BIT(ENDIA_PKT);
2411

2412
		if (bp->native_io)
2413 2414 2415 2416
			dmacfg &= ~GEM_BIT(ENDIA_DESC);
		else
			dmacfg |= GEM_BIT(ENDIA_DESC); /* CPU in big endian */

2417 2418 2419 2420
		if (bp->dev->features & NETIF_F_HW_CSUM)
			dmacfg |= GEM_BIT(TXCOEN);
		else
			dmacfg &= ~GEM_BIT(TXCOEN);
2421

2422
		dmacfg &= ~GEM_BIT(ADDR64);
2423
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
2424
		if (bp->hw_dma_cap & HW_DMA_CAP_64B)
2425
			dmacfg |= GEM_BIT(ADDR64);
2426 2427 2428 2429
#endif
#ifdef CONFIG_MACB_USE_HWSTAMP
		if (bp->hw_dma_cap & HW_DMA_CAP_PTP)
			dmacfg |= GEM_BIT(RXEXT) | GEM_BIT(TXEXT);
2430
#endif
2431 2432
		netdev_dbg(bp->dev, "Cadence configure DMA with 0x%08x\n",
			   dmacfg);
2433 2434 2435 2436
		gem_writel(bp, DMACFG, dmacfg);
	}
}

2437 2438 2439 2440 2441
static void macb_init_hw(struct macb *bp)
{
	u32 config;

	macb_reset_hw(bp);
2442
	macb_set_hwaddr(bp);
2443

2444
	config = macb_mdc_clk_div(bp);
2445
	config |= MACB_BF(RBOF, NET_IP_ALIGN);	/* Make eth data aligned */
2446
	config |= MACB_BIT(DRFCS);		/* Discard Rx FCS */
D
Dan Carpenter 已提交
2447
	if (bp->caps & MACB_CAPS_JUMBO)
2448 2449 2450
		config |= MACB_BIT(JFRAME);	/* Enable jumbo frames */
	else
		config |= MACB_BIT(BIG);	/* Receive oversized frames */
2451 2452
	if (bp->dev->flags & IFF_PROMISC)
		config |= MACB_BIT(CAF);	/* Copy All Frames */
2453 2454
	else if (macb_is_gem(bp) && bp->dev->features & NETIF_F_RXCSUM)
		config |= GEM_BIT(RXCOEN);
2455 2456
	if (!(bp->dev->flags & IFF_BROADCAST))
		config |= MACB_BIT(NBC);	/* No BroadCast */
2457
	config |= macb_dbw(bp);
2458
	macb_writel(bp, NCFGR, config);
D
Dan Carpenter 已提交
2459
	if ((bp->caps & MACB_CAPS_JUMBO) && bp->jumbo_max_len)
2460 2461
		gem_writel(bp, JML, bp->jumbo_max_len);
	bp->rx_frm_len_mask = MACB_RX_FRMLEN_MASK;
D
Dan Carpenter 已提交
2462
	if (bp->caps & MACB_CAPS_JUMBO)
2463
		bp->rx_frm_len_mask = MACB_RX_JFRMLEN_MASK;
2464

2465
	macb_configure_dma(bp);
2466 2467
}

2468
/* The hash address register is 64 bits long and takes up two
P
Patrice Vilchez 已提交
2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507
 * locations in the memory map.  The least significant bits are stored
 * in EMAC_HSL and the most significant bits in EMAC_HSH.
 *
 * The unicast hash enable and the multicast hash enable bits in the
 * network configuration register enable the reception of hash matched
 * frames. The destination address is reduced to a 6 bit index into
 * the 64 bit hash register using the following hash function.  The
 * hash function is an exclusive or of every sixth bit of the
 * destination address.
 *
 * hi[5] = da[5] ^ da[11] ^ da[17] ^ da[23] ^ da[29] ^ da[35] ^ da[41] ^ da[47]
 * hi[4] = da[4] ^ da[10] ^ da[16] ^ da[22] ^ da[28] ^ da[34] ^ da[40] ^ da[46]
 * hi[3] = da[3] ^ da[09] ^ da[15] ^ da[21] ^ da[27] ^ da[33] ^ da[39] ^ da[45]
 * hi[2] = da[2] ^ da[08] ^ da[14] ^ da[20] ^ da[26] ^ da[32] ^ da[38] ^ da[44]
 * hi[1] = da[1] ^ da[07] ^ da[13] ^ da[19] ^ da[25] ^ da[31] ^ da[37] ^ da[43]
 * hi[0] = da[0] ^ da[06] ^ da[12] ^ da[18] ^ da[24] ^ da[30] ^ da[36] ^ da[42]
 *
 * da[0] represents the least significant bit of the first byte
 * received, that is, the multicast/unicast indicator, and da[47]
 * represents the most significant bit of the last byte received.  If
 * the hash index, hi[n], points to a bit that is set in the hash
 * register then the frame will be matched according to whether the
 * frame is multicast or unicast.  A multicast match will be signalled
 * if the multicast hash enable bit is set, da[0] is 1 and the hash
 * index points to a bit set in the hash register.  A unicast match
 * will be signalled if the unicast hash enable bit is set, da[0] is 0
 * and the hash index points to a bit set in the hash register.  To
 * receive all multicast frames, the hash register should be set with
 * all ones and the multicast hash enable bit should be set in the
 * network configuration register.
 */

static inline int hash_bit_value(int bitnr, __u8 *addr)
{
	if (addr[bitnr / 8] & (1 << (bitnr % 8)))
		return 1;
	return 0;
}

2508
/* Return the hash index value for the specified address. */
P
Patrice Vilchez 已提交
2509 2510 2511 2512 2513 2514 2515
static int hash_get_index(__u8 *addr)
{
	int i, j, bitval;
	int hash_index = 0;

	for (j = 0; j < 6; j++) {
		for (i = 0, bitval = 0; i < 8; i++)
2516
			bitval ^= hash_bit_value(i * 6 + j, addr);
P
Patrice Vilchez 已提交
2517 2518 2519 2520 2521 2522 2523

		hash_index |= (bitval << j);
	}

	return hash_index;
}

2524
/* Add multicast addresses to the internal multicast-hash table. */
P
Patrice Vilchez 已提交
2525 2526
static void macb_sethashtable(struct net_device *dev)
{
2527
	struct netdev_hw_addr *ha;
P
Patrice Vilchez 已提交
2528
	unsigned long mc_filter[2];
2529
	unsigned int bitnr;
P
Patrice Vilchez 已提交
2530 2531
	struct macb *bp = netdev_priv(dev);

2532 2533
	mc_filter[0] = 0;
	mc_filter[1] = 0;
P
Patrice Vilchez 已提交
2534

2535 2536
	netdev_for_each_mc_addr(ha, dev) {
		bitnr = hash_get_index(ha->addr);
P
Patrice Vilchez 已提交
2537 2538 2539
		mc_filter[bitnr >> 5] |= 1 << (bitnr & 31);
	}

J
Jamie Iles 已提交
2540 2541
	macb_or_gem_writel(bp, HRB, mc_filter[0]);
	macb_or_gem_writel(bp, HRT, mc_filter[1]);
P
Patrice Vilchez 已提交
2542 2543
}

2544
/* Enable/Disable promiscuous and multicast modes. */
2545
static void macb_set_rx_mode(struct net_device *dev)
P
Patrice Vilchez 已提交
2546 2547 2548 2549 2550 2551
{
	unsigned long cfg;
	struct macb *bp = netdev_priv(dev);

	cfg = macb_readl(bp, NCFGR);

2552
	if (dev->flags & IFF_PROMISC) {
P
Patrice Vilchez 已提交
2553 2554
		/* Enable promiscuous mode */
		cfg |= MACB_BIT(CAF);
2555 2556 2557 2558 2559 2560

		/* Disable RX checksum offload */
		if (macb_is_gem(bp))
			cfg &= ~GEM_BIT(RXCOEN);
	} else {
		/* Disable promiscuous mode */
P
Patrice Vilchez 已提交
2561 2562
		cfg &= ~MACB_BIT(CAF);

2563 2564 2565 2566 2567
		/* Enable RX checksum offload only if requested */
		if (macb_is_gem(bp) && dev->features & NETIF_F_RXCSUM)
			cfg |= GEM_BIT(RXCOEN);
	}

P
Patrice Vilchez 已提交
2568 2569
	if (dev->flags & IFF_ALLMULTI) {
		/* Enable all multicast mode */
J
Jamie Iles 已提交
2570 2571
		macb_or_gem_writel(bp, HRB, -1);
		macb_or_gem_writel(bp, HRT, -1);
P
Patrice Vilchez 已提交
2572
		cfg |= MACB_BIT(NCFGR_MTI);
2573
	} else if (!netdev_mc_empty(dev)) {
P
Patrice Vilchez 已提交
2574 2575 2576 2577 2578
		/* Enable specific multicasts */
		macb_sethashtable(dev);
		cfg |= MACB_BIT(NCFGR_MTI);
	} else if (dev->flags & (~IFF_ALLMULTI)) {
		/* Disable all multicast mode */
J
Jamie Iles 已提交
2579 2580
		macb_or_gem_writel(bp, HRB, 0);
		macb_or_gem_writel(bp, HRT, 0);
P
Patrice Vilchez 已提交
2581 2582 2583 2584 2585 2586
		cfg &= ~MACB_BIT(NCFGR_MTI);
	}

	macb_writel(bp, NCFGR, cfg);
}

2587 2588
static int macb_open(struct net_device *dev)
{
N
Nicolas Ferre 已提交
2589
	size_t bufsz = dev->mtu + ETH_HLEN + ETH_FCS_LEN + NET_IP_ALIGN;
A
Antoine Tenart 已提交
2590
	struct macb *bp = netdev_priv(dev);
2591 2592
	struct macb_queue *queue;
	unsigned int q;
2593 2594
	int err;

2595
	netdev_dbg(bp->dev, "open\n");
2596

2597 2598 2599 2600
	err = pm_runtime_get_sync(&bp->pdev->dev);
	if (err < 0)
		goto pm_exit;

2601
	/* RX buffers initialization */
N
Nicolas Ferre 已提交
2602
	macb_init_rx_buffer_size(bp, bufsz);
F
frederic RODO 已提交
2603

2604 2605
	err = macb_alloc_consistent(bp);
	if (err) {
2606 2607
		netdev_err(dev, "Unable to allocate DMA memory (error %d)\n",
			   err);
2608
		goto pm_exit;
2609 2610
	}

2611 2612 2613
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
		napi_enable(&queue->napi);

2614
	macb_init_hw(bp);
2615

A
Antoine Tenart 已提交
2616 2617
	err = macb_phylink_connect(bp);
	if (err)
2618
		goto reset_hw;
2619

2620
	netif_tx_start_all_queues(dev);
2621

2622 2623 2624
	if (bp->ptp_info)
		bp->ptp_info->ptp_init(dev);

2625 2626
	return 0;

2627 2628
reset_hw:
	macb_reset_hw(bp);
2629 2630
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
		napi_disable(&queue->napi);
2631
	macb_free_consistent(bp);
2632
pm_exit:
2633 2634
	pm_runtime_put_sync(&bp->pdev->dev);
	return err;
2635 2636 2637 2638 2639
}

static int macb_close(struct net_device *dev)
{
	struct macb *bp = netdev_priv(dev);
2640
	struct macb_queue *queue;
2641
	unsigned long flags;
2642
	unsigned int q;
2643

2644
	netif_tx_stop_all_queues(dev);
2645 2646 2647

	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
		napi_disable(&queue->napi);
2648

A
Antoine Tenart 已提交
2649 2650
	phylink_stop(bp->phylink);
	phylink_disconnect_phy(bp->phylink);
F
frederic RODO 已提交
2651

2652 2653 2654 2655 2656 2657 2658
	spin_lock_irqsave(&bp->lock, flags);
	macb_reset_hw(bp);
	netif_carrier_off(dev);
	spin_unlock_irqrestore(&bp->lock, flags);

	macb_free_consistent(bp);

2659 2660 2661
	if (bp->ptp_info)
		bp->ptp_info->ptp_remove(dev);

2662 2663
	pm_runtime_put(&bp->pdev->dev);

2664 2665 2666
	return 0;
}

2667 2668 2669 2670 2671 2672 2673 2674 2675 2676
static int macb_change_mtu(struct net_device *dev, int new_mtu)
{
	if (netif_running(dev))
		return -EBUSY;

	dev->mtu = new_mtu;

	return 0;
}

2677 2678
static void gem_update_stats(struct macb *bp)
{
2679 2680 2681 2682
	struct macb_queue *queue;
	unsigned int i, q, idx;
	unsigned long *stat;

2683 2684
	u32 *p = &bp->hw_stats.gem.tx_octets_31_0;

2685 2686
	for (i = 0; i < GEM_STATS_LEN; ++i, ++p) {
		u32 offset = gem_statistics[i].offset;
2687
		u64 val = bp->macb_reg_readl(bp, offset);
2688 2689 2690 2691 2692 2693

		bp->ethtool_stats[i] += val;
		*p += val;

		if (offset == GEM_OCTTXL || offset == GEM_OCTRXL) {
			/* Add GEM_OCTTXH, GEM_OCTRXH */
2694
			val = bp->macb_reg_readl(bp, offset + 4);
2695
			bp->ethtool_stats[i] += ((u64)val) << 32;
2696 2697 2698
			*(++p) += val;
		}
	}
2699 2700 2701 2702 2703

	idx = GEM_STATS_LEN;
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
		for (i = 0, stat = &queue->stats.first; i < QUEUE_STATS_LEN; ++i, ++stat)
			bp->ethtool_stats[idx++] = *stat;
2704 2705 2706 2707 2708
}

static struct net_device_stats *gem_get_stats(struct macb *bp)
{
	struct gem_stats *hwstat = &bp->hw_stats.gem;
2709
	struct net_device_stats *nstat = &bp->dev->stats;
2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743

	gem_update_stats(bp);

	nstat->rx_errors = (hwstat->rx_frame_check_sequence_errors +
			    hwstat->rx_alignment_errors +
			    hwstat->rx_resource_errors +
			    hwstat->rx_overruns +
			    hwstat->rx_oversize_frames +
			    hwstat->rx_jabbers +
			    hwstat->rx_undersized_frames +
			    hwstat->rx_length_field_frame_errors);
	nstat->tx_errors = (hwstat->tx_late_collisions +
			    hwstat->tx_excessive_collisions +
			    hwstat->tx_underrun +
			    hwstat->tx_carrier_sense_errors);
	nstat->multicast = hwstat->rx_multicast_frames;
	nstat->collisions = (hwstat->tx_single_collision_frames +
			     hwstat->tx_multiple_collision_frames +
			     hwstat->tx_excessive_collisions);
	nstat->rx_length_errors = (hwstat->rx_oversize_frames +
				   hwstat->rx_jabbers +
				   hwstat->rx_undersized_frames +
				   hwstat->rx_length_field_frame_errors);
	nstat->rx_over_errors = hwstat->rx_resource_errors;
	nstat->rx_crc_errors = hwstat->rx_frame_check_sequence_errors;
	nstat->rx_frame_errors = hwstat->rx_alignment_errors;
	nstat->rx_fifo_errors = hwstat->rx_overruns;
	nstat->tx_aborted_errors = hwstat->tx_excessive_collisions;
	nstat->tx_carrier_errors = hwstat->tx_carrier_sense_errors;
	nstat->tx_fifo_errors = hwstat->tx_underrun;

	return nstat;
}

2744 2745 2746 2747 2748 2749 2750
static void gem_get_ethtool_stats(struct net_device *dev,
				  struct ethtool_stats *stats, u64 *data)
{
	struct macb *bp;

	bp = netdev_priv(dev);
	gem_update_stats(bp);
2751 2752
	memcpy(data, &bp->ethtool_stats, sizeof(u64)
			* (GEM_STATS_LEN + QUEUE_STATS_LEN * MACB_MAX_QUEUES));
2753 2754 2755 2756
}

static int gem_get_sset_count(struct net_device *dev, int sset)
{
2757 2758
	struct macb *bp = netdev_priv(dev);

2759 2760
	switch (sset) {
	case ETH_SS_STATS:
2761
		return GEM_STATS_LEN + bp->num_queues * QUEUE_STATS_LEN;
2762 2763 2764 2765 2766 2767 2768
	default:
		return -EOPNOTSUPP;
	}
}

static void gem_get_ethtool_strings(struct net_device *dev, u32 sset, u8 *p)
{
2769 2770 2771
	char stat_string[ETH_GSTRING_LEN];
	struct macb *bp = netdev_priv(dev);
	struct macb_queue *queue;
2772
	unsigned int i;
2773
	unsigned int q;
2774 2775 2776 2777 2778 2779

	switch (sset) {
	case ETH_SS_STATS:
		for (i = 0; i < GEM_STATS_LEN; i++, p += ETH_GSTRING_LEN)
			memcpy(p, gem_statistics[i].stat_string,
			       ETH_GSTRING_LEN);
2780 2781 2782 2783 2784 2785 2786 2787

		for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
			for (i = 0; i < QUEUE_STATS_LEN; i++, p += ETH_GSTRING_LEN) {
				snprintf(stat_string, ETH_GSTRING_LEN, "q%d_%s",
						q, queue_statistics[i].stat_string);
				memcpy(p, stat_string, ETH_GSTRING_LEN);
			}
		}
2788 2789 2790 2791
		break;
	}
}

2792
static struct net_device_stats *macb_get_stats(struct net_device *dev)
2793 2794
{
	struct macb *bp = netdev_priv(dev);
2795
	struct net_device_stats *nstat = &bp->dev->stats;
2796 2797 2798 2799
	struct macb_stats *hwstat = &bp->hw_stats.macb;

	if (macb_is_gem(bp))
		return gem_get_stats(bp);
2800

F
frederic RODO 已提交
2801 2802 2803
	/* read stats from hardware */
	macb_update_stats(bp);

2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815
	/* Convert HW stats into netdevice stats */
	nstat->rx_errors = (hwstat->rx_fcs_errors +
			    hwstat->rx_align_errors +
			    hwstat->rx_resource_errors +
			    hwstat->rx_overruns +
			    hwstat->rx_oversize_pkts +
			    hwstat->rx_jabbers +
			    hwstat->rx_undersize_pkts +
			    hwstat->rx_length_mismatch);
	nstat->tx_errors = (hwstat->tx_late_cols +
			    hwstat->tx_excessive_cols +
			    hwstat->tx_underruns +
2816 2817
			    hwstat->tx_carrier_errors +
			    hwstat->sqe_test_errors);
2818 2819 2820 2821 2822 2823 2824
	nstat->collisions = (hwstat->tx_single_cols +
			     hwstat->tx_multiple_cols +
			     hwstat->tx_excessive_cols);
	nstat->rx_length_errors = (hwstat->rx_oversize_pkts +
				   hwstat->rx_jabbers +
				   hwstat->rx_undersize_pkts +
				   hwstat->rx_length_mismatch);
A
Alexander Stein 已提交
2825 2826
	nstat->rx_over_errors = hwstat->rx_resource_errors +
				   hwstat->rx_overruns;
2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838
	nstat->rx_crc_errors = hwstat->rx_fcs_errors;
	nstat->rx_frame_errors = hwstat->rx_align_errors;
	nstat->rx_fifo_errors = hwstat->rx_overruns;
	/* XXX: What does "missed" mean? */
	nstat->tx_aborted_errors = hwstat->tx_excessive_cols;
	nstat->tx_carrier_errors = hwstat->tx_carrier_errors;
	nstat->tx_fifo_errors = hwstat->tx_underruns;
	/* Don't know about heartbeat or window errors... */

	return nstat;
}

2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853
static int macb_get_regs_len(struct net_device *netdev)
{
	return MACB_GREGS_NBR * sizeof(u32);
}

static void macb_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			  void *p)
{
	struct macb *bp = netdev_priv(dev);
	unsigned int tail, head;
	u32 *regs_buff = p;

	regs->version = (macb_readl(bp, MID) & ((1 << MACB_REV_SIZE) - 1))
			| MACB_GREGS_VERSION;

2854 2855
	tail = macb_tx_ring_wrap(bp, bp->queues[0].tx_tail);
	head = macb_tx_ring_wrap(bp, bp->queues[0].tx_head);
2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867

	regs_buff[0]  = macb_readl(bp, NCR);
	regs_buff[1]  = macb_or_gem_readl(bp, NCFGR);
	regs_buff[2]  = macb_readl(bp, NSR);
	regs_buff[3]  = macb_readl(bp, TSR);
	regs_buff[4]  = macb_readl(bp, RBQP);
	regs_buff[5]  = macb_readl(bp, TBQP);
	regs_buff[6]  = macb_readl(bp, RSR);
	regs_buff[7]  = macb_readl(bp, IMR);

	regs_buff[8]  = tail;
	regs_buff[9]  = head;
2868 2869
	regs_buff[10] = macb_tx_dma(&bp->queues[0], tail);
	regs_buff[11] = macb_tx_dma(&bp->queues[0], head);
2870

2871 2872
	if (!(bp->caps & MACB_CAPS_USRIO_DISABLED))
		regs_buff[12] = macb_or_gem_readl(bp, USRIO);
2873
	if (macb_is_gem(bp))
2874 2875 2876
		regs_buff[13] = gem_readl(bp, DMACFG);
}

2877 2878 2879 2880
static void macb_get_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
{
	struct macb *bp = netdev_priv(netdev);

2881
	if (bp->wol & MACB_WOL_HAS_MAGIC_PACKET) {
A
Antoine Tenart 已提交
2882
		phylink_ethtool_get_wol(bp->phylink, wol);
2883 2884 2885 2886 2887
		wol->supported |= WAKE_MAGIC;

		if (bp->wol & MACB_WOL_ENABLED)
			wol->wolopts |= WAKE_MAGIC;
	}
2888 2889 2890 2891 2892
}

static int macb_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
{
	struct macb *bp = netdev_priv(netdev);
A
Antoine Tenart 已提交
2893 2894
	int ret;

2895
	/* Pass the order to phylink layer */
A
Antoine Tenart 已提交
2896
	ret = phylink_ethtool_set_wol(bp->phylink, wol);
2897 2898 2899 2900 2901
	/* Don't manage WoL on MAC if handled by the PHY
	 * or if there's a failure in talking to the PHY
	 */
	if (!ret || ret != -EOPNOTSUPP)
		return ret;
2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916

	if (!(bp->wol & MACB_WOL_HAS_MAGIC_PACKET) ||
	    (wol->wolopts & ~WAKE_MAGIC))
		return -EOPNOTSUPP;

	if (wol->wolopts & WAKE_MAGIC)
		bp->wol |= MACB_WOL_ENABLED;
	else
		bp->wol &= ~MACB_WOL_ENABLED;

	device_set_wakeup_enable(&bp->pdev->dev, bp->wol & MACB_WOL_ENABLED);

	return 0;
}

A
Antoine Tenart 已提交
2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932
static int macb_get_link_ksettings(struct net_device *netdev,
				   struct ethtool_link_ksettings *kset)
{
	struct macb *bp = netdev_priv(netdev);

	return phylink_ethtool_ksettings_get(bp->phylink, kset);
}

static int macb_set_link_ksettings(struct net_device *netdev,
				   const struct ethtool_link_ksettings *kset)
{
	struct macb *bp = netdev_priv(netdev);

	return phylink_ethtool_ksettings_set(bp->phylink, kset);
}

2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982
static void macb_get_ringparam(struct net_device *netdev,
			       struct ethtool_ringparam *ring)
{
	struct macb *bp = netdev_priv(netdev);

	ring->rx_max_pending = MAX_RX_RING_SIZE;
	ring->tx_max_pending = MAX_TX_RING_SIZE;

	ring->rx_pending = bp->rx_ring_size;
	ring->tx_pending = bp->tx_ring_size;
}

static int macb_set_ringparam(struct net_device *netdev,
			      struct ethtool_ringparam *ring)
{
	struct macb *bp = netdev_priv(netdev);
	u32 new_rx_size, new_tx_size;
	unsigned int reset = 0;

	if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
		return -EINVAL;

	new_rx_size = clamp_t(u32, ring->rx_pending,
			      MIN_RX_RING_SIZE, MAX_RX_RING_SIZE);
	new_rx_size = roundup_pow_of_two(new_rx_size);

	new_tx_size = clamp_t(u32, ring->tx_pending,
			      MIN_TX_RING_SIZE, MAX_TX_RING_SIZE);
	new_tx_size = roundup_pow_of_two(new_tx_size);

	if ((new_tx_size == bp->tx_ring_size) &&
	    (new_rx_size == bp->rx_ring_size)) {
		/* nothing to do */
		return 0;
	}

	if (netif_running(bp->dev)) {
		reset = 1;
		macb_close(bp->dev);
	}

	bp->rx_ring_size = new_rx_size;
	bp->tx_ring_size = new_tx_size;

	if (reset)
		macb_open(bp->dev);

	return 0;
}

2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046
#ifdef CONFIG_MACB_USE_HWSTAMP
static unsigned int gem_get_tsu_rate(struct macb *bp)
{
	struct clk *tsu_clk;
	unsigned int tsu_rate;

	tsu_clk = devm_clk_get(&bp->pdev->dev, "tsu_clk");
	if (!IS_ERR(tsu_clk))
		tsu_rate = clk_get_rate(tsu_clk);
	/* try pclk instead */
	else if (!IS_ERR(bp->pclk)) {
		tsu_clk = bp->pclk;
		tsu_rate = clk_get_rate(tsu_clk);
	} else
		return -ENOTSUPP;
	return tsu_rate;
}

static s32 gem_get_ptp_max_adj(void)
{
	return 64000000;
}

static int gem_get_ts_info(struct net_device *dev,
			   struct ethtool_ts_info *info)
{
	struct macb *bp = netdev_priv(dev);

	if ((bp->hw_dma_cap & HW_DMA_CAP_PTP) == 0) {
		ethtool_op_get_ts_info(dev, info);
		return 0;
	}

	info->so_timestamping =
		SOF_TIMESTAMPING_TX_SOFTWARE |
		SOF_TIMESTAMPING_RX_SOFTWARE |
		SOF_TIMESTAMPING_SOFTWARE |
		SOF_TIMESTAMPING_TX_HARDWARE |
		SOF_TIMESTAMPING_RX_HARDWARE |
		SOF_TIMESTAMPING_RAW_HARDWARE;
	info->tx_types =
		(1 << HWTSTAMP_TX_ONESTEP_SYNC) |
		(1 << HWTSTAMP_TX_OFF) |
		(1 << HWTSTAMP_TX_ON);
	info->rx_filters =
		(1 << HWTSTAMP_FILTER_NONE) |
		(1 << HWTSTAMP_FILTER_ALL);

	info->phc_index = bp->ptp_clock ? ptp_clock_index(bp->ptp_clock) : -1;

	return 0;
}

static struct macb_ptp_info gem_ptp_info = {
	.ptp_init	 = gem_ptp_init,
	.ptp_remove	 = gem_ptp_remove,
	.get_ptp_max_adj = gem_get_ptp_max_adj,
	.get_tsu_rate	 = gem_get_tsu_rate,
	.get_ts_info	 = gem_get_ts_info,
	.get_hwtst	 = gem_get_hwtst,
	.set_hwtst	 = gem_set_hwtst,
};
#endif

3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057
static int macb_get_ts_info(struct net_device *netdev,
			    struct ethtool_ts_info *info)
{
	struct macb *bp = netdev_priv(netdev);

	if (bp->ptp_info)
		return bp->ptp_info->get_ts_info(netdev, info);

	return ethtool_op_get_ts_info(netdev, info);
}

3058 3059
static void gem_enable_flow_filters(struct macb *bp, bool enable)
{
3060
	struct net_device *netdev = bp->dev;
3061 3062 3063 3064
	struct ethtool_rx_fs_item *item;
	u32 t2_scr;
	int num_t2_scr;

3065 3066 3067
	if (!(netdev->features & NETIF_F_NTUPLE))
		return;

3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189
	num_t2_scr = GEM_BFEXT(T2SCR, gem_readl(bp, DCFG8));

	list_for_each_entry(item, &bp->rx_fs_list.list, list) {
		struct ethtool_rx_flow_spec *fs = &item->fs;
		struct ethtool_tcpip4_spec *tp4sp_m;

		if (fs->location >= num_t2_scr)
			continue;

		t2_scr = gem_readl_n(bp, SCRT2, fs->location);

		/* enable/disable screener regs for the flow entry */
		t2_scr = GEM_BFINS(ETHTEN, enable, t2_scr);

		/* only enable fields with no masking */
		tp4sp_m = &(fs->m_u.tcp_ip4_spec);

		if (enable && (tp4sp_m->ip4src == 0xFFFFFFFF))
			t2_scr = GEM_BFINS(CMPAEN, 1, t2_scr);
		else
			t2_scr = GEM_BFINS(CMPAEN, 0, t2_scr);

		if (enable && (tp4sp_m->ip4dst == 0xFFFFFFFF))
			t2_scr = GEM_BFINS(CMPBEN, 1, t2_scr);
		else
			t2_scr = GEM_BFINS(CMPBEN, 0, t2_scr);

		if (enable && ((tp4sp_m->psrc == 0xFFFF) || (tp4sp_m->pdst == 0xFFFF)))
			t2_scr = GEM_BFINS(CMPCEN, 1, t2_scr);
		else
			t2_scr = GEM_BFINS(CMPCEN, 0, t2_scr);

		gem_writel_n(bp, SCRT2, fs->location, t2_scr);
	}
}

static void gem_prog_cmp_regs(struct macb *bp, struct ethtool_rx_flow_spec *fs)
{
	struct ethtool_tcpip4_spec *tp4sp_v, *tp4sp_m;
	uint16_t index = fs->location;
	u32 w0, w1, t2_scr;
	bool cmp_a = false;
	bool cmp_b = false;
	bool cmp_c = false;

	tp4sp_v = &(fs->h_u.tcp_ip4_spec);
	tp4sp_m = &(fs->m_u.tcp_ip4_spec);

	/* ignore field if any masking set */
	if (tp4sp_m->ip4src == 0xFFFFFFFF) {
		/* 1st compare reg - IP source address */
		w0 = 0;
		w1 = 0;
		w0 = tp4sp_v->ip4src;
		w1 = GEM_BFINS(T2DISMSK, 1, w1); /* 32-bit compare */
		w1 = GEM_BFINS(T2CMPOFST, GEM_T2COMPOFST_ETYPE, w1);
		w1 = GEM_BFINS(T2OFST, ETYPE_SRCIP_OFFSET, w1);
		gem_writel_n(bp, T2CMPW0, T2CMP_OFST(GEM_IP4SRC_CMP(index)), w0);
		gem_writel_n(bp, T2CMPW1, T2CMP_OFST(GEM_IP4SRC_CMP(index)), w1);
		cmp_a = true;
	}

	/* ignore field if any masking set */
	if (tp4sp_m->ip4dst == 0xFFFFFFFF) {
		/* 2nd compare reg - IP destination address */
		w0 = 0;
		w1 = 0;
		w0 = tp4sp_v->ip4dst;
		w1 = GEM_BFINS(T2DISMSK, 1, w1); /* 32-bit compare */
		w1 = GEM_BFINS(T2CMPOFST, GEM_T2COMPOFST_ETYPE, w1);
		w1 = GEM_BFINS(T2OFST, ETYPE_DSTIP_OFFSET, w1);
		gem_writel_n(bp, T2CMPW0, T2CMP_OFST(GEM_IP4DST_CMP(index)), w0);
		gem_writel_n(bp, T2CMPW1, T2CMP_OFST(GEM_IP4DST_CMP(index)), w1);
		cmp_b = true;
	}

	/* ignore both port fields if masking set in both */
	if ((tp4sp_m->psrc == 0xFFFF) || (tp4sp_m->pdst == 0xFFFF)) {
		/* 3rd compare reg - source port, destination port */
		w0 = 0;
		w1 = 0;
		w1 = GEM_BFINS(T2CMPOFST, GEM_T2COMPOFST_IPHDR, w1);
		if (tp4sp_m->psrc == tp4sp_m->pdst) {
			w0 = GEM_BFINS(T2MASK, tp4sp_v->psrc, w0);
			w0 = GEM_BFINS(T2CMP, tp4sp_v->pdst, w0);
			w1 = GEM_BFINS(T2DISMSK, 1, w1); /* 32-bit compare */
			w1 = GEM_BFINS(T2OFST, IPHDR_SRCPORT_OFFSET, w1);
		} else {
			/* only one port definition */
			w1 = GEM_BFINS(T2DISMSK, 0, w1); /* 16-bit compare */
			w0 = GEM_BFINS(T2MASK, 0xFFFF, w0);
			if (tp4sp_m->psrc == 0xFFFF) { /* src port */
				w0 = GEM_BFINS(T2CMP, tp4sp_v->psrc, w0);
				w1 = GEM_BFINS(T2OFST, IPHDR_SRCPORT_OFFSET, w1);
			} else { /* dst port */
				w0 = GEM_BFINS(T2CMP, tp4sp_v->pdst, w0);
				w1 = GEM_BFINS(T2OFST, IPHDR_DSTPORT_OFFSET, w1);
			}
		}
		gem_writel_n(bp, T2CMPW0, T2CMP_OFST(GEM_PORT_CMP(index)), w0);
		gem_writel_n(bp, T2CMPW1, T2CMP_OFST(GEM_PORT_CMP(index)), w1);
		cmp_c = true;
	}

	t2_scr = 0;
	t2_scr = GEM_BFINS(QUEUE, (fs->ring_cookie) & 0xFF, t2_scr);
	t2_scr = GEM_BFINS(ETHT2IDX, SCRT2_ETHT, t2_scr);
	if (cmp_a)
		t2_scr = GEM_BFINS(CMPA, GEM_IP4SRC_CMP(index), t2_scr);
	if (cmp_b)
		t2_scr = GEM_BFINS(CMPB, GEM_IP4DST_CMP(index), t2_scr);
	if (cmp_c)
		t2_scr = GEM_BFINS(CMPC, GEM_PORT_CMP(index), t2_scr);
	gem_writel_n(bp, SCRT2, index, t2_scr);
}

static int gem_add_flow_filter(struct net_device *netdev,
		struct ethtool_rxnfc *cmd)
{
	struct macb *bp = netdev_priv(netdev);
	struct ethtool_rx_flow_spec *fs = &cmd->fs;
	struct ethtool_rx_fs_item *item, *newfs;
3190
	unsigned long flags;
3191 3192 3193
	int ret = -EINVAL;
	bool added = false;

3194
	newfs = kmalloc(sizeof(*newfs), GFP_KERNEL);
3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205
	if (newfs == NULL)
		return -ENOMEM;
	memcpy(&newfs->fs, fs, sizeof(newfs->fs));

	netdev_dbg(netdev,
			"Adding flow filter entry,type=%u,queue=%u,loc=%u,src=%08X,dst=%08X,ps=%u,pd=%u\n",
			fs->flow_type, (int)fs->ring_cookie, fs->location,
			htonl(fs->h_u.tcp_ip4_spec.ip4src),
			htonl(fs->h_u.tcp_ip4_spec.ip4dst),
			htons(fs->h_u.tcp_ip4_spec.psrc), htons(fs->h_u.tcp_ip4_spec.pdst));

3206 3207
	spin_lock_irqsave(&bp->rx_fs_lock, flags);

3208
	/* find correct place to add in list */
3209 3210 3211 3212 3213 3214 3215 3216 3217 3218
	list_for_each_entry(item, &bp->rx_fs_list.list, list) {
		if (item->fs.location > newfs->fs.location) {
			list_add_tail(&newfs->list, &item->list);
			added = true;
			break;
		} else if (item->fs.location == fs->location) {
			netdev_err(netdev, "Rule not added: location %d not free!\n",
					fs->location);
			ret = -EBUSY;
			goto err;
3219 3220
		}
	}
3221 3222
	if (!added)
		list_add_tail(&newfs->list, &bp->rx_fs_list.list);
3223 3224 3225 3226

	gem_prog_cmp_regs(bp, fs);
	bp->rx_fs_list.count++;
	/* enable filtering if NTUPLE on */
3227
	gem_enable_flow_filters(bp, 1);
3228

3229
	spin_unlock_irqrestore(&bp->rx_fs_lock, flags);
3230 3231 3232
	return 0;

err:
3233
	spin_unlock_irqrestore(&bp->rx_fs_lock, flags);
3234 3235 3236 3237 3238 3239 3240 3241 3242 3243
	kfree(newfs);
	return ret;
}

static int gem_del_flow_filter(struct net_device *netdev,
		struct ethtool_rxnfc *cmd)
{
	struct macb *bp = netdev_priv(netdev);
	struct ethtool_rx_fs_item *item;
	struct ethtool_rx_flow_spec *fs;
3244 3245 3246
	unsigned long flags;

	spin_lock_irqsave(&bp->rx_fs_lock, flags);
3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263

	list_for_each_entry(item, &bp->rx_fs_list.list, list) {
		if (item->fs.location == cmd->fs.location) {
			/* disable screener regs for the flow entry */
			fs = &(item->fs);
			netdev_dbg(netdev,
					"Deleting flow filter entry,type=%u,queue=%u,loc=%u,src=%08X,dst=%08X,ps=%u,pd=%u\n",
					fs->flow_type, (int)fs->ring_cookie, fs->location,
					htonl(fs->h_u.tcp_ip4_spec.ip4src),
					htonl(fs->h_u.tcp_ip4_spec.ip4dst),
					htons(fs->h_u.tcp_ip4_spec.psrc),
					htons(fs->h_u.tcp_ip4_spec.pdst));

			gem_writel_n(bp, SCRT2, fs->location, 0);

			list_del(&item->list);
			bp->rx_fs_list.count--;
3264 3265
			spin_unlock_irqrestore(&bp->rx_fs_lock, flags);
			kfree(item);
3266 3267 3268 3269
			return 0;
		}
	}

3270
	spin_unlock_irqrestore(&bp->rx_fs_lock, flags);
3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361
	return -EINVAL;
}

static int gem_get_flow_entry(struct net_device *netdev,
		struct ethtool_rxnfc *cmd)
{
	struct macb *bp = netdev_priv(netdev);
	struct ethtool_rx_fs_item *item;

	list_for_each_entry(item, &bp->rx_fs_list.list, list) {
		if (item->fs.location == cmd->fs.location) {
			memcpy(&cmd->fs, &item->fs, sizeof(cmd->fs));
			return 0;
		}
	}
	return -EINVAL;
}

static int gem_get_all_flow_entries(struct net_device *netdev,
		struct ethtool_rxnfc *cmd, u32 *rule_locs)
{
	struct macb *bp = netdev_priv(netdev);
	struct ethtool_rx_fs_item *item;
	uint32_t cnt = 0;

	list_for_each_entry(item, &bp->rx_fs_list.list, list) {
		if (cnt == cmd->rule_cnt)
			return -EMSGSIZE;
		rule_locs[cnt] = item->fs.location;
		cnt++;
	}
	cmd->data = bp->max_tuples;
	cmd->rule_cnt = cnt;

	return 0;
}

static int gem_get_rxnfc(struct net_device *netdev, struct ethtool_rxnfc *cmd,
		u32 *rule_locs)
{
	struct macb *bp = netdev_priv(netdev);
	int ret = 0;

	switch (cmd->cmd) {
	case ETHTOOL_GRXRINGS:
		cmd->data = bp->num_queues;
		break;
	case ETHTOOL_GRXCLSRLCNT:
		cmd->rule_cnt = bp->rx_fs_list.count;
		break;
	case ETHTOOL_GRXCLSRULE:
		ret = gem_get_flow_entry(netdev, cmd);
		break;
	case ETHTOOL_GRXCLSRLALL:
		ret = gem_get_all_flow_entries(netdev, cmd, rule_locs);
		break;
	default:
		netdev_err(netdev,
			  "Command parameter %d is not supported\n", cmd->cmd);
		ret = -EOPNOTSUPP;
	}

	return ret;
}

static int gem_set_rxnfc(struct net_device *netdev, struct ethtool_rxnfc *cmd)
{
	struct macb *bp = netdev_priv(netdev);
	int ret;

	switch (cmd->cmd) {
	case ETHTOOL_SRXCLSRLINS:
		if ((cmd->fs.location >= bp->max_tuples)
				|| (cmd->fs.ring_cookie >= bp->num_queues)) {
			ret = -EINVAL;
			break;
		}
		ret = gem_add_flow_filter(netdev, cmd);
		break;
	case ETHTOOL_SRXCLSRLDEL:
		ret = gem_del_flow_filter(netdev, cmd);
		break;
	default:
		netdev_err(netdev,
			  "Command parameter %d is not supported\n", cmd->cmd);
		ret = -EOPNOTSUPP;
	}

	return ret;
}

3362
static const struct ethtool_ops macb_ethtool_ops = {
3363 3364
	.get_regs_len		= macb_get_regs_len,
	.get_regs		= macb_get_regs,
3365
	.get_link		= ethtool_op_get_link,
3366
	.get_ts_info		= ethtool_op_get_ts_info,
3367 3368
	.get_wol		= macb_get_wol,
	.set_wol		= macb_set_wol,
A
Antoine Tenart 已提交
3369 3370
	.get_link_ksettings     = macb_get_link_ksettings,
	.set_link_ksettings     = macb_set_link_ksettings,
3371 3372
	.get_ringparam		= macb_get_ringparam,
	.set_ringparam		= macb_set_ringparam,
3373 3374
};

L
Lad, Prabhakar 已提交
3375
static const struct ethtool_ops gem_ethtool_ops = {
3376 3377
	.get_regs_len		= macb_get_regs_len,
	.get_regs		= macb_get_regs,
3378 3379
	.get_wol		= macb_get_wol,
	.set_wol		= macb_set_wol,
3380
	.get_link		= ethtool_op_get_link,
3381
	.get_ts_info		= macb_get_ts_info,
3382 3383 3384
	.get_ethtool_stats	= gem_get_ethtool_stats,
	.get_strings		= gem_get_ethtool_strings,
	.get_sset_count		= gem_get_sset_count,
A
Antoine Tenart 已提交
3385 3386
	.get_link_ksettings     = macb_get_link_ksettings,
	.set_link_ksettings     = macb_set_link_ksettings,
3387 3388
	.get_ringparam		= macb_get_ringparam,
	.set_ringparam		= macb_set_ringparam,
3389 3390
	.get_rxnfc			= gem_get_rxnfc,
	.set_rxnfc			= gem_set_rxnfc,
3391 3392
};

3393
static int macb_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
3394
{
3395
	struct macb *bp = netdev_priv(dev);
3396 3397 3398 3399

	if (!netif_running(dev))
		return -EINVAL;

A
Antoine Tenart 已提交
3400 3401 3402 3403 3404 3405 3406
	if (bp->ptp_info) {
		switch (cmd) {
		case SIOCSHWTSTAMP:
			return bp->ptp_info->set_hwtst(dev, rq, cmd);
		case SIOCGHWTSTAMP:
			return bp->ptp_info->get_hwtst(dev, rq);
		}
3407
	}
A
Antoine Tenart 已提交
3408 3409

	return phylink_mii_ioctl(bp->phylink, rq, cmd);
3410 3411
}

3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455
static inline void macb_set_txcsum_feature(struct macb *bp,
					   netdev_features_t features)
{
	u32 val;

	if (!macb_is_gem(bp))
		return;

	val = gem_readl(bp, DMACFG);
	if (features & NETIF_F_HW_CSUM)
		val |= GEM_BIT(TXCOEN);
	else
		val &= ~GEM_BIT(TXCOEN);

	gem_writel(bp, DMACFG, val);
}

static inline void macb_set_rxcsum_feature(struct macb *bp,
					   netdev_features_t features)
{
	struct net_device *netdev = bp->dev;
	u32 val;

	if (!macb_is_gem(bp))
		return;

	val = gem_readl(bp, NCFGR);
	if ((features & NETIF_F_RXCSUM) && !(netdev->flags & IFF_PROMISC))
		val |= GEM_BIT(RXCOEN);
	else
		val &= ~GEM_BIT(RXCOEN);

	gem_writel(bp, NCFGR, val);
}

static inline void macb_set_rxflow_feature(struct macb *bp,
					   netdev_features_t features)
{
	if (!macb_is_gem(bp))
		return;

	gem_enable_flow_filters(bp, !!(features & NETIF_F_NTUPLE));
}

3456 3457 3458 3459 3460 3461 3462
static int macb_set_features(struct net_device *netdev,
			     netdev_features_t features)
{
	struct macb *bp = netdev_priv(netdev);
	netdev_features_t changed = features ^ netdev->features;

	/* TX checksum offload */
3463 3464
	if (changed & NETIF_F_HW_CSUM)
		macb_set_txcsum_feature(bp, features);
3465

3466
	/* RX checksum offload */
3467 3468
	if (changed & NETIF_F_RXCSUM)
		macb_set_rxcsum_feature(bp, features);
3469

3470
	/* RX Flow Filters */
3471 3472
	if (changed & NETIF_F_NTUPLE)
		macb_set_rxflow_feature(bp, features);
3473

3474 3475 3476
	return 0;
}

3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491
static void macb_restore_features(struct macb *bp)
{
	struct net_device *netdev = bp->dev;
	netdev_features_t features = netdev->features;

	/* TX checksum offload */
	macb_set_txcsum_feature(bp, features);

	/* RX checksum offload */
	macb_set_rxcsum_feature(bp, features);

	/* RX Flow Filters */
	macb_set_rxflow_feature(bp, features);
}

3492 3493 3494 3495
static const struct net_device_ops macb_netdev_ops = {
	.ndo_open		= macb_open,
	.ndo_stop		= macb_close,
	.ndo_start_xmit		= macb_start_xmit,
3496
	.ndo_set_rx_mode	= macb_set_rx_mode,
3497 3498 3499
	.ndo_get_stats		= macb_get_stats,
	.ndo_do_ioctl		= macb_ioctl,
	.ndo_validate_addr	= eth_validate_addr,
3500
	.ndo_change_mtu		= macb_change_mtu,
3501
	.ndo_set_mac_address	= eth_mac_addr,
3502 3503 3504
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= macb_poll_controller,
#endif
3505
	.ndo_set_features	= macb_set_features,
R
Rafal Ozieblo 已提交
3506
	.ndo_features_check	= macb_features_check,
3507 3508
};

3509
/* Configure peripheral capabilities according to device tree
3510 3511
 * and integration options used
 */
3512 3513
static void macb_configure_caps(struct macb *bp,
				const struct macb_config *dt_conf)
3514 3515 3516
{
	u32 dcfg;

3517 3518 3519
	if (dt_conf)
		bp->caps = dt_conf->caps;

3520
	if (hw_is_gem(bp->regs, bp->native_io)) {
3521 3522 3523 3524 3525 3526 3527 3528
		bp->caps |= MACB_CAPS_MACB_IS_GEM;

		dcfg = gem_readl(bp, DCFG1);
		if (GEM_BFEXT(IRQCOR, dcfg) == 0)
			bp->caps |= MACB_CAPS_ISR_CLEAR_ON_WRITE;
		dcfg = gem_readl(bp, DCFG2);
		if ((dcfg & (GEM_BIT(RX_PKT_BUFF) | GEM_BIT(TX_PKT_BUFF))) == 0)
			bp->caps |= MACB_CAPS_FIFO_MODE;
3529 3530
#ifdef CONFIG_MACB_USE_HWSTAMP
		if (gem_has_ptp(bp)) {
3531
			if (!GEM_BFEXT(TSU, gem_readl(bp, DCFG5)))
A
Antoine Tenart 已提交
3532 3533
				dev_err(&bp->pdev->dev,
					"GEM doesn't support hardware ptp.\n");
3534
			else {
3535
				bp->hw_dma_cap |= HW_DMA_CAP_PTP;
3536 3537
				bp->ptp_info = &gem_ptp_info;
			}
3538
		}
3539
#endif
3540 3541
	}

3542
	dev_dbg(&bp->pdev->dev, "Cadence caps 0x%08x\n", bp->caps);
3543 3544
}

3545
static void macb_probe_queues(void __iomem *mem,
3546
			      bool native_io,
3547 3548 3549 3550 3551 3552
			      unsigned int *queue_mask,
			      unsigned int *num_queues)
{
	*queue_mask = 0x1;
	*num_queues = 1;

3553 3554 3555 3556 3557 3558
	/* is it macb or gem ?
	 *
	 * We need to read directly from the hardware here because
	 * we are early in the probe process and don't have the
	 * MACB_CAPS_MACB_IS_GEM flag positioned
	 */
3559
	if (!hw_is_gem(mem, native_io))
3560 3561 3562
		return;

	/* bit 0 is never set but queue 0 always exists */
3563
	*queue_mask |= readl_relaxed(mem + GEM_DCFG6) & 0xff;
3564
	*num_queues = hweight32(*queue_mask);
3565 3566
}

3567
static int macb_clk_init(struct platform_device *pdev, struct clk **pclk,
3568
			 struct clk **hclk, struct clk **tx_clk,
3569
			 struct clk **rx_clk, struct clk **tsu_clk)
3570
{
3571
	struct macb_platform_data *pdata;
3572
	int err;
3573

3574 3575 3576 3577 3578 3579 3580 3581 3582
	pdata = dev_get_platdata(&pdev->dev);
	if (pdata) {
		*pclk = pdata->pclk;
		*hclk = pdata->hclk;
	} else {
		*pclk = devm_clk_get(&pdev->dev, "pclk");
		*hclk = devm_clk_get(&pdev->dev, "hclk");
	}

3583
	if (IS_ERR_OR_NULL(*pclk)) {
3584
		err = PTR_ERR(*pclk);
3585 3586 3587
		if (!err)
			err = -ENODEV;

3588
		dev_err(&pdev->dev, "failed to get macb_clk (%d)\n", err);
3589
		return err;
A
Andrew Victor 已提交
3590
	}
J
Jamie Iles 已提交
3591

3592
	if (IS_ERR_OR_NULL(*hclk)) {
3593
		err = PTR_ERR(*hclk);
3594 3595 3596
		if (!err)
			err = -ENODEV;

3597
		dev_err(&pdev->dev, "failed to get hclk (%d)\n", err);
3598
		return err;
3599 3600
	}

3601
	*tx_clk = devm_clk_get_optional(&pdev->dev, "tx_clk");
3602
	if (IS_ERR(*tx_clk))
3603
		return PTR_ERR(*tx_clk);
3604

3605
	*rx_clk = devm_clk_get_optional(&pdev->dev, "rx_clk");
3606
	if (IS_ERR(*rx_clk))
3607
		return PTR_ERR(*rx_clk);
3608

3609
	*tsu_clk = devm_clk_get_optional(&pdev->dev, "tsu_clk");
3610
	if (IS_ERR(*tsu_clk))
3611
		return PTR_ERR(*tsu_clk);
3612

3613
	err = clk_prepare_enable(*pclk);
3614
	if (err) {
3615
		dev_err(&pdev->dev, "failed to enable pclk (%d)\n", err);
3616
		return err;
3617 3618
	}

3619
	err = clk_prepare_enable(*hclk);
3620
	if (err) {
3621
		dev_err(&pdev->dev, "failed to enable hclk (%d)\n", err);
3622
		goto err_disable_pclk;
3623 3624
	}

3625
	err = clk_prepare_enable(*tx_clk);
3626
	if (err) {
3627
		dev_err(&pdev->dev, "failed to enable tx_clk (%d)\n", err);
3628
		goto err_disable_hclk;
3629 3630
	}

3631 3632
	err = clk_prepare_enable(*rx_clk);
	if (err) {
3633
		dev_err(&pdev->dev, "failed to enable rx_clk (%d)\n", err);
3634 3635 3636
		goto err_disable_txclk;
	}

3637 3638
	err = clk_prepare_enable(*tsu_clk);
	if (err) {
3639
		dev_err(&pdev->dev, "failed to enable tsu_clk (%d)\n", err);
3640 3641 3642
		goto err_disable_rxclk;
	}

3643 3644
	return 0;

3645 3646 3647
err_disable_rxclk:
	clk_disable_unprepare(*rx_clk);

3648 3649 3650
err_disable_txclk:
	clk_disable_unprepare(*tx_clk);

3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666
err_disable_hclk:
	clk_disable_unprepare(*hclk);

err_disable_pclk:
	clk_disable_unprepare(*pclk);

	return err;
}

static int macb_init(struct platform_device *pdev)
{
	struct net_device *dev = platform_get_drvdata(pdev);
	unsigned int hw_q, q;
	struct macb *bp = netdev_priv(dev);
	struct macb_queue *queue;
	int err;
3667
	u32 val, reg;
3668

3669 3670 3671
	bp->tx_ring_size = DEFAULT_TX_RING_SIZE;
	bp->rx_ring_size = DEFAULT_RX_RING_SIZE;

3672 3673 3674 3675
	/* set the queue register mapping once for all: queue0 has a special
	 * register mapping but we don't want to test the queue index then
	 * compute the corresponding register offset at run time.
	 */
3676
	for (hw_q = 0, q = 0; hw_q < MACB_MAX_QUEUES; ++hw_q) {
3677
		if (!(bp->queue_mask & (1 << hw_q)))
3678 3679
			continue;

3680
		queue = &bp->queues[q];
3681
		queue->bp = bp;
A
Antoine Tenart 已提交
3682
		netif_napi_add(dev, &queue->napi, macb_poll, NAPI_POLL_WEIGHT);
3683 3684 3685 3686 3687 3688
		if (hw_q) {
			queue->ISR  = GEM_ISR(hw_q - 1);
			queue->IER  = GEM_IER(hw_q - 1);
			queue->IDR  = GEM_IDR(hw_q - 1);
			queue->IMR  = GEM_IMR(hw_q - 1);
			queue->TBQP = GEM_TBQP(hw_q - 1);
3689 3690
			queue->RBQP = GEM_RBQP(hw_q - 1);
			queue->RBQS = GEM_RBQS(hw_q - 1);
3691
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
3692
			if (bp->hw_dma_cap & HW_DMA_CAP_64B) {
3693
				queue->TBQPH = GEM_TBQPH(hw_q - 1);
3694 3695
				queue->RBQPH = GEM_RBQPH(hw_q - 1);
			}
3696
#endif
3697 3698 3699 3700 3701 3702 3703
		} else {
			/* queue0 uses legacy registers */
			queue->ISR  = MACB_ISR;
			queue->IER  = MACB_IER;
			queue->IDR  = MACB_IDR;
			queue->IMR  = MACB_IMR;
			queue->TBQP = MACB_TBQP;
3704
			queue->RBQP = MACB_RBQP;
3705
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
3706
			if (bp->hw_dma_cap & HW_DMA_CAP_64B) {
3707
				queue->TBQPH = MACB_TBQPH;
3708 3709
				queue->RBQPH = MACB_RBQPH;
			}
3710
#endif
3711 3712 3713 3714 3715 3716 3717
		}

		/* get irq: here we use the linux queue index, not the hardware
		 * queue index. the queue irq definitions in the device tree
		 * must remove the optional gaps that could exist in the
		 * hardware queue mask.
		 */
3718
		queue->irq = platform_get_irq(pdev, q);
3719
		err = devm_request_irq(&pdev->dev, queue->irq, macb_interrupt,
3720
				       IRQF_SHARED, dev->name, queue);
3721 3722 3723 3724
		if (err) {
			dev_err(&pdev->dev,
				"Unable to request IRQ %d (error %d)\n",
				queue->irq, err);
3725
			return err;
3726 3727 3728
		}

		INIT_WORK(&queue->tx_error_task, macb_tx_error_task);
3729
		q++;
3730 3731
	}

3732
	dev->netdev_ops = &macb_netdev_ops;
3733

N
Nicolas Ferre 已提交
3734 3735
	/* setup appropriated routines according to adapter type */
	if (macb_is_gem(bp)) {
3736
		bp->max_tx_length = GEM_MAX_TX_LEN;
N
Nicolas Ferre 已提交
3737 3738 3739 3740
		bp->macbgem_ops.mog_alloc_rx_buffers = gem_alloc_rx_buffers;
		bp->macbgem_ops.mog_free_rx_buffers = gem_free_rx_buffers;
		bp->macbgem_ops.mog_init_rings = gem_init_rings;
		bp->macbgem_ops.mog_rx = gem_rx;
3741
		dev->ethtool_ops = &gem_ethtool_ops;
N
Nicolas Ferre 已提交
3742
	} else {
3743
		bp->max_tx_length = MACB_MAX_TX_LEN;
N
Nicolas Ferre 已提交
3744 3745 3746 3747
		bp->macbgem_ops.mog_alloc_rx_buffers = macb_alloc_rx_buffers;
		bp->macbgem_ops.mog_free_rx_buffers = macb_free_rx_buffers;
		bp->macbgem_ops.mog_init_rings = macb_init_rings;
		bp->macbgem_ops.mog_rx = macb_rx;
3748
		dev->ethtool_ops = &macb_ethtool_ops;
N
Nicolas Ferre 已提交
3749 3750
	}

3751 3752
	/* Set features */
	dev->hw_features = NETIF_F_SG;
R
Rafal Ozieblo 已提交
3753 3754 3755 3756 3757

	/* Check LSO capability */
	if (GEM_BFEXT(PBUF_LSO, gem_readl(bp, DCFG6)))
		dev->hw_features |= MACB_NETIF_LSO;

3758 3759
	/* Checksum offload is only available on gem with packet buffer */
	if (macb_is_gem(bp) && !(bp->caps & MACB_CAPS_FIFO_MODE))
3760
		dev->hw_features |= NETIF_F_HW_CSUM | NETIF_F_RXCSUM;
3761 3762 3763 3764
	if (bp->caps & MACB_CAPS_SG_DISABLED)
		dev->hw_features &= ~NETIF_F_SG;
	dev->features = dev->hw_features;

3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788
	/* Check RX Flow Filters support.
	 * Max Rx flows set by availability of screeners & compare regs:
	 * each 4-tuple define requires 1 T2 screener reg + 3 compare regs
	 */
	reg = gem_readl(bp, DCFG8);
	bp->max_tuples = min((GEM_BFEXT(SCR2CMP, reg) / 3),
			GEM_BFEXT(T2SCR, reg));
	if (bp->max_tuples > 0) {
		/* also needs one ethtype match to check IPv4 */
		if (GEM_BFEXT(SCR2ETH, reg) > 0) {
			/* program this reg now */
			reg = 0;
			reg = GEM_BFINS(ETHTCMP, (uint16_t)ETH_P_IP, reg);
			gem_writel_n(bp, ETHT, SCRT2_ETHT, reg);
			/* Filtering is supported in hw but don't enable it in kernel now */
			dev->hw_features |= NETIF_F_NTUPLE;
			/* init Rx flow definitions */
			INIT_LIST_HEAD(&bp->rx_fs_list.list);
			bp->rx_fs_list.count = 0;
			spin_lock_init(&bp->rx_fs_lock);
		} else
			bp->max_tuples = 0;
	}

3789 3790
	if (!(bp->caps & MACB_CAPS_USRIO_DISABLED)) {
		val = 0;
3791
		if (phy_interface_mode_is_rgmii(bp->phy_interface))
3792 3793
			val = GEM_BIT(RGMII);
		else if (bp->phy_interface == PHY_INTERFACE_MODE_RMII &&
3794
			 (bp->caps & MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII))
3795
			val = MACB_BIT(RMII);
3796
		else if (!(bp->caps & MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII))
3797
			val = MACB_BIT(MII);
3798

3799 3800
		if (bp->caps & MACB_CAPS_USRIO_HAS_CLKEN)
			val |= MACB_BIT(CLKEN);
3801

3802 3803
		macb_or_gem_writel(bp, USRIO, val);
	}
3804

3805
	/* Set MII management clock divider */
3806 3807
	val = macb_mdc_clk_div(bp);
	val |= macb_dbw(bp);
3808 3809
	if (bp->phy_interface == PHY_INTERFACE_MODE_SGMII)
		val |= GEM_BIT(SGMIIEN) | GEM_BIT(PCSSEL);
3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820
	macb_writel(bp, NCFGR, val);

	return 0;
}

#if defined(CONFIG_OF)
/* 1518 rounded up */
#define AT91ETHER_MAX_RBUFF_SZ	0x600
/* max number of receive buffers */
#define AT91ETHER_MAX_RX_DESCR	9

3821 3822
static struct sifive_fu540_macb_mgmt *mgmt;

3823
static int at91ether_alloc_coherent(struct macb *lp)
3824
{
3825
	struct macb_queue *q = &lp->queues[0];
3826

3827
	q->rx_ring = dma_alloc_coherent(&lp->pdev->dev,
3828
					 (AT91ETHER_MAX_RX_DESCR *
3829
					  macb_dma_desc_get_size(lp)),
3830 3831
					 &q->rx_ring_dma, GFP_KERNEL);
	if (!q->rx_ring)
3832 3833
		return -ENOMEM;

3834
	q->rx_buffers = dma_alloc_coherent(&lp->pdev->dev,
3835 3836
					    AT91ETHER_MAX_RX_DESCR *
					    AT91ETHER_MAX_RBUFF_SZ,
3837 3838
					    &q->rx_buffers_dma, GFP_KERNEL);
	if (!q->rx_buffers) {
3839 3840
		dma_free_coherent(&lp->pdev->dev,
				  AT91ETHER_MAX_RX_DESCR *
3841
				  macb_dma_desc_get_size(lp),
3842 3843
				  q->rx_ring, q->rx_ring_dma);
		q->rx_ring = NULL;
3844 3845 3846
		return -ENOMEM;
	}

3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883
	return 0;
}

static void at91ether_free_coherent(struct macb *lp)
{
	struct macb_queue *q = &lp->queues[0];

	if (q->rx_ring) {
		dma_free_coherent(&lp->pdev->dev,
				  AT91ETHER_MAX_RX_DESCR *
				  macb_dma_desc_get_size(lp),
				  q->rx_ring, q->rx_ring_dma);
		q->rx_ring = NULL;
	}

	if (q->rx_buffers) {
		dma_free_coherent(&lp->pdev->dev,
				  AT91ETHER_MAX_RX_DESCR *
				  AT91ETHER_MAX_RBUFF_SZ,
				  q->rx_buffers, q->rx_buffers_dma);
		q->rx_buffers = NULL;
	}
}

/* Initialize and start the Receiver and Transmit subsystems */
static int at91ether_start(struct macb *lp)
{
	struct macb_queue *q = &lp->queues[0];
	struct macb_dma_desc *desc;
	dma_addr_t addr;
	u32 ctl;
	int i, ret;

	ret = at91ether_alloc_coherent(lp);
	if (ret)
		return ret;

3884
	addr = q->rx_buffers_dma;
3885
	for (i = 0; i < AT91ETHER_MAX_RX_DESCR; i++) {
3886
		desc = macb_rx_desc(q, i);
3887 3888
		macb_set_addr(lp, desc, addr);
		desc->ctrl = 0;
3889 3890 3891 3892
		addr += AT91ETHER_MAX_RBUFF_SZ;
	}

	/* Set the Wrap bit on the last descriptor */
3893
	desc->addr |= MACB_BIT(RX_WRAP);
3894 3895

	/* Reset buffer index */
3896
	q->rx_tail = 0;
3897 3898

	/* Program address of descriptor list in Rx Buffer Queue register */
3899
	macb_writel(lp, RBQP, q->rx_ring_dma);
3900 3901 3902 3903 3904

	/* Enable Receive and Transmit */
	ctl = macb_readl(lp, NCR);
	macb_writel(lp, NCR, ctl | MACB_BIT(RE) | MACB_BIT(TE));

3905 3906 3907 3908 3909 3910
	/* Enable MAC interrupts */
	macb_writel(lp, IER, MACB_BIT(RCOMP)	|
			     MACB_BIT(RXUBR)	|
			     MACB_BIT(ISR_TUND)	|
			     MACB_BIT(ISR_RLE)	|
			     MACB_BIT(TCOMP)	|
3911
			     MACB_BIT(RM9200_TBRE)	|
3912 3913 3914
			     MACB_BIT(ISR_ROVR)	|
			     MACB_BIT(HRESP));

3915 3916 3917
	return 0;
}

3918 3919 3920 3921 3922 3923 3924 3925 3926 3927
static void at91ether_stop(struct macb *lp)
{
	u32 ctl;

	/* Disable MAC interrupts */
	macb_writel(lp, IDR, MACB_BIT(RCOMP)	|
			     MACB_BIT(RXUBR)	|
			     MACB_BIT(ISR_TUND)	|
			     MACB_BIT(ISR_RLE)	|
			     MACB_BIT(TCOMP)	|
3928
			     MACB_BIT(RM9200_TBRE)	|
3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939
			     MACB_BIT(ISR_ROVR) |
			     MACB_BIT(HRESP));

	/* Disable Receiver and Transmitter */
	ctl = macb_readl(lp, NCR);
	macb_writel(lp, NCR, ctl & ~(MACB_BIT(TE) | MACB_BIT(RE)));

	/* Free resources. */
	at91ether_free_coherent(lp);
}

3940 3941 3942 3943 3944 3945 3946
/* Open the ethernet interface */
static int at91ether_open(struct net_device *dev)
{
	struct macb *lp = netdev_priv(dev);
	u32 ctl;
	int ret;

3947
	ret = pm_runtime_get_sync(&lp->pdev->dev);
3948 3949
	if (ret < 0) {
		pm_runtime_put_noidle(&lp->pdev->dev);
3950
		return ret;
3951
	}
3952

3953 3954 3955 3956 3957 3958
	/* Clear internal statistics */
	ctl = macb_readl(lp, NCR);
	macb_writel(lp, NCR, ctl | MACB_BIT(CLRSTAT));

	macb_set_hwaddr(lp);

3959
	ret = at91ether_start(lp);
3960
	if (ret)
3961
		goto pm_exit;
3962

A
Antoine Tenart 已提交
3963 3964
	ret = macb_phylink_connect(lp);
	if (ret)
3965
		goto stop;
3966 3967 3968 3969

	netif_start_queue(dev);

	return 0;
3970

3971 3972
stop:
	at91ether_stop(lp);
3973 3974 3975
pm_exit:
	pm_runtime_put_sync(&lp->pdev->dev);
	return ret;
3976 3977 3978 3979 3980 3981 3982 3983 3984
}

/* Close the interface */
static int at91ether_close(struct net_device *dev)
{
	struct macb *lp = netdev_priv(dev);

	netif_stop_queue(dev);

A
Antoine Tenart 已提交
3985 3986 3987
	phylink_stop(lp->phylink);
	phylink_disconnect_phy(lp->phylink);

3988
	at91ether_stop(lp);
3989

3990
	return pm_runtime_put(&lp->pdev->dev);
3991 3992 3993
}

/* Transmit packet */
3994 3995
static netdev_tx_t at91ether_start_xmit(struct sk_buff *skb,
					struct net_device *dev)
3996 3997
{
	struct macb *lp = netdev_priv(dev);
3998
	unsigned long flags;
3999

4000 4001
	if (lp->rm9200_tx_len < 2) {
		int desc = lp->rm9200_tx_tail;
4002 4003

		/* Store packet information (to free when Tx completed) */
4004 4005 4006 4007 4008
		lp->rm9200_txq[desc].skb = skb;
		lp->rm9200_txq[desc].size = skb->len;
		lp->rm9200_txq[desc].mapping = dma_map_single(&lp->pdev->dev, skb->data,
							      skb->len, DMA_TO_DEVICE);
		if (dma_mapping_error(&lp->pdev->dev, lp->rm9200_txq[desc].mapping)) {
4009 4010 4011 4012 4013
			dev_kfree_skb_any(skb);
			dev->stats.tx_dropped++;
			netdev_err(dev, "%s: DMA mapping error\n", __func__);
			return NETDEV_TX_OK;
		}
4014

4015 4016 4017 4018 4019 4020 4021 4022 4023
		spin_lock_irqsave(&lp->lock, flags);

		lp->rm9200_tx_tail = (desc + 1) & 1;
		lp->rm9200_tx_len++;
		if (lp->rm9200_tx_len > 1)
			netif_stop_queue(dev);

		spin_unlock_irqrestore(&lp->lock, flags);

4024
		/* Set address of the data in the Transmit Address register */
4025
		macb_writel(lp, TAR, lp->rm9200_txq[desc].mapping);
4026 4027
		/* Set length of the packet in the Transmit Control register */
		macb_writel(lp, TCR, skb->len);
4028

4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042
	} else {
		netdev_err(dev, "%s called, but device is busy!\n", __func__);
		return NETDEV_TX_BUSY;
	}

	return NETDEV_TX_OK;
}

/* Extract received frame from buffer descriptors and sent to upper layers.
 * (Called from interrupt context)
 */
static void at91ether_rx(struct net_device *dev)
{
	struct macb *lp = netdev_priv(dev);
4043
	struct macb_queue *q = &lp->queues[0];
4044
	struct macb_dma_desc *desc;
4045 4046 4047 4048
	unsigned char *p_recv;
	struct sk_buff *skb;
	unsigned int pktlen;

4049
	desc = macb_rx_desc(q, q->rx_tail);
4050
	while (desc->addr & MACB_BIT(RX_USED)) {
4051
		p_recv = q->rx_buffers + q->rx_tail * AT91ETHER_MAX_RBUFF_SZ;
4052
		pktlen = MACB_BF(RX_FRMLEN, desc->ctrl);
4053 4054 4055
		skb = netdev_alloc_skb(dev, pktlen + 2);
		if (skb) {
			skb_reserve(skb, 2);
4056
			skb_put_data(skb, p_recv, pktlen);
4057 4058

			skb->protocol = eth_type_trans(skb, dev);
4059 4060
			dev->stats.rx_packets++;
			dev->stats.rx_bytes += pktlen;
4061 4062
			netif_rx(skb);
		} else {
4063
			dev->stats.rx_dropped++;
4064 4065
		}

4066
		if (desc->ctrl & MACB_BIT(RX_MHASH_MATCH))
4067
			dev->stats.multicast++;
4068 4069

		/* reset ownership bit */
4070
		desc->addr &= ~MACB_BIT(RX_USED);
4071 4072

		/* wrap after last buffer */
4073 4074
		if (q->rx_tail == AT91ETHER_MAX_RX_DESCR - 1)
			q->rx_tail = 0;
4075
		else
4076
			q->rx_tail++;
4077

4078
		desc = macb_rx_desc(q, q->rx_tail);
4079 4080 4081 4082 4083 4084 4085 4086 4087
	}
}

/* MAC interrupt handler */
static irqreturn_t at91ether_interrupt(int irq, void *dev_id)
{
	struct net_device *dev = dev_id;
	struct macb *lp = netdev_priv(dev);
	u32 intstatus, ctl;
4088
	unsigned int desc;
4089 4090
	unsigned int qlen;
	u32 tsr;
4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101

	/* MAC Interrupt Status register indicates what interrupts are pending.
	 * It is automatically cleared once read.
	 */
	intstatus = macb_readl(lp, ISR);

	/* Receive complete */
	if (intstatus & MACB_BIT(RCOMP))
		at91ether_rx(dev);

	/* Transmit complete */
4102
	if (intstatus & (MACB_BIT(TCOMP) | MACB_BIT(RM9200_TBRE))) {
4103 4104
		/* The TCOM bit is set even if the transmission failed */
		if (intstatus & (MACB_BIT(ISR_TUND) | MACB_BIT(ISR_RLE)))
4105
			dev->stats.tx_errors++;
4106

4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121
		spin_lock(&lp->lock);

		tsr = macb_readl(lp, TSR);

		/* we have three possibilities here:
		 *   - all pending packets transmitted (TGO, implies BNQ)
		 *   - only first packet transmitted (!TGO && BNQ)
		 *   - two frames pending (!TGO && !BNQ)
		 * Note that TGO ("transmit go") is called "IDLE" on RM9200.
		 */
		qlen = (tsr & MACB_BIT(TGO)) ? 0 :
			(tsr & MACB_BIT(RM9200_BNQ)) ? 1 : 2;

		while (lp->rm9200_tx_len > qlen) {
			desc = (lp->rm9200_tx_tail - lp->rm9200_tx_len) & 1;
4122 4123 4124 4125
			dev_consume_skb_irq(lp->rm9200_txq[desc].skb);
			lp->rm9200_txq[desc].skb = NULL;
			dma_unmap_single(&lp->pdev->dev, lp->rm9200_txq[desc].mapping,
					 lp->rm9200_txq[desc].size, DMA_TO_DEVICE);
4126
			dev->stats.tx_packets++;
4127
			dev->stats.tx_bytes += lp->rm9200_txq[desc].size;
4128
			lp->rm9200_tx_len--;
4129
		}
4130 4131 4132 4133 4134

		if (lp->rm9200_tx_len < 2 && netif_queue_stopped(dev))
			netif_wake_queue(dev);

		spin_unlock(&lp->lock);
4135 4136 4137 4138 4139 4140
	}

	/* Work-around for EMAC Errata section 41.3.1 */
	if (intstatus & MACB_BIT(RXUBR)) {
		ctl = macb_readl(lp, NCR);
		macb_writel(lp, NCR, ctl & ~MACB_BIT(RE));
4141
		wmb();
4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175
		macb_writel(lp, NCR, ctl | MACB_BIT(RE));
	}

	if (intstatus & MACB_BIT(ISR_ROVR))
		netdev_err(dev, "ROVR error\n");

	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
static void at91ether_poll_controller(struct net_device *dev)
{
	unsigned long flags;

	local_irq_save(flags);
	at91ether_interrupt(dev->irq, dev);
	local_irq_restore(flags);
}
#endif

static const struct net_device_ops at91ether_netdev_ops = {
	.ndo_open		= at91ether_open,
	.ndo_stop		= at91ether_close,
	.ndo_start_xmit		= at91ether_start_xmit,
	.ndo_get_stats		= macb_get_stats,
	.ndo_set_rx_mode	= macb_set_rx_mode,
	.ndo_set_mac_address	= eth_mac_addr,
	.ndo_do_ioctl		= macb_ioctl,
	.ndo_validate_addr	= eth_validate_addr,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= at91ether_poll_controller,
#endif
};

4176
static int at91ether_clk_init(struct platform_device *pdev, struct clk **pclk,
4177
			      struct clk **hclk, struct clk **tx_clk,
4178
			      struct clk **rx_clk, struct clk **tsu_clk)
4179 4180 4181
{
	int err;

4182 4183
	*hclk = NULL;
	*tx_clk = NULL;
4184
	*rx_clk = NULL;
4185
	*tsu_clk = NULL;
4186 4187 4188 4189

	*pclk = devm_clk_get(&pdev->dev, "ether_clk");
	if (IS_ERR(*pclk))
		return PTR_ERR(*pclk);
4190

4191
	err = clk_prepare_enable(*pclk);
4192
	if (err) {
4193
		dev_err(&pdev->dev, "failed to enable pclk (%d)\n", err);
4194 4195 4196
		return err;
	}

4197 4198 4199 4200 4201 4202 4203 4204 4205
	return 0;
}

static int at91ether_init(struct platform_device *pdev)
{
	struct net_device *dev = platform_get_drvdata(pdev);
	struct macb *bp = netdev_priv(dev);
	int err;

4206 4207
	bp->queues[0].bp = bp;

4208 4209 4210 4211 4212 4213
	dev->netdev_ops = &at91ether_netdev_ops;
	dev->ethtool_ops = &macb_ethtool_ops;

	err = devm_request_irq(&pdev->dev, dev->irq, at91ether_interrupt,
			       0, dev->name, dev);
	if (err)
4214
		return err;
4215 4216 4217

	macb_writel(bp, NCR, 0);

4218
	macb_writel(bp, NCFGR, MACB_BF(CLK, MACB_CLK_DIV32) | MACB_BIT(BIG));
4219 4220 4221 4222

	return 0;
}

4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295
static unsigned long fu540_macb_tx_recalc_rate(struct clk_hw *hw,
					       unsigned long parent_rate)
{
	return mgmt->rate;
}

static long fu540_macb_tx_round_rate(struct clk_hw *hw, unsigned long rate,
				     unsigned long *parent_rate)
{
	if (WARN_ON(rate < 2500000))
		return 2500000;
	else if (rate == 2500000)
		return 2500000;
	else if (WARN_ON(rate < 13750000))
		return 2500000;
	else if (WARN_ON(rate < 25000000))
		return 25000000;
	else if (rate == 25000000)
		return 25000000;
	else if (WARN_ON(rate < 75000000))
		return 25000000;
	else if (WARN_ON(rate < 125000000))
		return 125000000;
	else if (rate == 125000000)
		return 125000000;

	WARN_ON(rate > 125000000);

	return 125000000;
}

static int fu540_macb_tx_set_rate(struct clk_hw *hw, unsigned long rate,
				  unsigned long parent_rate)
{
	rate = fu540_macb_tx_round_rate(hw, rate, &parent_rate);
	if (rate != 125000000)
		iowrite32(1, mgmt->reg);
	else
		iowrite32(0, mgmt->reg);
	mgmt->rate = rate;

	return 0;
}

static const struct clk_ops fu540_c000_ops = {
	.recalc_rate = fu540_macb_tx_recalc_rate,
	.round_rate = fu540_macb_tx_round_rate,
	.set_rate = fu540_macb_tx_set_rate,
};

static int fu540_c000_clk_init(struct platform_device *pdev, struct clk **pclk,
			       struct clk **hclk, struct clk **tx_clk,
			       struct clk **rx_clk, struct clk **tsu_clk)
{
	struct clk_init_data init;
	int err = 0;

	err = macb_clk_init(pdev, pclk, hclk, tx_clk, rx_clk, tsu_clk);
	if (err)
		return err;

	mgmt = devm_kzalloc(&pdev->dev, sizeof(*mgmt), GFP_KERNEL);
	if (!mgmt)
		return -ENOMEM;

	init.name = "sifive-gemgxl-mgmt";
	init.ops = &fu540_c000_ops;
	init.flags = 0;
	init.num_parents = 0;

	mgmt->rate = 0;
	mgmt->hw.init = &init;

4296
	*tx_clk = devm_clk_register(&pdev->dev, &mgmt->hw);
4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310
	if (IS_ERR(*tx_clk))
		return PTR_ERR(*tx_clk);

	err = clk_prepare_enable(*tx_clk);
	if (err)
		dev_err(&pdev->dev, "failed to enable tx_clk (%u)\n", err);
	else
		dev_info(&pdev->dev, "Registered clk switch '%s'\n", init.name);

	return 0;
}

static int fu540_c000_init(struct platform_device *pdev)
{
4311 4312 4313
	mgmt->reg = devm_platform_ioremap_resource(pdev, 1);
	if (IS_ERR(mgmt->reg))
		return PTR_ERR(mgmt->reg);
4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326

	return macb_init(pdev);
}

static const struct macb_config fu540_c000_config = {
	.caps = MACB_CAPS_GIGABIT_MODE_AVAILABLE | MACB_CAPS_JUMBO |
		MACB_CAPS_GEM_HAS_PTP,
	.dma_burst_length = 16,
	.clk_init = fu540_c000_clk_init,
	.init = fu540_c000_init,
	.jumbo_max_len = 10240,
};

4327
static const struct macb_config at91sam9260_config = {
4328
	.caps = MACB_CAPS_USRIO_HAS_CLKEN | MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII,
4329
	.clk_init = macb_clk_init,
4330 4331 4332
	.init = macb_init,
};

4333 4334 4335 4336 4337 4338 4339
static const struct macb_config sama5d3macb_config = {
	.caps = MACB_CAPS_SG_DISABLED
	      | MACB_CAPS_USRIO_HAS_CLKEN | MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII,
	.clk_init = macb_clk_init,
	.init = macb_init,
};

4340
static const struct macb_config pc302gem_config = {
4341 4342
	.caps = MACB_CAPS_SG_DISABLED | MACB_CAPS_GIGABIT_MODE_AVAILABLE,
	.dma_burst_length = 16,
4343
	.clk_init = macb_clk_init,
4344 4345 4346
	.init = macb_init,
};

4347
static const struct macb_config sama5d2_config = {
4348
	.caps = MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII,
4349 4350 4351 4352 4353
	.dma_burst_length = 16,
	.clk_init = macb_clk_init,
	.init = macb_init,
};

4354
static const struct macb_config sama5d3_config = {
4355
	.caps = MACB_CAPS_SG_DISABLED | MACB_CAPS_GIGABIT_MODE_AVAILABLE
4356
	      | MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII | MACB_CAPS_JUMBO,
4357
	.dma_burst_length = 16,
4358
	.clk_init = macb_clk_init,
4359
	.init = macb_init,
4360
	.jumbo_max_len = 10240,
4361 4362
};

4363
static const struct macb_config sama5d4_config = {
4364
	.caps = MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII,
4365
	.dma_burst_length = 4,
4366
	.clk_init = macb_clk_init,
4367 4368 4369
	.init = macb_init,
};

4370
static const struct macb_config emac_config = {
4371
	.caps = MACB_CAPS_NEEDS_RSTONUBR | MACB_CAPS_MACB_IS_EMAC,
4372
	.clk_init = at91ether_clk_init,
4373 4374 4375
	.init = at91ether_init,
};

4376 4377 4378 4379 4380
static const struct macb_config np4_config = {
	.caps = MACB_CAPS_USRIO_DISABLED,
	.clk_init = macb_clk_init,
	.init = macb_init,
};
4381

4382
static const struct macb_config zynqmp_config = {
4383 4384
	.caps = MACB_CAPS_GIGABIT_MODE_AVAILABLE |
			MACB_CAPS_JUMBO |
4385
			MACB_CAPS_GEM_HAS_PTP | MACB_CAPS_BD_RD_PREFETCH,
4386 4387 4388
	.dma_burst_length = 16,
	.clk_init = macb_clk_init,
	.init = macb_init,
4389
	.jumbo_max_len = 10240,
4390 4391
};

4392
static const struct macb_config zynq_config = {
4393 4394
	.caps = MACB_CAPS_GIGABIT_MODE_AVAILABLE | MACB_CAPS_NO_GIGABIT_HALF |
		MACB_CAPS_NEEDS_RSTONUBR,
4395 4396 4397 4398 4399
	.dma_burst_length = 16,
	.clk_init = macb_clk_init,
	.init = macb_init,
};

4400 4401 4402 4403
static const struct of_device_id macb_dt_ids[] = {
	{ .compatible = "cdns,at32ap7000-macb" },
	{ .compatible = "cdns,at91sam9260-macb", .data = &at91sam9260_config },
	{ .compatible = "cdns,macb" },
4404
	{ .compatible = "cdns,np4-macb", .data = &np4_config },
4405 4406
	{ .compatible = "cdns,pc302-gem", .data = &pc302gem_config },
	{ .compatible = "cdns,gem", .data = &pc302gem_config },
4407
	{ .compatible = "cdns,sam9x60-macb", .data = &at91sam9260_config },
4408
	{ .compatible = "atmel,sama5d2-gem", .data = &sama5d2_config },
4409
	{ .compatible = "atmel,sama5d3-gem", .data = &sama5d3_config },
4410
	{ .compatible = "atmel,sama5d3-macb", .data = &sama5d3macb_config },
4411 4412 4413
	{ .compatible = "atmel,sama5d4-gem", .data = &sama5d4_config },
	{ .compatible = "cdns,at91rm9200-emac", .data = &emac_config },
	{ .compatible = "cdns,emac", .data = &emac_config },
4414
	{ .compatible = "cdns,zynqmp-gem", .data = &zynqmp_config},
4415
	{ .compatible = "cdns,zynq-gem", .data = &zynq_config },
4416
	{ .compatible = "sifive,fu540-c000-gem", .data = &fu540_c000_config },
4417 4418 4419 4420 4421
	{ /* sentinel */ }
};
MODULE_DEVICE_TABLE(of, macb_dt_ids);
#endif /* CONFIG_OF */

4422
static const struct macb_config default_gem_config = {
4423 4424 4425
	.caps = MACB_CAPS_GIGABIT_MODE_AVAILABLE |
			MACB_CAPS_JUMBO |
			MACB_CAPS_GEM_HAS_PTP,
4426 4427 4428 4429 4430 4431
	.dma_burst_length = 16,
	.clk_init = macb_clk_init,
	.init = macb_init,
	.jumbo_max_len = 10240,
};

4432 4433
static int macb_probe(struct platform_device *pdev)
{
4434
	const struct macb_config *macb_config = &default_gem_config;
4435
	int (*clk_init)(struct platform_device *, struct clk **,
4436 4437
			struct clk **, struct clk **,  struct clk **,
			struct clk **) = macb_config->clk_init;
4438
	int (*init)(struct platform_device *) = macb_config->init;
4439
	struct device_node *np = pdev->dev.of_node;
4440
	struct clk *pclk, *hclk = NULL, *tx_clk = NULL, *rx_clk = NULL;
4441
	struct clk *tsu_clk = NULL;
4442
	unsigned int queue_mask, num_queues;
4443
	bool native_io;
4444
	phy_interface_t interface;
4445 4446 4447 4448 4449
	struct net_device *dev;
	struct resource *regs;
	void __iomem *mem;
	const char *mac;
	struct macb *bp;
4450
	int err, val;
4451

4452 4453 4454 4455 4456
	regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	mem = devm_ioremap_resource(&pdev->dev, regs);
	if (IS_ERR(mem))
		return PTR_ERR(mem);

4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467
	if (np) {
		const struct of_device_id *match;

		match = of_match_node(macb_dt_ids, np);
		if (match && match->data) {
			macb_config = match->data;
			clk_init = macb_config->clk_init;
			init = macb_config->init;
		}
	}

4468
	err = clk_init(pdev, &pclk, &hclk, &tx_clk, &rx_clk, &tsu_clk);
4469 4470 4471
	if (err)
		return err;

4472 4473 4474 4475 4476
	pm_runtime_set_autosuspend_delay(&pdev->dev, MACB_PM_TIMEOUT);
	pm_runtime_use_autosuspend(&pdev->dev);
	pm_runtime_get_noresume(&pdev->dev);
	pm_runtime_set_active(&pdev->dev);
	pm_runtime_enable(&pdev->dev);
4477
	native_io = hw_is_native_io(mem);
4478

4479
	macb_probe_queues(mem, native_io, &queue_mask, &num_queues);
4480
	dev = alloc_etherdev_mq(sizeof(*bp), num_queues);
4481 4482 4483 4484
	if (!dev) {
		err = -ENOMEM;
		goto err_disable_clocks;
	}
4485 4486 4487 4488 4489 4490 4491 4492 4493

	dev->base_addr = regs->start;

	SET_NETDEV_DEV(dev, &pdev->dev);

	bp = netdev_priv(dev);
	bp->pdev = pdev;
	bp->dev = dev;
	bp->regs = mem;
4494 4495
	bp->native_io = native_io;
	if (native_io) {
4496 4497
		bp->macb_reg_readl = hw_readl_native;
		bp->macb_reg_writel = hw_writel_native;
4498
	} else {
4499 4500
		bp->macb_reg_readl = hw_readl;
		bp->macb_reg_writel = hw_writel;
4501
	}
4502
	bp->num_queues = num_queues;
4503
	bp->queue_mask = queue_mask;
4504 4505 4506 4507 4508
	if (macb_config)
		bp->dma_burst_length = macb_config->dma_burst_length;
	bp->pclk = pclk;
	bp->hclk = hclk;
	bp->tx_clk = tx_clk;
4509
	bp->rx_clk = rx_clk;
4510
	bp->tsu_clk = tsu_clk;
4511
	if (macb_config)
4512 4513
		bp->jumbo_max_len = macb_config->jumbo_max_len;

4514
	bp->wol = 0;
4515
	if (of_get_property(np, "magic-packet", NULL))
4516
		bp->wol |= MACB_WOL_HAS_MAGIC_PACKET;
4517
	device_set_wakeup_capable(&pdev->dev, bp->wol & MACB_WOL_HAS_MAGIC_PACKET);
4518

4519 4520
	spin_lock_init(&bp->lock);

4521
	/* setup capabilities */
4522 4523
	macb_configure_caps(bp, macb_config);

4524 4525 4526 4527 4528 4529
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
	if (GEM_BFEXT(DAW64, gem_readl(bp, DCFG6))) {
		dma_set_mask(&pdev->dev, DMA_BIT_MASK(44));
		bp->hw_dma_cap |= HW_DMA_CAP_64B;
	}
#endif
4530 4531 4532
	platform_set_drvdata(pdev, dev);

	dev->irq = platform_get_irq(pdev, 0);
4533 4534
	if (dev->irq < 0) {
		err = dev->irq;
4535
		goto err_out_free_netdev;
4536
	}
4537

4538 4539 4540 4541 4542 4543 4544
	/* MTU range: 68 - 1500 or 10240 */
	dev->min_mtu = GEM_MTU_MIN_SIZE;
	if (bp->caps & MACB_CAPS_JUMBO)
		dev->max_mtu = gem_readl(bp, JML) - ETH_HLEN - ETH_FCS_LEN;
	else
		dev->max_mtu = ETH_DATA_LEN;

4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556
	if (bp->caps & MACB_CAPS_BD_RD_PREFETCH) {
		val = GEM_BFEXT(RXBD_RDBUFF, gem_readl(bp, DCFG10));
		if (val)
			bp->rx_bd_rd_prefetch = (2 << (val - 1)) *
						macb_dma_desc_get_size(bp);

		val = GEM_BFEXT(TXBD_RDBUFF, gem_readl(bp, DCFG10));
		if (val)
			bp->tx_bd_rd_prefetch = (2 << (val - 1)) *
						macb_dma_desc_get_size(bp);
	}

4557 4558 4559 4560
	bp->rx_intr_mask = MACB_RX_INT_FLAGS;
	if (bp->caps & MACB_CAPS_NEEDS_RSTONUBR)
		bp->rx_intr_mask |= MACB_BIT(RXUBR);

4561
	mac = of_get_mac_address(np);
4562 4563 4564
	if (PTR_ERR(mac) == -EPROBE_DEFER) {
		err = -EPROBE_DEFER;
		goto err_out_free_netdev;
4565
	} else if (!IS_ERR_OR_NULL(mac)) {
4566
		ether_addr_copy(bp->dev->dev_addr, mac);
4567
	} else {
4568
		macb_get_hwaddr(bp);
4569
	}
4570

4571 4572
	err = of_get_phy_mode(np, &interface);
	if (err)
4573 4574 4575
		/* not found in DT, MII by default */
		bp->phy_interface = PHY_INTERFACE_MODE_MII;
	else
4576
		bp->phy_interface = interface;
F
frederic RODO 已提交
4577

4578 4579 4580 4581
	/* IP specific init */
	err = init(pdev);
	if (err)
		goto err_out_free_netdev;
4582

4583 4584 4585 4586 4587 4588
	err = macb_mii_init(bp);
	if (err)
		goto err_out_free_netdev;

	netif_carrier_off(dev);

4589 4590 4591
	err = register_netdev(dev);
	if (err) {
		dev_err(&pdev->dev, "Cannot register net device, aborting.\n");
4592
		goto err_out_unregister_mdio;
4593 4594
	}

4595
	tasklet_setup(&bp->hresp_err_tasklet, macb_hresp_error_task);
H
Harini Katakam 已提交
4596

4597 4598 4599
	netdev_info(dev, "Cadence %s rev 0x%08x at 0x%08lx irq %d (%pM)\n",
		    macb_is_gem(bp) ? "GEM" : "MACB", macb_readl(bp, MID),
		    dev->base_addr, dev->irq, dev->dev_addr);
4600

4601 4602 4603
	pm_runtime_mark_last_busy(&bp->pdev->dev);
	pm_runtime_put_autosuspend(&bp->pdev->dev);

4604 4605
	return 0;

4606 4607 4608 4609
err_out_unregister_mdio:
	mdiobus_unregister(bp->mii_bus);
	mdiobus_free(bp->mii_bus);

4610
err_out_free_netdev:
4611
	free_netdev(dev);
4612

4613 4614 4615 4616
err_disable_clocks:
	clk_disable_unprepare(tx_clk);
	clk_disable_unprepare(hclk);
	clk_disable_unprepare(pclk);
4617
	clk_disable_unprepare(rx_clk);
4618
	clk_disable_unprepare(tsu_clk);
4619 4620 4621
	pm_runtime_disable(&pdev->dev);
	pm_runtime_set_suspended(&pdev->dev);
	pm_runtime_dont_use_autosuspend(&pdev->dev);
4622

4623 4624 4625
	return err;
}

4626
static int macb_remove(struct platform_device *pdev)
4627 4628 4629 4630 4631 4632 4633 4634
{
	struct net_device *dev;
	struct macb *bp;

	dev = platform_get_drvdata(pdev);

	if (dev) {
		bp = netdev_priv(dev);
4635 4636
		mdiobus_unregister(bp->mii_bus);
		mdiobus_free(bp->mii_bus);
4637

4638
		unregister_netdev(dev);
C
Chuhong Yuan 已提交
4639
		tasklet_kill(&bp->hresp_err_tasklet);
4640 4641 4642 4643 4644 4645 4646 4647 4648 4649
		pm_runtime_disable(&pdev->dev);
		pm_runtime_dont_use_autosuspend(&pdev->dev);
		if (!pm_runtime_suspended(&pdev->dev)) {
			clk_disable_unprepare(bp->tx_clk);
			clk_disable_unprepare(bp->hclk);
			clk_disable_unprepare(bp->pclk);
			clk_disable_unprepare(bp->rx_clk);
			clk_disable_unprepare(bp->tsu_clk);
			pm_runtime_set_suspended(&pdev->dev);
		}
A
Antoine Tenart 已提交
4650
		phylink_destroy(bp->phylink);
4651
		free_netdev(dev);
4652 4653 4654 4655 4656
	}

	return 0;
}

4657
static int __maybe_unused macb_suspend(struct device *dev)
4658
{
4659
	struct net_device *netdev = dev_get_drvdata(dev);
4660
	struct macb *bp = netdev_priv(netdev);
4661 4662 4663
	struct macb_queue *queue = bp->queues;
	unsigned long flags;
	unsigned int q;
4664
	int err;
4665 4666 4667

	if (!netif_running(netdev))
		return 0;
4668

4669
	if (bp->wol & MACB_WOL_ENABLED) {
4670 4671 4672 4673
		spin_lock_irqsave(&bp->lock, flags);
		/* Flush all status bits */
		macb_writel(bp, TSR, -1);
		macb_writel(bp, RSR, -1);
4674
		for (q = 0, queue = bp->queues; q < bp->num_queues;
4675 4676 4677 4678 4679 4680 4681 4682 4683 4684
		     ++q, ++queue) {
			/* Disable all interrupts */
			queue_writel(queue, IDR, -1);
			queue_readl(queue, ISR);
			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
				queue_writel(queue, ISR, -1);
		}
		/* Change interrupt handler and
		 * Enable WoL IRQ on queue 0
		 */
4685
		devm_free_irq(dev, bp->queues[0].irq, bp->queues);
4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698
		if (macb_is_gem(bp)) {
			err = devm_request_irq(dev, bp->queues[0].irq, gem_wol_interrupt,
					       IRQF_SHARED, netdev->name, bp->queues);
			if (err) {
				dev_err(dev,
					"Unable to request IRQ %d (error %d)\n",
					bp->queues[0].irq, err);
				spin_unlock_irqrestore(&bp->lock, flags);
				return err;
			}
			queue_writel(bp->queues, IER, GEM_BIT(WOL));
			gem_writel(bp, WOL, MACB_BIT(MAG));
		} else {
4699 4700 4701 4702 4703 4704 4705 4706 4707
			err = devm_request_irq(dev, bp->queues[0].irq, macb_wol_interrupt,
					       IRQF_SHARED, netdev->name, bp->queues);
			if (err) {
				dev_err(dev,
					"Unable to request IRQ %d (error %d)\n",
					bp->queues[0].irq, err);
				spin_unlock_irqrestore(&bp->lock, flags);
				return err;
			}
4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721
			queue_writel(bp->queues, IER, MACB_BIT(WOL));
			macb_writel(bp, WOL, MACB_BIT(MAG));
		}
		spin_unlock_irqrestore(&bp->lock, flags);

		enable_irq_wake(bp->queues[0].irq);
	}

	netif_device_detach(netdev);
	for (q = 0, queue = bp->queues; q < bp->num_queues;
	     ++q, ++queue)
		napi_disable(&queue->napi);

	if (!(bp->wol & MACB_WOL_ENABLED)) {
A
Antoine Tenart 已提交
4722 4723 4724
		rtnl_lock();
		phylink_stop(bp->phylink);
		rtnl_unlock();
4725 4726 4727
		spin_lock_irqsave(&bp->lock, flags);
		macb_reset_hw(bp);
		spin_unlock_irqrestore(&bp->lock, flags);
4728
	}
4729

4730 4731
	if (!(bp->caps & MACB_CAPS_USRIO_DISABLED))
		bp->pm_data.usrio = macb_or_gem_readl(bp, USRIO);
4732

4733 4734
	if (netdev->hw_features & NETIF_F_NTUPLE)
		bp->pm_data.scrt2 = gem_readl_n(bp, ETHT, SCRT2_ETHT);
4735

4736 4737
	if (bp->ptp_info)
		bp->ptp_info->ptp_remove(netdev);
4738 4739
	if (!device_may_wakeup(dev))
		pm_runtime_force_suspend(dev);
4740 4741 4742 4743

	return 0;
}

4744
static int __maybe_unused macb_resume(struct device *dev)
4745
{
4746
	struct net_device *netdev = dev_get_drvdata(dev);
4747
	struct macb *bp = netdev_priv(netdev);
4748
	struct macb_queue *queue = bp->queues;
4749
	unsigned long flags;
4750
	unsigned int q;
4751
	int err;
4752 4753 4754

	if (!netif_running(netdev))
		return 0;
4755

4756 4757
	if (!device_may_wakeup(dev))
		pm_runtime_force_resume(dev);
4758

4759
	if (bp->wol & MACB_WOL_ENABLED) {
4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784
		spin_lock_irqsave(&bp->lock, flags);
		/* Disable WoL */
		if (macb_is_gem(bp)) {
			queue_writel(bp->queues, IDR, GEM_BIT(WOL));
			gem_writel(bp, WOL, 0);
		} else {
			queue_writel(bp->queues, IDR, MACB_BIT(WOL));
			macb_writel(bp, WOL, 0);
		}
		/* Clear ISR on queue 0 */
		queue_readl(bp->queues, ISR);
		if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
			queue_writel(bp->queues, ISR, -1);
		/* Replace interrupt handler on queue 0 */
		devm_free_irq(dev, bp->queues[0].irq, bp->queues);
		err = devm_request_irq(dev, bp->queues[0].irq, macb_interrupt,
				       IRQF_SHARED, netdev->name, bp->queues);
		if (err) {
			dev_err(dev,
				"Unable to request IRQ %d (error %d)\n",
				bp->queues[0].irq, err);
			spin_unlock_irqrestore(&bp->lock, flags);
			return err;
		}
		spin_unlock_irqrestore(&bp->lock, flags);
4785

4786
		disable_irq_wake(bp->queues[0].irq);
4787

4788 4789 4790
		/* Now make sure we disable phy before moving
		 * to common restore path
		 */
A
Antoine Tenart 已提交
4791
		rtnl_lock();
4792
		phylink_stop(bp->phylink);
A
Antoine Tenart 已提交
4793
		rtnl_unlock();
4794 4795
	}

4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806
	for (q = 0, queue = bp->queues; q < bp->num_queues;
	     ++q, ++queue)
		napi_enable(&queue->napi);

	if (netdev->hw_features & NETIF_F_NTUPLE)
		gem_writel_n(bp, ETHT, SCRT2_ETHT, bp->pm_data.scrt2);

	if (!(bp->caps & MACB_CAPS_USRIO_DISABLED))
		macb_or_gem_writel(bp, USRIO, bp->pm_data.usrio);

	macb_writel(bp, NCR, MACB_BIT(MPE));
4807 4808
	macb_init_hw(bp);
	macb_set_rx_mode(netdev);
4809
	macb_restore_features(bp);
4810 4811 4812 4813
	rtnl_lock();
	phylink_start(bp->phylink);
	rtnl_unlock();

4814
	netif_device_attach(netdev);
4815 4816
	if (bp->ptp_info)
		bp->ptp_info->ptp_init(netdev);
4817 4818 4819 4820 4821 4822

	return 0;
}

static int __maybe_unused macb_runtime_suspend(struct device *dev)
{
4823
	struct net_device *netdev = dev_get_drvdata(dev);
4824 4825
	struct macb *bp = netdev_priv(netdev);

4826
	if (!(device_may_wakeup(dev))) {
4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838
		clk_disable_unprepare(bp->tx_clk);
		clk_disable_unprepare(bp->hclk);
		clk_disable_unprepare(bp->pclk);
		clk_disable_unprepare(bp->rx_clk);
	}
	clk_disable_unprepare(bp->tsu_clk);

	return 0;
}

static int __maybe_unused macb_runtime_resume(struct device *dev)
{
4839
	struct net_device *netdev = dev_get_drvdata(dev);
4840 4841
	struct macb *bp = netdev_priv(netdev);

4842
	if (!(device_may_wakeup(dev))) {
4843 4844 4845
		clk_prepare_enable(bp->pclk);
		clk_prepare_enable(bp->hclk);
		clk_prepare_enable(bp->tx_clk);
4846
		clk_prepare_enable(bp->rx_clk);
4847
	}
4848
	clk_prepare_enable(bp->tsu_clk);
4849 4850 4851 4852

	return 0;
}

4853 4854 4855 4856
static const struct dev_pm_ops macb_pm_ops = {
	SET_SYSTEM_SLEEP_PM_OPS(macb_suspend, macb_resume)
	SET_RUNTIME_PM_OPS(macb_runtime_suspend, macb_runtime_resume, NULL)
};
S
Soren Brinkmann 已提交
4857

4858
static struct platform_driver macb_driver = {
4859 4860
	.probe		= macb_probe,
	.remove		= macb_remove,
4861 4862
	.driver		= {
		.name		= "macb",
4863
		.of_match_table	= of_match_ptr(macb_dt_ids),
S
Soren Brinkmann 已提交
4864
		.pm	= &macb_pm_ops,
4865 4866 4867
	},
};

4868
module_platform_driver(macb_driver);
4869 4870

MODULE_LICENSE("GPL");
J
Jamie Iles 已提交
4871
MODULE_DESCRIPTION("Cadence MACB/GEM Ethernet driver");
J
Jean Delvare 已提交
4872
MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
4873
MODULE_ALIAS("platform:macb");