macb_main.c 108.4 KB
Newer Older
1
/*
J
Jamie Iles 已提交
2
 * Cadence MACB/GEM Ethernet Controller driver
3 4 5 6 7 8 9 10
 *
 * Copyright (C) 2004-2006 Atmel Corporation
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

11
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
12
#include <linux/clk.h>
13
#include <linux/crc32.h>
14 15 16 17
#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/kernel.h>
#include <linux/types.h>
18
#include <linux/circ_buf.h>
19 20
#include <linux/slab.h>
#include <linux/init.h>
S
Soren Brinkmann 已提交
21
#include <linux/io.h>
22
#include <linux/gpio.h>
23
#include <linux/gpio/consumer.h>
24
#include <linux/interrupt.h>
25 26 27
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
#include <linux/dma-mapping.h>
28
#include <linux/platform_data/macb.h>
29
#include <linux/platform_device.h>
F
frederic RODO 已提交
30
#include <linux/phy.h>
31
#include <linux/of.h>
32
#include <linux/of_device.h>
33
#include <linux/of_gpio.h>
34
#include <linux/of_mdio.h>
35
#include <linux/of_net.h>
R
Rafal Ozieblo 已提交
36 37 38
#include <linux/ip.h>
#include <linux/udp.h>
#include <linux/tcp.h>
39
#include <linux/iopoll.h>
40 41
#include "macb.h"

42 43
#define MACB_RX_BUFFER_SIZE	128
#define RX_BUFFER_MULTIPLE	64  /* bytes */
44

45
#define DEFAULT_RX_RING_SIZE	512 /* must be power of 2 */
46 47
#define MIN_RX_RING_SIZE	64
#define MAX_RX_RING_SIZE	8192
48
#define RX_RING_BYTES(bp)	(macb_dma_desc_get_size(bp)	\
49
				 * (bp)->rx_ring_size)
50

51
#define DEFAULT_TX_RING_SIZE	512 /* must be power of 2 */
52 53
#define MIN_TX_RING_SIZE	64
#define MAX_TX_RING_SIZE	4096
54
#define TX_RING_BYTES(bp)	(macb_dma_desc_get_size(bp)	\
55
				 * (bp)->tx_ring_size)
56

57
/* level of occupied TX descriptors under which we wake up TX process */
58
#define MACB_TX_WAKEUP_THRESH(bp)	(3 * (bp)->tx_ring_size / 4)
59

60
#define MACB_RX_INT_FLAGS	(MACB_BIT(RCOMP) | MACB_BIT(ISR_ROVR))
N
Nicolas Ferre 已提交
61 62 63
#define MACB_TX_ERR_FLAGS	(MACB_BIT(ISR_TUND)			\
					| MACB_BIT(ISR_RLE)		\
					| MACB_BIT(TXERR))
64 65
#define MACB_TX_INT_FLAGS	(MACB_TX_ERR_FLAGS | MACB_BIT(TCOMP)	\
					| MACB_BIT(TXUBR))
N
Nicolas Ferre 已提交
66

R
Rafal Ozieblo 已提交
67 68 69 70
/* Max length of transmit frame must be a multiple of 8 bytes */
#define MACB_TX_LEN_ALIGN	8
#define MACB_MAX_TX_LEN		((unsigned int)((1 << MACB_TX_FRMLEN_SIZE) - 1) & ~((unsigned int)(MACB_TX_LEN_ALIGN - 1)))
#define GEM_MAX_TX_LEN		((unsigned int)((1 << GEM_TX_FRMLEN_SIZE) - 1) & ~((unsigned int)(MACB_TX_LEN_ALIGN - 1)))
71

72
#define GEM_MTU_MIN_SIZE	ETH_MIN_MTU
73
#define MACB_NETIF_LSO		NETIF_F_TSO
74

75 76 77
#define MACB_WOL_HAS_MAGIC_PACKET	(0x1 << 0)
#define MACB_WOL_ENABLED		(0x1 << 1)

78
/* Graceful stop timeouts in us. We should allow up to
N
Nicolas Ferre 已提交
79 80 81
 * 1 frame time (10 Mbits/s, full-duplex, ignoring collisions)
 */
#define MACB_HALT_TIMEOUT	1230
82

83 84
#define MACB_MDIO_TIMEOUT	1000000 /* in usecs */

85
/* DMA buffer descriptor might be different size
86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110
 * depends on hardware configuration:
 *
 * 1. dma address width 32 bits:
 *    word 1: 32 bit address of Data Buffer
 *    word 2: control
 *
 * 2. dma address width 64 bits:
 *    word 1: 32 bit address of Data Buffer
 *    word 2: control
 *    word 3: upper 32 bit address of Data Buffer
 *    word 4: unused
 *
 * 3. dma address width 32 bits with hardware timestamping:
 *    word 1: 32 bit address of Data Buffer
 *    word 2: control
 *    word 3: timestamp word 1
 *    word 4: timestamp word 2
 *
 * 4. dma address width 64 bits with hardware timestamping:
 *    word 1: 32 bit address of Data Buffer
 *    word 2: control
 *    word 3: upper 32 bit address of Data Buffer
 *    word 4: unused
 *    word 5: timestamp word 1
 *    word 6: timestamp word 2
111 112 113
 */
static unsigned int macb_dma_desc_get_size(struct macb *bp)
{
114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134
#ifdef MACB_EXT_DESC
	unsigned int desc_size;

	switch (bp->hw_dma_cap) {
	case HW_DMA_CAP_64B:
		desc_size = sizeof(struct macb_dma_desc)
			+ sizeof(struct macb_dma_desc_64);
		break;
	case HW_DMA_CAP_PTP:
		desc_size = sizeof(struct macb_dma_desc)
			+ sizeof(struct macb_dma_desc_ptp);
		break;
	case HW_DMA_CAP_64B_PTP:
		desc_size = sizeof(struct macb_dma_desc)
			+ sizeof(struct macb_dma_desc_64)
			+ sizeof(struct macb_dma_desc_ptp);
		break;
	default:
		desc_size = sizeof(struct macb_dma_desc);
	}
	return desc_size;
135 136 137 138
#endif
	return sizeof(struct macb_dma_desc);
}

139
static unsigned int macb_adj_dma_desc_idx(struct macb *bp, unsigned int desc_idx)
140
{
141 142 143 144 145 146 147 148 149 150 151 152
#ifdef MACB_EXT_DESC
	switch (bp->hw_dma_cap) {
	case HW_DMA_CAP_64B:
	case HW_DMA_CAP_PTP:
		desc_idx <<= 1;
		break;
	case HW_DMA_CAP_64B_PTP:
		desc_idx *= 3;
		break;
	default:
		break;
	}
153
#endif
154
	return desc_idx;
155 156 157 158 159
}

#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
static struct macb_dma_desc_64 *macb_64b_desc(struct macb *bp, struct macb_dma_desc *desc)
{
160 161 162
	if (bp->hw_dma_cap & HW_DMA_CAP_64B)
		return (struct macb_dma_desc_64 *)((void *)desc + sizeof(struct macb_dma_desc));
	return NULL;
163 164 165
}
#endif

166
/* Ring buffer accessors */
167
static unsigned int macb_tx_ring_wrap(struct macb *bp, unsigned int index)
168
{
169
	return index & (bp->tx_ring_size - 1);
170 171
}

172 173
static struct macb_dma_desc *macb_tx_desc(struct macb_queue *queue,
					  unsigned int index)
174
{
175 176 177
	index = macb_tx_ring_wrap(queue->bp, index);
	index = macb_adj_dma_desc_idx(queue->bp, index);
	return &queue->tx_ring[index];
178 179
}

180 181
static struct macb_tx_skb *macb_tx_skb(struct macb_queue *queue,
				       unsigned int index)
182
{
183
	return &queue->tx_skb[macb_tx_ring_wrap(queue->bp, index)];
184 185
}

186
static dma_addr_t macb_tx_dma(struct macb_queue *queue, unsigned int index)
187 188 189
{
	dma_addr_t offset;

190
	offset = macb_tx_ring_wrap(queue->bp, index) *
191
			macb_dma_desc_get_size(queue->bp);
192

193
	return queue->tx_ring_dma + offset;
194 195
}

196
static unsigned int macb_rx_ring_wrap(struct macb *bp, unsigned int index)
197
{
198
	return index & (bp->rx_ring_size - 1);
199 200
}

201
static struct macb_dma_desc *macb_rx_desc(struct macb_queue *queue, unsigned int index)
202
{
203 204 205
	index = macb_rx_ring_wrap(queue->bp, index);
	index = macb_adj_dma_desc_idx(queue->bp, index);
	return &queue->rx_ring[index];
206 207
}

208
static void *macb_rx_buffer(struct macb_queue *queue, unsigned int index)
209
{
210 211
	return queue->rx_buffers + queue->bp->rx_buffer_size *
	       macb_rx_ring_wrap(queue->bp, index);
212 213
}

214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234
/* I/O accessors */
static u32 hw_readl_native(struct macb *bp, int offset)
{
	return __raw_readl(bp->regs + offset);
}

static void hw_writel_native(struct macb *bp, int offset, u32 value)
{
	__raw_writel(value, bp->regs + offset);
}

static u32 hw_readl(struct macb *bp, int offset)
{
	return readl_relaxed(bp->regs + offset);
}

static void hw_writel(struct macb *bp, int offset, u32 value)
{
	writel_relaxed(value, bp->regs + offset);
}

235
/* Find the CPU endianness by using the loopback bit of NCR register. When the
M
Moritz Fischer 已提交
236
 * CPU is in big endian we need to program swapped mode for management
237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263
 * descriptor access.
 */
static bool hw_is_native_io(void __iomem *addr)
{
	u32 value = MACB_BIT(LLB);

	__raw_writel(value, addr + MACB_NCR);
	value = __raw_readl(addr + MACB_NCR);

	/* Write 0 back to disable everything */
	__raw_writel(0, addr + MACB_NCR);

	return value == MACB_BIT(LLB);
}

static bool hw_is_gem(void __iomem *addr, bool native_io)
{
	u32 id;

	if (native_io)
		id = __raw_readl(addr + MACB_MID);
	else
		id = readl_relaxed(addr + MACB_MID);

	return MACB_BFEXT(IDNUM, id) >= 0x2;
}

264
static void macb_set_hwaddr(struct macb *bp)
265 266 267 268 269
{
	u32 bottom;
	u16 top;

	bottom = cpu_to_le32(*((u32 *)bp->dev->dev_addr));
J
Jamie Iles 已提交
270
	macb_or_gem_writel(bp, SA1B, bottom);
271
	top = cpu_to_le16(*((u16 *)(bp->dev->dev_addr + 4)));
J
Jamie Iles 已提交
272
	macb_or_gem_writel(bp, SA1T, top);
273 274 275 276 277 278 279 280

	/* Clear unused address register sets */
	macb_or_gem_writel(bp, SA2B, 0);
	macb_or_gem_writel(bp, SA2T, 0);
	macb_or_gem_writel(bp, SA3B, 0);
	macb_or_gem_writel(bp, SA3T, 0);
	macb_or_gem_writel(bp, SA4B, 0);
	macb_or_gem_writel(bp, SA4T, 0);
281 282
}

283
static void macb_get_hwaddr(struct macb *bp)
284
{
285
	struct macb_platform_data *pdata;
286 287 288
	u32 bottom;
	u16 top;
	u8 addr[6];
289 290
	int i;

J
Jingoo Han 已提交
291
	pdata = dev_get_platdata(&bp->pdev->dev);
292

293
	/* Check all 4 address register for valid address */
294 295 296 297
	for (i = 0; i < 4; i++) {
		bottom = macb_or_gem_readl(bp, SA1B + i * 8);
		top = macb_or_gem_readl(bp, SA1T + i * 8);

298 299 300 301 302 303 304 305 306 307 308 309 310 311 312
		if (pdata && pdata->rev_eth_addr) {
			addr[5] = bottom & 0xff;
			addr[4] = (bottom >> 8) & 0xff;
			addr[3] = (bottom >> 16) & 0xff;
			addr[2] = (bottom >> 24) & 0xff;
			addr[1] = top & 0xff;
			addr[0] = (top & 0xff00) >> 8;
		} else {
			addr[0] = bottom & 0xff;
			addr[1] = (bottom >> 8) & 0xff;
			addr[2] = (bottom >> 16) & 0xff;
			addr[3] = (bottom >> 24) & 0xff;
			addr[4] = top & 0xff;
			addr[5] = (top >> 8) & 0xff;
		}
313 314 315 316 317

		if (is_valid_ether_addr(addr)) {
			memcpy(bp->dev->dev_addr, addr, sizeof(addr));
			return;
		}
318
	}
319

320
	dev_info(&bp->pdev->dev, "invalid hw address, using random\n");
321
	eth_hw_addr_random(bp->dev);
322 323
}

324 325 326 327 328 329 330 331
static int macb_mdio_wait_for_idle(struct macb *bp)
{
	u32 val;

	return readx_poll_timeout(MACB_READ_NSR, bp, val, val & MACB_BIT(IDLE),
				  1, MACB_MDIO_TIMEOUT);
}

F
frederic RODO 已提交
332
static int macb_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
333
{
F
frederic RODO 已提交
334
	struct macb *bp = bus->priv;
335
	int value;
336 337 338 339 340
	int err;

	err = macb_mdio_wait_for_idle(bp);
	if (err < 0)
		return err;
341 342 343

	macb_writel(bp, MAN, (MACB_BF(SOF, MACB_MAN_SOF)
			      | MACB_BF(RW, MACB_MAN_READ)
F
frederic RODO 已提交
344 345
			      | MACB_BF(PHYA, mii_id)
			      | MACB_BF(REGA, regnum)
346 347
			      | MACB_BF(CODE, MACB_MAN_CODE)));

348 349 350
	err = macb_mdio_wait_for_idle(bp);
	if (err < 0)
		return err;
351 352 353 354 355 356

	value = MACB_BFEXT(DATA, macb_readl(bp, MAN));

	return value;
}

F
frederic RODO 已提交
357 358
static int macb_mdio_write(struct mii_bus *bus, int mii_id, int regnum,
			   u16 value)
359
{
F
frederic RODO 已提交
360
	struct macb *bp = bus->priv;
361 362 363 364 365
	int err;

	err = macb_mdio_wait_for_idle(bp);
	if (err < 0)
		return err;
366 367 368

	macb_writel(bp, MAN, (MACB_BF(SOF, MACB_MAN_SOF)
			      | MACB_BF(RW, MACB_MAN_WRITE)
F
frederic RODO 已提交
369 370
			      | MACB_BF(PHYA, mii_id)
			      | MACB_BF(REGA, regnum)
371
			      | MACB_BF(CODE, MACB_MAN_CODE)
F
frederic RODO 已提交
372
			      | MACB_BF(DATA, value)));
373

374 375 376
	err = macb_mdio_wait_for_idle(bp);
	if (err < 0)
		return err;
F
frederic RODO 已提交
377 378 379

	return 0;
}
380

381 382 383 384 385 386 387 388 389 390
/**
 * macb_set_tx_clk() - Set a clock to a new frequency
 * @clk		Pointer to the clock to change
 * @rate	New frequency in Hz
 * @dev		Pointer to the struct net_device
 */
static void macb_set_tx_clk(struct clk *clk, int speed, struct net_device *dev)
{
	long ferr, rate, rate_rounded;

391 392 393
	if (!clk)
		return;

394 395 396 397 398 399 400 401 402 403 404
	switch (speed) {
	case SPEED_10:
		rate = 2500000;
		break;
	case SPEED_100:
		rate = 25000000;
		break;
	case SPEED_1000:
		rate = 125000000;
		break;
	default:
S
Soren Brinkmann 已提交
405
		return;
406 407 408 409 410 411 412 413 414 415 416 417 418
	}

	rate_rounded = clk_round_rate(clk, rate);
	if (rate_rounded < 0)
		return;

	/* RGMII allows 50 ppm frequency error. Test and warn if this limit
	 * is not satisfied.
	 */
	ferr = abs(rate_rounded - rate);
	ferr = DIV_ROUND_UP(ferr, rate / 100000);
	if (ferr > 5)
		netdev_warn(dev, "unable to generate target frequency: %ld Hz\n",
419
			    rate);
420 421 422 423 424

	if (clk_set_rate(clk, rate_rounded))
		netdev_err(dev, "adjusting tx_clk failed.\n");
}

F
frederic RODO 已提交
425
static void macb_handle_link_change(struct net_device *dev)
426
{
F
frederic RODO 已提交
427
	struct macb *bp = netdev_priv(dev);
428
	struct phy_device *phydev = dev->phydev;
F
frederic RODO 已提交
429 430
	unsigned long flags;
	int status_change = 0;
431

F
frederic RODO 已提交
432 433 434 435 436 437 438 439 440
	spin_lock_irqsave(&bp->lock, flags);

	if (phydev->link) {
		if ((bp->speed != phydev->speed) ||
		    (bp->duplex != phydev->duplex)) {
			u32 reg;

			reg = macb_readl(bp, NCFGR);
			reg &= ~(MACB_BIT(SPD) | MACB_BIT(FD));
441 442
			if (macb_is_gem(bp))
				reg &= ~GEM_BIT(GBE);
F
frederic RODO 已提交
443 444 445

			if (phydev->duplex)
				reg |= MACB_BIT(FD);
A
Atsushi Nemoto 已提交
446
			if (phydev->speed == SPEED_100)
F
frederic RODO 已提交
447
				reg |= MACB_BIT(SPD);
448 449
			if (phydev->speed == SPEED_1000 &&
			    bp->caps & MACB_CAPS_GIGABIT_MODE_AVAILABLE)
450
				reg |= GEM_BIT(GBE);
F
frederic RODO 已提交
451

452
			macb_or_gem_writel(bp, NCFGR, reg);
F
frederic RODO 已提交
453 454 455 456 457

			bp->speed = phydev->speed;
			bp->duplex = phydev->duplex;
			status_change = 1;
		}
458 459
	}

F
frederic RODO 已提交
460
	if (phydev->link != bp->link) {
461
		if (!phydev->link) {
F
frederic RODO 已提交
462 463 464 465
			bp->speed = 0;
			bp->duplex = -1;
		}
		bp->link = phydev->link;
466

F
frederic RODO 已提交
467 468
		status_change = 1;
	}
469

F
frederic RODO 已提交
470 471 472
	spin_unlock_irqrestore(&bp->lock, flags);

	if (status_change) {
473
		if (phydev->link) {
474 475 476 477 478
			/* Update the TX clock rate if and only if the link is
			 * up and there has been a link change.
			 */
			macb_set_tx_clk(bp->tx_clk, phydev->speed, dev);

479
			netif_carrier_on(dev);
480 481 482 483
			netdev_info(dev, "link up (%d/%s)\n",
				    phydev->speed,
				    phydev->duplex == DUPLEX_FULL ?
				    "Full" : "Half");
484 485
		} else {
			netif_carrier_off(dev);
486
			netdev_info(dev, "link down\n");
487
		}
F
frederic RODO 已提交
488
	}
489 490
}

F
frederic RODO 已提交
491 492
/* based on au1000_eth. c*/
static int macb_mii_probe(struct net_device *dev)
493
{
F
frederic RODO 已提交
494
	struct macb *bp = netdev_priv(dev);
495
	struct macb_platform_data *pdata;
496
	struct phy_device *phydev;
497 498 499 500 501 502 503 504 505 506 507
	struct device_node *np;
	int phy_irq, ret, i;

	pdata = dev_get_platdata(&bp->pdev->dev);
	np = bp->pdev->dev.of_node;
	ret = 0;

	if (np) {
		if (of_phy_is_fixed_link(np)) {
			bp->phy_node = of_node_get(np);
		} else {
508 509 510 511
			bp->phy_node = of_parse_phandle(np, "phy-handle", 0);
			/* fallback to standard phy registration if no
			 * phy-handle was found nor any phy found during
			 * dt phy registration
512
			 */
513
			if (!bp->phy_node && !phy_find_first(bp->mii_bus)) {
514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529
				for (i = 0; i < PHY_MAX_ADDR; i++) {
					struct phy_device *phydev;

					phydev = mdiobus_scan(bp->mii_bus, i);
					if (IS_ERR(phydev) &&
					    PTR_ERR(phydev) != -ENODEV) {
						ret = PTR_ERR(phydev);
						break;
					}
				}

				if (ret)
					return -ENODEV;
			}
		}
	}
F
frederic RODO 已提交
530

531 532 533 534 535 536 537 538 539 540 541 542
	if (bp->phy_node) {
		phydev = of_phy_connect(dev, bp->phy_node,
					&macb_handle_link_change, 0,
					bp->phy_interface);
		if (!phydev)
			return -ENODEV;
	} else {
		phydev = phy_find_first(bp->mii_bus);
		if (!phydev) {
			netdev_err(dev, "no PHY found\n");
			return -ENXIO;
		}
F
frederic RODO 已提交
543

544 545 546 547 548 549 550 551 552 553
		if (pdata) {
			if (gpio_is_valid(pdata->phy_irq_pin)) {
				ret = devm_gpio_request(&bp->pdev->dev,
							pdata->phy_irq_pin, "phy int");
				if (!ret) {
					phy_irq = gpio_to_irq(pdata->phy_irq_pin);
					phydev->irq = (phy_irq < 0) ? PHY_POLL : phy_irq;
				}
			} else {
				phydev->irq = PHY_POLL;
554
			}
555
		}
F
frederic RODO 已提交
556

557 558 559 560 561 562 563
		/* attach the mac to the phy */
		ret = phy_connect_direct(dev, phydev, &macb_handle_link_change,
					 bp->phy_interface);
		if (ret) {
			netdev_err(dev, "Could not attach to PHY\n");
			return ret;
		}
F
frederic RODO 已提交
564 565 566
	}

	/* mask with MAC supported features */
567
	if (macb_is_gem(bp) && bp->caps & MACB_CAPS_GIGABIT_MODE_AVAILABLE)
568
		phy_set_max_speed(phydev, SPEED_1000);
569
	else
570
		phy_set_max_speed(phydev, SPEED_100);
F
frederic RODO 已提交
571

572
	if (bp->caps & MACB_CAPS_NO_GIGABIT_HALF)
573 574
		phy_remove_link_mode(phydev,
				     ETHTOOL_LINK_MODE_1000baseT_Half_BIT);
F
frederic RODO 已提交
575 576 577 578 579 580

	bp->link = 0;
	bp->speed = 0;
	bp->duplex = -1;

	return 0;
581 582
}

583
static int macb_mii_init(struct macb *bp)
584
{
585
	struct macb_platform_data *pdata;
586
	struct device_node *np;
587
	int err = -ENXIO;
588

589
	/* Enable management port */
F
frederic RODO 已提交
590
	macb_writel(bp, NCR, MACB_BIT(MPE));
591

592
	bp->mii_bus = mdiobus_alloc();
593
	if (!bp->mii_bus) {
594 595 596 597 598 599 600
		err = -ENOMEM;
		goto err_out;
	}

	bp->mii_bus->name = "MACB_mii_bus";
	bp->mii_bus->read = &macb_mdio_read;
	bp->mii_bus->write = &macb_mdio_write;
601
	snprintf(bp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
602
		 bp->pdev->name, bp->pdev->id);
603
	bp->mii_bus->priv = bp;
604
	bp->mii_bus->parent = &bp->pdev->dev;
J
Jingoo Han 已提交
605
	pdata = dev_get_platdata(&bp->pdev->dev);
606

607
	dev_set_drvdata(&bp->dev->dev, bp->mii_bus);
608

609
	np = bp->pdev->dev.of_node;
610 611 612 613 614 615 616 617 618 619 620 621 622 623
	if (np && of_phy_is_fixed_link(np)) {
		if (of_phy_register_fixed_link(np) < 0) {
			dev_err(&bp->pdev->dev,
				"broken fixed-link specification %pOF\n", np);
			goto err_out_free_mdiobus;
		}

		err = mdiobus_register(bp->mii_bus);
	} else {
		if (pdata)
			bp->mii_bus->phy_mask = pdata->phy_mask;

		err = of_mdiobus_register(bp->mii_bus, np);
	}
624

625
	if (err)
626
		goto err_out_free_fixed_link;
627

628 629
	err = macb_mii_probe(bp->dev);
	if (err)
F
frederic RODO 已提交
630
		goto err_out_unregister_bus;
631

F
frederic RODO 已提交
632
	return 0;
633

F
frederic RODO 已提交
634
err_out_unregister_bus:
635
	mdiobus_unregister(bp->mii_bus);
636
err_out_free_fixed_link:
637 638
	if (np && of_phy_is_fixed_link(np))
		of_phy_deregister_fixed_link(np);
639 640
err_out_free_mdiobus:
	of_node_put(bp->phy_node);
641
	mdiobus_free(bp->mii_bus);
F
frederic RODO 已提交
642 643
err_out:
	return err;
644 645 646 647
}

static void macb_update_stats(struct macb *bp)
{
648 649
	u32 *p = &bp->hw_stats.macb.rx_pause_frames;
	u32 *end = &bp->hw_stats.macb.tx_pause_frames + 1;
650
	int offset = MACB_PFR;
651 652 653

	WARN_ON((unsigned long)(end - p - 1) != (MACB_TPF - MACB_PFR) / 4);

654
	for (; p < end; p++, offset += 4)
655
		*p += bp->macb_reg_readl(bp, offset);
656 657
}

N
Nicolas Ferre 已提交
658
static int macb_halt_tx(struct macb *bp)
659
{
N
Nicolas Ferre 已提交
660 661
	unsigned long	halt_time, timeout;
	u32		status;
662

N
Nicolas Ferre 已提交
663
	macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(THALT));
664

N
Nicolas Ferre 已提交
665 666 667 668 669 670
	timeout = jiffies + usecs_to_jiffies(MACB_HALT_TIMEOUT);
	do {
		halt_time = jiffies;
		status = macb_readl(bp, TSR);
		if (!(status & MACB_BIT(TGO)))
			return 0;
671

672
		udelay(250);
N
Nicolas Ferre 已提交
673
	} while (time_before(halt_time, timeout));
674

N
Nicolas Ferre 已提交
675 676
	return -ETIMEDOUT;
}
677

678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695
static void macb_tx_unmap(struct macb *bp, struct macb_tx_skb *tx_skb)
{
	if (tx_skb->mapping) {
		if (tx_skb->mapped_as_page)
			dma_unmap_page(&bp->pdev->dev, tx_skb->mapping,
				       tx_skb->size, DMA_TO_DEVICE);
		else
			dma_unmap_single(&bp->pdev->dev, tx_skb->mapping,
					 tx_skb->size, DMA_TO_DEVICE);
		tx_skb->mapping = 0;
	}

	if (tx_skb->skb) {
		dev_kfree_skb_any(tx_skb->skb);
		tx_skb->skb = NULL;
	}
}

696
static void macb_set_addr(struct macb *bp, struct macb_dma_desc *desc, dma_addr_t addr)
697 698
{
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
699 700
	struct macb_dma_desc_64 *desc_64;

701
	if (bp->hw_dma_cap & HW_DMA_CAP_64B) {
702 703
		desc_64 = macb_64b_desc(bp, desc);
		desc_64->addrh = upper_32_bits(addr);
704 705 706 707 708
		/* The low bits of RX address contain the RX_USED bit, clearing
		 * of which allows packet RX. Make sure the high bits are also
		 * visible to HW at that point.
		 */
		dma_wmb();
709
	}
710
#endif
711 712 713 714 715 716 717 718 719
	desc->addr = lower_32_bits(addr);
}

static dma_addr_t macb_get_addr(struct macb *bp, struct macb_dma_desc *desc)
{
	dma_addr_t addr = 0;
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
	struct macb_dma_desc_64 *desc_64;

720
	if (bp->hw_dma_cap & HW_DMA_CAP_64B) {
721 722 723 724 725 726
		desc_64 = macb_64b_desc(bp, desc);
		addr = ((u64)(desc_64->addrh) << 32);
	}
#endif
	addr |= MACB_BF(RX_WADDR, MACB_BFEXT(RX_WADDR, desc->addr));
	return addr;
727 728
}

N
Nicolas Ferre 已提交
729 730
static void macb_tx_error_task(struct work_struct *work)
{
731 732 733
	struct macb_queue	*queue = container_of(work, struct macb_queue,
						      tx_error_task);
	struct macb		*bp = queue->bp;
N
Nicolas Ferre 已提交
734
	struct macb_tx_skb	*tx_skb;
735
	struct macb_dma_desc	*desc;
N
Nicolas Ferre 已提交
736 737
	struct sk_buff		*skb;
	unsigned int		tail;
738 739 740 741 742
	unsigned long		flags;

	netdev_vdbg(bp->dev, "macb_tx_error_task: q = %u, t = %u, h = %u\n",
		    (unsigned int)(queue - bp->queues),
		    queue->tx_tail, queue->tx_head);
743

744 745 746 747 748 749 750
	/* Prevent the queue IRQ handlers from running: each of them may call
	 * macb_tx_interrupt(), which in turn may call netif_wake_subqueue().
	 * As explained below, we have to halt the transmission before updating
	 * TBQP registers so we call netif_tx_stop_all_queues() to notify the
	 * network engine about the macb/gem being halted.
	 */
	spin_lock_irqsave(&bp->lock, flags);
751

N
Nicolas Ferre 已提交
752
	/* Make sure nobody is trying to queue up new packets */
753
	netif_tx_stop_all_queues(bp->dev);
754

755
	/* Stop transmission now
N
Nicolas Ferre 已提交
756
	 * (in case we have just queued new packets)
757
	 * macb/gem must be halted to write TBQP register
N
Nicolas Ferre 已提交
758 759 760 761
	 */
	if (macb_halt_tx(bp))
		/* Just complain for now, reinitializing TX path can be good */
		netdev_err(bp->dev, "BUG: halt tx timed out\n");
762

763
	/* Treat frames in TX queue including the ones that caused the error.
N
Nicolas Ferre 已提交
764 765
	 * Free transmit buffers in upper layer.
	 */
766 767
	for (tail = queue->tx_tail; tail != queue->tx_head; tail++) {
		u32	ctrl;
768

769
		desc = macb_tx_desc(queue, tail);
N
Nicolas Ferre 已提交
770
		ctrl = desc->ctrl;
771
		tx_skb = macb_tx_skb(queue, tail);
N
Nicolas Ferre 已提交
772
		skb = tx_skb->skb;
773

N
Nicolas Ferre 已提交
774
		if (ctrl & MACB_BIT(TX_USED)) {
775 776 777 778
			/* skb is set for the last buffer of the frame */
			while (!skb) {
				macb_tx_unmap(bp, tx_skb);
				tail++;
779
				tx_skb = macb_tx_skb(queue, tail);
780 781 782 783 784 785 786 787
				skb = tx_skb->skb;
			}

			/* ctrl still refers to the first buffer descriptor
			 * since it's the only one written back by the hardware
			 */
			if (!(ctrl & MACB_BIT(TX_BUF_EXHAUSTED))) {
				netdev_vdbg(bp->dev, "txerr skb %u (data %p) TX complete\n",
788 789
					    macb_tx_ring_wrap(bp, tail),
					    skb->data);
790
				bp->dev->stats.tx_packets++;
791
				queue->stats.tx_packets++;
792
				bp->dev->stats.tx_bytes += skb->len;
793
				queue->stats.tx_bytes += skb->len;
794
			}
N
Nicolas Ferre 已提交
795
		} else {
796 797 798
			/* "Buffers exhausted mid-frame" errors may only happen
			 * if the driver is buggy, so complain loudly about
			 * those. Statistics are updated by hardware.
N
Nicolas Ferre 已提交
799 800 801 802
			 */
			if (ctrl & MACB_BIT(TX_BUF_EXHAUSTED))
				netdev_err(bp->dev,
					   "BUG: TX buffers exhausted mid-frame\n");
803

N
Nicolas Ferre 已提交
804 805 806
			desc->ctrl = ctrl | MACB_BIT(TX_USED);
		}

807
		macb_tx_unmap(bp, tx_skb);
808 809
	}

810 811
	/* Set end of TX queue */
	desc = macb_tx_desc(queue, 0);
812
	macb_set_addr(bp, desc, 0);
813 814
	desc->ctrl = MACB_BIT(TX_USED);

N
Nicolas Ferre 已提交
815 816 817 818
	/* Make descriptor updates visible to hardware */
	wmb();

	/* Reinitialize the TX desc queue */
819
	queue_writel(queue, TBQP, lower_32_bits(queue->tx_ring_dma));
820
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
821
	if (bp->hw_dma_cap & HW_DMA_CAP_64B)
822
		queue_writel(queue, TBQPH, upper_32_bits(queue->tx_ring_dma));
823
#endif
N
Nicolas Ferre 已提交
824
	/* Make TX ring reflect state of hardware */
825 826
	queue->tx_head = 0;
	queue->tx_tail = 0;
N
Nicolas Ferre 已提交
827 828 829

	/* Housework before enabling TX IRQ */
	macb_writel(bp, TSR, macb_readl(bp, TSR));
830 831 832 833 834 835 836
	queue_writel(queue, IER, MACB_TX_INT_FLAGS);

	/* Now we are ready to start transmission again */
	netif_tx_start_all_queues(bp->dev);
	macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(TSTART));

	spin_unlock_irqrestore(&bp->lock, flags);
N
Nicolas Ferre 已提交
837 838
}

839
static void macb_tx_interrupt(struct macb_queue *queue)
N
Nicolas Ferre 已提交
840 841 842 843
{
	unsigned int tail;
	unsigned int head;
	u32 status;
844 845
	struct macb *bp = queue->bp;
	u16 queue_index = queue - bp->queues;
N
Nicolas Ferre 已提交
846 847 848 849

	status = macb_readl(bp, TSR);
	macb_writel(bp, TSR, status);

850
	if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
851
		queue_writel(queue, ISR, MACB_BIT(TCOMP));
852

N
Nicolas Ferre 已提交
853
	netdev_vdbg(bp->dev, "macb_tx_interrupt status = 0x%03lx\n",
854
		    (unsigned long)status);
855

856 857
	head = queue->tx_head;
	for (tail = queue->tx_tail; tail != head; tail++) {
858 859 860 861
		struct macb_tx_skb	*tx_skb;
		struct sk_buff		*skb;
		struct macb_dma_desc	*desc;
		u32			ctrl;
862

863
		desc = macb_tx_desc(queue, tail);
864

865
		/* Make hw descriptor updates visible to CPU */
866
		rmb();
867

868
		ctrl = desc->ctrl;
869

870 871 872
		/* TX_USED bit is only set by hardware on the very first buffer
		 * descriptor of the transmitted frame.
		 */
873
		if (!(ctrl & MACB_BIT(TX_USED)))
874 875
			break;

876 877
		/* Process all buffers of the current transmitted frame */
		for (;; tail++) {
878
			tx_skb = macb_tx_skb(queue, tail);
879 880 881 882
			skb = tx_skb->skb;

			/* First, update TX stats if needed */
			if (skb) {
883 884 885 886 887 888
				if (gem_ptp_do_txstamp(queue, skb, desc) == 0) {
					/* skb now belongs to timestamp buffer
					 * and will be removed later
					 */
					tx_skb->skb = NULL;
				}
889
				netdev_vdbg(bp->dev, "skb %u (data %p) TX complete\n",
890 891
					    macb_tx_ring_wrap(bp, tail),
					    skb->data);
892
				bp->dev->stats.tx_packets++;
893
				queue->stats.tx_packets++;
894
				bp->dev->stats.tx_bytes += skb->len;
895
				queue->stats.tx_bytes += skb->len;
896
			}
897

898 899 900 901 902 903 904 905 906 907
			/* Now we can safely release resources */
			macb_tx_unmap(bp, tx_skb);

			/* skb is set only for the last buffer of the frame.
			 * WARNING: at this point skb has been freed by
			 * macb_tx_unmap().
			 */
			if (skb)
				break;
		}
908 909
	}

910 911 912
	queue->tx_tail = tail;
	if (__netif_subqueue_stopped(bp->dev, queue_index) &&
	    CIRC_CNT(queue->tx_head, queue->tx_tail,
913
		     bp->tx_ring_size) <= MACB_TX_WAKEUP_THRESH(bp))
914
		netif_wake_subqueue(bp->dev, queue_index);
915 916
}

917
static void gem_rx_refill(struct macb_queue *queue)
N
Nicolas Ferre 已提交
918 919 920 921
{
	unsigned int		entry;
	struct sk_buff		*skb;
	dma_addr_t		paddr;
922
	struct macb *bp = queue->bp;
923
	struct macb_dma_desc *desc;
N
Nicolas Ferre 已提交
924

925 926 927
	while (CIRC_SPACE(queue->rx_prepared_head, queue->rx_tail,
			bp->rx_ring_size) > 0) {
		entry = macb_rx_ring_wrap(bp, queue->rx_prepared_head);
N
Nicolas Ferre 已提交
928 929 930 931

		/* Make hw descriptor updates visible to CPU */
		rmb();

932 933
		queue->rx_prepared_head++;
		desc = macb_rx_desc(queue, entry);
N
Nicolas Ferre 已提交
934

935
		if (!queue->rx_skbuff[entry]) {
N
Nicolas Ferre 已提交
936 937
			/* allocate sk_buff for this free entry in ring */
			skb = netdev_alloc_skb(bp->dev, bp->rx_buffer_size);
938
			if (unlikely(!skb)) {
N
Nicolas Ferre 已提交
939 940 941 942 943 944 945
				netdev_err(bp->dev,
					   "Unable to allocate sk_buff\n");
				break;
			}

			/* now fill corresponding descriptor entry */
			paddr = dma_map_single(&bp->pdev->dev, skb->data,
946 947
					       bp->rx_buffer_size,
					       DMA_FROM_DEVICE);
948 949 950 951 952
			if (dma_mapping_error(&bp->pdev->dev, paddr)) {
				dev_kfree_skb(skb);
				break;
			}

953
			queue->rx_skbuff[entry] = skb;
N
Nicolas Ferre 已提交
954

955
			if (entry == bp->rx_ring_size - 1)
N
Nicolas Ferre 已提交
956
				paddr |= MACB_BIT(RX_WRAP);
957
			desc->ctrl = 0;
958 959 960 961 962
			/* Setting addr clears RX_USED and allows reception,
			 * make sure ctrl is cleared first to avoid a race.
			 */
			dma_wmb();
			macb_set_addr(bp, desc, paddr);
N
Nicolas Ferre 已提交
963 964 965

			/* properly align Ethernet header */
			skb_reserve(skb, NET_IP_ALIGN);
966
		} else {
967
			desc->ctrl = 0;
968 969
			dma_wmb();
			desc->addr &= ~MACB_BIT(RX_USED);
N
Nicolas Ferre 已提交
970 971 972 973 974 975
		}
	}

	/* Make descriptor updates visible to hardware */
	wmb();

976 977
	netdev_vdbg(bp->dev, "rx ring: queue: %p, prepared head %d, tail %d\n",
			queue, queue->rx_prepared_head, queue->rx_tail);
N
Nicolas Ferre 已提交
978 979 980
}

/* Mark DMA descriptors from begin up to and not including end as unused */
981
static void discard_partial_frame(struct macb_queue *queue, unsigned int begin,
N
Nicolas Ferre 已提交
982 983 984 985 986
				  unsigned int end)
{
	unsigned int frag;

	for (frag = begin; frag != end; frag++) {
987
		struct macb_dma_desc *desc = macb_rx_desc(queue, frag);
988

N
Nicolas Ferre 已提交
989 990 991 992 993 994
		desc->addr &= ~MACB_BIT(RX_USED);
	}

	/* Make descriptor updates visible to hardware */
	wmb();

995
	/* When this happens, the hardware stats registers for
N
Nicolas Ferre 已提交
996 997 998 999 1000
	 * whatever caused this is updated, so we don't have to record
	 * anything.
	 */
}

1001
static int gem_rx(struct macb_queue *queue, int budget)
N
Nicolas Ferre 已提交
1002
{
1003
	struct macb *bp = queue->bp;
N
Nicolas Ferre 已提交
1004 1005 1006 1007 1008 1009 1010
	unsigned int		len;
	unsigned int		entry;
	struct sk_buff		*skb;
	struct macb_dma_desc	*desc;
	int			count = 0;

	while (count < budget) {
1011 1012 1013
		u32 ctrl;
		dma_addr_t addr;
		bool rxused;
N
Nicolas Ferre 已提交
1014

1015 1016
		entry = macb_rx_ring_wrap(bp, queue->rx_tail);
		desc = macb_rx_desc(queue, entry);
N
Nicolas Ferre 已提交
1017 1018 1019 1020

		/* Make hw descriptor updates visible to CPU */
		rmb();

1021
		rxused = (desc->addr & MACB_BIT(RX_USED)) ? true : false;
1022
		addr = macb_get_addr(bp, desc);
N
Nicolas Ferre 已提交
1023

1024
		if (!rxused)
N
Nicolas Ferre 已提交
1025 1026
			break;

1027 1028 1029 1030 1031
		/* Ensure ctrl is at least as up-to-date as rxused */
		dma_rmb();

		ctrl = desc->ctrl;

1032
		queue->rx_tail++;
N
Nicolas Ferre 已提交
1033 1034 1035 1036 1037
		count++;

		if (!(ctrl & MACB_BIT(RX_SOF) && ctrl & MACB_BIT(RX_EOF))) {
			netdev_err(bp->dev,
				   "not whole frame pointed by descriptor\n");
1038
			bp->dev->stats.rx_dropped++;
1039
			queue->stats.rx_dropped++;
N
Nicolas Ferre 已提交
1040 1041
			break;
		}
1042
		skb = queue->rx_skbuff[entry];
N
Nicolas Ferre 已提交
1043 1044 1045
		if (unlikely(!skb)) {
			netdev_err(bp->dev,
				   "inconsistent Rx descriptor chain\n");
1046
			bp->dev->stats.rx_dropped++;
1047
			queue->stats.rx_dropped++;
N
Nicolas Ferre 已提交
1048 1049 1050
			break;
		}
		/* now everything is ready for receiving packet */
1051
		queue->rx_skbuff[entry] = NULL;
1052
		len = ctrl & bp->rx_frm_len_mask;
N
Nicolas Ferre 已提交
1053 1054 1055 1056 1057

		netdev_vdbg(bp->dev, "gem_rx %u (len %u)\n", entry, len);

		skb_put(skb, len);
		dma_unmap_single(&bp->pdev->dev, addr,
1058
				 bp->rx_buffer_size, DMA_FROM_DEVICE);
N
Nicolas Ferre 已提交
1059 1060 1061

		skb->protocol = eth_type_trans(skb, bp->dev);
		skb_checksum_none_assert(skb);
1062 1063 1064 1065
		if (bp->dev->features & NETIF_F_RXCSUM &&
		    !(bp->dev->flags & IFF_PROMISC) &&
		    GEM_BFEXT(RX_CSUM, ctrl) & GEM_RX_CSUM_CHECKED_MASK)
			skb->ip_summed = CHECKSUM_UNNECESSARY;
N
Nicolas Ferre 已提交
1066

1067
		bp->dev->stats.rx_packets++;
1068
		queue->stats.rx_packets++;
1069
		bp->dev->stats.rx_bytes += skb->len;
1070
		queue->stats.rx_bytes += skb->len;
N
Nicolas Ferre 已提交
1071

1072 1073
		gem_ptp_do_rxstamp(bp, skb, desc);

N
Nicolas Ferre 已提交
1074 1075 1076 1077
#if defined(DEBUG) && defined(VERBOSE_DEBUG)
		netdev_vdbg(bp->dev, "received skb of length %u, csum: %08x\n",
			    skb->len, skb->csum);
		print_hex_dump(KERN_DEBUG, " mac: ", DUMP_PREFIX_ADDRESS, 16, 1,
1078
			       skb_mac_header(skb), 16, true);
N
Nicolas Ferre 已提交
1079 1080 1081 1082 1083 1084 1085
		print_hex_dump(KERN_DEBUG, "data: ", DUMP_PREFIX_ADDRESS, 16, 1,
			       skb->data, 32, true);
#endif

		netif_receive_skb(skb);
	}

1086
	gem_rx_refill(queue);
N
Nicolas Ferre 已提交
1087 1088 1089 1090

	return count;
}

1091
static int macb_rx_frame(struct macb_queue *queue, unsigned int first_frag,
1092 1093 1094 1095
			 unsigned int last_frag)
{
	unsigned int len;
	unsigned int frag;
1096
	unsigned int offset;
1097
	struct sk_buff *skb;
1098
	struct macb_dma_desc *desc;
1099
	struct macb *bp = queue->bp;
1100

1101
	desc = macb_rx_desc(queue, last_frag);
1102
	len = desc->ctrl & bp->rx_frm_len_mask;
1103

1104
	netdev_vdbg(bp->dev, "macb_rx_frame frags %u - %u (len %u)\n",
1105 1106
		macb_rx_ring_wrap(bp, first_frag),
		macb_rx_ring_wrap(bp, last_frag), len);
1107

1108
	/* The ethernet header starts NET_IP_ALIGN bytes into the
1109 1110 1111 1112 1113 1114 1115 1116
	 * first buffer. Since the header is 14 bytes, this makes the
	 * payload word-aligned.
	 *
	 * Instead of calling skb_reserve(NET_IP_ALIGN), we just copy
	 * the two padding bytes into the skb so that we avoid hitting
	 * the slowpath in memcpy(), and pull them off afterwards.
	 */
	skb = netdev_alloc_skb(bp->dev, len + NET_IP_ALIGN);
1117
	if (!skb) {
1118
		bp->dev->stats.rx_dropped++;
1119
		for (frag = first_frag; ; frag++) {
1120
			desc = macb_rx_desc(queue, frag);
1121
			desc->addr &= ~MACB_BIT(RX_USED);
1122 1123 1124
			if (frag == last_frag)
				break;
		}
1125 1126

		/* Make descriptor updates visible to hardware */
1127
		wmb();
1128

1129 1130 1131
		return 1;
	}

1132 1133
	offset = 0;
	len += NET_IP_ALIGN;
1134
	skb_checksum_none_assert(skb);
1135 1136
	skb_put(skb, len);

1137
	for (frag = first_frag; ; frag++) {
1138
		unsigned int frag_len = bp->rx_buffer_size;
1139 1140

		if (offset + frag_len > len) {
1141 1142 1143 1144
			if (unlikely(frag != last_frag)) {
				dev_kfree_skb_any(skb);
				return -1;
			}
1145 1146
			frag_len = len - offset;
		}
1147
		skb_copy_to_linear_data_offset(skb, offset,
1148
					       macb_rx_buffer(queue, frag),
1149
					       frag_len);
1150
		offset += bp->rx_buffer_size;
1151
		desc = macb_rx_desc(queue, frag);
1152
		desc->addr &= ~MACB_BIT(RX_USED);
1153 1154 1155 1156 1157

		if (frag == last_frag)
			break;
	}

1158 1159 1160
	/* Make descriptor updates visible to hardware */
	wmb();

1161
	__skb_pull(skb, NET_IP_ALIGN);
1162 1163
	skb->protocol = eth_type_trans(skb, bp->dev);

1164 1165
	bp->dev->stats.rx_packets++;
	bp->dev->stats.rx_bytes += skb->len;
1166
	netdev_vdbg(bp->dev, "received skb of length %u, csum: %08x\n",
1167
		    skb->len, skb->csum);
1168 1169 1170 1171 1172
	netif_receive_skb(skb);

	return 0;
}

1173
static inline void macb_init_rx_ring(struct macb_queue *queue)
1174
{
1175
	struct macb *bp = queue->bp;
1176
	dma_addr_t addr;
1177
	struct macb_dma_desc *desc = NULL;
1178 1179
	int i;

1180
	addr = queue->rx_buffers_dma;
1181
	for (i = 0; i < bp->rx_ring_size; i++) {
1182
		desc = macb_rx_desc(queue, i);
1183 1184
		macb_set_addr(bp, desc, addr);
		desc->ctrl = 0;
1185 1186
		addr += bp->rx_buffer_size;
	}
1187
	desc->addr |= MACB_BIT(RX_WRAP);
1188
	queue->rx_tail = 0;
1189 1190
}

1191
static int macb_rx(struct macb_queue *queue, int budget)
1192
{
1193
	struct macb *bp = queue->bp;
1194
	bool reset_rx_queue = false;
1195
	int received = 0;
1196
	unsigned int tail;
1197 1198
	int first_frag = -1;

1199 1200
	for (tail = queue->rx_tail; budget > 0; tail++) {
		struct macb_dma_desc *desc = macb_rx_desc(queue, tail);
1201
		u32 ctrl;
1202

1203
		/* Make hw descriptor updates visible to CPU */
1204
		rmb();
1205

1206
		if (!(desc->addr & MACB_BIT(RX_USED)))
1207 1208
			break;

1209 1210 1211 1212 1213
		/* Ensure ctrl is at least as up-to-date as addr */
		dma_rmb();

		ctrl = desc->ctrl;

1214 1215
		if (ctrl & MACB_BIT(RX_SOF)) {
			if (first_frag != -1)
1216
				discard_partial_frame(queue, first_frag, tail);
1217 1218 1219 1220 1221
			first_frag = tail;
		}

		if (ctrl & MACB_BIT(RX_EOF)) {
			int dropped;
1222 1223 1224 1225 1226

			if (unlikely(first_frag == -1)) {
				reset_rx_queue = true;
				continue;
			}
1227

1228
			dropped = macb_rx_frame(queue, first_frag, tail);
1229
			first_frag = -1;
1230 1231 1232 1233
			if (unlikely(dropped < 0)) {
				reset_rx_queue = true;
				continue;
			}
1234 1235 1236 1237 1238 1239 1240
			if (!dropped) {
				received++;
				budget--;
			}
		}
	}

1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
	if (unlikely(reset_rx_queue)) {
		unsigned long flags;
		u32 ctrl;

		netdev_err(bp->dev, "RX queue corruption: reset it\n");

		spin_lock_irqsave(&bp->lock, flags);

		ctrl = macb_readl(bp, NCR);
		macb_writel(bp, NCR, ctrl & ~MACB_BIT(RE));

1252 1253
		macb_init_rx_ring(queue);
		queue_writel(queue, RBQP, queue->rx_ring_dma);
1254 1255 1256 1257 1258 1259 1260

		macb_writel(bp, NCR, ctrl | MACB_BIT(RE));

		spin_unlock_irqrestore(&bp->lock, flags);
		return received;
	}

1261
	if (first_frag != -1)
1262
		queue->rx_tail = first_frag;
1263
	else
1264
		queue->rx_tail = tail;
1265 1266 1267 1268

	return received;
}

1269
static int macb_poll(struct napi_struct *napi, int budget)
1270
{
1271 1272
	struct macb_queue *queue = container_of(napi, struct macb_queue, napi);
	struct macb *bp = queue->bp;
1273
	int work_done;
1274 1275 1276 1277 1278
	u32 status;

	status = macb_readl(bp, RSR);
	macb_writel(bp, RSR, status);

1279
	netdev_vdbg(bp->dev, "poll: status = %08lx, budget = %d\n",
1280
		    (unsigned long)status, budget);
1281

1282
	work_done = bp->macbgem_ops.mog_rx(queue, budget);
1283
	if (work_done < budget) {
1284
		napi_complete_done(napi, work_done);
1285

1286 1287
		/* Packets received while interrupts were disabled */
		status = macb_readl(bp, RSR);
1288
		if (status) {
1289
			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1290
				queue_writel(queue, ISR, MACB_BIT(RCOMP));
1291
			napi_reschedule(napi);
1292
		} else {
1293
			queue_writel(queue, IER, bp->rx_intr_mask);
1294
		}
1295
	}
1296 1297 1298

	/* TODO: Handle errors */

1299
	return work_done;
1300 1301
}

H
Harini Katakam 已提交
1302 1303 1304 1305 1306 1307 1308 1309 1310
static void macb_hresp_error_task(unsigned long data)
{
	struct macb *bp = (struct macb *)data;
	struct net_device *dev = bp->dev;
	struct macb_queue *queue = bp->queues;
	unsigned int q;
	u32 ctrl;

	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
1311
		queue_writel(queue, IDR, bp->rx_intr_mask |
H
Harini Katakam 已提交
1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340
					 MACB_TX_INT_FLAGS |
					 MACB_BIT(HRESP));
	}
	ctrl = macb_readl(bp, NCR);
	ctrl &= ~(MACB_BIT(RE) | MACB_BIT(TE));
	macb_writel(bp, NCR, ctrl);

	netif_tx_stop_all_queues(dev);
	netif_carrier_off(dev);

	bp->macbgem_ops.mog_init_rings(bp);

	/* Initialize TX and RX buffers */
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
		queue_writel(queue, RBQP, lower_32_bits(queue->rx_ring_dma));
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
		if (bp->hw_dma_cap & HW_DMA_CAP_64B)
			queue_writel(queue, RBQPH,
				     upper_32_bits(queue->rx_ring_dma));
#endif
		queue_writel(queue, TBQP, lower_32_bits(queue->tx_ring_dma));
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
		if (bp->hw_dma_cap & HW_DMA_CAP_64B)
			queue_writel(queue, TBQPH,
				     upper_32_bits(queue->tx_ring_dma));
#endif

		/* Enable interrupts */
		queue_writel(queue, IER,
1341
			     bp->rx_intr_mask |
H
Harini Katakam 已提交
1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352
			     MACB_TX_INT_FLAGS |
			     MACB_BIT(HRESP));
	}

	ctrl |= MACB_BIT(RE) | MACB_BIT(TE);
	macb_writel(bp, NCR, ctrl);

	netif_carrier_on(dev);
	netif_tx_start_all_queues(dev);
}

1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367
static void macb_tx_restart(struct macb_queue *queue)
{
	unsigned int head = queue->tx_head;
	unsigned int tail = queue->tx_tail;
	struct macb *bp = queue->bp;

	if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
		queue_writel(queue, ISR, MACB_BIT(TXUBR));

	if (head == tail)
		return;

	macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(TSTART));
}

1368 1369
static irqreturn_t macb_interrupt(int irq, void *dev_id)
{
1370 1371 1372
	struct macb_queue *queue = dev_id;
	struct macb *bp = queue->bp;
	struct net_device *dev = bp->dev;
1373
	u32 status, ctrl;
1374

1375
	status = queue_readl(queue, ISR);
1376 1377 1378 1379 1380 1381 1382 1383 1384

	if (unlikely(!status))
		return IRQ_NONE;

	spin_lock(&bp->lock);

	while (status) {
		/* close possible race with dev_close */
		if (unlikely(!netif_running(dev))) {
1385
			queue_writel(queue, IDR, -1);
1386 1387
			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
				queue_writel(queue, ISR, -1);
1388 1389 1390
			break;
		}

1391 1392 1393
		netdev_vdbg(bp->dev, "queue = %u, isr = 0x%08lx\n",
			    (unsigned int)(queue - bp->queues),
			    (unsigned long)status);
1394

1395
		if (status & bp->rx_intr_mask) {
1396
			/* There's no point taking any more interrupts
1397 1398 1399 1400 1401
			 * until we have processed the buffers. The
			 * scheduling call may fail if the poll routine
			 * is already scheduled, so disable interrupts
			 * now.
			 */
1402
			queue_writel(queue, IDR, bp->rx_intr_mask);
1403
			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1404
				queue_writel(queue, ISR, MACB_BIT(RCOMP));
1405

1406
			if (napi_schedule_prep(&queue->napi)) {
1407
				netdev_vdbg(bp->dev, "scheduling RX softirq\n");
1408
				__napi_schedule(&queue->napi);
1409 1410 1411
			}
		}

N
Nicolas Ferre 已提交
1412
		if (unlikely(status & (MACB_TX_ERR_FLAGS))) {
1413 1414
			queue_writel(queue, IDR, MACB_TX_INT_FLAGS);
			schedule_work(&queue->tx_error_task);
1415 1416

			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1417
				queue_writel(queue, ISR, MACB_TX_ERR_FLAGS);
1418

N
Nicolas Ferre 已提交
1419 1420 1421 1422
			break;
		}

		if (status & MACB_BIT(TCOMP))
1423
			macb_tx_interrupt(queue);
1424

1425 1426 1427
		if (status & MACB_BIT(TXUBR))
			macb_tx_restart(queue);

1428
		/* Link change detection isn't possible with RMII, so we'll
1429 1430 1431
		 * add that if/when we get our hands on a full-blown MII PHY.
		 */

1432 1433 1434
		/* There is a hardware issue under heavy load where DMA can
		 * stop, this causes endless "used buffer descriptor read"
		 * interrupts but it can be cleared by re-enabling RX. See
1435 1436 1437
		 * the at91rm9200 manual, section 41.3.1 or the Zynq manual
		 * section 16.7.4 for details. RXUBR is only enabled for
		 * these two versions.
1438
		 */
1439 1440 1441
		if (status & MACB_BIT(RXUBR)) {
			ctrl = macb_readl(bp, NCR);
			macb_writel(bp, NCR, ctrl & ~MACB_BIT(RE));
1442
			wmb();
1443 1444 1445
			macb_writel(bp, NCR, ctrl | MACB_BIT(RE));

			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1446
				queue_writel(queue, ISR, MACB_BIT(RXUBR));
1447 1448
		}

A
Alexander Stein 已提交
1449 1450
		if (status & MACB_BIT(ISR_ROVR)) {
			/* We missed at least one packet */
J
Jamie Iles 已提交
1451 1452 1453 1454
			if (macb_is_gem(bp))
				bp->hw_stats.gem.rx_overruns++;
			else
				bp->hw_stats.macb.rx_overruns++;
1455 1456

			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1457
				queue_writel(queue, ISR, MACB_BIT(ISR_ROVR));
A
Alexander Stein 已提交
1458 1459
		}

1460
		if (status & MACB_BIT(HRESP)) {
H
Harini Katakam 已提交
1461
			tasklet_schedule(&bp->hresp_err_tasklet);
1462
			netdev_err(dev, "DMA bus error: HRESP not OK\n");
1463 1464

			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1465
				queue_writel(queue, ISR, MACB_BIT(HRESP));
1466
		}
1467
		status = queue_readl(queue, ISR);
1468 1469 1470 1471 1472 1473 1474
	}

	spin_unlock(&bp->lock);

	return IRQ_HANDLED;
}

1475
#ifdef CONFIG_NET_POLL_CONTROLLER
1476
/* Polling receive - used by netconsole and other diagnostic tools
1477 1478 1479 1480
 * to allow network i/o with interrupts disabled.
 */
static void macb_poll_controller(struct net_device *dev)
{
1481 1482
	struct macb *bp = netdev_priv(dev);
	struct macb_queue *queue;
1483
	unsigned long flags;
1484
	unsigned int q;
1485 1486

	local_irq_save(flags);
1487 1488
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
		macb_interrupt(dev->irq, queue);
1489 1490 1491 1492
	local_irq_restore(flags);
}
#endif

1493
static unsigned int macb_tx_map(struct macb *bp,
1494
				struct macb_queue *queue,
R
Rafal Ozieblo 已提交
1495 1496
				struct sk_buff *skb,
				unsigned int hdrlen)
1497 1498
{
	dma_addr_t mapping;
1499
	unsigned int len, entry, i, tx_head = queue->tx_head;
1500
	struct macb_tx_skb *tx_skb = NULL;
1501
	struct macb_dma_desc *desc;
1502 1503
	unsigned int offset, size, count = 0;
	unsigned int f, nr_frags = skb_shinfo(skb)->nr_frags;
R
Rafal Ozieblo 已提交
1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515
	unsigned int eof = 1, mss_mfs = 0;
	u32 ctrl, lso_ctrl = 0, seq_ctrl = 0;

	/* LSO */
	if (skb_shinfo(skb)->gso_size != 0) {
		if (ip_hdr(skb)->protocol == IPPROTO_UDP)
			/* UDP - UFO */
			lso_ctrl = MACB_LSO_UFO_ENABLE;
		else
			/* TCP - TSO */
			lso_ctrl = MACB_LSO_TSO_ENABLE;
	}
1516 1517 1518

	/* First, map non-paged data */
	len = skb_headlen(skb);
R
Rafal Ozieblo 已提交
1519 1520 1521 1522

	/* first buffer length */
	size = hdrlen;

1523 1524
	offset = 0;
	while (len) {
1525
		entry = macb_tx_ring_wrap(bp, tx_head);
1526
		tx_skb = &queue->tx_skb[entry];
1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543

		mapping = dma_map_single(&bp->pdev->dev,
					 skb->data + offset,
					 size, DMA_TO_DEVICE);
		if (dma_mapping_error(&bp->pdev->dev, mapping))
			goto dma_error;

		/* Save info to properly release resources */
		tx_skb->skb = NULL;
		tx_skb->mapping = mapping;
		tx_skb->size = size;
		tx_skb->mapped_as_page = false;

		len -= size;
		offset += size;
		count++;
		tx_head++;
R
Rafal Ozieblo 已提交
1544 1545

		size = min(len, bp->max_tx_length);
1546 1547 1548 1549 1550 1551 1552 1553 1554 1555
	}

	/* Then, map paged data from fragments */
	for (f = 0; f < nr_frags; f++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[f];

		len = skb_frag_size(frag);
		offset = 0;
		while (len) {
			size = min(len, bp->max_tx_length);
1556
			entry = macb_tx_ring_wrap(bp, tx_head);
1557
			tx_skb = &queue->tx_skb[entry];
1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577

			mapping = skb_frag_dma_map(&bp->pdev->dev, frag,
						   offset, size, DMA_TO_DEVICE);
			if (dma_mapping_error(&bp->pdev->dev, mapping))
				goto dma_error;

			/* Save info to properly release resources */
			tx_skb->skb = NULL;
			tx_skb->mapping = mapping;
			tx_skb->size = size;
			tx_skb->mapped_as_page = true;

			len -= size;
			offset += size;
			count++;
			tx_head++;
		}
	}

	/* Should never happen */
1578
	if (unlikely(!tx_skb)) {
1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593
		netdev_err(bp->dev, "BUG! empty skb!\n");
		return 0;
	}

	/* This is the last buffer of the frame: save socket buffer */
	tx_skb->skb = skb;

	/* Update TX ring: update buffer descriptors in reverse order
	 * to avoid race condition
	 */

	/* Set 'TX_USED' bit in buffer descriptor at tx_head position
	 * to set the end of TX queue
	 */
	i = tx_head;
1594
	entry = macb_tx_ring_wrap(bp, i);
1595
	ctrl = MACB_BIT(TX_USED);
1596
	desc = macb_tx_desc(queue, entry);
1597 1598
	desc->ctrl = ctrl;

R
Rafal Ozieblo 已提交
1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613
	if (lso_ctrl) {
		if (lso_ctrl == MACB_LSO_UFO_ENABLE)
			/* include header and FCS in value given to h/w */
			mss_mfs = skb_shinfo(skb)->gso_size +
					skb_transport_offset(skb) +
					ETH_FCS_LEN;
		else /* TSO */ {
			mss_mfs = skb_shinfo(skb)->gso_size;
			/* TCP Sequence Number Source Select
			 * can be set only for TSO
			 */
			seq_ctrl = 0;
		}
	}

1614 1615
	do {
		i--;
1616
		entry = macb_tx_ring_wrap(bp, i);
1617
		tx_skb = &queue->tx_skb[entry];
1618
		desc = macb_tx_desc(queue, entry);
1619 1620 1621 1622 1623 1624

		ctrl = (u32)tx_skb->size;
		if (eof) {
			ctrl |= MACB_BIT(TX_LAST);
			eof = 0;
		}
1625
		if (unlikely(entry == (bp->tx_ring_size - 1)))
1626 1627
			ctrl |= MACB_BIT(TX_WRAP);

R
Rafal Ozieblo 已提交
1628 1629 1630 1631
		/* First descriptor is header descriptor */
		if (i == queue->tx_head) {
			ctrl |= MACB_BF(TX_LSO, lso_ctrl);
			ctrl |= MACB_BF(TX_TCP_SEQ_SRC, seq_ctrl);
1632 1633 1634
			if ((bp->dev->features & NETIF_F_HW_CSUM) &&
			    skb->ip_summed != CHECKSUM_PARTIAL && !lso_ctrl)
				ctrl |= MACB_BIT(TX_NOCRC);
R
Rafal Ozieblo 已提交
1635 1636 1637 1638 1639 1640
		} else
			/* Only set MSS/MFS on payload descriptors
			 * (second or later descriptor)
			 */
			ctrl |= MACB_BF(MSS_MFS, mss_mfs);

1641
		/* Set TX buffer descriptor */
1642
		macb_set_addr(bp, desc, tx_skb->mapping);
1643 1644 1645 1646 1647
		/* desc->addr must be visible to hardware before clearing
		 * 'TX_USED' bit in desc->ctrl.
		 */
		wmb();
		desc->ctrl = ctrl;
1648
	} while (i != queue->tx_head);
1649

1650
	queue->tx_head = tx_head;
1651 1652 1653 1654 1655 1656

	return count;

dma_error:
	netdev_err(bp->dev, "TX DMA map failed\n");

1657 1658
	for (i = queue->tx_head; i != tx_head; i++) {
		tx_skb = macb_tx_skb(queue, i);
1659 1660 1661 1662 1663 1664 1665

		macb_tx_unmap(bp, tx_skb);
	}

	return 0;
}

R
Rafal Ozieblo 已提交
1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702
static netdev_features_t macb_features_check(struct sk_buff *skb,
					     struct net_device *dev,
					     netdev_features_t features)
{
	unsigned int nr_frags, f;
	unsigned int hdrlen;

	/* Validate LSO compatibility */

	/* there is only one buffer */
	if (!skb_is_nonlinear(skb))
		return features;

	/* length of header */
	hdrlen = skb_transport_offset(skb);
	if (ip_hdr(skb)->protocol == IPPROTO_TCP)
		hdrlen += tcp_hdrlen(skb);

	/* For LSO:
	 * When software supplies two or more payload buffers all payload buffers
	 * apart from the last must be a multiple of 8 bytes in size.
	 */
	if (!IS_ALIGNED(skb_headlen(skb) - hdrlen, MACB_TX_LEN_ALIGN))
		return features & ~MACB_NETIF_LSO;

	nr_frags = skb_shinfo(skb)->nr_frags;
	/* No need to check last fragment */
	nr_frags--;
	for (f = 0; f < nr_frags; f++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[f];

		if (!IS_ALIGNED(skb_frag_size(frag), MACB_TX_LEN_ALIGN))
			return features & ~MACB_NETIF_LSO;
	}
	return features;
}

1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720
static inline int macb_clear_csum(struct sk_buff *skb)
{
	/* no change for packets without checksum offloading */
	if (skb->ip_summed != CHECKSUM_PARTIAL)
		return 0;

	/* make sure we can modify the header */
	if (unlikely(skb_cow_head(skb, 0)))
		return -1;

	/* initialize checksum field
	 * This is required - at least for Zynq, which otherwise calculates
	 * wrong UDP header checksums for UDP packets with UDP data len <=2
	 */
	*(__sum16 *)(skb_checksum_start(skb) + skb->csum_offset) = 0;
	return 0;
}

1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743
static int macb_pad_and_fcs(struct sk_buff **skb, struct net_device *ndev)
{
	bool cloned = skb_cloned(*skb) || skb_header_cloned(*skb);
	int padlen = ETH_ZLEN - (*skb)->len;
	int headroom = skb_headroom(*skb);
	int tailroom = skb_tailroom(*skb);
	struct sk_buff *nskb;
	u32 fcs;

	if (!(ndev->features & NETIF_F_HW_CSUM) ||
	    !((*skb)->ip_summed != CHECKSUM_PARTIAL) ||
	    skb_shinfo(*skb)->gso_size)	/* Not available for GSO */
		return 0;

	if (padlen <= 0) {
		/* FCS could be appeded to tailroom. */
		if (tailroom >= ETH_FCS_LEN)
			goto add_fcs;
		/* FCS could be appeded by moving data to headroom. */
		else if (!cloned && headroom + tailroom >= ETH_FCS_LEN)
			padlen = 0;
		/* No room for FCS, need to reallocate skb. */
		else
1744
			padlen = ETH_FCS_LEN;
1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757
	} else {
		/* Add room for FCS. */
		padlen += ETH_FCS_LEN;
	}

	if (!cloned && headroom + tailroom >= padlen) {
		(*skb)->data = memmove((*skb)->head, (*skb)->data, (*skb)->len);
		skb_set_tail_pointer(*skb, (*skb)->len);
	} else {
		nskb = skb_copy_expand(*skb, 0, padlen, GFP_ATOMIC);
		if (!nskb)
			return -ENOMEM;

1758
		dev_consume_skb_any(*skb);
1759 1760 1761
		*skb = nskb;
	}

1762 1763
	if (padlen > ETH_FCS_LEN)
		skb_put_zero(*skb, padlen - ETH_FCS_LEN);
1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777

add_fcs:
	/* set FCS to packet */
	fcs = crc32_le(~0, (*skb)->data, (*skb)->len);
	fcs = ~fcs;

	skb_put_u8(*skb, fcs		& 0xff);
	skb_put_u8(*skb, (fcs >> 8)	& 0xff);
	skb_put_u8(*skb, (fcs >> 16)	& 0xff);
	skb_put_u8(*skb, (fcs >> 24)	& 0xff);

	return 0;
}

1778
static netdev_tx_t macb_start_xmit(struct sk_buff *skb, struct net_device *dev)
1779
{
1780
	u16 queue_index = skb_get_queue_mapping(skb);
1781
	struct macb *bp = netdev_priv(dev);
1782
	struct macb_queue *queue = &bp->queues[queue_index];
1783
	unsigned long flags;
R
Rafal Ozieblo 已提交
1784 1785 1786
	unsigned int desc_cnt, nr_frags, frag_size, f;
	unsigned int hdrlen;
	bool is_lso, is_udp = 0;
1787
	netdev_tx_t ret = NETDEV_TX_OK;
R
Rafal Ozieblo 已提交
1788

1789 1790 1791 1792 1793
	if (macb_clear_csum(skb)) {
		dev_kfree_skb_any(skb);
		return ret;
	}

1794 1795 1796 1797 1798
	if (macb_pad_and_fcs(&skb, dev)) {
		dev_kfree_skb_any(skb);
		return ret;
	}

R
Rafal Ozieblo 已提交
1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816
	is_lso = (skb_shinfo(skb)->gso_size != 0);

	if (is_lso) {
		is_udp = !!(ip_hdr(skb)->protocol == IPPROTO_UDP);

		/* length of headers */
		if (is_udp)
			/* only queue eth + ip headers separately for UDP */
			hdrlen = skb_transport_offset(skb);
		else
			hdrlen = skb_transport_offset(skb) + tcp_hdrlen(skb);
		if (skb_headlen(skb) < hdrlen) {
			netdev_err(bp->dev, "Error - LSO headers fragmented!!!\n");
			/* if this is required, would need to copy to single buffer */
			return NETDEV_TX_BUSY;
		}
	} else
		hdrlen = min(skb_headlen(skb), bp->max_tx_length);
1817

1818 1819
#if defined(DEBUG) && defined(VERBOSE_DEBUG)
	netdev_vdbg(bp->dev,
1820 1821 1822
		    "start_xmit: queue %hu len %u head %p data %p tail %p end %p\n",
		    queue_index, skb->len, skb->head, skb->data,
		    skb_tail_pointer(skb), skb_end_pointer(skb));
1823 1824
	print_hex_dump(KERN_DEBUG, "data: ", DUMP_PREFIX_OFFSET, 16, 1,
		       skb->data, 16, true);
1825 1826
#endif

1827 1828
	/* Count how many TX buffer descriptors are needed to send this
	 * socket buffer: skb fragments of jumbo frames may need to be
1829
	 * split into many buffer descriptors.
1830
	 */
R
Rafal Ozieblo 已提交
1831 1832 1833 1834 1835
	if (is_lso && (skb_headlen(skb) > hdrlen))
		/* extra header descriptor if also payload in first buffer */
		desc_cnt = DIV_ROUND_UP((skb_headlen(skb) - hdrlen), bp->max_tx_length) + 1;
	else
		desc_cnt = DIV_ROUND_UP(skb_headlen(skb), bp->max_tx_length);
1836 1837 1838
	nr_frags = skb_shinfo(skb)->nr_frags;
	for (f = 0; f < nr_frags; f++) {
		frag_size = skb_frag_size(&skb_shinfo(skb)->frags[f]);
R
Rafal Ozieblo 已提交
1839
		desc_cnt += DIV_ROUND_UP(frag_size, bp->max_tx_length);
1840 1841
	}

1842
	spin_lock_irqsave(&bp->lock, flags);
1843 1844

	/* This is a hard error, log it. */
1845
	if (CIRC_SPACE(queue->tx_head, queue->tx_tail,
R
Rafal Ozieblo 已提交
1846
		       bp->tx_ring_size) < desc_cnt) {
1847
		netif_stop_subqueue(dev, queue_index);
1848
		spin_unlock_irqrestore(&bp->lock, flags);
1849
		netdev_dbg(bp->dev, "tx_head = %u, tx_tail = %u\n",
1850
			   queue->tx_head, queue->tx_tail);
1851
		return NETDEV_TX_BUSY;
1852 1853
	}

1854
	/* Map socket buffer for DMA transfer */
R
Rafal Ozieblo 已提交
1855
	if (!macb_tx_map(bp, queue, skb, hdrlen)) {
1856
		dev_kfree_skb_any(skb);
1857 1858
		goto unlock;
	}
1859

1860
	/* Make newly initialized descriptor visible to hardware */
1861
	wmb();
1862 1863
	skb_tx_timestamp(skb);

1864 1865
	macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(TSTART));

1866
	if (CIRC_SPACE(queue->tx_head, queue->tx_tail, bp->tx_ring_size) < 1)
1867
		netif_stop_subqueue(dev, queue_index);
1868

1869
unlock:
1870
	spin_unlock_irqrestore(&bp->lock, flags);
1871

1872
	return ret;
1873 1874
}

N
Nicolas Ferre 已提交
1875
static void macb_init_rx_buffer_size(struct macb *bp, size_t size)
1876 1877 1878 1879
{
	if (!macb_is_gem(bp)) {
		bp->rx_buffer_size = MACB_RX_BUFFER_SIZE;
	} else {
N
Nicolas Ferre 已提交
1880
		bp->rx_buffer_size = size;
1881 1882

		if (bp->rx_buffer_size % RX_BUFFER_MULTIPLE) {
N
Nicolas Ferre 已提交
1883
			netdev_dbg(bp->dev,
1884 1885
				   "RX buffer must be multiple of %d bytes, expanding\n",
				   RX_BUFFER_MULTIPLE);
1886
			bp->rx_buffer_size =
N
Nicolas Ferre 已提交
1887
				roundup(bp->rx_buffer_size, RX_BUFFER_MULTIPLE);
1888 1889
		}
	}
N
Nicolas Ferre 已提交
1890

1891
	netdev_dbg(bp->dev, "mtu [%u] rx_buffer_size [%zu]\n",
N
Nicolas Ferre 已提交
1892
		   bp->dev->mtu, bp->rx_buffer_size);
1893 1894
}

N
Nicolas Ferre 已提交
1895 1896 1897 1898
static void gem_free_rx_buffers(struct macb *bp)
{
	struct sk_buff		*skb;
	struct macb_dma_desc	*desc;
1899
	struct macb_queue *queue;
N
Nicolas Ferre 已提交
1900
	dma_addr_t		addr;
1901
	unsigned int q;
N
Nicolas Ferre 已提交
1902 1903
	int i;

1904 1905 1906
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
		if (!queue->rx_skbuff)
			continue;
N
Nicolas Ferre 已提交
1907

1908 1909
		for (i = 0; i < bp->rx_ring_size; i++) {
			skb = queue->rx_skbuff[i];
N
Nicolas Ferre 已提交
1910

1911 1912
			if (!skb)
				continue;
N
Nicolas Ferre 已提交
1913

1914 1915
			desc = macb_rx_desc(queue, i);
			addr = macb_get_addr(bp, desc);
1916

1917 1918 1919 1920 1921
			dma_unmap_single(&bp->pdev->dev, addr, bp->rx_buffer_size,
					DMA_FROM_DEVICE);
			dev_kfree_skb_any(skb);
			skb = NULL;
		}
N
Nicolas Ferre 已提交
1922

1923 1924 1925
		kfree(queue->rx_skbuff);
		queue->rx_skbuff = NULL;
	}
N
Nicolas Ferre 已提交
1926 1927 1928 1929
}

static void macb_free_rx_buffers(struct macb *bp)
{
1930 1931 1932
	struct macb_queue *queue = &bp->queues[0];

	if (queue->rx_buffers) {
N
Nicolas Ferre 已提交
1933
		dma_free_coherent(&bp->pdev->dev,
1934
				  bp->rx_ring_size * bp->rx_buffer_size,
1935 1936
				  queue->rx_buffers, queue->rx_buffers_dma);
		queue->rx_buffers = NULL;
N
Nicolas Ferre 已提交
1937 1938
	}
}
1939

1940 1941
static void macb_free_consistent(struct macb *bp)
{
1942 1943
	struct macb_queue *queue;
	unsigned int q;
1944
	int size;
1945

N
Nicolas Ferre 已提交
1946
	bp->macbgem_ops.mog_free_rx_buffers(bp);
1947 1948 1949 1950 1951

	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
		kfree(queue->tx_skb);
		queue->tx_skb = NULL;
		if (queue->tx_ring) {
1952 1953
			size = TX_RING_BYTES(bp) + bp->tx_bd_rd_prefetch;
			dma_free_coherent(&bp->pdev->dev, size,
1954 1955 1956
					  queue->tx_ring, queue->tx_ring_dma);
			queue->tx_ring = NULL;
		}
1957
		if (queue->rx_ring) {
1958 1959
			size = RX_RING_BYTES(bp) + bp->rx_bd_rd_prefetch;
			dma_free_coherent(&bp->pdev->dev, size,
1960 1961 1962
					  queue->rx_ring, queue->rx_ring_dma);
			queue->rx_ring = NULL;
		}
1963
	}
N
Nicolas Ferre 已提交
1964 1965 1966 1967
}

static int gem_alloc_rx_buffers(struct macb *bp)
{
1968 1969
	struct macb_queue *queue;
	unsigned int q;
N
Nicolas Ferre 已提交
1970 1971
	int size;

1972 1973 1974 1975 1976 1977 1978 1979 1980 1981
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
		size = bp->rx_ring_size * sizeof(struct sk_buff *);
		queue->rx_skbuff = kzalloc(size, GFP_KERNEL);
		if (!queue->rx_skbuff)
			return -ENOMEM;
		else
			netdev_dbg(bp->dev,
				   "Allocated %d RX struct sk_buff entries at %p\n",
				   bp->rx_ring_size, queue->rx_skbuff);
	}
N
Nicolas Ferre 已提交
1982 1983 1984 1985 1986
	return 0;
}

static int macb_alloc_rx_buffers(struct macb *bp)
{
1987
	struct macb_queue *queue = &bp->queues[0];
N
Nicolas Ferre 已提交
1988 1989
	int size;

1990
	size = bp->rx_ring_size * bp->rx_buffer_size;
1991 1992 1993
	queue->rx_buffers = dma_alloc_coherent(&bp->pdev->dev, size,
					    &queue->rx_buffers_dma, GFP_KERNEL);
	if (!queue->rx_buffers)
N
Nicolas Ferre 已提交
1994
		return -ENOMEM;
1995 1996 1997

	netdev_dbg(bp->dev,
		   "Allocated RX buffers of %d bytes at %08lx (mapped %p)\n",
1998
		   size, (unsigned long)queue->rx_buffers_dma, queue->rx_buffers);
N
Nicolas Ferre 已提交
1999
	return 0;
2000 2001 2002 2003
}

static int macb_alloc_consistent(struct macb *bp)
{
2004 2005
	struct macb_queue *queue;
	unsigned int q;
2006 2007
	int size;

2008
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
2009
		size = TX_RING_BYTES(bp) + bp->tx_bd_rd_prefetch;
2010 2011 2012 2013 2014 2015 2016 2017 2018 2019
		queue->tx_ring = dma_alloc_coherent(&bp->pdev->dev, size,
						    &queue->tx_ring_dma,
						    GFP_KERNEL);
		if (!queue->tx_ring)
			goto out_err;
		netdev_dbg(bp->dev,
			   "Allocated TX ring for queue %u of %d bytes at %08lx (mapped %p)\n",
			   q, size, (unsigned long)queue->tx_ring_dma,
			   queue->tx_ring);

2020
		size = bp->tx_ring_size * sizeof(struct macb_tx_skb);
2021 2022 2023
		queue->tx_skb = kmalloc(size, GFP_KERNEL);
		if (!queue->tx_skb)
			goto out_err;
2024

2025
		size = RX_RING_BYTES(bp) + bp->rx_bd_rd_prefetch;
2026 2027 2028 2029 2030 2031 2032 2033
		queue->rx_ring = dma_alloc_coherent(&bp->pdev->dev, size,
						 &queue->rx_ring_dma, GFP_KERNEL);
		if (!queue->rx_ring)
			goto out_err;
		netdev_dbg(bp->dev,
			   "Allocated RX ring of %d bytes at %08lx (mapped %p)\n",
			   size, (unsigned long)queue->rx_ring_dma, queue->rx_ring);
	}
N
Nicolas Ferre 已提交
2034
	if (bp->macbgem_ops.mog_alloc_rx_buffers(bp))
2035 2036 2037 2038 2039 2040 2041 2042 2043
		goto out_err;

	return 0;

out_err:
	macb_free_consistent(bp);
	return -ENOMEM;
}

N
Nicolas Ferre 已提交
2044 2045
static void gem_init_rings(struct macb *bp)
{
2046
	struct macb_queue *queue;
2047
	struct macb_dma_desc *desc = NULL;
2048
	unsigned int q;
N
Nicolas Ferre 已提交
2049 2050
	int i;

2051
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
2052
		for (i = 0; i < bp->tx_ring_size; i++) {
2053 2054 2055
			desc = macb_tx_desc(queue, i);
			macb_set_addr(bp, desc, 0);
			desc->ctrl = MACB_BIT(TX_USED);
2056
		}
2057
		desc->ctrl |= MACB_BIT(TX_WRAP);
2058 2059
		queue->tx_head = 0;
		queue->tx_tail = 0;
N
Nicolas Ferre 已提交
2060

2061 2062 2063 2064 2065
		queue->rx_tail = 0;
		queue->rx_prepared_head = 0;

		gem_rx_refill(queue);
	}
N
Nicolas Ferre 已提交
2066 2067 2068

}

2069 2070 2071
static void macb_init_rings(struct macb *bp)
{
	int i;
2072
	struct macb_dma_desc *desc = NULL;
2073

2074
	macb_init_rx_ring(&bp->queues[0]);
2075

2076
	for (i = 0; i < bp->tx_ring_size; i++) {
2077 2078 2079
		desc = macb_tx_desc(&bp->queues[0], i);
		macb_set_addr(bp, desc, 0);
		desc->ctrl = MACB_BIT(TX_USED);
2080
	}
2081 2082
	bp->queues[0].tx_head = 0;
	bp->queues[0].tx_tail = 0;
2083
	desc->ctrl |= MACB_BIT(TX_WRAP);
2084 2085 2086 2087
}

static void macb_reset_hw(struct macb *bp)
{
2088 2089
	struct macb_queue *queue;
	unsigned int q;
2090
	u32 ctrl = macb_readl(bp, NCR);
2091

2092
	/* Disable RX and TX (XXX: Should we halt the transmission
2093 2094
	 * more gracefully?)
	 */
2095
	ctrl &= ~(MACB_BIT(RE) | MACB_BIT(TE));
2096 2097

	/* Clear the stats registers (XXX: Update stats first?) */
2098 2099 2100
	ctrl |= MACB_BIT(CLRSTAT);

	macb_writel(bp, NCR, ctrl);
2101 2102

	/* Clear all status flags */
J
Joachim Eastwood 已提交
2103 2104
	macb_writel(bp, TSR, -1);
	macb_writel(bp, RSR, -1);
2105 2106

	/* Disable all interrupts */
2107 2108 2109
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
		queue_writel(queue, IDR, -1);
		queue_readl(queue, ISR);
2110 2111
		if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
			queue_writel(queue, ISR, -1);
2112
	}
2113 2114
}

2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156
static u32 gem_mdc_clk_div(struct macb *bp)
{
	u32 config;
	unsigned long pclk_hz = clk_get_rate(bp->pclk);

	if (pclk_hz <= 20000000)
		config = GEM_BF(CLK, GEM_CLK_DIV8);
	else if (pclk_hz <= 40000000)
		config = GEM_BF(CLK, GEM_CLK_DIV16);
	else if (pclk_hz <= 80000000)
		config = GEM_BF(CLK, GEM_CLK_DIV32);
	else if (pclk_hz <= 120000000)
		config = GEM_BF(CLK, GEM_CLK_DIV48);
	else if (pclk_hz <= 160000000)
		config = GEM_BF(CLK, GEM_CLK_DIV64);
	else
		config = GEM_BF(CLK, GEM_CLK_DIV96);

	return config;
}

static u32 macb_mdc_clk_div(struct macb *bp)
{
	u32 config;
	unsigned long pclk_hz;

	if (macb_is_gem(bp))
		return gem_mdc_clk_div(bp);

	pclk_hz = clk_get_rate(bp->pclk);
	if (pclk_hz <= 20000000)
		config = MACB_BF(CLK, MACB_CLK_DIV8);
	else if (pclk_hz <= 40000000)
		config = MACB_BF(CLK, MACB_CLK_DIV16);
	else if (pclk_hz <= 80000000)
		config = MACB_BF(CLK, MACB_CLK_DIV32);
	else
		config = MACB_BF(CLK, MACB_CLK_DIV64);

	return config;
}

2157
/* Get the DMA bus width field of the network configuration register that we
2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176
 * should program.  We find the width from decoding the design configuration
 * register to find the maximum supported data bus width.
 */
static u32 macb_dbw(struct macb *bp)
{
	if (!macb_is_gem(bp))
		return 0;

	switch (GEM_BFEXT(DBWDEF, gem_readl(bp, DCFG1))) {
	case 4:
		return GEM_BF(DBW, GEM_DBW128);
	case 2:
		return GEM_BF(DBW, GEM_DBW64);
	case 1:
	default:
		return GEM_BF(DBW, GEM_DBW32);
	}
}

2177
/* Configure the receive DMA engine
2178
 * - use the correct receive buffer size
2179
 * - set best burst length for DMA operations
2180 2181 2182
 *   (if not supported by FIFO, it will fallback to default)
 * - set both rx/tx packet buffers to full memory size
 * These are configurable parameters for GEM.
2183 2184 2185
 */
static void macb_configure_dma(struct macb *bp)
{
2186 2187 2188
	struct macb_queue *queue;
	u32 buffer_size;
	unsigned int q;
2189 2190
	u32 dmacfg;

2191
	buffer_size = bp->rx_buffer_size / RX_BUFFER_MULTIPLE;
2192 2193
	if (macb_is_gem(bp)) {
		dmacfg = gem_readl(bp, DMACFG) & ~GEM_BF(RXBS, -1L);
2194 2195 2196 2197 2198 2199
		for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
			if (q)
				queue_writel(queue, RBQS, buffer_size);
			else
				dmacfg |= GEM_BF(RXBS, buffer_size);
		}
2200 2201
		if (bp->dma_burst_length)
			dmacfg = GEM_BFINS(FBLDO, bp->dma_burst_length, dmacfg);
2202
		dmacfg |= GEM_BIT(TXPBMS) | GEM_BF(RXBMS, -1L);
2203
		dmacfg &= ~GEM_BIT(ENDIA_PKT);
2204

2205
		if (bp->native_io)
2206 2207 2208 2209
			dmacfg &= ~GEM_BIT(ENDIA_DESC);
		else
			dmacfg |= GEM_BIT(ENDIA_DESC); /* CPU in big endian */

2210 2211 2212 2213
		if (bp->dev->features & NETIF_F_HW_CSUM)
			dmacfg |= GEM_BIT(TXCOEN);
		else
			dmacfg &= ~GEM_BIT(TXCOEN);
2214

2215
		dmacfg &= ~GEM_BIT(ADDR64);
2216
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
2217
		if (bp->hw_dma_cap & HW_DMA_CAP_64B)
2218
			dmacfg |= GEM_BIT(ADDR64);
2219 2220 2221 2222
#endif
#ifdef CONFIG_MACB_USE_HWSTAMP
		if (bp->hw_dma_cap & HW_DMA_CAP_PTP)
			dmacfg |= GEM_BIT(RXEXT) | GEM_BIT(TXEXT);
2223
#endif
2224 2225
		netdev_dbg(bp->dev, "Cadence configure DMA with 0x%08x\n",
			   dmacfg);
2226 2227 2228 2229
		gem_writel(bp, DMACFG, dmacfg);
	}
}

2230 2231
static void macb_init_hw(struct macb *bp)
{
2232 2233 2234
	struct macb_queue *queue;
	unsigned int q;

2235 2236 2237
	u32 config;

	macb_reset_hw(bp);
2238
	macb_set_hwaddr(bp);
2239

2240
	config = macb_mdc_clk_div(bp);
2241 2242
	if (bp->phy_interface == PHY_INTERFACE_MODE_SGMII)
		config |= GEM_BIT(SGMIIEN) | GEM_BIT(PCSSEL);
2243
	config |= MACB_BF(RBOF, NET_IP_ALIGN);	/* Make eth data aligned */
2244 2245
	config |= MACB_BIT(PAE);		/* PAuse Enable */
	config |= MACB_BIT(DRFCS);		/* Discard Rx FCS */
D
Dan Carpenter 已提交
2246
	if (bp->caps & MACB_CAPS_JUMBO)
2247 2248 2249
		config |= MACB_BIT(JFRAME);	/* Enable jumbo frames */
	else
		config |= MACB_BIT(BIG);	/* Receive oversized frames */
2250 2251
	if (bp->dev->flags & IFF_PROMISC)
		config |= MACB_BIT(CAF);	/* Copy All Frames */
2252 2253
	else if (macb_is_gem(bp) && bp->dev->features & NETIF_F_RXCSUM)
		config |= GEM_BIT(RXCOEN);
2254 2255
	if (!(bp->dev->flags & IFF_BROADCAST))
		config |= MACB_BIT(NBC);	/* No BroadCast */
2256
	config |= macb_dbw(bp);
2257
	macb_writel(bp, NCFGR, config);
D
Dan Carpenter 已提交
2258
	if ((bp->caps & MACB_CAPS_JUMBO) && bp->jumbo_max_len)
2259
		gem_writel(bp, JML, bp->jumbo_max_len);
2260 2261
	bp->speed = SPEED_10;
	bp->duplex = DUPLEX_HALF;
2262
	bp->rx_frm_len_mask = MACB_RX_FRMLEN_MASK;
D
Dan Carpenter 已提交
2263
	if (bp->caps & MACB_CAPS_JUMBO)
2264
		bp->rx_frm_len_mask = MACB_RX_JFRMLEN_MASK;
2265

2266 2267
	macb_configure_dma(bp);

2268
	/* Initialize TX and RX buffers */
2269 2270
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
		queue_writel(queue, RBQP, lower_32_bits(queue->rx_ring_dma));
2271
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
2272 2273
		if (bp->hw_dma_cap & HW_DMA_CAP_64B)
			queue_writel(queue, RBQPH, upper_32_bits(queue->rx_ring_dma));
2274
#endif
2275
		queue_writel(queue, TBQP, lower_32_bits(queue->tx_ring_dma));
2276
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
2277
		if (bp->hw_dma_cap & HW_DMA_CAP_64B)
2278
			queue_writel(queue, TBQPH, upper_32_bits(queue->tx_ring_dma));
2279
#endif
2280 2281 2282

		/* Enable interrupts */
		queue_writel(queue, IER,
2283
			     bp->rx_intr_mask |
2284 2285 2286
			     MACB_TX_INT_FLAGS |
			     MACB_BIT(HRESP));
	}
2287 2288

	/* Enable TX and RX */
2289
	macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(RE) | MACB_BIT(TE));
2290 2291
}

2292
/* The hash address register is 64 bits long and takes up two
P
Patrice Vilchez 已提交
2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331
 * locations in the memory map.  The least significant bits are stored
 * in EMAC_HSL and the most significant bits in EMAC_HSH.
 *
 * The unicast hash enable and the multicast hash enable bits in the
 * network configuration register enable the reception of hash matched
 * frames. The destination address is reduced to a 6 bit index into
 * the 64 bit hash register using the following hash function.  The
 * hash function is an exclusive or of every sixth bit of the
 * destination address.
 *
 * hi[5] = da[5] ^ da[11] ^ da[17] ^ da[23] ^ da[29] ^ da[35] ^ da[41] ^ da[47]
 * hi[4] = da[4] ^ da[10] ^ da[16] ^ da[22] ^ da[28] ^ da[34] ^ da[40] ^ da[46]
 * hi[3] = da[3] ^ da[09] ^ da[15] ^ da[21] ^ da[27] ^ da[33] ^ da[39] ^ da[45]
 * hi[2] = da[2] ^ da[08] ^ da[14] ^ da[20] ^ da[26] ^ da[32] ^ da[38] ^ da[44]
 * hi[1] = da[1] ^ da[07] ^ da[13] ^ da[19] ^ da[25] ^ da[31] ^ da[37] ^ da[43]
 * hi[0] = da[0] ^ da[06] ^ da[12] ^ da[18] ^ da[24] ^ da[30] ^ da[36] ^ da[42]
 *
 * da[0] represents the least significant bit of the first byte
 * received, that is, the multicast/unicast indicator, and da[47]
 * represents the most significant bit of the last byte received.  If
 * the hash index, hi[n], points to a bit that is set in the hash
 * register then the frame will be matched according to whether the
 * frame is multicast or unicast.  A multicast match will be signalled
 * if the multicast hash enable bit is set, da[0] is 1 and the hash
 * index points to a bit set in the hash register.  A unicast match
 * will be signalled if the unicast hash enable bit is set, da[0] is 0
 * and the hash index points to a bit set in the hash register.  To
 * receive all multicast frames, the hash register should be set with
 * all ones and the multicast hash enable bit should be set in the
 * network configuration register.
 */

static inline int hash_bit_value(int bitnr, __u8 *addr)
{
	if (addr[bitnr / 8] & (1 << (bitnr % 8)))
		return 1;
	return 0;
}

2332
/* Return the hash index value for the specified address. */
P
Patrice Vilchez 已提交
2333 2334 2335 2336 2337 2338 2339
static int hash_get_index(__u8 *addr)
{
	int i, j, bitval;
	int hash_index = 0;

	for (j = 0; j < 6; j++) {
		for (i = 0, bitval = 0; i < 8; i++)
2340
			bitval ^= hash_bit_value(i * 6 + j, addr);
P
Patrice Vilchez 已提交
2341 2342 2343 2344 2345 2346 2347

		hash_index |= (bitval << j);
	}

	return hash_index;
}

2348
/* Add multicast addresses to the internal multicast-hash table. */
P
Patrice Vilchez 已提交
2349 2350
static void macb_sethashtable(struct net_device *dev)
{
2351
	struct netdev_hw_addr *ha;
P
Patrice Vilchez 已提交
2352
	unsigned long mc_filter[2];
2353
	unsigned int bitnr;
P
Patrice Vilchez 已提交
2354 2355
	struct macb *bp = netdev_priv(dev);

2356 2357
	mc_filter[0] = 0;
	mc_filter[1] = 0;
P
Patrice Vilchez 已提交
2358

2359 2360
	netdev_for_each_mc_addr(ha, dev) {
		bitnr = hash_get_index(ha->addr);
P
Patrice Vilchez 已提交
2361 2362 2363
		mc_filter[bitnr >> 5] |= 1 << (bitnr & 31);
	}

J
Jamie Iles 已提交
2364 2365
	macb_or_gem_writel(bp, HRB, mc_filter[0]);
	macb_or_gem_writel(bp, HRT, mc_filter[1]);
P
Patrice Vilchez 已提交
2366 2367
}

2368
/* Enable/Disable promiscuous and multicast modes. */
2369
static void macb_set_rx_mode(struct net_device *dev)
P
Patrice Vilchez 已提交
2370 2371 2372 2373 2374 2375
{
	unsigned long cfg;
	struct macb *bp = netdev_priv(dev);

	cfg = macb_readl(bp, NCFGR);

2376
	if (dev->flags & IFF_PROMISC) {
P
Patrice Vilchez 已提交
2377 2378
		/* Enable promiscuous mode */
		cfg |= MACB_BIT(CAF);
2379 2380 2381 2382 2383 2384

		/* Disable RX checksum offload */
		if (macb_is_gem(bp))
			cfg &= ~GEM_BIT(RXCOEN);
	} else {
		/* Disable promiscuous mode */
P
Patrice Vilchez 已提交
2385 2386
		cfg &= ~MACB_BIT(CAF);

2387 2388 2389 2390 2391
		/* Enable RX checksum offload only if requested */
		if (macb_is_gem(bp) && dev->features & NETIF_F_RXCSUM)
			cfg |= GEM_BIT(RXCOEN);
	}

P
Patrice Vilchez 已提交
2392 2393
	if (dev->flags & IFF_ALLMULTI) {
		/* Enable all multicast mode */
J
Jamie Iles 已提交
2394 2395
		macb_or_gem_writel(bp, HRB, -1);
		macb_or_gem_writel(bp, HRT, -1);
P
Patrice Vilchez 已提交
2396
		cfg |= MACB_BIT(NCFGR_MTI);
2397
	} else if (!netdev_mc_empty(dev)) {
P
Patrice Vilchez 已提交
2398 2399 2400 2401 2402
		/* Enable specific multicasts */
		macb_sethashtable(dev);
		cfg |= MACB_BIT(NCFGR_MTI);
	} else if (dev->flags & (~IFF_ALLMULTI)) {
		/* Disable all multicast mode */
J
Jamie Iles 已提交
2403 2404
		macb_or_gem_writel(bp, HRB, 0);
		macb_or_gem_writel(bp, HRT, 0);
P
Patrice Vilchez 已提交
2405 2406 2407 2408 2409 2410
		cfg &= ~MACB_BIT(NCFGR_MTI);
	}

	macb_writel(bp, NCFGR, cfg);
}

2411 2412 2413
static int macb_open(struct net_device *dev)
{
	struct macb *bp = netdev_priv(dev);
N
Nicolas Ferre 已提交
2414
	size_t bufsz = dev->mtu + ETH_HLEN + ETH_FCS_LEN + NET_IP_ALIGN;
2415 2416
	struct macb_queue *queue;
	unsigned int q;
2417 2418
	int err;

2419
	netdev_dbg(bp->dev, "open\n");
2420

2421 2422 2423
	/* carrier starts down */
	netif_carrier_off(dev);

F
frederic RODO 已提交
2424
	/* if the phy is not yet register, retry later*/
2425
	if (!dev->phydev)
F
frederic RODO 已提交
2426
		return -EAGAIN;
2427 2428

	/* RX buffers initialization */
N
Nicolas Ferre 已提交
2429
	macb_init_rx_buffer_size(bp, bufsz);
F
frederic RODO 已提交
2430

2431 2432
	err = macb_alloc_consistent(bp);
	if (err) {
2433 2434
		netdev_err(dev, "Unable to allocate DMA memory (error %d)\n",
			   err);
2435 2436 2437
		return err;
	}

N
Nicolas Ferre 已提交
2438
	bp->macbgem_ops.mog_init_rings(bp);
2439 2440
	macb_init_hw(bp);

2441 2442 2443
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
		napi_enable(&queue->napi);

F
frederic RODO 已提交
2444
	/* schedule a link state check */
2445
	phy_start(dev->phydev);
2446

2447
	netif_tx_start_all_queues(dev);
2448

2449 2450 2451
	if (bp->ptp_info)
		bp->ptp_info->ptp_init(dev);

2452 2453 2454 2455 2456 2457
	return 0;
}

static int macb_close(struct net_device *dev)
{
	struct macb *bp = netdev_priv(dev);
2458
	struct macb_queue *queue;
2459
	unsigned long flags;
2460
	unsigned int q;
2461

2462
	netif_tx_stop_all_queues(dev);
2463 2464 2465

	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
		napi_disable(&queue->napi);
2466

2467 2468
	if (dev->phydev)
		phy_stop(dev->phydev);
F
frederic RODO 已提交
2469

2470 2471 2472 2473 2474 2475 2476
	spin_lock_irqsave(&bp->lock, flags);
	macb_reset_hw(bp);
	netif_carrier_off(dev);
	spin_unlock_irqrestore(&bp->lock, flags);

	macb_free_consistent(bp);

2477 2478 2479
	if (bp->ptp_info)
		bp->ptp_info->ptp_remove(dev);

2480 2481 2482
	return 0;
}

2483 2484 2485 2486 2487 2488 2489 2490 2491 2492
static int macb_change_mtu(struct net_device *dev, int new_mtu)
{
	if (netif_running(dev))
		return -EBUSY;

	dev->mtu = new_mtu;

	return 0;
}

2493 2494
static void gem_update_stats(struct macb *bp)
{
2495 2496 2497 2498
	struct macb_queue *queue;
	unsigned int i, q, idx;
	unsigned long *stat;

2499 2500
	u32 *p = &bp->hw_stats.gem.tx_octets_31_0;

2501 2502
	for (i = 0; i < GEM_STATS_LEN; ++i, ++p) {
		u32 offset = gem_statistics[i].offset;
2503
		u64 val = bp->macb_reg_readl(bp, offset);
2504 2505 2506 2507 2508 2509

		bp->ethtool_stats[i] += val;
		*p += val;

		if (offset == GEM_OCTTXL || offset == GEM_OCTRXL) {
			/* Add GEM_OCTTXH, GEM_OCTRXH */
2510
			val = bp->macb_reg_readl(bp, offset + 4);
2511
			bp->ethtool_stats[i] += ((u64)val) << 32;
2512 2513 2514
			*(++p) += val;
		}
	}
2515 2516 2517 2518 2519

	idx = GEM_STATS_LEN;
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
		for (i = 0, stat = &queue->stats.first; i < QUEUE_STATS_LEN; ++i, ++stat)
			bp->ethtool_stats[idx++] = *stat;
2520 2521 2522 2523 2524
}

static struct net_device_stats *gem_get_stats(struct macb *bp)
{
	struct gem_stats *hwstat = &bp->hw_stats.gem;
2525
	struct net_device_stats *nstat = &bp->dev->stats;
2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559

	gem_update_stats(bp);

	nstat->rx_errors = (hwstat->rx_frame_check_sequence_errors +
			    hwstat->rx_alignment_errors +
			    hwstat->rx_resource_errors +
			    hwstat->rx_overruns +
			    hwstat->rx_oversize_frames +
			    hwstat->rx_jabbers +
			    hwstat->rx_undersized_frames +
			    hwstat->rx_length_field_frame_errors);
	nstat->tx_errors = (hwstat->tx_late_collisions +
			    hwstat->tx_excessive_collisions +
			    hwstat->tx_underrun +
			    hwstat->tx_carrier_sense_errors);
	nstat->multicast = hwstat->rx_multicast_frames;
	nstat->collisions = (hwstat->tx_single_collision_frames +
			     hwstat->tx_multiple_collision_frames +
			     hwstat->tx_excessive_collisions);
	nstat->rx_length_errors = (hwstat->rx_oversize_frames +
				   hwstat->rx_jabbers +
				   hwstat->rx_undersized_frames +
				   hwstat->rx_length_field_frame_errors);
	nstat->rx_over_errors = hwstat->rx_resource_errors;
	nstat->rx_crc_errors = hwstat->rx_frame_check_sequence_errors;
	nstat->rx_frame_errors = hwstat->rx_alignment_errors;
	nstat->rx_fifo_errors = hwstat->rx_overruns;
	nstat->tx_aborted_errors = hwstat->tx_excessive_collisions;
	nstat->tx_carrier_errors = hwstat->tx_carrier_sense_errors;
	nstat->tx_fifo_errors = hwstat->tx_underrun;

	return nstat;
}

2560 2561 2562 2563 2564 2565 2566
static void gem_get_ethtool_stats(struct net_device *dev,
				  struct ethtool_stats *stats, u64 *data)
{
	struct macb *bp;

	bp = netdev_priv(dev);
	gem_update_stats(bp);
2567 2568
	memcpy(data, &bp->ethtool_stats, sizeof(u64)
			* (GEM_STATS_LEN + QUEUE_STATS_LEN * MACB_MAX_QUEUES));
2569 2570 2571 2572
}

static int gem_get_sset_count(struct net_device *dev, int sset)
{
2573 2574
	struct macb *bp = netdev_priv(dev);

2575 2576
	switch (sset) {
	case ETH_SS_STATS:
2577
		return GEM_STATS_LEN + bp->num_queues * QUEUE_STATS_LEN;
2578 2579 2580 2581 2582 2583 2584
	default:
		return -EOPNOTSUPP;
	}
}

static void gem_get_ethtool_strings(struct net_device *dev, u32 sset, u8 *p)
{
2585 2586 2587
	char stat_string[ETH_GSTRING_LEN];
	struct macb *bp = netdev_priv(dev);
	struct macb_queue *queue;
2588
	unsigned int i;
2589
	unsigned int q;
2590 2591 2592 2593 2594 2595

	switch (sset) {
	case ETH_SS_STATS:
		for (i = 0; i < GEM_STATS_LEN; i++, p += ETH_GSTRING_LEN)
			memcpy(p, gem_statistics[i].stat_string,
			       ETH_GSTRING_LEN);
2596 2597 2598 2599 2600 2601 2602 2603

		for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
			for (i = 0; i < QUEUE_STATS_LEN; i++, p += ETH_GSTRING_LEN) {
				snprintf(stat_string, ETH_GSTRING_LEN, "q%d_%s",
						q, queue_statistics[i].stat_string);
				memcpy(p, stat_string, ETH_GSTRING_LEN);
			}
		}
2604 2605 2606 2607
		break;
	}
}

2608
static struct net_device_stats *macb_get_stats(struct net_device *dev)
2609 2610
{
	struct macb *bp = netdev_priv(dev);
2611
	struct net_device_stats *nstat = &bp->dev->stats;
2612 2613 2614 2615
	struct macb_stats *hwstat = &bp->hw_stats.macb;

	if (macb_is_gem(bp))
		return gem_get_stats(bp);
2616

F
frederic RODO 已提交
2617 2618 2619
	/* read stats from hardware */
	macb_update_stats(bp);

2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631
	/* Convert HW stats into netdevice stats */
	nstat->rx_errors = (hwstat->rx_fcs_errors +
			    hwstat->rx_align_errors +
			    hwstat->rx_resource_errors +
			    hwstat->rx_overruns +
			    hwstat->rx_oversize_pkts +
			    hwstat->rx_jabbers +
			    hwstat->rx_undersize_pkts +
			    hwstat->rx_length_mismatch);
	nstat->tx_errors = (hwstat->tx_late_cols +
			    hwstat->tx_excessive_cols +
			    hwstat->tx_underruns +
2632 2633
			    hwstat->tx_carrier_errors +
			    hwstat->sqe_test_errors);
2634 2635 2636 2637 2638 2639 2640
	nstat->collisions = (hwstat->tx_single_cols +
			     hwstat->tx_multiple_cols +
			     hwstat->tx_excessive_cols);
	nstat->rx_length_errors = (hwstat->rx_oversize_pkts +
				   hwstat->rx_jabbers +
				   hwstat->rx_undersize_pkts +
				   hwstat->rx_length_mismatch);
A
Alexander Stein 已提交
2641 2642
	nstat->rx_over_errors = hwstat->rx_resource_errors +
				   hwstat->rx_overruns;
2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654
	nstat->rx_crc_errors = hwstat->rx_fcs_errors;
	nstat->rx_frame_errors = hwstat->rx_align_errors;
	nstat->rx_fifo_errors = hwstat->rx_overruns;
	/* XXX: What does "missed" mean? */
	nstat->tx_aborted_errors = hwstat->tx_excessive_cols;
	nstat->tx_carrier_errors = hwstat->tx_carrier_errors;
	nstat->tx_fifo_errors = hwstat->tx_underruns;
	/* Don't know about heartbeat or window errors... */

	return nstat;
}

2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669
static int macb_get_regs_len(struct net_device *netdev)
{
	return MACB_GREGS_NBR * sizeof(u32);
}

static void macb_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			  void *p)
{
	struct macb *bp = netdev_priv(dev);
	unsigned int tail, head;
	u32 *regs_buff = p;

	regs->version = (macb_readl(bp, MID) & ((1 << MACB_REV_SIZE) - 1))
			| MACB_GREGS_VERSION;

2670 2671
	tail = macb_tx_ring_wrap(bp, bp->queues[0].tx_tail);
	head = macb_tx_ring_wrap(bp, bp->queues[0].tx_head);
2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683

	regs_buff[0]  = macb_readl(bp, NCR);
	regs_buff[1]  = macb_or_gem_readl(bp, NCFGR);
	regs_buff[2]  = macb_readl(bp, NSR);
	regs_buff[3]  = macb_readl(bp, TSR);
	regs_buff[4]  = macb_readl(bp, RBQP);
	regs_buff[5]  = macb_readl(bp, TBQP);
	regs_buff[6]  = macb_readl(bp, RSR);
	regs_buff[7]  = macb_readl(bp, IMR);

	regs_buff[8]  = tail;
	regs_buff[9]  = head;
2684 2685
	regs_buff[10] = macb_tx_dma(&bp->queues[0], tail);
	regs_buff[11] = macb_tx_dma(&bp->queues[0], head);
2686

2687 2688
	if (!(bp->caps & MACB_CAPS_USRIO_DISABLED))
		regs_buff[12] = macb_or_gem_readl(bp, USRIO);
2689
	if (macb_is_gem(bp))
2690 2691 2692
		regs_buff[13] = gem_readl(bp, DMACFG);
}

2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725
static void macb_get_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
{
	struct macb *bp = netdev_priv(netdev);

	wol->supported = 0;
	wol->wolopts = 0;

	if (bp->wol & MACB_WOL_HAS_MAGIC_PACKET) {
		wol->supported = WAKE_MAGIC;

		if (bp->wol & MACB_WOL_ENABLED)
			wol->wolopts |= WAKE_MAGIC;
	}
}

static int macb_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
{
	struct macb *bp = netdev_priv(netdev);

	if (!(bp->wol & MACB_WOL_HAS_MAGIC_PACKET) ||
	    (wol->wolopts & ~WAKE_MAGIC))
		return -EOPNOTSUPP;

	if (wol->wolopts & WAKE_MAGIC)
		bp->wol |= MACB_WOL_ENABLED;
	else
		bp->wol &= ~MACB_WOL_ENABLED;

	device_set_wakeup_enable(&bp->pdev->dev, bp->wol & MACB_WOL_ENABLED);

	return 0;
}

2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775
static void macb_get_ringparam(struct net_device *netdev,
			       struct ethtool_ringparam *ring)
{
	struct macb *bp = netdev_priv(netdev);

	ring->rx_max_pending = MAX_RX_RING_SIZE;
	ring->tx_max_pending = MAX_TX_RING_SIZE;

	ring->rx_pending = bp->rx_ring_size;
	ring->tx_pending = bp->tx_ring_size;
}

static int macb_set_ringparam(struct net_device *netdev,
			      struct ethtool_ringparam *ring)
{
	struct macb *bp = netdev_priv(netdev);
	u32 new_rx_size, new_tx_size;
	unsigned int reset = 0;

	if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
		return -EINVAL;

	new_rx_size = clamp_t(u32, ring->rx_pending,
			      MIN_RX_RING_SIZE, MAX_RX_RING_SIZE);
	new_rx_size = roundup_pow_of_two(new_rx_size);

	new_tx_size = clamp_t(u32, ring->tx_pending,
			      MIN_TX_RING_SIZE, MAX_TX_RING_SIZE);
	new_tx_size = roundup_pow_of_two(new_tx_size);

	if ((new_tx_size == bp->tx_ring_size) &&
	    (new_rx_size == bp->rx_ring_size)) {
		/* nothing to do */
		return 0;
	}

	if (netif_running(bp->dev)) {
		reset = 1;
		macb_close(bp->dev);
	}

	bp->rx_ring_size = new_rx_size;
	bp->tx_ring_size = new_tx_size;

	if (reset)
		macb_open(bp->dev);

	return 0;
}

2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839
#ifdef CONFIG_MACB_USE_HWSTAMP
static unsigned int gem_get_tsu_rate(struct macb *bp)
{
	struct clk *tsu_clk;
	unsigned int tsu_rate;

	tsu_clk = devm_clk_get(&bp->pdev->dev, "tsu_clk");
	if (!IS_ERR(tsu_clk))
		tsu_rate = clk_get_rate(tsu_clk);
	/* try pclk instead */
	else if (!IS_ERR(bp->pclk)) {
		tsu_clk = bp->pclk;
		tsu_rate = clk_get_rate(tsu_clk);
	} else
		return -ENOTSUPP;
	return tsu_rate;
}

static s32 gem_get_ptp_max_adj(void)
{
	return 64000000;
}

static int gem_get_ts_info(struct net_device *dev,
			   struct ethtool_ts_info *info)
{
	struct macb *bp = netdev_priv(dev);

	if ((bp->hw_dma_cap & HW_DMA_CAP_PTP) == 0) {
		ethtool_op_get_ts_info(dev, info);
		return 0;
	}

	info->so_timestamping =
		SOF_TIMESTAMPING_TX_SOFTWARE |
		SOF_TIMESTAMPING_RX_SOFTWARE |
		SOF_TIMESTAMPING_SOFTWARE |
		SOF_TIMESTAMPING_TX_HARDWARE |
		SOF_TIMESTAMPING_RX_HARDWARE |
		SOF_TIMESTAMPING_RAW_HARDWARE;
	info->tx_types =
		(1 << HWTSTAMP_TX_ONESTEP_SYNC) |
		(1 << HWTSTAMP_TX_OFF) |
		(1 << HWTSTAMP_TX_ON);
	info->rx_filters =
		(1 << HWTSTAMP_FILTER_NONE) |
		(1 << HWTSTAMP_FILTER_ALL);

	info->phc_index = bp->ptp_clock ? ptp_clock_index(bp->ptp_clock) : -1;

	return 0;
}

static struct macb_ptp_info gem_ptp_info = {
	.ptp_init	 = gem_ptp_init,
	.ptp_remove	 = gem_ptp_remove,
	.get_ptp_max_adj = gem_get_ptp_max_adj,
	.get_tsu_rate	 = gem_get_tsu_rate,
	.get_ts_info	 = gem_get_ts_info,
	.get_hwtst	 = gem_get_hwtst,
	.set_hwtst	 = gem_set_hwtst,
};
#endif

2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850
static int macb_get_ts_info(struct net_device *netdev,
			    struct ethtool_ts_info *info)
{
	struct macb *bp = netdev_priv(netdev);

	if (bp->ptp_info)
		return bp->ptp_info->get_ts_info(netdev, info);

	return ethtool_op_get_ts_info(netdev, info);
}

2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978
static void gem_enable_flow_filters(struct macb *bp, bool enable)
{
	struct ethtool_rx_fs_item *item;
	u32 t2_scr;
	int num_t2_scr;

	num_t2_scr = GEM_BFEXT(T2SCR, gem_readl(bp, DCFG8));

	list_for_each_entry(item, &bp->rx_fs_list.list, list) {
		struct ethtool_rx_flow_spec *fs = &item->fs;
		struct ethtool_tcpip4_spec *tp4sp_m;

		if (fs->location >= num_t2_scr)
			continue;

		t2_scr = gem_readl_n(bp, SCRT2, fs->location);

		/* enable/disable screener regs for the flow entry */
		t2_scr = GEM_BFINS(ETHTEN, enable, t2_scr);

		/* only enable fields with no masking */
		tp4sp_m = &(fs->m_u.tcp_ip4_spec);

		if (enable && (tp4sp_m->ip4src == 0xFFFFFFFF))
			t2_scr = GEM_BFINS(CMPAEN, 1, t2_scr);
		else
			t2_scr = GEM_BFINS(CMPAEN, 0, t2_scr);

		if (enable && (tp4sp_m->ip4dst == 0xFFFFFFFF))
			t2_scr = GEM_BFINS(CMPBEN, 1, t2_scr);
		else
			t2_scr = GEM_BFINS(CMPBEN, 0, t2_scr);

		if (enable && ((tp4sp_m->psrc == 0xFFFF) || (tp4sp_m->pdst == 0xFFFF)))
			t2_scr = GEM_BFINS(CMPCEN, 1, t2_scr);
		else
			t2_scr = GEM_BFINS(CMPCEN, 0, t2_scr);

		gem_writel_n(bp, SCRT2, fs->location, t2_scr);
	}
}

static void gem_prog_cmp_regs(struct macb *bp, struct ethtool_rx_flow_spec *fs)
{
	struct ethtool_tcpip4_spec *tp4sp_v, *tp4sp_m;
	uint16_t index = fs->location;
	u32 w0, w1, t2_scr;
	bool cmp_a = false;
	bool cmp_b = false;
	bool cmp_c = false;

	tp4sp_v = &(fs->h_u.tcp_ip4_spec);
	tp4sp_m = &(fs->m_u.tcp_ip4_spec);

	/* ignore field if any masking set */
	if (tp4sp_m->ip4src == 0xFFFFFFFF) {
		/* 1st compare reg - IP source address */
		w0 = 0;
		w1 = 0;
		w0 = tp4sp_v->ip4src;
		w1 = GEM_BFINS(T2DISMSK, 1, w1); /* 32-bit compare */
		w1 = GEM_BFINS(T2CMPOFST, GEM_T2COMPOFST_ETYPE, w1);
		w1 = GEM_BFINS(T2OFST, ETYPE_SRCIP_OFFSET, w1);
		gem_writel_n(bp, T2CMPW0, T2CMP_OFST(GEM_IP4SRC_CMP(index)), w0);
		gem_writel_n(bp, T2CMPW1, T2CMP_OFST(GEM_IP4SRC_CMP(index)), w1);
		cmp_a = true;
	}

	/* ignore field if any masking set */
	if (tp4sp_m->ip4dst == 0xFFFFFFFF) {
		/* 2nd compare reg - IP destination address */
		w0 = 0;
		w1 = 0;
		w0 = tp4sp_v->ip4dst;
		w1 = GEM_BFINS(T2DISMSK, 1, w1); /* 32-bit compare */
		w1 = GEM_BFINS(T2CMPOFST, GEM_T2COMPOFST_ETYPE, w1);
		w1 = GEM_BFINS(T2OFST, ETYPE_DSTIP_OFFSET, w1);
		gem_writel_n(bp, T2CMPW0, T2CMP_OFST(GEM_IP4DST_CMP(index)), w0);
		gem_writel_n(bp, T2CMPW1, T2CMP_OFST(GEM_IP4DST_CMP(index)), w1);
		cmp_b = true;
	}

	/* ignore both port fields if masking set in both */
	if ((tp4sp_m->psrc == 0xFFFF) || (tp4sp_m->pdst == 0xFFFF)) {
		/* 3rd compare reg - source port, destination port */
		w0 = 0;
		w1 = 0;
		w1 = GEM_BFINS(T2CMPOFST, GEM_T2COMPOFST_IPHDR, w1);
		if (tp4sp_m->psrc == tp4sp_m->pdst) {
			w0 = GEM_BFINS(T2MASK, tp4sp_v->psrc, w0);
			w0 = GEM_BFINS(T2CMP, tp4sp_v->pdst, w0);
			w1 = GEM_BFINS(T2DISMSK, 1, w1); /* 32-bit compare */
			w1 = GEM_BFINS(T2OFST, IPHDR_SRCPORT_OFFSET, w1);
		} else {
			/* only one port definition */
			w1 = GEM_BFINS(T2DISMSK, 0, w1); /* 16-bit compare */
			w0 = GEM_BFINS(T2MASK, 0xFFFF, w0);
			if (tp4sp_m->psrc == 0xFFFF) { /* src port */
				w0 = GEM_BFINS(T2CMP, tp4sp_v->psrc, w0);
				w1 = GEM_BFINS(T2OFST, IPHDR_SRCPORT_OFFSET, w1);
			} else { /* dst port */
				w0 = GEM_BFINS(T2CMP, tp4sp_v->pdst, w0);
				w1 = GEM_BFINS(T2OFST, IPHDR_DSTPORT_OFFSET, w1);
			}
		}
		gem_writel_n(bp, T2CMPW0, T2CMP_OFST(GEM_PORT_CMP(index)), w0);
		gem_writel_n(bp, T2CMPW1, T2CMP_OFST(GEM_PORT_CMP(index)), w1);
		cmp_c = true;
	}

	t2_scr = 0;
	t2_scr = GEM_BFINS(QUEUE, (fs->ring_cookie) & 0xFF, t2_scr);
	t2_scr = GEM_BFINS(ETHT2IDX, SCRT2_ETHT, t2_scr);
	if (cmp_a)
		t2_scr = GEM_BFINS(CMPA, GEM_IP4SRC_CMP(index), t2_scr);
	if (cmp_b)
		t2_scr = GEM_BFINS(CMPB, GEM_IP4DST_CMP(index), t2_scr);
	if (cmp_c)
		t2_scr = GEM_BFINS(CMPC, GEM_PORT_CMP(index), t2_scr);
	gem_writel_n(bp, SCRT2, index, t2_scr);
}

static int gem_add_flow_filter(struct net_device *netdev,
		struct ethtool_rxnfc *cmd)
{
	struct macb *bp = netdev_priv(netdev);
	struct ethtool_rx_flow_spec *fs = &cmd->fs;
	struct ethtool_rx_fs_item *item, *newfs;
2979
	unsigned long flags;
2980 2981 2982
	int ret = -EINVAL;
	bool added = false;

2983
	newfs = kmalloc(sizeof(*newfs), GFP_KERNEL);
2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994
	if (newfs == NULL)
		return -ENOMEM;
	memcpy(&newfs->fs, fs, sizeof(newfs->fs));

	netdev_dbg(netdev,
			"Adding flow filter entry,type=%u,queue=%u,loc=%u,src=%08X,dst=%08X,ps=%u,pd=%u\n",
			fs->flow_type, (int)fs->ring_cookie, fs->location,
			htonl(fs->h_u.tcp_ip4_spec.ip4src),
			htonl(fs->h_u.tcp_ip4_spec.ip4dst),
			htons(fs->h_u.tcp_ip4_spec.psrc), htons(fs->h_u.tcp_ip4_spec.pdst));

2995 2996
	spin_lock_irqsave(&bp->rx_fs_lock, flags);

2997
	/* find correct place to add in list */
2998 2999 3000 3001 3002 3003 3004 3005 3006 3007
	list_for_each_entry(item, &bp->rx_fs_list.list, list) {
		if (item->fs.location > newfs->fs.location) {
			list_add_tail(&newfs->list, &item->list);
			added = true;
			break;
		} else if (item->fs.location == fs->location) {
			netdev_err(netdev, "Rule not added: location %d not free!\n",
					fs->location);
			ret = -EBUSY;
			goto err;
3008 3009
		}
	}
3010 3011
	if (!added)
		list_add_tail(&newfs->list, &bp->rx_fs_list.list);
3012 3013 3014 3015 3016 3017 3018

	gem_prog_cmp_regs(bp, fs);
	bp->rx_fs_list.count++;
	/* enable filtering if NTUPLE on */
	if (netdev->features & NETIF_F_NTUPLE)
		gem_enable_flow_filters(bp, 1);

3019
	spin_unlock_irqrestore(&bp->rx_fs_lock, flags);
3020 3021 3022
	return 0;

err:
3023
	spin_unlock_irqrestore(&bp->rx_fs_lock, flags);
3024 3025 3026 3027 3028 3029 3030 3031 3032 3033
	kfree(newfs);
	return ret;
}

static int gem_del_flow_filter(struct net_device *netdev,
		struct ethtool_rxnfc *cmd)
{
	struct macb *bp = netdev_priv(netdev);
	struct ethtool_rx_fs_item *item;
	struct ethtool_rx_flow_spec *fs;
3034 3035 3036
	unsigned long flags;

	spin_lock_irqsave(&bp->rx_fs_lock, flags);
3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053

	list_for_each_entry(item, &bp->rx_fs_list.list, list) {
		if (item->fs.location == cmd->fs.location) {
			/* disable screener regs for the flow entry */
			fs = &(item->fs);
			netdev_dbg(netdev,
					"Deleting flow filter entry,type=%u,queue=%u,loc=%u,src=%08X,dst=%08X,ps=%u,pd=%u\n",
					fs->flow_type, (int)fs->ring_cookie, fs->location,
					htonl(fs->h_u.tcp_ip4_spec.ip4src),
					htonl(fs->h_u.tcp_ip4_spec.ip4dst),
					htons(fs->h_u.tcp_ip4_spec.psrc),
					htons(fs->h_u.tcp_ip4_spec.pdst));

			gem_writel_n(bp, SCRT2, fs->location, 0);

			list_del(&item->list);
			bp->rx_fs_list.count--;
3054 3055
			spin_unlock_irqrestore(&bp->rx_fs_lock, flags);
			kfree(item);
3056 3057 3058 3059
			return 0;
		}
	}

3060
	spin_unlock_irqrestore(&bp->rx_fs_lock, flags);
3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151
	return -EINVAL;
}

static int gem_get_flow_entry(struct net_device *netdev,
		struct ethtool_rxnfc *cmd)
{
	struct macb *bp = netdev_priv(netdev);
	struct ethtool_rx_fs_item *item;

	list_for_each_entry(item, &bp->rx_fs_list.list, list) {
		if (item->fs.location == cmd->fs.location) {
			memcpy(&cmd->fs, &item->fs, sizeof(cmd->fs));
			return 0;
		}
	}
	return -EINVAL;
}

static int gem_get_all_flow_entries(struct net_device *netdev,
		struct ethtool_rxnfc *cmd, u32 *rule_locs)
{
	struct macb *bp = netdev_priv(netdev);
	struct ethtool_rx_fs_item *item;
	uint32_t cnt = 0;

	list_for_each_entry(item, &bp->rx_fs_list.list, list) {
		if (cnt == cmd->rule_cnt)
			return -EMSGSIZE;
		rule_locs[cnt] = item->fs.location;
		cnt++;
	}
	cmd->data = bp->max_tuples;
	cmd->rule_cnt = cnt;

	return 0;
}

static int gem_get_rxnfc(struct net_device *netdev, struct ethtool_rxnfc *cmd,
		u32 *rule_locs)
{
	struct macb *bp = netdev_priv(netdev);
	int ret = 0;

	switch (cmd->cmd) {
	case ETHTOOL_GRXRINGS:
		cmd->data = bp->num_queues;
		break;
	case ETHTOOL_GRXCLSRLCNT:
		cmd->rule_cnt = bp->rx_fs_list.count;
		break;
	case ETHTOOL_GRXCLSRULE:
		ret = gem_get_flow_entry(netdev, cmd);
		break;
	case ETHTOOL_GRXCLSRLALL:
		ret = gem_get_all_flow_entries(netdev, cmd, rule_locs);
		break;
	default:
		netdev_err(netdev,
			  "Command parameter %d is not supported\n", cmd->cmd);
		ret = -EOPNOTSUPP;
	}

	return ret;
}

static int gem_set_rxnfc(struct net_device *netdev, struct ethtool_rxnfc *cmd)
{
	struct macb *bp = netdev_priv(netdev);
	int ret;

	switch (cmd->cmd) {
	case ETHTOOL_SRXCLSRLINS:
		if ((cmd->fs.location >= bp->max_tuples)
				|| (cmd->fs.ring_cookie >= bp->num_queues)) {
			ret = -EINVAL;
			break;
		}
		ret = gem_add_flow_filter(netdev, cmd);
		break;
	case ETHTOOL_SRXCLSRLDEL:
		ret = gem_del_flow_filter(netdev, cmd);
		break;
	default:
		netdev_err(netdev,
			  "Command parameter %d is not supported\n", cmd->cmd);
		ret = -EOPNOTSUPP;
	}

	return ret;
}

3152
static const struct ethtool_ops macb_ethtool_ops = {
3153 3154
	.get_regs_len		= macb_get_regs_len,
	.get_regs		= macb_get_regs,
3155
	.get_link		= ethtool_op_get_link,
3156
	.get_ts_info		= ethtool_op_get_ts_info,
3157 3158
	.get_wol		= macb_get_wol,
	.set_wol		= macb_set_wol,
3159 3160
	.get_link_ksettings     = phy_ethtool_get_link_ksettings,
	.set_link_ksettings     = phy_ethtool_set_link_ksettings,
3161 3162
	.get_ringparam		= macb_get_ringparam,
	.set_ringparam		= macb_set_ringparam,
3163 3164
};

L
Lad, Prabhakar 已提交
3165
static const struct ethtool_ops gem_ethtool_ops = {
3166 3167 3168
	.get_regs_len		= macb_get_regs_len,
	.get_regs		= macb_get_regs,
	.get_link		= ethtool_op_get_link,
3169
	.get_ts_info		= macb_get_ts_info,
3170 3171 3172
	.get_ethtool_stats	= gem_get_ethtool_stats,
	.get_strings		= gem_get_ethtool_strings,
	.get_sset_count		= gem_get_sset_count,
3173 3174
	.get_link_ksettings     = phy_ethtool_get_link_ksettings,
	.set_link_ksettings     = phy_ethtool_set_link_ksettings,
3175 3176
	.get_ringparam		= macb_get_ringparam,
	.set_ringparam		= macb_set_ringparam,
3177 3178
	.get_rxnfc			= gem_get_rxnfc,
	.set_rxnfc			= gem_set_rxnfc,
3179 3180
};

3181
static int macb_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
3182
{
3183
	struct phy_device *phydev = dev->phydev;
3184
	struct macb *bp = netdev_priv(dev);
3185 3186 3187 3188

	if (!netif_running(dev))
		return -EINVAL;

F
frederic RODO 已提交
3189 3190
	if (!phydev)
		return -ENODEV;
3191

3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202
	if (!bp->ptp_info)
		return phy_mii_ioctl(phydev, rq, cmd);

	switch (cmd) {
	case SIOCSHWTSTAMP:
		return bp->ptp_info->set_hwtst(dev, rq, cmd);
	case SIOCGHWTSTAMP:
		return bp->ptp_info->get_hwtst(dev, rq);
	default:
		return phy_mii_ioctl(phydev, rq, cmd);
	}
3203 3204
}

3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222
static int macb_set_features(struct net_device *netdev,
			     netdev_features_t features)
{
	struct macb *bp = netdev_priv(netdev);
	netdev_features_t changed = features ^ netdev->features;

	/* TX checksum offload */
	if ((changed & NETIF_F_HW_CSUM) && macb_is_gem(bp)) {
		u32 dmacfg;

		dmacfg = gem_readl(bp, DMACFG);
		if (features & NETIF_F_HW_CSUM)
			dmacfg |= GEM_BIT(TXCOEN);
		else
			dmacfg &= ~GEM_BIT(TXCOEN);
		gem_writel(bp, DMACFG, dmacfg);
	}

3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235
	/* RX checksum offload */
	if ((changed & NETIF_F_RXCSUM) && macb_is_gem(bp)) {
		u32 netcfg;

		netcfg = gem_readl(bp, NCFGR);
		if (features & NETIF_F_RXCSUM &&
		    !(netdev->flags & IFF_PROMISC))
			netcfg |= GEM_BIT(RXCOEN);
		else
			netcfg &= ~GEM_BIT(RXCOEN);
		gem_writel(bp, NCFGR, netcfg);
	}

3236 3237 3238 3239 3240 3241
	/* RX Flow Filters */
	if ((changed & NETIF_F_NTUPLE) && macb_is_gem(bp)) {
		bool turn_on = features & NETIF_F_NTUPLE;

		gem_enable_flow_filters(bp, turn_on);
	}
3242 3243 3244
	return 0;
}

3245 3246 3247 3248
static const struct net_device_ops macb_netdev_ops = {
	.ndo_open		= macb_open,
	.ndo_stop		= macb_close,
	.ndo_start_xmit		= macb_start_xmit,
3249
	.ndo_set_rx_mode	= macb_set_rx_mode,
3250 3251 3252
	.ndo_get_stats		= macb_get_stats,
	.ndo_do_ioctl		= macb_ioctl,
	.ndo_validate_addr	= eth_validate_addr,
3253
	.ndo_change_mtu		= macb_change_mtu,
3254
	.ndo_set_mac_address	= eth_mac_addr,
3255 3256 3257
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= macb_poll_controller,
#endif
3258
	.ndo_set_features	= macb_set_features,
R
Rafal Ozieblo 已提交
3259
	.ndo_features_check	= macb_features_check,
3260 3261
};

3262
/* Configure peripheral capabilities according to device tree
3263 3264
 * and integration options used
 */
3265 3266
static void macb_configure_caps(struct macb *bp,
				const struct macb_config *dt_conf)
3267 3268 3269
{
	u32 dcfg;

3270 3271 3272
	if (dt_conf)
		bp->caps = dt_conf->caps;

3273
	if (hw_is_gem(bp->regs, bp->native_io)) {
3274 3275 3276 3277 3278 3279 3280 3281
		bp->caps |= MACB_CAPS_MACB_IS_GEM;

		dcfg = gem_readl(bp, DCFG1);
		if (GEM_BFEXT(IRQCOR, dcfg) == 0)
			bp->caps |= MACB_CAPS_ISR_CLEAR_ON_WRITE;
		dcfg = gem_readl(bp, DCFG2);
		if ((dcfg & (GEM_BIT(RX_PKT_BUFF) | GEM_BIT(TX_PKT_BUFF))) == 0)
			bp->caps |= MACB_CAPS_FIFO_MODE;
3282 3283
#ifdef CONFIG_MACB_USE_HWSTAMP
		if (gem_has_ptp(bp)) {
3284 3285
			if (!GEM_BFEXT(TSU, gem_readl(bp, DCFG5)))
				pr_err("GEM doesn't support hardware ptp.\n");
3286
			else {
3287
				bp->hw_dma_cap |= HW_DMA_CAP_PTP;
3288 3289
				bp->ptp_info = &gem_ptp_info;
			}
3290
		}
3291
#endif
3292 3293
	}

3294
	dev_dbg(&bp->pdev->dev, "Cadence caps 0x%08x\n", bp->caps);
3295 3296
}

3297
static void macb_probe_queues(void __iomem *mem,
3298
			      bool native_io,
3299 3300 3301 3302 3303 3304 3305 3306
			      unsigned int *queue_mask,
			      unsigned int *num_queues)
{
	unsigned int hw_q;

	*queue_mask = 0x1;
	*num_queues = 1;

3307 3308 3309 3310 3311 3312
	/* is it macb or gem ?
	 *
	 * We need to read directly from the hardware here because
	 * we are early in the probe process and don't have the
	 * MACB_CAPS_MACB_IS_GEM flag positioned
	 */
3313
	if (!hw_is_gem(mem, native_io))
3314 3315 3316
		return;

	/* bit 0 is never set but queue 0 always exists */
3317 3318
	*queue_mask = readl_relaxed(mem + GEM_DCFG6) & 0xff;

3319 3320 3321 3322 3323 3324 3325
	*queue_mask |= 0x1;

	for (hw_q = 1; hw_q < MACB_MAX_QUEUES; ++hw_q)
		if (*queue_mask & (1 << hw_q))
			(*num_queues)++;
}

3326
static int macb_clk_init(struct platform_device *pdev, struct clk **pclk,
3327 3328
			 struct clk **hclk, struct clk **tx_clk,
			 struct clk **rx_clk)
3329
{
3330
	struct macb_platform_data *pdata;
3331
	int err;
3332

3333 3334 3335 3336 3337 3338 3339 3340 3341
	pdata = dev_get_platdata(&pdev->dev);
	if (pdata) {
		*pclk = pdata->pclk;
		*hclk = pdata->hclk;
	} else {
		*pclk = devm_clk_get(&pdev->dev, "pclk");
		*hclk = devm_clk_get(&pdev->dev, "hclk");
	}

3342 3343
	if (IS_ERR(*pclk)) {
		err = PTR_ERR(*pclk);
3344
		dev_err(&pdev->dev, "failed to get macb_clk (%u)\n", err);
3345
		return err;
A
Andrew Victor 已提交
3346
	}
J
Jamie Iles 已提交
3347

3348 3349
	if (IS_ERR(*hclk)) {
		err = PTR_ERR(*hclk);
3350
		dev_err(&pdev->dev, "failed to get hclk (%u)\n", err);
3351
		return err;
3352 3353
	}

3354 3355 3356
	*tx_clk = devm_clk_get(&pdev->dev, "tx_clk");
	if (IS_ERR(*tx_clk))
		*tx_clk = NULL;
3357

3358 3359 3360 3361
	*rx_clk = devm_clk_get(&pdev->dev, "rx_clk");
	if (IS_ERR(*rx_clk))
		*rx_clk = NULL;

3362
	err = clk_prepare_enable(*pclk);
3363 3364
	if (err) {
		dev_err(&pdev->dev, "failed to enable pclk (%u)\n", err);
3365
		return err;
3366 3367
	}

3368
	err = clk_prepare_enable(*hclk);
3369 3370
	if (err) {
		dev_err(&pdev->dev, "failed to enable hclk (%u)\n", err);
3371
		goto err_disable_pclk;
3372 3373
	}

3374
	err = clk_prepare_enable(*tx_clk);
3375 3376
	if (err) {
		dev_err(&pdev->dev, "failed to enable tx_clk (%u)\n", err);
3377
		goto err_disable_hclk;
3378 3379
	}

3380 3381 3382 3383 3384 3385
	err = clk_prepare_enable(*rx_clk);
	if (err) {
		dev_err(&pdev->dev, "failed to enable rx_clk (%u)\n", err);
		goto err_disable_txclk;
	}

3386 3387
	return 0;

3388 3389 3390
err_disable_txclk:
	clk_disable_unprepare(*tx_clk);

3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406
err_disable_hclk:
	clk_disable_unprepare(*hclk);

err_disable_pclk:
	clk_disable_unprepare(*pclk);

	return err;
}

static int macb_init(struct platform_device *pdev)
{
	struct net_device *dev = platform_get_drvdata(pdev);
	unsigned int hw_q, q;
	struct macb *bp = netdev_priv(dev);
	struct macb_queue *queue;
	int err;
3407
	u32 val, reg;
3408

3409 3410 3411
	bp->tx_ring_size = DEFAULT_TX_RING_SIZE;
	bp->rx_ring_size = DEFAULT_RX_RING_SIZE;

3412 3413 3414 3415
	/* set the queue register mapping once for all: queue0 has a special
	 * register mapping but we don't want to test the queue index then
	 * compute the corresponding register offset at run time.
	 */
3416
	for (hw_q = 0, q = 0; hw_q < MACB_MAX_QUEUES; ++hw_q) {
3417
		if (!(bp->queue_mask & (1 << hw_q)))
3418 3419
			continue;

3420
		queue = &bp->queues[q];
3421
		queue->bp = bp;
3422
		netif_napi_add(dev, &queue->napi, macb_poll, 64);
3423 3424 3425 3426 3427 3428
		if (hw_q) {
			queue->ISR  = GEM_ISR(hw_q - 1);
			queue->IER  = GEM_IER(hw_q - 1);
			queue->IDR  = GEM_IDR(hw_q - 1);
			queue->IMR  = GEM_IMR(hw_q - 1);
			queue->TBQP = GEM_TBQP(hw_q - 1);
3429 3430
			queue->RBQP = GEM_RBQP(hw_q - 1);
			queue->RBQS = GEM_RBQS(hw_q - 1);
3431
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
3432
			if (bp->hw_dma_cap & HW_DMA_CAP_64B) {
3433
				queue->TBQPH = GEM_TBQPH(hw_q - 1);
3434 3435
				queue->RBQPH = GEM_RBQPH(hw_q - 1);
			}
3436
#endif
3437 3438 3439 3440 3441 3442 3443
		} else {
			/* queue0 uses legacy registers */
			queue->ISR  = MACB_ISR;
			queue->IER  = MACB_IER;
			queue->IDR  = MACB_IDR;
			queue->IMR  = MACB_IMR;
			queue->TBQP = MACB_TBQP;
3444
			queue->RBQP = MACB_RBQP;
3445
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
3446
			if (bp->hw_dma_cap & HW_DMA_CAP_64B) {
3447
				queue->TBQPH = MACB_TBQPH;
3448 3449
				queue->RBQPH = MACB_RBQPH;
			}
3450
#endif
3451 3452 3453 3454 3455 3456 3457
		}

		/* get irq: here we use the linux queue index, not the hardware
		 * queue index. the queue irq definitions in the device tree
		 * must remove the optional gaps that could exist in the
		 * hardware queue mask.
		 */
3458
		queue->irq = platform_get_irq(pdev, q);
3459
		err = devm_request_irq(&pdev->dev, queue->irq, macb_interrupt,
3460
				       IRQF_SHARED, dev->name, queue);
3461 3462 3463 3464
		if (err) {
			dev_err(&pdev->dev,
				"Unable to request IRQ %d (error %d)\n",
				queue->irq, err);
3465
			return err;
3466 3467 3468
		}

		INIT_WORK(&queue->tx_error_task, macb_tx_error_task);
3469
		q++;
3470 3471
	}

3472
	dev->netdev_ops = &macb_netdev_ops;
3473

N
Nicolas Ferre 已提交
3474 3475
	/* setup appropriated routines according to adapter type */
	if (macb_is_gem(bp)) {
3476
		bp->max_tx_length = GEM_MAX_TX_LEN;
N
Nicolas Ferre 已提交
3477 3478 3479 3480
		bp->macbgem_ops.mog_alloc_rx_buffers = gem_alloc_rx_buffers;
		bp->macbgem_ops.mog_free_rx_buffers = gem_free_rx_buffers;
		bp->macbgem_ops.mog_init_rings = gem_init_rings;
		bp->macbgem_ops.mog_rx = gem_rx;
3481
		dev->ethtool_ops = &gem_ethtool_ops;
N
Nicolas Ferre 已提交
3482
	} else {
3483
		bp->max_tx_length = MACB_MAX_TX_LEN;
N
Nicolas Ferre 已提交
3484 3485 3486 3487
		bp->macbgem_ops.mog_alloc_rx_buffers = macb_alloc_rx_buffers;
		bp->macbgem_ops.mog_free_rx_buffers = macb_free_rx_buffers;
		bp->macbgem_ops.mog_init_rings = macb_init_rings;
		bp->macbgem_ops.mog_rx = macb_rx;
3488
		dev->ethtool_ops = &macb_ethtool_ops;
N
Nicolas Ferre 已提交
3489 3490
	}

3491 3492
	/* Set features */
	dev->hw_features = NETIF_F_SG;
R
Rafal Ozieblo 已提交
3493 3494 3495 3496 3497

	/* Check LSO capability */
	if (GEM_BFEXT(PBUF_LSO, gem_readl(bp, DCFG6)))
		dev->hw_features |= MACB_NETIF_LSO;

3498 3499
	/* Checksum offload is only available on gem with packet buffer */
	if (macb_is_gem(bp) && !(bp->caps & MACB_CAPS_FIFO_MODE))
3500
		dev->hw_features |= NETIF_F_HW_CSUM | NETIF_F_RXCSUM;
3501 3502 3503 3504
	if (bp->caps & MACB_CAPS_SG_DISABLED)
		dev->hw_features &= ~NETIF_F_SG;
	dev->features = dev->hw_features;

3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528
	/* Check RX Flow Filters support.
	 * Max Rx flows set by availability of screeners & compare regs:
	 * each 4-tuple define requires 1 T2 screener reg + 3 compare regs
	 */
	reg = gem_readl(bp, DCFG8);
	bp->max_tuples = min((GEM_BFEXT(SCR2CMP, reg) / 3),
			GEM_BFEXT(T2SCR, reg));
	if (bp->max_tuples > 0) {
		/* also needs one ethtype match to check IPv4 */
		if (GEM_BFEXT(SCR2ETH, reg) > 0) {
			/* program this reg now */
			reg = 0;
			reg = GEM_BFINS(ETHTCMP, (uint16_t)ETH_P_IP, reg);
			gem_writel_n(bp, ETHT, SCRT2_ETHT, reg);
			/* Filtering is supported in hw but don't enable it in kernel now */
			dev->hw_features |= NETIF_F_NTUPLE;
			/* init Rx flow definitions */
			INIT_LIST_HEAD(&bp->rx_fs_list.list);
			bp->rx_fs_list.count = 0;
			spin_lock_init(&bp->rx_fs_lock);
		} else
			bp->max_tuples = 0;
	}

3529 3530 3531 3532 3533
	if (!(bp->caps & MACB_CAPS_USRIO_DISABLED)) {
		val = 0;
		if (bp->phy_interface == PHY_INTERFACE_MODE_RGMII)
			val = GEM_BIT(RGMII);
		else if (bp->phy_interface == PHY_INTERFACE_MODE_RMII &&
3534
			 (bp->caps & MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII))
3535
			val = MACB_BIT(RMII);
3536
		else if (!(bp->caps & MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII))
3537
			val = MACB_BIT(MII);
3538

3539 3540
		if (bp->caps & MACB_CAPS_USRIO_HAS_CLKEN)
			val |= MACB_BIT(CLKEN);
3541

3542 3543
		macb_or_gem_writel(bp, USRIO, val);
	}
3544

3545
	/* Set MII management clock divider */
3546 3547
	val = macb_mdc_clk_div(bp);
	val |= macb_dbw(bp);
3548 3549
	if (bp->phy_interface == PHY_INTERFACE_MODE_SGMII)
		val |= GEM_BIT(SGMIIEN) | GEM_BIT(PCSSEL);
3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564
	macb_writel(bp, NCFGR, val);

	return 0;
}

#if defined(CONFIG_OF)
/* 1518 rounded up */
#define AT91ETHER_MAX_RBUFF_SZ	0x600
/* max number of receive buffers */
#define AT91ETHER_MAX_RX_DESCR	9

/* Initialize and start the Receiver and Transmit subsystems */
static int at91ether_start(struct net_device *dev)
{
	struct macb *lp = netdev_priv(dev);
3565
	struct macb_queue *q = &lp->queues[0];
3566
	struct macb_dma_desc *desc;
3567 3568 3569 3570
	dma_addr_t addr;
	u32 ctl;
	int i;

3571
	q->rx_ring = dma_alloc_coherent(&lp->pdev->dev,
3572
					 (AT91ETHER_MAX_RX_DESCR *
3573
					  macb_dma_desc_get_size(lp)),
3574 3575
					 &q->rx_ring_dma, GFP_KERNEL);
	if (!q->rx_ring)
3576 3577
		return -ENOMEM;

3578
	q->rx_buffers = dma_alloc_coherent(&lp->pdev->dev,
3579 3580
					    AT91ETHER_MAX_RX_DESCR *
					    AT91ETHER_MAX_RBUFF_SZ,
3581 3582
					    &q->rx_buffers_dma, GFP_KERNEL);
	if (!q->rx_buffers) {
3583 3584
		dma_free_coherent(&lp->pdev->dev,
				  AT91ETHER_MAX_RX_DESCR *
3585
				  macb_dma_desc_get_size(lp),
3586 3587
				  q->rx_ring, q->rx_ring_dma);
		q->rx_ring = NULL;
3588 3589 3590
		return -ENOMEM;
	}

3591
	addr = q->rx_buffers_dma;
3592
	for (i = 0; i < AT91ETHER_MAX_RX_DESCR; i++) {
3593
		desc = macb_rx_desc(q, i);
3594 3595
		macb_set_addr(lp, desc, addr);
		desc->ctrl = 0;
3596 3597 3598 3599
		addr += AT91ETHER_MAX_RBUFF_SZ;
	}

	/* Set the Wrap bit on the last descriptor */
3600
	desc->addr |= MACB_BIT(RX_WRAP);
3601 3602

	/* Reset buffer index */
3603
	q->rx_tail = 0;
3604 3605

	/* Program address of descriptor list in Rx Buffer Queue register */
3606
	macb_writel(lp, RBQP, q->rx_ring_dma);
3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641

	/* Enable Receive and Transmit */
	ctl = macb_readl(lp, NCR);
	macb_writel(lp, NCR, ctl | MACB_BIT(RE) | MACB_BIT(TE));

	return 0;
}

/* Open the ethernet interface */
static int at91ether_open(struct net_device *dev)
{
	struct macb *lp = netdev_priv(dev);
	u32 ctl;
	int ret;

	/* Clear internal statistics */
	ctl = macb_readl(lp, NCR);
	macb_writel(lp, NCR, ctl | MACB_BIT(CLRSTAT));

	macb_set_hwaddr(lp);

	ret = at91ether_start(dev);
	if (ret)
		return ret;

	/* Enable MAC interrupts */
	macb_writel(lp, IER, MACB_BIT(RCOMP)	|
			     MACB_BIT(RXUBR)	|
			     MACB_BIT(ISR_TUND)	|
			     MACB_BIT(ISR_RLE)	|
			     MACB_BIT(TCOMP)	|
			     MACB_BIT(ISR_ROVR)	|
			     MACB_BIT(HRESP));

	/* schedule a link state check */
3642
	phy_start(dev->phydev);
3643 3644 3645 3646 3647 3648 3649 3650 3651 3652

	netif_start_queue(dev);

	return 0;
}

/* Close the interface */
static int at91ether_close(struct net_device *dev)
{
	struct macb *lp = netdev_priv(dev);
3653
	struct macb_queue *q = &lp->queues[0];
3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672
	u32 ctl;

	/* Disable Receiver and Transmitter */
	ctl = macb_readl(lp, NCR);
	macb_writel(lp, NCR, ctl & ~(MACB_BIT(TE) | MACB_BIT(RE)));

	/* Disable MAC interrupts */
	macb_writel(lp, IDR, MACB_BIT(RCOMP)	|
			     MACB_BIT(RXUBR)	|
			     MACB_BIT(ISR_TUND)	|
			     MACB_BIT(ISR_RLE)	|
			     MACB_BIT(TCOMP)	|
			     MACB_BIT(ISR_ROVR) |
			     MACB_BIT(HRESP));

	netif_stop_queue(dev);

	dma_free_coherent(&lp->pdev->dev,
			  AT91ETHER_MAX_RX_DESCR *
3673
			  macb_dma_desc_get_size(lp),
3674 3675
			  q->rx_ring, q->rx_ring_dma);
	q->rx_ring = NULL;
3676 3677 3678

	dma_free_coherent(&lp->pdev->dev,
			  AT91ETHER_MAX_RX_DESCR * AT91ETHER_MAX_RBUFF_SZ,
3679 3680
			  q->rx_buffers, q->rx_buffers_dma);
	q->rx_buffers = NULL;
3681 3682 3683 3684 3685

	return 0;
}

/* Transmit packet */
3686 3687
static netdev_tx_t at91ether_start_xmit(struct sk_buff *skb,
					struct net_device *dev)
3688 3689 3690 3691 3692 3693 3694 3695 3696
{
	struct macb *lp = netdev_priv(dev);

	if (macb_readl(lp, TSR) & MACB_BIT(RM9200_BNQ)) {
		netif_stop_queue(dev);

		/* Store packet information (to free when Tx completed) */
		lp->skb = skb;
		lp->skb_length = skb->len;
3697 3698 3699
		lp->skb_physaddr = dma_map_single(&lp->pdev->dev, skb->data,
						  skb->len, DMA_TO_DEVICE);
		if (dma_mapping_error(&lp->pdev->dev, lp->skb_physaddr)) {
3700 3701 3702 3703 3704
			dev_kfree_skb_any(skb);
			dev->stats.tx_dropped++;
			netdev_err(dev, "%s: DMA mapping error\n", __func__);
			return NETDEV_TX_OK;
		}
3705 3706 3707 3708 3709

		/* Set address of the data in the Transmit Address register */
		macb_writel(lp, TAR, lp->skb_physaddr);
		/* Set length of the packet in the Transmit Control register */
		macb_writel(lp, TCR, skb->len);
3710

3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724
	} else {
		netdev_err(dev, "%s called, but device is busy!\n", __func__);
		return NETDEV_TX_BUSY;
	}

	return NETDEV_TX_OK;
}

/* Extract received frame from buffer descriptors and sent to upper layers.
 * (Called from interrupt context)
 */
static void at91ether_rx(struct net_device *dev)
{
	struct macb *lp = netdev_priv(dev);
3725
	struct macb_queue *q = &lp->queues[0];
3726
	struct macb_dma_desc *desc;
3727 3728 3729 3730
	unsigned char *p_recv;
	struct sk_buff *skb;
	unsigned int pktlen;

3731
	desc = macb_rx_desc(q, q->rx_tail);
3732
	while (desc->addr & MACB_BIT(RX_USED)) {
3733
		p_recv = q->rx_buffers + q->rx_tail * AT91ETHER_MAX_RBUFF_SZ;
3734
		pktlen = MACB_BF(RX_FRMLEN, desc->ctrl);
3735 3736 3737
		skb = netdev_alloc_skb(dev, pktlen + 2);
		if (skb) {
			skb_reserve(skb, 2);
3738
			skb_put_data(skb, p_recv, pktlen);
3739 3740

			skb->protocol = eth_type_trans(skb, dev);
3741 3742
			dev->stats.rx_packets++;
			dev->stats.rx_bytes += pktlen;
3743 3744
			netif_rx(skb);
		} else {
3745
			dev->stats.rx_dropped++;
3746 3747
		}

3748
		if (desc->ctrl & MACB_BIT(RX_MHASH_MATCH))
3749
			dev->stats.multicast++;
3750 3751

		/* reset ownership bit */
3752
		desc->addr &= ~MACB_BIT(RX_USED);
3753 3754

		/* wrap after last buffer */
3755 3756
		if (q->rx_tail == AT91ETHER_MAX_RX_DESCR - 1)
			q->rx_tail = 0;
3757
		else
3758
			q->rx_tail++;
3759

3760
		desc = macb_rx_desc(q, q->rx_tail);
3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783
	}
}

/* MAC interrupt handler */
static irqreturn_t at91ether_interrupt(int irq, void *dev_id)
{
	struct net_device *dev = dev_id;
	struct macb *lp = netdev_priv(dev);
	u32 intstatus, ctl;

	/* MAC Interrupt Status register indicates what interrupts are pending.
	 * It is automatically cleared once read.
	 */
	intstatus = macb_readl(lp, ISR);

	/* Receive complete */
	if (intstatus & MACB_BIT(RCOMP))
		at91ether_rx(dev);

	/* Transmit complete */
	if (intstatus & MACB_BIT(TCOMP)) {
		/* The TCOM bit is set even if the transmission failed */
		if (intstatus & (MACB_BIT(ISR_TUND) | MACB_BIT(ISR_RLE)))
3784
			dev->stats.tx_errors++;
3785 3786

		if (lp->skb) {
3787
			dev_consume_skb_irq(lp->skb);
3788
			lp->skb = NULL;
3789
			dma_unmap_single(&lp->pdev->dev, lp->skb_physaddr,
3790
					 lp->skb_length, DMA_TO_DEVICE);
3791 3792
			dev->stats.tx_packets++;
			dev->stats.tx_bytes += lp->skb_length;
3793 3794 3795 3796 3797 3798 3799 3800
		}
		netif_wake_queue(dev);
	}

	/* Work-around for EMAC Errata section 41.3.1 */
	if (intstatus & MACB_BIT(RXUBR)) {
		ctl = macb_readl(lp, NCR);
		macb_writel(lp, NCR, ctl & ~MACB_BIT(RE));
3801
		wmb();
3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835
		macb_writel(lp, NCR, ctl | MACB_BIT(RE));
	}

	if (intstatus & MACB_BIT(ISR_ROVR))
		netdev_err(dev, "ROVR error\n");

	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
static void at91ether_poll_controller(struct net_device *dev)
{
	unsigned long flags;

	local_irq_save(flags);
	at91ether_interrupt(dev->irq, dev);
	local_irq_restore(flags);
}
#endif

static const struct net_device_ops at91ether_netdev_ops = {
	.ndo_open		= at91ether_open,
	.ndo_stop		= at91ether_close,
	.ndo_start_xmit		= at91ether_start_xmit,
	.ndo_get_stats		= macb_get_stats,
	.ndo_set_rx_mode	= macb_set_rx_mode,
	.ndo_set_mac_address	= eth_mac_addr,
	.ndo_do_ioctl		= macb_ioctl,
	.ndo_validate_addr	= eth_validate_addr,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= at91ether_poll_controller,
#endif
};

3836
static int at91ether_clk_init(struct platform_device *pdev, struct clk **pclk,
3837 3838
			      struct clk **hclk, struct clk **tx_clk,
			      struct clk **rx_clk)
3839 3840 3841
{
	int err;

3842 3843
	*hclk = NULL;
	*tx_clk = NULL;
3844
	*rx_clk = NULL;
3845 3846 3847 3848

	*pclk = devm_clk_get(&pdev->dev, "ether_clk");
	if (IS_ERR(*pclk))
		return PTR_ERR(*pclk);
3849

3850
	err = clk_prepare_enable(*pclk);
3851 3852 3853 3854 3855
	if (err) {
		dev_err(&pdev->dev, "failed to enable pclk (%u)\n", err);
		return err;
	}

3856 3857 3858 3859 3860 3861 3862 3863 3864 3865
	return 0;
}

static int at91ether_init(struct platform_device *pdev)
{
	struct net_device *dev = platform_get_drvdata(pdev);
	struct macb *bp = netdev_priv(dev);
	int err;
	u32 reg;

3866 3867
	bp->queues[0].bp = bp;

3868 3869 3870 3871 3872 3873
	dev->netdev_ops = &at91ether_netdev_ops;
	dev->ethtool_ops = &macb_ethtool_ops;

	err = devm_request_irq(&pdev->dev, dev->irq, at91ether_interrupt,
			       0, dev->name, dev);
	if (err)
3874
		return err;
3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886

	macb_writel(bp, NCR, 0);

	reg = MACB_BF(CLK, MACB_CLK_DIV32) | MACB_BIT(BIG);
	if (bp->phy_interface == PHY_INTERFACE_MODE_RMII)
		reg |= MACB_BIT(RM9200_RMII);

	macb_writel(bp, NCFGR, reg);

	return 0;
}

3887
static const struct macb_config at91sam9260_config = {
3888
	.caps = MACB_CAPS_USRIO_HAS_CLKEN | MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII,
3889
	.clk_init = macb_clk_init,
3890 3891 3892
	.init = macb_init,
};

3893 3894 3895 3896 3897 3898 3899
static const struct macb_config sama5d3macb_config = {
	.caps = MACB_CAPS_SG_DISABLED
	      | MACB_CAPS_USRIO_HAS_CLKEN | MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII,
	.clk_init = macb_clk_init,
	.init = macb_init,
};

3900
static const struct macb_config pc302gem_config = {
3901 3902
	.caps = MACB_CAPS_SG_DISABLED | MACB_CAPS_GIGABIT_MODE_AVAILABLE,
	.dma_burst_length = 16,
3903
	.clk_init = macb_clk_init,
3904 3905 3906
	.init = macb_init,
};

3907
static const struct macb_config sama5d2_config = {
3908
	.caps = MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII,
3909 3910 3911 3912 3913
	.dma_burst_length = 16,
	.clk_init = macb_clk_init,
	.init = macb_init,
};

3914
static const struct macb_config sama5d3_config = {
3915
	.caps = MACB_CAPS_SG_DISABLED | MACB_CAPS_GIGABIT_MODE_AVAILABLE
3916
	      | MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII | MACB_CAPS_JUMBO,
3917
	.dma_burst_length = 16,
3918
	.clk_init = macb_clk_init,
3919
	.init = macb_init,
3920
	.jumbo_max_len = 10240,
3921 3922
};

3923
static const struct macb_config sama5d4_config = {
3924
	.caps = MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII,
3925
	.dma_burst_length = 4,
3926
	.clk_init = macb_clk_init,
3927 3928 3929
	.init = macb_init,
};

3930
static const struct macb_config emac_config = {
3931
	.caps = MACB_CAPS_NEEDS_RSTONUBR,
3932
	.clk_init = at91ether_clk_init,
3933 3934 3935
	.init = at91ether_init,
};

3936 3937 3938 3939 3940
static const struct macb_config np4_config = {
	.caps = MACB_CAPS_USRIO_DISABLED,
	.clk_init = macb_clk_init,
	.init = macb_init,
};
3941

3942
static const struct macb_config zynqmp_config = {
3943 3944
	.caps = MACB_CAPS_GIGABIT_MODE_AVAILABLE |
			MACB_CAPS_JUMBO |
3945
			MACB_CAPS_GEM_HAS_PTP | MACB_CAPS_BD_RD_PREFETCH,
3946 3947 3948
	.dma_burst_length = 16,
	.clk_init = macb_clk_init,
	.init = macb_init,
3949
	.jumbo_max_len = 10240,
3950 3951
};

3952
static const struct macb_config zynq_config = {
3953 3954
	.caps = MACB_CAPS_GIGABIT_MODE_AVAILABLE | MACB_CAPS_NO_GIGABIT_HALF |
		MACB_CAPS_NEEDS_RSTONUBR,
3955 3956 3957 3958 3959
	.dma_burst_length = 16,
	.clk_init = macb_clk_init,
	.init = macb_init,
};

3960 3961 3962 3963
static const struct of_device_id macb_dt_ids[] = {
	{ .compatible = "cdns,at32ap7000-macb" },
	{ .compatible = "cdns,at91sam9260-macb", .data = &at91sam9260_config },
	{ .compatible = "cdns,macb" },
3964
	{ .compatible = "cdns,np4-macb", .data = &np4_config },
3965 3966
	{ .compatible = "cdns,pc302-gem", .data = &pc302gem_config },
	{ .compatible = "cdns,gem", .data = &pc302gem_config },
3967
	{ .compatible = "cdns,sam9x60-macb", .data = &at91sam9260_config },
3968
	{ .compatible = "atmel,sama5d2-gem", .data = &sama5d2_config },
3969
	{ .compatible = "atmel,sama5d3-gem", .data = &sama5d3_config },
3970
	{ .compatible = "atmel,sama5d3-macb", .data = &sama5d3macb_config },
3971 3972 3973
	{ .compatible = "atmel,sama5d4-gem", .data = &sama5d4_config },
	{ .compatible = "cdns,at91rm9200-emac", .data = &emac_config },
	{ .compatible = "cdns,emac", .data = &emac_config },
3974
	{ .compatible = "cdns,zynqmp-gem", .data = &zynqmp_config},
3975
	{ .compatible = "cdns,zynq-gem", .data = &zynq_config },
3976 3977 3978 3979 3980
	{ /* sentinel */ }
};
MODULE_DEVICE_TABLE(of, macb_dt_ids);
#endif /* CONFIG_OF */

3981
static const struct macb_config default_gem_config = {
3982 3983 3984
	.caps = MACB_CAPS_GIGABIT_MODE_AVAILABLE |
			MACB_CAPS_JUMBO |
			MACB_CAPS_GEM_HAS_PTP,
3985 3986 3987 3988 3989 3990
	.dma_burst_length = 16,
	.clk_init = macb_clk_init,
	.init = macb_init,
	.jumbo_max_len = 10240,
};

3991 3992
static int macb_probe(struct platform_device *pdev)
{
3993
	const struct macb_config *macb_config = &default_gem_config;
3994
	int (*clk_init)(struct platform_device *, struct clk **,
3995
			struct clk **, struct clk **,  struct clk **)
3996 3997
					      = macb_config->clk_init;
	int (*init)(struct platform_device *) = macb_config->init;
3998
	struct device_node *np = pdev->dev.of_node;
3999
	struct clk *pclk, *hclk = NULL, *tx_clk = NULL, *rx_clk = NULL;
4000 4001
	unsigned int queue_mask, num_queues;
	struct macb_platform_data *pdata;
4002
	bool native_io;
4003 4004 4005 4006 4007 4008
	struct phy_device *phydev;
	struct net_device *dev;
	struct resource *regs;
	void __iomem *mem;
	const char *mac;
	struct macb *bp;
4009
	int err, val;
4010

4011 4012 4013 4014 4015
	regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	mem = devm_ioremap_resource(&pdev->dev, regs);
	if (IS_ERR(mem))
		return PTR_ERR(mem);

4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026
	if (np) {
		const struct of_device_id *match;

		match = of_match_node(macb_dt_ids, np);
		if (match && match->data) {
			macb_config = match->data;
			clk_init = macb_config->clk_init;
			init = macb_config->init;
		}
	}

4027
	err = clk_init(pdev, &pclk, &hclk, &tx_clk, &rx_clk);
4028 4029 4030
	if (err)
		return err;

4031
	native_io = hw_is_native_io(mem);
4032

4033
	macb_probe_queues(mem, native_io, &queue_mask, &num_queues);
4034
	dev = alloc_etherdev_mq(sizeof(*bp), num_queues);
4035 4036 4037 4038
	if (!dev) {
		err = -ENOMEM;
		goto err_disable_clocks;
	}
4039 4040 4041 4042 4043 4044 4045 4046 4047

	dev->base_addr = regs->start;

	SET_NETDEV_DEV(dev, &pdev->dev);

	bp = netdev_priv(dev);
	bp->pdev = pdev;
	bp->dev = dev;
	bp->regs = mem;
4048 4049
	bp->native_io = native_io;
	if (native_io) {
4050 4051
		bp->macb_reg_readl = hw_readl_native;
		bp->macb_reg_writel = hw_writel_native;
4052
	} else {
4053 4054
		bp->macb_reg_readl = hw_readl;
		bp->macb_reg_writel = hw_writel;
4055
	}
4056
	bp->num_queues = num_queues;
4057
	bp->queue_mask = queue_mask;
4058 4059 4060 4061 4062
	if (macb_config)
		bp->dma_burst_length = macb_config->dma_burst_length;
	bp->pclk = pclk;
	bp->hclk = hclk;
	bp->tx_clk = tx_clk;
4063
	bp->rx_clk = rx_clk;
4064
	if (macb_config)
4065 4066
		bp->jumbo_max_len = macb_config->jumbo_max_len;

4067
	bp->wol = 0;
4068
	if (of_get_property(np, "magic-packet", NULL))
4069 4070 4071
		bp->wol |= MACB_WOL_HAS_MAGIC_PACKET;
	device_init_wakeup(&pdev->dev, bp->wol & MACB_WOL_HAS_MAGIC_PACKET);

4072 4073
	spin_lock_init(&bp->lock);

4074
	/* setup capabilities */
4075 4076
	macb_configure_caps(bp, macb_config);

4077 4078 4079 4080 4081 4082
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
	if (GEM_BFEXT(DAW64, gem_readl(bp, DCFG6))) {
		dma_set_mask(&pdev->dev, DMA_BIT_MASK(44));
		bp->hw_dma_cap |= HW_DMA_CAP_64B;
	}
#endif
4083 4084 4085
	platform_set_drvdata(pdev, dev);

	dev->irq = platform_get_irq(pdev, 0);
4086 4087
	if (dev->irq < 0) {
		err = dev->irq;
4088
		goto err_out_free_netdev;
4089
	}
4090

4091 4092 4093 4094 4095 4096 4097
	/* MTU range: 68 - 1500 or 10240 */
	dev->min_mtu = GEM_MTU_MIN_SIZE;
	if (bp->caps & MACB_CAPS_JUMBO)
		dev->max_mtu = gem_readl(bp, JML) - ETH_HLEN - ETH_FCS_LEN;
	else
		dev->max_mtu = ETH_DATA_LEN;

4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109
	if (bp->caps & MACB_CAPS_BD_RD_PREFETCH) {
		val = GEM_BFEXT(RXBD_RDBUFF, gem_readl(bp, DCFG10));
		if (val)
			bp->rx_bd_rd_prefetch = (2 << (val - 1)) *
						macb_dma_desc_get_size(bp);

		val = GEM_BFEXT(TXBD_RDBUFF, gem_readl(bp, DCFG10));
		if (val)
			bp->tx_bd_rd_prefetch = (2 << (val - 1)) *
						macb_dma_desc_get_size(bp);
	}

4110 4111 4112 4113
	bp->rx_intr_mask = MACB_RX_INT_FLAGS;
	if (bp->caps & MACB_CAPS_NEEDS_RSTONUBR)
		bp->rx_intr_mask |= MACB_BIT(RXUBR);

4114
	mac = of_get_mac_address(np);
4115
	if (mac) {
4116
		ether_addr_copy(bp->dev->dev_addr, mac);
4117
	} else {
4118
		err = nvmem_get_mac_address(&pdev->dev, bp->dev->dev_addr);
4119 4120 4121 4122 4123 4124
		if (err) {
			if (err == -EPROBE_DEFER)
				goto err_out_free_netdev;
			macb_get_hwaddr(bp);
		}
	}
4125

4126
	err = of_get_phy_mode(np);
4127
	if (err < 0) {
J
Jingoo Han 已提交
4128
		pdata = dev_get_platdata(&pdev->dev);
4129 4130 4131 4132 4133 4134 4135
		if (pdata && pdata->is_rmii)
			bp->phy_interface = PHY_INTERFACE_MODE_RMII;
		else
			bp->phy_interface = PHY_INTERFACE_MODE_MII;
	} else {
		bp->phy_interface = err;
	}
F
frederic RODO 已提交
4136

4137 4138 4139 4140
	/* IP specific init */
	err = init(pdev);
	if (err)
		goto err_out_free_netdev;
4141

4142 4143 4144 4145
	err = macb_mii_init(bp);
	if (err)
		goto err_out_free_netdev;

4146
	phydev = dev->phydev;
4147 4148 4149

	netif_carrier_off(dev);

4150 4151 4152
	err = register_netdev(dev);
	if (err) {
		dev_err(&pdev->dev, "Cannot register net device, aborting.\n");
4153
		goto err_out_unregister_mdio;
4154 4155
	}

H
Harini Katakam 已提交
4156 4157 4158
	tasklet_init(&bp->hresp_err_tasklet, macb_hresp_error_task,
		     (unsigned long)bp);

4159
	phy_attached_info(phydev);
4160

4161 4162 4163
	netdev_info(dev, "Cadence %s rev 0x%08x at 0x%08lx irq %d (%pM)\n",
		    macb_is_gem(bp) ? "GEM" : "MACB", macb_readl(bp, MID),
		    dev->base_addr, dev->irq, dev->dev_addr);
4164 4165 4166

	return 0;

4167
err_out_unregister_mdio:
4168
	phy_disconnect(dev->phydev);
4169
	mdiobus_unregister(bp->mii_bus);
4170
	of_node_put(bp->phy_node);
4171 4172
	if (np && of_phy_is_fixed_link(np))
		of_phy_deregister_fixed_link(np);
4173 4174
	mdiobus_free(bp->mii_bus);

4175
err_out_free_netdev:
4176
	free_netdev(dev);
4177

4178 4179 4180 4181
err_disable_clocks:
	clk_disable_unprepare(tx_clk);
	clk_disable_unprepare(hclk);
	clk_disable_unprepare(pclk);
4182
	clk_disable_unprepare(rx_clk);
4183

4184 4185 4186
	return err;
}

4187
static int macb_remove(struct platform_device *pdev)
4188 4189 4190
{
	struct net_device *dev;
	struct macb *bp;
4191
	struct device_node *np = pdev->dev.of_node;
4192 4193 4194 4195 4196

	dev = platform_get_drvdata(pdev);

	if (dev) {
		bp = netdev_priv(dev);
4197 4198
		if (dev->phydev)
			phy_disconnect(dev->phydev);
4199
		mdiobus_unregister(bp->mii_bus);
4200 4201
		if (np && of_phy_is_fixed_link(np))
			of_phy_deregister_fixed_link(np);
4202
		dev->phydev = NULL;
4203
		mdiobus_free(bp->mii_bus);
4204

4205
		unregister_netdev(dev);
4206
		clk_disable_unprepare(bp->tx_clk);
4207 4208
		clk_disable_unprepare(bp->hclk);
		clk_disable_unprepare(bp->pclk);
4209
		clk_disable_unprepare(bp->rx_clk);
4210
		of_node_put(bp->phy_node);
4211
		free_netdev(dev);
4212 4213 4214 4215 4216
	}

	return 0;
}

4217
static int __maybe_unused macb_suspend(struct device *dev)
4218
{
4219
	struct net_device *netdev = dev_get_drvdata(dev);
4220 4221
	struct macb *bp = netdev_priv(netdev);

4222
	netif_carrier_off(netdev);
4223 4224
	netif_device_detach(netdev);

4225 4226 4227 4228 4229 4230 4231 4232
	if (bp->wol & MACB_WOL_ENABLED) {
		macb_writel(bp, IER, MACB_BIT(WOL));
		macb_writel(bp, WOL, MACB_BIT(MAG));
		enable_irq_wake(bp->queues[0].irq);
	} else {
		clk_disable_unprepare(bp->tx_clk);
		clk_disable_unprepare(bp->hclk);
		clk_disable_unprepare(bp->pclk);
4233
		clk_disable_unprepare(bp->rx_clk);
4234
	}
4235 4236 4237 4238

	return 0;
}

4239
static int __maybe_unused macb_resume(struct device *dev)
4240
{
4241
	struct net_device *netdev = dev_get_drvdata(dev);
4242 4243
	struct macb *bp = netdev_priv(netdev);

4244 4245 4246 4247 4248 4249 4250 4251
	if (bp->wol & MACB_WOL_ENABLED) {
		macb_writel(bp, IDR, MACB_BIT(WOL));
		macb_writel(bp, WOL, 0);
		disable_irq_wake(bp->queues[0].irq);
	} else {
		clk_prepare_enable(bp->pclk);
		clk_prepare_enable(bp->hclk);
		clk_prepare_enable(bp->tx_clk);
4252
		clk_prepare_enable(bp->rx_clk);
4253
	}
4254 4255 4256 4257 4258 4259

	netif_device_attach(netdev);

	return 0;
}

S
Soren Brinkmann 已提交
4260 4261
static SIMPLE_DEV_PM_OPS(macb_pm_ops, macb_suspend, macb_resume);

4262
static struct platform_driver macb_driver = {
4263 4264
	.probe		= macb_probe,
	.remove		= macb_remove,
4265 4266
	.driver		= {
		.name		= "macb",
4267
		.of_match_table	= of_match_ptr(macb_dt_ids),
S
Soren Brinkmann 已提交
4268
		.pm	= &macb_pm_ops,
4269 4270 4271
	},
};

4272
module_platform_driver(macb_driver);
4273 4274

MODULE_LICENSE("GPL");
J
Jamie Iles 已提交
4275
MODULE_DESCRIPTION("Cadence MACB/GEM Ethernet driver");
J
Jean Delvare 已提交
4276
MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
4277
MODULE_ALIAS("platform:macb");