analogix_dp-rockchip.c 11.6 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-or-later
2 3 4 5 6 7 8 9 10 11 12
/*
 * Rockchip SoC DP (Display Port) interface driver.
 *
 * Copyright (C) Fuzhou Rockchip Electronics Co., Ltd.
 * Author: Andy Yan <andy.yan@rock-chips.com>
 *         Yakir Yang <ykk@rock-chips.com>
 *         Jeff Chen <jeff.chen@rock-chips.com>
 */

#include <linux/component.h>
#include <linux/mfd/syscon.h>
13
#include <linux/of_device.h>
14 15 16 17 18 19 20 21 22
#include <linux/of_graph.h>
#include <linux/regmap.h>
#include <linux/reset.h>
#include <linux/clk.h>

#include <drm/drmP.h>
#include <drm/drm_dp_helper.h>
#include <drm/drm_of.h>
#include <drm/drm_panel.h>
23
#include <drm/drm_probe_helper.h>
24 25 26 27 28 29 30

#include <video/of_videomode.h>
#include <video/videomode.h>

#include <drm/bridge/analogix_dp.h>

#include "rockchip_drm_drv.h"
31
#include "rockchip_drm_psr.h"
32 33
#include "rockchip_drm_vop.h"

34 35
#define RK3288_GRF_SOC_CON6		0x25c
#define RK3288_EDP_LCDC_SEL		BIT(5)
36 37
#define RK3399_GRF_SOC_CON20		0x6250
#define RK3399_EDP_LCDC_SEL		BIT(5)
38 39 40

#define HIWORD_UPDATE(val, mask)	(val | (mask) << 16)

41 42
#define PSR_WAIT_LINE_FLAG_TIMEOUT_MS	100

43 44
#define to_dp(nm)	container_of(nm, struct rockchip_dp_device, nm)

45 46 47 48 49 50 51 52 53 54 55 56 57
/**
 * struct rockchip_dp_chip_data - splite the grf setting of kind of chips
 * @lcdsel_grf_reg: grf register offset of lcdc select
 * @lcdsel_big: reg value of selecting vop big for eDP
 * @lcdsel_lit: reg value of selecting vop little for eDP
 * @chip_type: specific chip type
 */
struct rockchip_dp_chip_data {
	u32	lcdsel_grf_reg;
	u32	lcdsel_big;
	u32	lcdsel_lit;
	u32	chip_type;
};
58 59 60 61 62 63 64 65

struct rockchip_dp_device {
	struct drm_device        *drm_dev;
	struct device            *dev;
	struct drm_encoder       encoder;
	struct drm_display_mode  mode;

	struct clk               *pclk;
66
	struct clk               *grfclk;
67 68 69
	struct regmap            *grf;
	struct reset_control     *rst;

70 71
	const struct rockchip_dp_chip_data *data;

72
	struct analogix_dp_device *adp;
73 74 75
	struct analogix_dp_plat_data plat_data;
};

76
static int analogix_dp_psr_set(struct drm_encoder *encoder, bool enabled)
77 78
{
	struct rockchip_dp_device *dp = to_dp(encoder);
79
	int ret;
80

81
	if (!analogix_dp_psr_enabled(dp->adp))
82
		return 0;
83

84
	DRM_DEV_DEBUG(dp->dev, "%s PSR...\n", enabled ? "Entry" : "Exit");
85

86 87
	ret = rockchip_drm_wait_vact_end(dp->encoder.crtc,
					 PSR_WAIT_LINE_FLAG_TIMEOUT_MS);
88
	if (ret) {
89
		DRM_DEV_ERROR(dp->dev, "line flag interrupt did not arrive\n");
90
		return -ETIMEDOUT;
91 92
	}

93
	if (enabled)
94
		return analogix_dp_enable_psr(dp->adp);
95
	else
96
		return analogix_dp_disable_psr(dp->adp);
97 98
}

99 100 101 102 103 104 105 106 107
static int rockchip_dp_pre_init(struct rockchip_dp_device *dp)
{
	reset_control_assert(dp->rst);
	usleep_range(10, 20);
	reset_control_deassert(dp->rst);

	return 0;
}

108
static int rockchip_dp_poweron_start(struct analogix_dp_plat_data *plat_data)
109 110 111 112 113 114
{
	struct rockchip_dp_device *dp = to_dp(plat_data);
	int ret;

	ret = clk_prepare_enable(dp->pclk);
	if (ret < 0) {
115
		DRM_DEV_ERROR(dp->dev, "failed to enable pclk %d\n", ret);
116 117 118 119 120
		return ret;
	}

	ret = rockchip_dp_pre_init(dp);
	if (ret < 0) {
121
		DRM_DEV_ERROR(dp->dev, "failed to dp pre init %d\n", ret);
122
		clk_disable_unprepare(dp->pclk);
123 124 125
		return ret;
	}

126 127 128 129 130 131 132
	return ret;
}

static int rockchip_dp_poweron_end(struct analogix_dp_plat_data *plat_data)
{
	struct rockchip_dp_device *dp = to_dp(plat_data);

133
	return rockchip_drm_psr_inhibit_put(&dp->encoder);
134 135 136 137 138
}

static int rockchip_dp_powerdown(struct analogix_dp_plat_data *plat_data)
{
	struct rockchip_dp_device *dp = to_dp(plat_data);
139 140
	int ret;

141
	ret = rockchip_drm_psr_inhibit_get(&dp->encoder);
142 143
	if (ret != 0)
		return ret;
144 145 146 147 148 149

	clk_disable_unprepare(dp->pclk);

	return 0;
}

150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166
static int rockchip_dp_get_modes(struct analogix_dp_plat_data *plat_data,
				 struct drm_connector *connector)
{
	struct drm_display_info *di = &connector->display_info;
	/* VOP couldn't output YUV video format for eDP rightly */
	u32 mask = DRM_COLOR_FORMAT_YCRCB444 | DRM_COLOR_FORMAT_YCRCB422;

	if ((di->color_formats & mask)) {
		DRM_DEBUG_KMS("Swapping display color format from YUV to RGB\n");
		di->color_formats &= ~mask;
		di->color_formats |= DRM_COLOR_FORMAT_RGB444;
		di->bpc = 8;
	}

	return 0;
}

167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193
static bool
rockchip_dp_drm_encoder_mode_fixup(struct drm_encoder *encoder,
				   const struct drm_display_mode *mode,
				   struct drm_display_mode *adjusted_mode)
{
	/* do nothing */
	return true;
}

static void rockchip_dp_drm_encoder_mode_set(struct drm_encoder *encoder,
					     struct drm_display_mode *mode,
					     struct drm_display_mode *adjusted)
{
	/* do nothing */
}

static void rockchip_dp_drm_encoder_enable(struct drm_encoder *encoder)
{
	struct rockchip_dp_device *dp = to_dp(encoder);
	int ret;
	u32 val;

	ret = drm_of_encoder_active_endpoint_id(dp->dev->of_node, encoder);
	if (ret < 0)
		return;

	if (ret)
194
		val = dp->data->lcdsel_lit;
195
	else
196
		val = dp->data->lcdsel_big;
197

198
	DRM_DEV_DEBUG(dp->dev, "vop %s output to dp\n", (ret) ? "LIT" : "BIG");
199

200 201
	ret = clk_prepare_enable(dp->grfclk);
	if (ret < 0) {
202
		DRM_DEV_ERROR(dp->dev, "failed to enable grfclk %d\n", ret);
203 204
		return;
	}
205 206 207

	ret = regmap_write(dp->grf, dp->data->lcdsel_grf_reg, val);
	if (ret != 0)
208
		DRM_DEV_ERROR(dp->dev, "Could not write to GRF: %d\n", ret);
209 210

	clk_disable_unprepare(dp->grfclk);
211 212 213 214 215 216 217
}

static void rockchip_dp_drm_encoder_nop(struct drm_encoder *encoder)
{
	/* do nothing */
}

218 219 220 221 222 223
static int
rockchip_dp_drm_encoder_atomic_check(struct drm_encoder *encoder,
				      struct drm_crtc_state *crtc_state,
				      struct drm_connector_state *conn_state)
{
	struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc_state);
224
	struct drm_display_info *di = &conn_state->connector->display_info;
225 226

	/*
227 228 229 230 231
	 * The hardware IC designed that VOP must output the RGB10 video
	 * format to eDP controller, and if eDP panel only support RGB8,
	 * then eDP controller should cut down the video data, not via VOP
	 * controller, that's why we need to hardcode the VOP output mode
	 * to RGA10 here.
232
	 */
233

234 235
	s->output_mode = ROCKCHIP_OUT_MODE_AAAA;
	s->output_type = DRM_MODE_CONNECTOR_eDP;
236
	s->output_bpc = di->bpc;
237 238 239 240

	return 0;
}

241 242 243 244 245
static struct drm_encoder_helper_funcs rockchip_dp_encoder_helper_funcs = {
	.mode_fixup = rockchip_dp_drm_encoder_mode_fixup,
	.mode_set = rockchip_dp_drm_encoder_mode_set,
	.enable = rockchip_dp_drm_encoder_enable,
	.disable = rockchip_dp_drm_encoder_nop,
246
	.atomic_check = rockchip_dp_drm_encoder_atomic_check,
247 248 249
};

static struct drm_encoder_funcs rockchip_dp_encoder_funcs = {
250
	.destroy = drm_encoder_cleanup,
251 252
};

253
static int rockchip_dp_of_probe(struct rockchip_dp_device *dp)
254 255 256 257 258 259
{
	struct device *dev = dp->dev;
	struct device_node *np = dev->of_node;

	dp->grf = syscon_regmap_lookup_by_phandle(np, "rockchip,grf");
	if (IS_ERR(dp->grf)) {
260
		DRM_DEV_ERROR(dev, "failed to get rockchip,grf property\n");
261 262 263
		return PTR_ERR(dp->grf);
	}

264 265 266 267 268 269
	dp->grfclk = devm_clk_get(dev, "grf");
	if (PTR_ERR(dp->grfclk) == -ENOENT) {
		dp->grfclk = NULL;
	} else if (PTR_ERR(dp->grfclk) == -EPROBE_DEFER) {
		return -EPROBE_DEFER;
	} else if (IS_ERR(dp->grfclk)) {
270
		DRM_DEV_ERROR(dev, "failed to get grf clock\n");
271 272 273
		return PTR_ERR(dp->grfclk);
	}

274 275
	dp->pclk = devm_clk_get(dev, "pclk");
	if (IS_ERR(dp->pclk)) {
276
		DRM_DEV_ERROR(dev, "failed to get pclk property\n");
277 278 279 280 281
		return PTR_ERR(dp->pclk);
	}

	dp->rst = devm_reset_control_get(dev, "dp");
	if (IS_ERR(dp->rst)) {
282
		DRM_DEV_ERROR(dev, "failed to get dp reset control\n");
283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315
		return PTR_ERR(dp->rst);
	}

	return 0;
}

static int rockchip_dp_drm_create_encoder(struct rockchip_dp_device *dp)
{
	struct drm_encoder *encoder = &dp->encoder;
	struct drm_device *drm_dev = dp->drm_dev;
	struct device *dev = dp->dev;
	int ret;

	encoder->possible_crtcs = drm_of_find_possible_crtcs(drm_dev,
							     dev->of_node);
	DRM_DEBUG_KMS("possible_crtcs = 0x%x\n", encoder->possible_crtcs);

	ret = drm_encoder_init(drm_dev, encoder, &rockchip_dp_encoder_funcs,
			       DRM_MODE_ENCODER_TMDS, NULL);
	if (ret) {
		DRM_ERROR("failed to initialize encoder with drm\n");
		return ret;
	}

	drm_encoder_helper_add(encoder, &rockchip_dp_encoder_helper_funcs);

	return 0;
}

static int rockchip_dp_bind(struct device *dev, struct device *master,
			    void *data)
{
	struct rockchip_dp_device *dp = dev_get_drvdata(dev);
316
	const struct rockchip_dp_chip_data *dp_data;
317 318 319
	struct drm_device *drm_dev = data;
	int ret;

320 321 322 323 324
	dp_data = of_device_get_match_data(dev);
	if (!dp_data)
		return -ENODEV;

	dp->data = dp_data;
325 326 327 328 329 330 331 332 333 334
	dp->drm_dev = drm_dev;

	ret = rockchip_dp_drm_create_encoder(dp);
	if (ret) {
		DRM_ERROR("failed to create drm encoder\n");
		return ret;
	}

	dp->plat_data.encoder = &dp->encoder;

335
	dp->plat_data.dev_type = dp->data->chip_type;
336 337
	dp->plat_data.power_on_start = rockchip_dp_poweron_start;
	dp->plat_data.power_on_end = rockchip_dp_poweron_end;
338
	dp->plat_data.power_off = rockchip_dp_powerdown;
339
	dp->plat_data.get_modes = rockchip_dp_get_modes;
340

341 342 343
	ret = rockchip_drm_psr_register(&dp->encoder, analogix_dp_psr_set);
	if (ret < 0)
		goto err_cleanup_encoder;
344

345
	dp->adp = analogix_dp_bind(dev, dp->drm_dev, &dp->plat_data);
346
	if (IS_ERR(dp->adp)) {
347 348
		ret = PTR_ERR(dp->adp);
		goto err_unreg_psr;
349
	}
350 351

	return 0;
352 353 354 355 356
err_unreg_psr:
	rockchip_drm_psr_unregister(&dp->encoder);
err_cleanup_encoder:
	dp->encoder.funcs->destroy(&dp->encoder);
	return ret;
357 358 359 360 361
}

static void rockchip_dp_unbind(struct device *dev, struct device *master,
			       void *data)
{
362 363
	struct rockchip_dp_device *dp = dev_get_drvdata(dev);

364
	analogix_dp_unbind(dp->adp);
365
	rockchip_drm_psr_unregister(&dp->encoder);
366
	dp->encoder.funcs->destroy(&dp->encoder);
367 368

	dp->adp = ERR_PTR(-ENODEV);
369 370 371 372 373 374 375 376 377 378
}

static const struct component_ops rockchip_dp_component_ops = {
	.bind = rockchip_dp_bind,
	.unbind = rockchip_dp_unbind,
};

static int rockchip_dp_probe(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
379
	struct drm_panel *panel = NULL;
380
	struct rockchip_dp_device *dp;
381
	int ret;
382

383
	ret = drm_of_find_panel_or_bridge(dev->of_node, 1, 0, &panel, NULL);
384
	if (ret < 0)
385
		return ret;
386 387 388 389 390 391

	dp = devm_kzalloc(dev, sizeof(*dp), GFP_KERNEL);
	if (!dp)
		return -ENOMEM;

	dp->dev = dev;
392
	dp->adp = ERR_PTR(-ENODEV);
393 394
	dp->plat_data.panel = panel;

395 396 397 398
	ret = rockchip_dp_of_probe(dp);
	if (ret < 0)
		return ret;

399 400 401 402 403 404 405 406 407 408 409 410
	platform_set_drvdata(pdev, dp);

	return component_add(dev, &rockchip_dp_component_ops);
}

static int rockchip_dp_remove(struct platform_device *pdev)
{
	component_del(&pdev->dev, &rockchip_dp_component_ops);

	return 0;
}

411 412 413 414 415
#ifdef CONFIG_PM_SLEEP
static int rockchip_dp_suspend(struct device *dev)
{
	struct rockchip_dp_device *dp = dev_get_drvdata(dev);

416 417 418
	if (IS_ERR(dp->adp))
		return 0;

419 420 421 422 423 424 425
	return analogix_dp_suspend(dp->adp);
}

static int rockchip_dp_resume(struct device *dev)
{
	struct rockchip_dp_device *dp = dev_get_drvdata(dev);

426 427 428
	if (IS_ERR(dp->adp))
		return 0;

429 430 431 432
	return analogix_dp_resume(dp->adp);
}
#endif

T
Tomeu Vizoso 已提交
433
static const struct dev_pm_ops rockchip_dp_pm_ops = {
434
#ifdef CONFIG_PM_SLEEP
435 436
	.suspend = rockchip_dp_suspend,
	.resume_early = rockchip_dp_resume,
437 438 439
#endif
};

440 441 442 443 444 445 446
static const struct rockchip_dp_chip_data rk3399_edp = {
	.lcdsel_grf_reg = RK3399_GRF_SOC_CON20,
	.lcdsel_big = HIWORD_UPDATE(0, RK3399_EDP_LCDC_SEL),
	.lcdsel_lit = HIWORD_UPDATE(RK3399_EDP_LCDC_SEL, RK3399_EDP_LCDC_SEL),
	.chip_type = RK3399_EDP,
};

447 448 449 450 451 452 453
static const struct rockchip_dp_chip_data rk3288_dp = {
	.lcdsel_grf_reg = RK3288_GRF_SOC_CON6,
	.lcdsel_big = HIWORD_UPDATE(0, RK3288_EDP_LCDC_SEL),
	.lcdsel_lit = HIWORD_UPDATE(RK3288_EDP_LCDC_SEL, RK3288_EDP_LCDC_SEL),
	.chip_type = RK3288_DP,
};

454
static const struct of_device_id rockchip_dp_dt_ids[] = {
455
	{.compatible = "rockchip,rk3288-dp", .data = &rk3288_dp },
456
	{.compatible = "rockchip,rk3399-edp", .data = &rk3399_edp },
457 458 459 460
	{}
};
MODULE_DEVICE_TABLE(of, rockchip_dp_dt_ids);

461
struct platform_driver rockchip_dp_driver = {
462 463 464 465 466 467 468 469
	.probe = rockchip_dp_probe,
	.remove = rockchip_dp_remove,
	.driver = {
		   .name = "rockchip-dp",
		   .pm = &rockchip_dp_pm_ops,
		   .of_match_table = of_match_ptr(rockchip_dp_dt_ids),
	},
};