analogix_dp-rockchip.c 11.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
/*
 * Rockchip SoC DP (Display Port) interface driver.
 *
 * Copyright (C) Fuzhou Rockchip Electronics Co., Ltd.
 * Author: Andy Yan <andy.yan@rock-chips.com>
 *         Yakir Yang <ykk@rock-chips.com>
 *         Jeff Chen <jeff.chen@rock-chips.com>
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License as published by the
 * Free Software Foundation; either version 2 of the License, or (at your
 * option) any later version.
 */

#include <linux/component.h>
#include <linux/mfd/syscon.h>
17
#include <linux/of_device.h>
18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34
#include <linux/of_graph.h>
#include <linux/regmap.h>
#include <linux/reset.h>
#include <linux/clk.h>

#include <drm/drmP.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_dp_helper.h>
#include <drm/drm_of.h>
#include <drm/drm_panel.h>

#include <video/of_videomode.h>
#include <video/videomode.h>

#include <drm/bridge/analogix_dp.h>

#include "rockchip_drm_drv.h"
35
#include "rockchip_drm_psr.h"
36 37
#include "rockchip_drm_vop.h"

38 39
#define RK3288_GRF_SOC_CON6		0x25c
#define RK3288_EDP_LCDC_SEL		BIT(5)
40 41
#define RK3399_GRF_SOC_CON20		0x6250
#define RK3399_EDP_LCDC_SEL		BIT(5)
42 43 44

#define HIWORD_UPDATE(val, mask)	(val | (mask) << 16)

45 46
#define PSR_WAIT_LINE_FLAG_TIMEOUT_MS	100

47 48
#define to_dp(nm)	container_of(nm, struct rockchip_dp_device, nm)

49 50 51 52 53 54 55 56 57 58 59 60 61
/**
 * struct rockchip_dp_chip_data - splite the grf setting of kind of chips
 * @lcdsel_grf_reg: grf register offset of lcdc select
 * @lcdsel_big: reg value of selecting vop big for eDP
 * @lcdsel_lit: reg value of selecting vop little for eDP
 * @chip_type: specific chip type
 */
struct rockchip_dp_chip_data {
	u32	lcdsel_grf_reg;
	u32	lcdsel_big;
	u32	lcdsel_lit;
	u32	chip_type;
};
62 63 64 65 66 67 68 69

struct rockchip_dp_device {
	struct drm_device        *drm_dev;
	struct device            *dev;
	struct drm_encoder       encoder;
	struct drm_display_mode  mode;

	struct clk               *pclk;
70
	struct clk               *grfclk;
71 72 73
	struct regmap            *grf;
	struct reset_control     *rst;

74 75
	const struct rockchip_dp_chip_data *data;

76
	struct analogix_dp_device *adp;
77 78 79
	struct analogix_dp_plat_data plat_data;
};

80
static int analogix_dp_psr_set(struct drm_encoder *encoder, bool enabled)
81 82
{
	struct rockchip_dp_device *dp = to_dp(encoder);
83
	int ret;
84

85
	if (!analogix_dp_psr_enabled(dp->adp))
86
		return 0;
87

88
	DRM_DEV_DEBUG(dp->dev, "%s PSR...\n", enabled ? "Entry" : "Exit");
89

90 91
	ret = rockchip_drm_wait_vact_end(dp->encoder.crtc,
					 PSR_WAIT_LINE_FLAG_TIMEOUT_MS);
92
	if (ret) {
93
		DRM_DEV_ERROR(dp->dev, "line flag interrupt did not arrive\n");
94
		return -ETIMEDOUT;
95 96
	}

97
	if (enabled)
98
		return analogix_dp_enable_psr(dp->adp);
99
	else
100
		return analogix_dp_disable_psr(dp->adp);
101 102
}

103 104 105 106 107 108 109 110 111
static int rockchip_dp_pre_init(struct rockchip_dp_device *dp)
{
	reset_control_assert(dp->rst);
	usleep_range(10, 20);
	reset_control_deassert(dp->rst);

	return 0;
}

112
static int rockchip_dp_poweron_start(struct analogix_dp_plat_data *plat_data)
113 114 115 116 117 118
{
	struct rockchip_dp_device *dp = to_dp(plat_data);
	int ret;

	ret = clk_prepare_enable(dp->pclk);
	if (ret < 0) {
119
		DRM_DEV_ERROR(dp->dev, "failed to enable pclk %d\n", ret);
120 121 122 123 124
		return ret;
	}

	ret = rockchip_dp_pre_init(dp);
	if (ret < 0) {
125
		DRM_DEV_ERROR(dp->dev, "failed to dp pre init %d\n", ret);
126
		clk_disable_unprepare(dp->pclk);
127 128 129
		return ret;
	}

130 131 132 133 134 135 136
	return ret;
}

static int rockchip_dp_poweron_end(struct analogix_dp_plat_data *plat_data)
{
	struct rockchip_dp_device *dp = to_dp(plat_data);

137
	return rockchip_drm_psr_activate(&dp->encoder);
138 139 140 141 142
}

static int rockchip_dp_powerdown(struct analogix_dp_plat_data *plat_data)
{
	struct rockchip_dp_device *dp = to_dp(plat_data);
143 144 145 146 147
	int ret;

	ret = rockchip_drm_psr_deactivate(&dp->encoder);
	if (ret != 0)
		return ret;
148 149 150 151 152 153

	clk_disable_unprepare(dp->pclk);

	return 0;
}

154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170
static int rockchip_dp_get_modes(struct analogix_dp_plat_data *plat_data,
				 struct drm_connector *connector)
{
	struct drm_display_info *di = &connector->display_info;
	/* VOP couldn't output YUV video format for eDP rightly */
	u32 mask = DRM_COLOR_FORMAT_YCRCB444 | DRM_COLOR_FORMAT_YCRCB422;

	if ((di->color_formats & mask)) {
		DRM_DEBUG_KMS("Swapping display color format from YUV to RGB\n");
		di->color_formats &= ~mask;
		di->color_formats |= DRM_COLOR_FORMAT_RGB444;
		di->bpc = 8;
	}

	return 0;
}

171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197
static bool
rockchip_dp_drm_encoder_mode_fixup(struct drm_encoder *encoder,
				   const struct drm_display_mode *mode,
				   struct drm_display_mode *adjusted_mode)
{
	/* do nothing */
	return true;
}

static void rockchip_dp_drm_encoder_mode_set(struct drm_encoder *encoder,
					     struct drm_display_mode *mode,
					     struct drm_display_mode *adjusted)
{
	/* do nothing */
}

static void rockchip_dp_drm_encoder_enable(struct drm_encoder *encoder)
{
	struct rockchip_dp_device *dp = to_dp(encoder);
	int ret;
	u32 val;

	ret = drm_of_encoder_active_endpoint_id(dp->dev->of_node, encoder);
	if (ret < 0)
		return;

	if (ret)
198
		val = dp->data->lcdsel_lit;
199
	else
200
		val = dp->data->lcdsel_big;
201

202
	DRM_DEV_DEBUG(dp->dev, "vop %s output to dp\n", (ret) ? "LIT" : "BIG");
203

204 205
	ret = clk_prepare_enable(dp->grfclk);
	if (ret < 0) {
206
		DRM_DEV_ERROR(dp->dev, "failed to enable grfclk %d\n", ret);
207 208
		return;
	}
209 210 211

	ret = regmap_write(dp->grf, dp->data->lcdsel_grf_reg, val);
	if (ret != 0)
212
		DRM_DEV_ERROR(dp->dev, "Could not write to GRF: %d\n", ret);
213 214

	clk_disable_unprepare(dp->grfclk);
215 216 217 218 219 220 221
}

static void rockchip_dp_drm_encoder_nop(struct drm_encoder *encoder)
{
	/* do nothing */
}

222 223 224 225 226 227
static int
rockchip_dp_drm_encoder_atomic_check(struct drm_encoder *encoder,
				      struct drm_crtc_state *crtc_state,
				      struct drm_connector_state *conn_state)
{
	struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc_state);
228
	struct drm_display_info *di = &conn_state->connector->display_info;
229 230

	/*
231 232 233 234 235
	 * The hardware IC designed that VOP must output the RGB10 video
	 * format to eDP controller, and if eDP panel only support RGB8,
	 * then eDP controller should cut down the video data, not via VOP
	 * controller, that's why we need to hardcode the VOP output mode
	 * to RGA10 here.
236
	 */
237

238 239
	s->output_mode = ROCKCHIP_OUT_MODE_AAAA;
	s->output_type = DRM_MODE_CONNECTOR_eDP;
240
	s->output_bpc = di->bpc;
241 242 243 244

	return 0;
}

245 246 247 248 249
static struct drm_encoder_helper_funcs rockchip_dp_encoder_helper_funcs = {
	.mode_fixup = rockchip_dp_drm_encoder_mode_fixup,
	.mode_set = rockchip_dp_drm_encoder_mode_set,
	.enable = rockchip_dp_drm_encoder_enable,
	.disable = rockchip_dp_drm_encoder_nop,
250
	.atomic_check = rockchip_dp_drm_encoder_atomic_check,
251 252 253
};

static struct drm_encoder_funcs rockchip_dp_encoder_funcs = {
254
	.destroy = drm_encoder_cleanup,
255 256
};

257
static int rockchip_dp_of_probe(struct rockchip_dp_device *dp)
258 259 260 261 262 263
{
	struct device *dev = dp->dev;
	struct device_node *np = dev->of_node;

	dp->grf = syscon_regmap_lookup_by_phandle(np, "rockchip,grf");
	if (IS_ERR(dp->grf)) {
264
		DRM_DEV_ERROR(dev, "failed to get rockchip,grf property\n");
265 266 267
		return PTR_ERR(dp->grf);
	}

268 269 270 271 272 273
	dp->grfclk = devm_clk_get(dev, "grf");
	if (PTR_ERR(dp->grfclk) == -ENOENT) {
		dp->grfclk = NULL;
	} else if (PTR_ERR(dp->grfclk) == -EPROBE_DEFER) {
		return -EPROBE_DEFER;
	} else if (IS_ERR(dp->grfclk)) {
274
		DRM_DEV_ERROR(dev, "failed to get grf clock\n");
275 276 277
		return PTR_ERR(dp->grfclk);
	}

278 279
	dp->pclk = devm_clk_get(dev, "pclk");
	if (IS_ERR(dp->pclk)) {
280
		DRM_DEV_ERROR(dev, "failed to get pclk property\n");
281 282 283 284 285
		return PTR_ERR(dp->pclk);
	}

	dp->rst = devm_reset_control_get(dev, "dp");
	if (IS_ERR(dp->rst)) {
286
		DRM_DEV_ERROR(dev, "failed to get dp reset control\n");
287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319
		return PTR_ERR(dp->rst);
	}

	return 0;
}

static int rockchip_dp_drm_create_encoder(struct rockchip_dp_device *dp)
{
	struct drm_encoder *encoder = &dp->encoder;
	struct drm_device *drm_dev = dp->drm_dev;
	struct device *dev = dp->dev;
	int ret;

	encoder->possible_crtcs = drm_of_find_possible_crtcs(drm_dev,
							     dev->of_node);
	DRM_DEBUG_KMS("possible_crtcs = 0x%x\n", encoder->possible_crtcs);

	ret = drm_encoder_init(drm_dev, encoder, &rockchip_dp_encoder_funcs,
			       DRM_MODE_ENCODER_TMDS, NULL);
	if (ret) {
		DRM_ERROR("failed to initialize encoder with drm\n");
		return ret;
	}

	drm_encoder_helper_add(encoder, &rockchip_dp_encoder_helper_funcs);

	return 0;
}

static int rockchip_dp_bind(struct device *dev, struct device *master,
			    void *data)
{
	struct rockchip_dp_device *dp = dev_get_drvdata(dev);
320
	const struct rockchip_dp_chip_data *dp_data;
321 322 323
	struct drm_device *drm_dev = data;
	int ret;

324 325 326 327 328
	dp_data = of_device_get_match_data(dev);
	if (!dp_data)
		return -ENODEV;

	dp->data = dp_data;
329 330 331 332 333 334 335 336 337 338
	dp->drm_dev = drm_dev;

	ret = rockchip_dp_drm_create_encoder(dp);
	if (ret) {
		DRM_ERROR("failed to create drm encoder\n");
		return ret;
	}

	dp->plat_data.encoder = &dp->encoder;

339
	dp->plat_data.dev_type = dp->data->chip_type;
340 341
	dp->plat_data.power_on_start = rockchip_dp_poweron_start;
	dp->plat_data.power_on_end = rockchip_dp_poweron_end;
342
	dp->plat_data.power_off = rockchip_dp_powerdown;
343
	dp->plat_data.get_modes = rockchip_dp_get_modes;
344

345 346 347
	ret = rockchip_drm_psr_register(&dp->encoder, analogix_dp_psr_set);
	if (ret < 0)
		goto err_cleanup_encoder;
348

349
	dp->adp = analogix_dp_bind(dev, dp->drm_dev, &dp->plat_data);
350
	if (IS_ERR(dp->adp)) {
351 352
		ret = PTR_ERR(dp->adp);
		goto err_unreg_psr;
353
	}
354 355

	return 0;
356 357 358 359 360
err_unreg_psr:
	rockchip_drm_psr_unregister(&dp->encoder);
err_cleanup_encoder:
	dp->encoder.funcs->destroy(&dp->encoder);
	return ret;
361 362 363 364 365
}

static void rockchip_dp_unbind(struct device *dev, struct device *master,
			       void *data)
{
366 367
	struct rockchip_dp_device *dp = dev_get_drvdata(dev);

368
	analogix_dp_unbind(dp->adp);
369
	rockchip_drm_psr_unregister(&dp->encoder);
370
	dp->encoder.funcs->destroy(&dp->encoder);
371 372 373 374 375 376 377 378 379 380
}

static const struct component_ops rockchip_dp_component_ops = {
	.bind = rockchip_dp_bind,
	.unbind = rockchip_dp_unbind,
};

static int rockchip_dp_probe(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
381
	struct drm_panel *panel = NULL;
382
	struct rockchip_dp_device *dp;
383
	int ret;
384

385
	ret = drm_of_find_panel_or_bridge(dev->of_node, 1, 0, &panel, NULL);
386
	if (ret < 0)
387
		return ret;
388 389 390 391 392 393 394 395

	dp = devm_kzalloc(dev, sizeof(*dp), GFP_KERNEL);
	if (!dp)
		return -ENOMEM;

	dp->dev = dev;
	dp->plat_data.panel = panel;

396 397 398 399
	ret = rockchip_dp_of_probe(dp);
	if (ret < 0)
		return ret;

400 401 402 403 404 405 406 407 408 409 410 411
	platform_set_drvdata(pdev, dp);

	return component_add(dev, &rockchip_dp_component_ops);
}

static int rockchip_dp_remove(struct platform_device *pdev)
{
	component_del(&pdev->dev, &rockchip_dp_component_ops);

	return 0;
}

412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427
#ifdef CONFIG_PM_SLEEP
static int rockchip_dp_suspend(struct device *dev)
{
	struct rockchip_dp_device *dp = dev_get_drvdata(dev);

	return analogix_dp_suspend(dp->adp);
}

static int rockchip_dp_resume(struct device *dev)
{
	struct rockchip_dp_device *dp = dev_get_drvdata(dev);

	return analogix_dp_resume(dp->adp);
}
#endif

T
Tomeu Vizoso 已提交
428
static const struct dev_pm_ops rockchip_dp_pm_ops = {
429
#ifdef CONFIG_PM_SLEEP
430 431
	.suspend = rockchip_dp_suspend,
	.resume_early = rockchip_dp_resume,
432 433 434
#endif
};

435 436 437 438 439 440 441
static const struct rockchip_dp_chip_data rk3399_edp = {
	.lcdsel_grf_reg = RK3399_GRF_SOC_CON20,
	.lcdsel_big = HIWORD_UPDATE(0, RK3399_EDP_LCDC_SEL),
	.lcdsel_lit = HIWORD_UPDATE(RK3399_EDP_LCDC_SEL, RK3399_EDP_LCDC_SEL),
	.chip_type = RK3399_EDP,
};

442 443 444 445 446 447 448
static const struct rockchip_dp_chip_data rk3288_dp = {
	.lcdsel_grf_reg = RK3288_GRF_SOC_CON6,
	.lcdsel_big = HIWORD_UPDATE(0, RK3288_EDP_LCDC_SEL),
	.lcdsel_lit = HIWORD_UPDATE(RK3288_EDP_LCDC_SEL, RK3288_EDP_LCDC_SEL),
	.chip_type = RK3288_DP,
};

449
static const struct of_device_id rockchip_dp_dt_ids[] = {
450
	{.compatible = "rockchip,rk3288-dp", .data = &rk3288_dp },
451
	{.compatible = "rockchip,rk3399-edp", .data = &rk3399_edp },
452 453 454 455
	{}
};
MODULE_DEVICE_TABLE(of, rockchip_dp_dt_ids);

456
struct platform_driver rockchip_dp_driver = {
457 458 459 460 461 462 463 464
	.probe = rockchip_dp_probe,
	.remove = rockchip_dp_remove,
	.driver = {
		   .name = "rockchip-dp",
		   .pm = &rockchip_dp_pm_ops,
		   .of_match_table = of_match_ptr(rockchip_dp_dt_ids),
	},
};