internal.h 14.5 KB
Newer Older
1
/* SPDX-License-Identifier: GPL-2.0 */
2 3 4 5 6 7 8 9 10
/*
 * Copyright (C) 1994 Linus Torvalds
 *
 * Pentium III FXSR, SSE support
 * General FPU state handling cleanups
 *	Gareth Hughes <gareth@valinux.com>, May 2000
 * x86-64 work by Andi Kleen 2002
 */

11 12
#ifndef _ASM_X86_FPU_INTERNAL_H
#define _ASM_X86_FPU_INTERNAL_H
13

14
#include <linux/compat.h>
15
#include <linux/sched.h>
16
#include <linux/slab.h>
17

18
#include <asm/user.h>
19
#include <asm/fpu/api.h>
20
#include <asm/fpu/xstate.h>
21
#include <asm/cpufeature.h>
22
#include <asm/trace/fpu.h>
23

24 25 26
/*
 * High level FPU state handling functions:
 */
27 28
extern void fpu__prepare_read(struct fpu *fpu);
extern void fpu__prepare_write(struct fpu *fpu);
29
extern void fpu__save(struct fpu *fpu);
30
extern int  fpu__restore_sig(void __user *buf, int ia32_frame);
31 32
extern void fpu__drop(struct fpu *fpu);
extern int  fpu__copy(struct fpu *dst_fpu, struct fpu *src_fpu);
33
extern void fpu__clear(struct fpu *fpu);
I
Ingo Molnar 已提交
34 35
extern int  fpu__exception_code(struct fpu *fpu, int trap_nr);
extern int  dump_fpu(struct pt_regs *ptregs, struct user_i387_struct *fpstate);
36

I
Ingo Molnar 已提交
37 38 39 40 41 42 43
/*
 * Boot time FPU initialization functions:
 */
extern void fpu__init_cpu(void);
extern void fpu__init_system_xstate(void);
extern void fpu__init_cpu_xstate(void);
extern void fpu__init_system(struct cpuinfo_x86 *c);
44 45
extern void fpu__init_check_bugs(void);
extern void fpu__resume_cpu(void);
46
extern u64 fpu__get_supported_xfeatures_mask(void);
47

48 49 50 51 52 53
/*
 * Debugging facility:
 */
#ifdef CONFIG_X86_DEBUG_FPU
# define WARN_ON_FPU(x) WARN_ON_ONCE(x)
#else
54
# define WARN_ON_FPU(x) ({ (void)(x); 0; })
55 56
#endif

57
/*
I
Ingo Molnar 已提交
58
 * FPU related CPU feature flag helper routines:
59
 */
60 61
static __always_inline __pure bool use_xsaveopt(void)
{
62
	return static_cpu_has(X86_FEATURE_XSAVEOPT);
63 64 65 66
}

static __always_inline __pure bool use_xsave(void)
{
67
	return static_cpu_has(X86_FEATURE_XSAVE);
68 69 70 71
}

static __always_inline __pure bool use_fxsr(void)
{
72
	return static_cpu_has(X86_FEATURE_FXSR);
73 74
}

I
Ingo Molnar 已提交
75 76 77 78 79 80 81 82 83 84 85 86
/*
 * fpstate handling functions:
 */

extern union fpregs_state init_fpstate;

extern void fpstate_init(union fpregs_state *state);
#ifdef CONFIG_MATH_EMULATION
extern void fpstate_init_soft(struct swregs_state *soft);
#else
static inline void fpstate_init_soft(struct swregs_state *soft) {}
#endif
87 88 89 90 91 92 93 94 95 96

static inline void fpstate_init_xstate(struct xregs_state *xsave)
{
	/*
	 * XRSTORS requires these bits set in xcomp_bv, or it will
	 * trigger #GP:
	 */
	xsave->header.xcomp_bv = XCOMP_BV_COMPACTED_FORMAT | xfeatures_mask;
}

I
Ingo Molnar 已提交
97 98 99 100 101
static inline void fpstate_init_fxstate(struct fxregs_state *fx)
{
	fx->cwd = 0x37f;
	fx->mxcsr = MXCSR_DEFAULT;
}
102
extern void fpstate_sanitize_xstate(struct fpu *fpu);
103

104 105 106
#define user_insn(insn, output, input...)				\
({									\
	int err;							\
107 108 109
									\
	might_fault();							\
									\
110 111 112 113 114 115 116 117 118 119 120 121 122
	asm volatile(ASM_STAC "\n"					\
		     "1:" #insn "\n\t"					\
		     "2: " ASM_CLAC "\n"				\
		     ".section .fixup,\"ax\"\n"				\
		     "3:  movl $-1,%[err]\n"				\
		     "    jmp  2b\n"					\
		     ".previous\n"					\
		     _ASM_EXTABLE(1b, 3b)				\
		     : [err] "=r" (err), output				\
		     : "0"(0), input);					\
	err;								\
})

123
#define kernel_insn(insn, output, input...)				\
124 125
	asm volatile("1:" #insn "\n\t"					\
		     "2:\n"						\
126 127
		     _ASM_EXTABLE_HANDLE(1b, 2b, ex_handler_fprestore)	\
		     : output : input)
128

129
static inline int copy_fregs_to_user(struct fregs_state __user *fx)
130
{
131
	return user_insn(fnsave %[fx]; fwait,  [fx] "=m" (*fx), "m" (*fx));
132 133
}

134
static inline int copy_fxregs_to_user(struct fxregs_state __user *fx)
135
{
136
	if (IS_ENABLED(CONFIG_X86_32))
137
		return user_insn(fxsave %[fx], [fx] "=m" (*fx), "m" (*fx));
138
	else
139
		return user_insn(fxsaveq %[fx], [fx] "=m" (*fx), "m" (*fx));
140 141 142

}

143
static inline void copy_kernel_to_fxregs(struct fxregs_state *fx)
144
{
145
	if (IS_ENABLED(CONFIG_X86_32))
146
		kernel_insn(fxrstor %[fx], "=m" (*fx), [fx] "m" (*fx));
147 148
	else
		kernel_insn(fxrstorq %[fx], "=m" (*fx), [fx] "m" (*fx));
149 150
}

151
static inline int copy_user_to_fxregs(struct fxregs_state __user *fx)
152
{
153
	if (IS_ENABLED(CONFIG_X86_32))
154
		return user_insn(fxrstor %[fx], "=m" (*fx), [fx] "m" (*fx));
155
	else
156 157 158
		return user_insn(fxrstorq %[fx], "=m" (*fx), [fx] "m" (*fx));
}

159
static inline void copy_kernel_to_fregs(struct fregs_state *fx)
160
{
161
	kernel_insn(frstor %[fx], "=m" (*fx), [fx] "m" (*fx));
162 163
}

164
static inline int copy_user_to_fregs(struct fregs_state __user *fx)
165 166
{
	return user_insn(frstor %[fx], "=m" (*fx), [fx] "m" (*fx));
167 168
}

169
static inline void copy_fxregs_to_kernel(struct fpu *fpu)
170
{
171
	if (IS_ENABLED(CONFIG_X86_32))
172
		asm volatile( "fxsave %[fx]" : [fx] "=m" (fpu->state.fxsave));
173
	else
174
		asm volatile("fxsaveq %[fx]" : [fx] "=m" (fpu->state.fxsave));
175 176
}

177 178 179 180 181 182 183
/* These macros all use (%edi)/(%rdi) as the single memory argument. */
#define XSAVE		".byte " REX_PREFIX "0x0f,0xae,0x27"
#define XSAVEOPT	".byte " REX_PREFIX "0x0f,0xae,0x37"
#define XSAVES		".byte " REX_PREFIX "0x0f,0xc7,0x2f"
#define XRSTOR		".byte " REX_PREFIX "0x0f,0xae,0x2f"
#define XRSTORS		".byte " REX_PREFIX "0x0f,0xc7,0x1f"

184 185 186 187 188 189 190 191
#define XSTATE_OP(op, st, lmask, hmask, err)				\
	asm volatile("1:" op "\n\t"					\
		     "xor %[err], %[err]\n"				\
		     "2:\n\t"						\
		     ".pushsection .fixup,\"ax\"\n\t"			\
		     "3: movl $-2,%[err]\n\t"				\
		     "jmp 2b\n\t"					\
		     ".popsection\n\t"					\
192
		     _ASM_EXTABLE(1b, 3b)				\
193 194 195 196
		     : [err] "=r" (err)					\
		     : "D" (st), "m" (*st), "a" (lmask), "d" (hmask)	\
		     : "memory")

197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230
/*
 * If XSAVES is enabled, it replaces XSAVEOPT because it supports a compact
 * format and supervisor states in addition to modified optimization in
 * XSAVEOPT.
 *
 * Otherwise, if XSAVEOPT is enabled, XSAVEOPT replaces XSAVE because XSAVEOPT
 * supports modified optimization which is not supported by XSAVE.
 *
 * We use XSAVE as a fallback.
 *
 * The 661 label is defined in the ALTERNATIVE* macros as the address of the
 * original instruction which gets replaced. We need to use it here as the
 * address of the instruction where we might get an exception at.
 */
#define XSTATE_XSAVE(st, lmask, hmask, err)				\
	asm volatile(ALTERNATIVE_2(XSAVE,				\
				   XSAVEOPT, X86_FEATURE_XSAVEOPT,	\
				   XSAVES,   X86_FEATURE_XSAVES)	\
		     "\n"						\
		     "xor %[err], %[err]\n"				\
		     "3:\n"						\
		     ".pushsection .fixup,\"ax\"\n"			\
		     "4: movl $-2, %[err]\n"				\
		     "jmp 3b\n"						\
		     ".popsection\n"					\
		     _ASM_EXTABLE(661b, 4b)				\
		     : [err] "=r" (err)					\
		     : "D" (st), "m" (*st), "a" (lmask), "d" (hmask)	\
		     : "memory")

/*
 * Use XRSTORS to restore context if it is enabled. XRSTORS supports compact
 * XSAVE area format.
 */
231
#define XSTATE_XRESTORE(st, lmask, hmask)				\
232 233 234 235
	asm volatile(ALTERNATIVE(XRSTOR,				\
				 XRSTORS, X86_FEATURE_XSAVES)		\
		     "\n"						\
		     "3:\n"						\
236 237
		     _ASM_EXTABLE_HANDLE(661b, 3b, ex_handler_fprestore)\
		     :							\
238 239
		     : "D" (st), "m" (*st), "a" (lmask), "d" (hmask)	\
		     : "memory")
240

241 242 243 244
/*
 * This function is called only during boot time when x86 caps are not set
 * up and alternative can not be used yet.
 */
245
static inline void copy_xregs_to_kernel_booting(struct xregs_state *xstate)
246 247 248 249
{
	u64 mask = -1;
	u32 lmask = mask;
	u32 hmask = mask >> 32;
250
	int err;
251 252 253

	WARN_ON(system_state != SYSTEM_BOOTING);

254
	if (static_cpu_has(X86_FEATURE_XSAVES))
255
		XSTATE_OP(XSAVES, xstate, lmask, hmask, err);
256
	else
257
		XSTATE_OP(XSAVE, xstate, lmask, hmask, err);
258 259 260

	/* We should never fault when copying to a kernel buffer: */
	WARN_ON_FPU(err);
261 262 263 264 265 266
}

/*
 * This function is called only during boot time when x86 caps are not set
 * up and alternative can not be used yet.
 */
267
static inline void copy_kernel_to_xregs_booting(struct xregs_state *xstate)
268
{
269
	u64 mask = -1;
270 271
	u32 lmask = mask;
	u32 hmask = mask >> 32;
272
	int err;
273 274 275

	WARN_ON(system_state != SYSTEM_BOOTING);

276
	if (static_cpu_has(X86_FEATURE_XSAVES))
277
		XSTATE_OP(XRSTORS, xstate, lmask, hmask, err);
278
	else
279
		XSTATE_OP(XRSTOR, xstate, lmask, hmask, err);
280

281 282 283 284
	/*
	 * We should never fault when copying from a kernel buffer, and the FPU
	 * state we set at boot time should be valid.
	 */
285
	WARN_ON_FPU(err);
286 287 288 289 290
}

/*
 * Save processor xstate to xsave area.
 */
291
static inline void copy_xregs_to_kernel(struct xregs_state *xstate)
292 293 294 295
{
	u64 mask = -1;
	u32 lmask = mask;
	u32 hmask = mask >> 32;
296
	int err;
297

298
	WARN_ON_FPU(!alternatives_patched);
299

300
	XSTATE_XSAVE(xstate, lmask, hmask, err);
301

302 303
	/* We should never fault when copying to a kernel buffer: */
	WARN_ON_FPU(err);
304 305 306 307 308
}

/*
 * Restore processor xstate from xsave area.
 */
309
static inline void copy_kernel_to_xregs(struct xregs_state *xstate, u64 mask)
310 311 312 313
{
	u32 lmask = mask;
	u32 hmask = mask >> 32;

314
	XSTATE_XRESTORE(xstate, lmask, hmask);
315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338
}

/*
 * Save xstate to user space xsave area.
 *
 * We don't use modified optimization because xrstor/xrstors might track
 * a different application.
 *
 * We don't use compacted format xsave area for
 * backward compatibility for old applications which don't understand
 * compacted format of xsave area.
 */
static inline int copy_xregs_to_user(struct xregs_state __user *buf)
{
	int err;

	/*
	 * Clear the xsave header first, so that reserved fields are
	 * initialized to zero.
	 */
	err = __clear_user(&buf->header, sizeof(buf->header));
	if (unlikely(err))
		return -EFAULT;

339 340 341 342
	stac();
	XSTATE_OP(XSAVE, buf, -1, -1, err);
	clac();

343 344 345 346 347 348 349 350 351 352 353
	return err;
}

/*
 * Restore xstate from user space xsave area.
 */
static inline int copy_user_to_xregs(struct xregs_state __user *buf, u64 mask)
{
	struct xregs_state *xstate = ((__force struct xregs_state *)buf);
	u32 lmask = mask;
	u32 hmask = mask >> 32;
354 355 356 357 358
	int err;

	stac();
	XSTATE_OP(XRSTOR, xstate, lmask, hmask, err);
	clac();
359 360 361 362

	return err;
}

363 364
/*
 * These must be called with preempt disabled. Returns
365 366 367 368 369 370
 * 'true' if the FPU state is still intact and we can
 * keep registers active.
 *
 * The legacy FNSAVE instruction cleared all FPU state
 * unconditionally, so registers are essentially destroyed.
 * Modern FPU state can be kept in registers, if there are
371
 * no pending FP exceptions.
372
 */
373
static inline int copy_fpregs_to_fpstate(struct fpu *fpu)
374
{
375
	if (likely(use_xsave())) {
376
		copy_xregs_to_kernel(&fpu->state.xsave);
377 378 379 380 381 382 383

		/*
		 * AVX512 state is tracked here because its use is
		 * known to slow the max clock speed of the core.
		 */
		if (fpu->state.xsave.header.xfeatures & XFEATURE_MASK_AVX512)
			fpu->avx512_timestamp = jiffies;
384 385
		return 1;
	}
386

387
	if (likely(use_fxsr())) {
388
		copy_fxregs_to_kernel(fpu);
389
		return 1;
390 391 392
	}

	/*
393 394
	 * Legacy FPU register saving, FNSAVE always clears FPU registers,
	 * so we have to mark them inactive:
395
	 */
396
	asm volatile("fnsave %[fp]; fwait" : [fp] "=m" (fpu->state.fsave));
397 398

	return 0;
399 400
}

401
static inline void __copy_kernel_to_fpregs(union fpregs_state *fpstate, u64 mask)
402
{
403
	if (use_xsave()) {
404
		copy_kernel_to_xregs(&fpstate->xsave, mask);
405 406
	} else {
		if (use_fxsr())
407
			copy_kernel_to_fxregs(&fpstate->fxsave);
408
		else
409
			copy_kernel_to_fregs(&fpstate->fsave);
410
	}
411 412
}

413
static inline void copy_kernel_to_fpregs(union fpregs_state *fpstate)
414
{
415 416 417 418 419
	/*
	 * AMD K7/K8 CPUs don't save/restore FDP/FIP/FOP unless an exception is
	 * pending. Clear the x87 state here by setting it to fixed values.
	 * "m" is a random variable that should be in L1.
	 */
420
	if (unlikely(static_cpu_has_bug(X86_BUG_FXSAVE_LEAK))) {
421 422 423 424
		asm volatile(
			"fnclex\n\t"
			"emms\n\t"
			"fildl %P[addr]"	/* set F?P to defined value */
425
			: : [addr] "m" (fpstate));
426
	}
427

428
	__copy_kernel_to_fpregs(fpstate, -1);
429 430
}

431
extern int copy_fpstate_to_sigframe(void __user *buf, void __user *fp, int size);
I
Ingo Molnar 已提交
432 433 434 435 436 437 438 439

/*
 * FPU context switch related helper methods:
 */

DECLARE_PER_CPU(struct fpu *, fpu_fpregs_owner_ctx);

/*
440 441 442 443 444 445 446 447 448
 * The in-register FPU state for an FPU context on a CPU is assumed to be
 * valid if the fpu->last_cpu matches the CPU, and the fpu_fpregs_owner_ctx
 * matches the FPU.
 *
 * If the FPU register state is valid, the kernel can skip restoring the
 * FPU state from memory.
 *
 * Any code that clobbers the FPU registers or updates the in-memory
 * FPU state for a task MUST let the rest of the kernel know that the
449
 * FPU registers are no longer valid for this task.
450
 *
451 452 453 454
 * Either one of these invalidation functions is enough. Invalidate
 * a resource you control: CPU if using the CPU for something else
 * (with preemption disabled), FPU for the current task, or a task that
 * is prevented from running by the current task.
I
Ingo Molnar 已提交
455
 */
456
static inline void __cpu_invalidate_fpregs_state(void)
I
Ingo Molnar 已提交
457
{
458
	__this_cpu_write(fpu_fpregs_owner_ctx, NULL);
I
Ingo Molnar 已提交
459 460
}

461 462 463 464 465 466
static inline void __fpu_invalidate_fpregs_state(struct fpu *fpu)
{
	fpu->last_cpu = -1;
}

static inline int fpregs_state_valid(struct fpu *fpu, unsigned int cpu)
I
Ingo Molnar 已提交
467 468 469 470
{
	return fpu == this_cpu_read_stable(fpu_fpregs_owner_ctx) && cpu == fpu->last_cpu;
}

471 472 473 474 475
/*
 * These generally need preemption protection to work,
 * do try to avoid using these on their own:
 */
static inline void fpregs_deactivate(struct fpu *fpu)
476
{
477
	this_cpu_write(fpu_fpregs_owner_ctx, NULL);
478
	trace_x86_fpu_regs_deactivated(fpu);
479 480
}

481
static inline void fpregs_activate(struct fpu *fpu)
482
{
483
	this_cpu_write(fpu_fpregs_owner_ctx, fpu);
484
	trace_x86_fpu_regs_activated(fpu);
485 486
}

487 488 489 490 491 492 493 494 495 496 497 498
/*
 * Internal helper, do not use directly. Use switch_fpu_return() instead.
 */
static inline void __fpregs_load_activate(struct fpu *fpu, int cpu)
{
	if (!fpregs_state_valid(fpu, cpu)) {
		if (current->mm)
			copy_kernel_to_fpregs(&fpu->state);
		fpregs_activate(fpu);
	}
}

499 500 501 502 503
/*
 * FPU state switching for scheduling.
 *
 * This is a two-stage process:
 *
504 505
 *  - switch_fpu_prepare() saves the old state.
 *    This is done within the context of the old process.
506 507 508
 *
 *  - switch_fpu_finish() restores the new state as
 *    necessary.
509 510 511
 *
 * The FPU context is only stored/restored for a user task and
 * ->mm is used to distinguish between kernel and user threads.
512
 */
513 514
static inline void
switch_fpu_prepare(struct fpu *old_fpu, int cpu)
515
{
516
	if (static_cpu_has(X86_FEATURE_FPU) && current->mm) {
517
		if (!copy_fpregs_to_fpstate(old_fpu))
518
			old_fpu->last_cpu = -1;
519
		else
520
			old_fpu->last_cpu = cpu;
521

522
		/* But leave fpu_fpregs_owner_ctx! */
523
		trace_x86_fpu_regs_deactivated(old_fpu);
524
	}
525 526
}

I
Ingo Molnar 已提交
527 528 529 530
/*
 * Misc helper functions:
 */

531
/*
532 533
 * Set up the userspace FPU context for the new task, if the task
 * has used the FPU.
534
 */
535
static inline void switch_fpu_finish(struct fpu *new_fpu, int cpu)
536
{
537 538
	if (static_cpu_has(X86_FEATURE_FPU))
		__fpregs_load_activate(new_fpu, cpu);
539 540
}

I
Ingo Molnar 已提交
541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567
/*
 * MXCSR and XCR definitions:
 */

extern unsigned int mxcsr_feature_mask;

#define XCR_XFEATURE_ENABLED_MASK	0x00000000

static inline u64 xgetbv(u32 index)
{
	u32 eax, edx;

	asm volatile(".byte 0x0f,0x01,0xd0" /* xgetbv */
		     : "=a" (eax), "=d" (edx)
		     : "c" (index));
	return eax + ((u64)edx << 32);
}

static inline void xsetbv(u32 index, u64 value)
{
	u32 eax = value;
	u32 edx = value >> 32;

	asm volatile(".byte 0x0f,0x01,0xd1" /* xsetbv */
		     : : "a" (eax), "d" (edx), "c" (index));
}

568
#endif /* _ASM_X86_FPU_INTERNAL_H */