i915_gem.c 122.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

28
#include <drm/drmP.h>
29
#include <drm/drm_vma_manager.h>
30
#include <drm/i915_drm.h>
31
#include "i915_drv.h"
C
Chris Wilson 已提交
32
#include "i915_trace.h"
33
#include "intel_drv.h"
34
#include <linux/shmem_fs.h>
35
#include <linux/slab.h>
36
#include <linux/swap.h>
J
Jesse Barnes 已提交
37
#include <linux/pci.h>
38
#include <linux/dma-buf.h>
39

40
static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
41 42
static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
						   bool force);
43
static __must_check int
44 45 46
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly);
static __must_check int
47 48 49 50 51
i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
			   struct i915_address_space *vm,
			   unsigned alignment,
			   bool map_and_fenceable,
			   bool nonblocking);
52 53
static int i915_gem_phys_pwrite(struct drm_device *dev,
				struct drm_i915_gem_object *obj,
54
				struct drm_i915_gem_pwrite *args,
55
				struct drm_file *file);
56

57 58 59 60 61 62
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj);
static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable);

63
static int i915_gem_inactive_shrink(struct shrinker *shrinker,
64
				    struct shrink_control *sc);
C
Chris Wilson 已提交
65 66
static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
67
static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
68

69 70 71 72 73 74
static bool cpu_cache_is_coherent(struct drm_device *dev,
				  enum i915_cache_level level)
{
	return HAS_LLC(dev) || level != I915_CACHE_NONE;
}

75 76 77 78 79 80 81 82
static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
{
	if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
		return true;

	return obj->pin_display;
}

83 84 85 86 87 88 89 90
static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
{
	if (obj->tiling_mode)
		i915_gem_release_mmap(obj);

	/* As we do not have an associated fence register, we will force
	 * a tiling change if we ever need to acquire one.
	 */
91
	obj->fence_dirty = false;
92 93 94
	obj->fence_reg = I915_FENCE_REG_NONE;
}

95 96 97 98
/* some bookkeeping */
static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
				  size_t size)
{
99
	spin_lock(&dev_priv->mm.object_stat_lock);
100 101
	dev_priv->mm.object_count++;
	dev_priv->mm.object_memory += size;
102
	spin_unlock(&dev_priv->mm.object_stat_lock);
103 104 105 106 107
}

static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
				     size_t size)
{
108
	spin_lock(&dev_priv->mm.object_stat_lock);
109 110
	dev_priv->mm.object_count--;
	dev_priv->mm.object_memory -= size;
111
	spin_unlock(&dev_priv->mm.object_stat_lock);
112 113
}

114
static int
115
i915_gem_wait_for_error(struct i915_gpu_error *error)
116 117 118
{
	int ret;

119 120
#define EXIT_COND (!i915_reset_in_progress(error) || \
		   i915_terminally_wedged(error))
121
	if (EXIT_COND)
122 123
		return 0;

124 125 126 127 128
	/*
	 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
	 * userspace. If it takes that long something really bad is going on and
	 * we should simply try to bail out and fail as gracefully as possible.
	 */
129 130 131
	ret = wait_event_interruptible_timeout(error->reset_queue,
					       EXIT_COND,
					       10*HZ);
132 133 134 135
	if (ret == 0) {
		DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
		return -EIO;
	} else if (ret < 0) {
136
		return ret;
137
	}
138
#undef EXIT_COND
139

140
	return 0;
141 142
}

143
int i915_mutex_lock_interruptible(struct drm_device *dev)
144
{
145
	struct drm_i915_private *dev_priv = dev->dev_private;
146 147
	int ret;

148
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
149 150 151 152 153 154 155
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

156
	WARN_ON(i915_verify_lists(dev));
157 158
	return 0;
}
159

160
static inline bool
161
i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
162
{
163
	return i915_gem_obj_bound_any(obj) && !obj->active;
164 165
}

J
Jesse Barnes 已提交
166 167
int
i915_gem_init_ioctl(struct drm_device *dev, void *data,
168
		    struct drm_file *file)
J
Jesse Barnes 已提交
169
{
170
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
171
	struct drm_i915_gem_init *args = data;
172

173 174 175
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

176 177 178
	if (args->gtt_start >= args->gtt_end ||
	    (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
		return -EINVAL;
J
Jesse Barnes 已提交
179

180 181 182 183
	/* GEM with user mode setting was never supported on ilk and later. */
	if (INTEL_INFO(dev)->gen >= 5)
		return -ENODEV;

J
Jesse Barnes 已提交
184
	mutex_lock(&dev->struct_mutex);
185 186
	i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
				  args->gtt_end);
187
	dev_priv->gtt.mappable_end = args->gtt_end;
188 189
	mutex_unlock(&dev->struct_mutex);

190
	return 0;
191 192
}

193 194
int
i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
195
			    struct drm_file *file)
196
{
197
	struct drm_i915_private *dev_priv = dev->dev_private;
198
	struct drm_i915_gem_get_aperture *args = data;
199 200
	struct drm_i915_gem_object *obj;
	size_t pinned;
201

202
	pinned = 0;
203
	mutex_lock(&dev->struct_mutex);
204
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
205
		if (obj->pin_count)
206
			pinned += i915_gem_obj_ggtt_size(obj);
207
	mutex_unlock(&dev->struct_mutex);
208

209
	args->aper_size = dev_priv->gtt.base.total;
210
	args->aper_available_size = args->aper_size - pinned;
211

212 213 214
	return 0;
}

215 216 217
void *i915_gem_object_alloc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
218
	return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
219 220 221 222 223 224 225 226
}

void i915_gem_object_free(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	kmem_cache_free(dev_priv->slab, obj);
}

227 228 229 230 231
static int
i915_gem_create(struct drm_file *file,
		struct drm_device *dev,
		uint64_t size,
		uint32_t *handle_p)
232
{
233
	struct drm_i915_gem_object *obj;
234 235
	int ret;
	u32 handle;
236

237
	size = roundup(size, PAGE_SIZE);
238 239
	if (size == 0)
		return -EINVAL;
240 241

	/* Allocate the new object */
242
	obj = i915_gem_alloc_object(dev, size);
243 244 245
	if (obj == NULL)
		return -ENOMEM;

246
	ret = drm_gem_handle_create(file, &obj->base, &handle);
247
	/* drop reference from allocate - handle holds it now */
248 249 250
	drm_gem_object_unreference_unlocked(&obj->base);
	if (ret)
		return ret;
251

252
	*handle_p = handle;
253 254 255
	return 0;
}

256 257 258 259 260 261
int
i915_gem_dumb_create(struct drm_file *file,
		     struct drm_device *dev,
		     struct drm_mode_create_dumb *args)
{
	/* have to work out size/pitch and return them */
262
	args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
263 264 265 266 267 268 269 270 271 272 273 274 275
	args->size = args->pitch * args->height;
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

/**
 * Creates a new mm object and returns a handle to it.
 */
int
i915_gem_create_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file)
{
	struct drm_i915_gem_create *args = data;
276

277 278 279 280
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306
static inline int
__copy_to_user_swizzled(char __user *cpu_vaddr,
			const char *gpu_vaddr, int gpu_offset,
			int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_to_user(cpu_vaddr + cpu_offset,
				     gpu_vaddr + swizzled_gpu_offset,
				     this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

307
static inline int
308 309
__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
			  const char __user *cpu_vaddr,
310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332
			  int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
				       cpu_vaddr + cpu_offset,
				       this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

333 334 335
/* Per-page copy function for the shmem pread fastpath.
 * Flushes invalid cachelines before reading the target if
 * needs_clflush is set. */
336
static int
337 338 339 340 341 342 343
shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

344
	if (unlikely(page_do_bit17_swizzling))
345 346 347 348 349 350 351 352 353 354 355
		return -EINVAL;

	vaddr = kmap_atomic(page);
	if (needs_clflush)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_to_user_inatomic(user_data,
				      vaddr + shmem_page_offset,
				      page_length);
	kunmap_atomic(vaddr);

356
	return ret ? -EFAULT : 0;
357 358
}

359 360 361 362
static void
shmem_clflush_swizzled_range(char *addr, unsigned long length,
			     bool swizzled)
{
363
	if (unlikely(swizzled)) {
364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380
		unsigned long start = (unsigned long) addr;
		unsigned long end = (unsigned long) addr + length;

		/* For swizzling simply ensure that we always flush both
		 * channels. Lame, but simple and it works. Swizzled
		 * pwrite/pread is far from a hotpath - current userspace
		 * doesn't use it at all. */
		start = round_down(start, 128);
		end = round_up(end, 128);

		drm_clflush_virt_range((void *)start, end - start);
	} else {
		drm_clflush_virt_range(addr, length);
	}

}

381 382 383 384 385 386 387 388 389 390 391 392
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
static int
shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

	vaddr = kmap(page);
	if (needs_clflush)
393 394 395
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
396 397 398 399 400 401 402 403 404 405 406

	if (page_do_bit17_swizzling)
		ret = __copy_to_user_swizzled(user_data,
					      vaddr, shmem_page_offset,
					      page_length);
	else
		ret = __copy_to_user(user_data,
				     vaddr + shmem_page_offset,
				     page_length);
	kunmap(page);

407
	return ret ? - EFAULT : 0;
408 409
}

410
static int
411 412 413 414
i915_gem_shmem_pread(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
		     struct drm_i915_gem_pread *args,
		     struct drm_file *file)
415
{
416
	char __user *user_data;
417
	ssize_t remain;
418
	loff_t offset;
419
	int shmem_page_offset, page_length, ret = 0;
420
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
421
	int prefaulted = 0;
422
	int needs_clflush = 0;
423
	struct sg_page_iter sg_iter;
424

V
Ville Syrjälä 已提交
425
	user_data = to_user_ptr(args->data_ptr);
426 427
	remain = args->size;

428
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
429

430 431 432 433 434
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
		/* If we're not in the cpu read domain, set ourself into the gtt
		 * read domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will dirty the data
		 * anyway again before the next pread happens. */
435
		needs_clflush = !cpu_cache_is_coherent(dev, obj->cache_level);
436 437 438
		ret = i915_gem_object_wait_rendering(obj, true);
		if (ret)
			return ret;
439
	}
440

441 442 443 444 445 446
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

447
	offset = args->offset;
448

449 450
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
451
		struct page *page = sg_page_iter_page(&sg_iter);
452 453 454 455

		if (remain <= 0)
			break;

456 457 458 459 460
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
461
		shmem_page_offset = offset_in_page(offset);
462 463 464 465
		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

466 467 468
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

469 470 471 472 473
		ret = shmem_pread_fast(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
		if (ret == 0)
			goto next_page;
474 475 476

		mutex_unlock(&dev->struct_mutex);

477
		if (likely(!i915_prefault_disable) && !prefaulted) {
478
			ret = fault_in_multipages_writeable(user_data, remain);
479 480 481 482 483 484 485
			/* Userspace is tricking us, but we've already clobbered
			 * its pages with the prefault and promised to write the
			 * data up to the first fault. Hence ignore any errors
			 * and just continue. */
			(void)ret;
			prefaulted = 1;
		}
486

487 488 489
		ret = shmem_pread_slow(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
490

491
		mutex_lock(&dev->struct_mutex);
492

493
next_page:
494 495
		mark_page_accessed(page);

496
		if (ret)
497 498
			goto out;

499
		remain -= page_length;
500
		user_data += page_length;
501 502 503
		offset += page_length;
	}

504
out:
505 506
	i915_gem_object_unpin_pages(obj);

507 508 509
	return ret;
}

510 511 512 513 514 515 516
/**
 * Reads data from the object referenced by handle.
 *
 * On error, the contents of *data are undefined.
 */
int
i915_gem_pread_ioctl(struct drm_device *dev, void *data,
517
		     struct drm_file *file)
518 519
{
	struct drm_i915_gem_pread *args = data;
520
	struct drm_i915_gem_object *obj;
521
	int ret = 0;
522

523 524 525 526
	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_WRITE,
V
Ville Syrjälä 已提交
527
		       to_user_ptr(args->data_ptr),
528 529 530
		       args->size))
		return -EFAULT;

531
	ret = i915_mutex_lock_interruptible(dev);
532
	if (ret)
533
		return ret;
534

535
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
536
	if (&obj->base == NULL) {
537 538
		ret = -ENOENT;
		goto unlock;
539
	}
540

541
	/* Bounds check source.  */
542 543
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
544
		ret = -EINVAL;
545
		goto out;
C
Chris Wilson 已提交
546 547
	}

548 549 550 551 552 553 554 555
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
556 557
	trace_i915_gem_object_pread(obj, args->offset, args->size);

558
	ret = i915_gem_shmem_pread(dev, obj, args, file);
559

560
out:
561
	drm_gem_object_unreference(&obj->base);
562
unlock:
563
	mutex_unlock(&dev->struct_mutex);
564
	return ret;
565 566
}

567 568
/* This is the fast write path which cannot handle
 * page faults in the source data
569
 */
570 571 572 573 574 575

static inline int
fast_user_write(struct io_mapping *mapping,
		loff_t page_base, int page_offset,
		char __user *user_data,
		int length)
576
{
577 578
	void __iomem *vaddr_atomic;
	void *vaddr;
579
	unsigned long unwritten;
580

P
Peter Zijlstra 已提交
581
	vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
582 583 584
	/* We can use the cpu mem copy function because this is X86. */
	vaddr = (void __force*)vaddr_atomic + page_offset;
	unwritten = __copy_from_user_inatomic_nocache(vaddr,
585
						      user_data, length);
P
Peter Zijlstra 已提交
586
	io_mapping_unmap_atomic(vaddr_atomic);
587
	return unwritten;
588 589
}

590 591 592 593
/**
 * This is the fast pwrite path, where we copy the data directly from the
 * user into the GTT, uncached.
 */
594
static int
595 596
i915_gem_gtt_pwrite_fast(struct drm_device *dev,
			 struct drm_i915_gem_object *obj,
597
			 struct drm_i915_gem_pwrite *args,
598
			 struct drm_file *file)
599
{
600
	drm_i915_private_t *dev_priv = dev->dev_private;
601
	ssize_t remain;
602
	loff_t offset, page_base;
603
	char __user *user_data;
D
Daniel Vetter 已提交
604 605
	int page_offset, page_length, ret;

B
Ben Widawsky 已提交
606
	ret = i915_gem_obj_ggtt_pin(obj, 0, true, true);
D
Daniel Vetter 已提交
607 608 609 610 611 612 613 614 615 616
	if (ret)
		goto out;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto out_unpin;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		goto out_unpin;
617

V
Ville Syrjälä 已提交
618
	user_data = to_user_ptr(args->data_ptr);
619 620
	remain = args->size;

621
	offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
622 623 624 625

	while (remain > 0) {
		/* Operation in this page
		 *
626 627 628
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
629
		 */
630 631
		page_base = offset & PAGE_MASK;
		page_offset = offset_in_page(offset);
632 633 634 635 636
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

		/* If we get a fault while copying data, then (presumably) our
637 638
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
639
		 */
B
Ben Widawsky 已提交
640
		if (fast_user_write(dev_priv->gtt.mappable, page_base,
D
Daniel Vetter 已提交
641 642 643 644
				    page_offset, user_data, page_length)) {
			ret = -EFAULT;
			goto out_unpin;
		}
645

646 647 648
		remain -= page_length;
		user_data += page_length;
		offset += page_length;
649 650
	}

D
Daniel Vetter 已提交
651 652 653
out_unpin:
	i915_gem_object_unpin(obj);
out:
654
	return ret;
655 656
}

657 658 659 660
/* Per-page copy function for the shmem pwrite fastpath.
 * Flushes invalid cachelines before writing to the target if
 * needs_clflush_before is set and flushes out any written cachelines after
 * writing if needs_clflush is set. */
661
static int
662 663 664 665 666
shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
667
{
668
	char *vaddr;
669
	int ret;
670

671
	if (unlikely(page_do_bit17_swizzling))
672
		return -EINVAL;
673

674 675 676 677 678 679 680 681 682 683 684
	vaddr = kmap_atomic(page);
	if (needs_clflush_before)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
						user_data,
						page_length);
	if (needs_clflush_after)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	kunmap_atomic(vaddr);
685

686
	return ret ? -EFAULT : 0;
687 688
}

689 690
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
691
static int
692 693 694 695 696
shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
697
{
698 699
	char *vaddr;
	int ret;
700

701
	vaddr = kmap(page);
702
	if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
703 704 705
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
706 707
	if (page_do_bit17_swizzling)
		ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
708 709
						user_data,
						page_length);
710 711 712 713 714
	else
		ret = __copy_from_user(vaddr + shmem_page_offset,
				       user_data,
				       page_length);
	if (needs_clflush_after)
715 716 717
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
718
	kunmap(page);
719

720
	return ret ? -EFAULT : 0;
721 722 723
}

static int
724 725 726 727
i915_gem_shmem_pwrite(struct drm_device *dev,
		      struct drm_i915_gem_object *obj,
		      struct drm_i915_gem_pwrite *args,
		      struct drm_file *file)
728 729
{
	ssize_t remain;
730 731
	loff_t offset;
	char __user *user_data;
732
	int shmem_page_offset, page_length, ret = 0;
733
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
734
	int hit_slowpath = 0;
735 736
	int needs_clflush_after = 0;
	int needs_clflush_before = 0;
737
	struct sg_page_iter sg_iter;
738

V
Ville Syrjälä 已提交
739
	user_data = to_user_ptr(args->data_ptr);
740 741
	remain = args->size;

742
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
743

744 745 746 747 748
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
		/* If we're not in the cpu write domain, set ourself into the gtt
		 * write domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will use the data
		 * right away and we therefore have to clflush anyway. */
749
		needs_clflush_after = cpu_write_needs_clflush(obj);
750 751 752
		ret = i915_gem_object_wait_rendering(obj, false);
		if (ret)
			return ret;
753
	}
754 755 756 757 758
	/* Same trick applies to invalidate partially written cachelines read
	 * before writing. */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
		needs_clflush_before =
			!cpu_cache_is_coherent(dev, obj->cache_level);
759

760 761 762 763 764 765
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

766
	offset = args->offset;
767
	obj->dirty = 1;
768

769 770
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
771
		struct page *page = sg_page_iter_page(&sg_iter);
772
		int partial_cacheline_write;
773

774 775 776
		if (remain <= 0)
			break;

777 778 779 780 781
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
782
		shmem_page_offset = offset_in_page(offset);
783 784 785 786 787

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

788 789 790 791 792 793 794
		/* If we don't overwrite a cacheline completely we need to be
		 * careful to have up-to-date data by first clflushing. Don't
		 * overcomplicate things and flush the entire patch. */
		partial_cacheline_write = needs_clflush_before &&
			((shmem_page_offset | page_length)
				& (boot_cpu_data.x86_clflush_size - 1));

795 796 797
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

798 799 800 801 802 803
		ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
		if (ret == 0)
			goto next_page;
804 805 806

		hit_slowpath = 1;
		mutex_unlock(&dev->struct_mutex);
807 808 809 810
		ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
811

812
		mutex_lock(&dev->struct_mutex);
813

814
next_page:
815 816 817
		set_page_dirty(page);
		mark_page_accessed(page);

818
		if (ret)
819 820
			goto out;

821
		remain -= page_length;
822
		user_data += page_length;
823
		offset += page_length;
824 825
	}

826
out:
827 828
	i915_gem_object_unpin_pages(obj);

829
	if (hit_slowpath) {
830 831 832 833 834 835 836
		/*
		 * Fixup: Flush cpu caches in case we didn't flush the dirty
		 * cachelines in-line while writing and the object moved
		 * out of the cpu write domain while we've dropped the lock.
		 */
		if (!needs_clflush_after &&
		    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
837 838
			if (i915_gem_clflush_object(obj, obj->pin_display))
				i915_gem_chipset_flush(dev);
839
		}
840
	}
841

842
	if (needs_clflush_after)
843
		i915_gem_chipset_flush(dev);
844

845
	return ret;
846 847 848 849 850 851 852 853 854
}

/**
 * Writes data to the object referenced by handle.
 *
 * On error, the contents of the buffer that were to be modified are undefined.
 */
int
i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
855
		      struct drm_file *file)
856 857
{
	struct drm_i915_gem_pwrite *args = data;
858
	struct drm_i915_gem_object *obj;
859 860 861 862 863 864
	int ret;

	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_READ,
V
Ville Syrjälä 已提交
865
		       to_user_ptr(args->data_ptr),
866 867 868
		       args->size))
		return -EFAULT;

869 870 871 872 873 874
	if (likely(!i915_prefault_disable)) {
		ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
						   args->size);
		if (ret)
			return -EFAULT;
	}
875

876
	ret = i915_mutex_lock_interruptible(dev);
877
	if (ret)
878
		return ret;
879

880
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
881
	if (&obj->base == NULL) {
882 883
		ret = -ENOENT;
		goto unlock;
884
	}
885

886
	/* Bounds check destination. */
887 888
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
889
		ret = -EINVAL;
890
		goto out;
C
Chris Wilson 已提交
891 892
	}

893 894 895 896 897 898 899 900
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
901 902
	trace_i915_gem_object_pwrite(obj, args->offset, args->size);

D
Daniel Vetter 已提交
903
	ret = -EFAULT;
904 905 906 907 908 909
	/* We can only do the GTT pwrite on untiled buffers, as otherwise
	 * it would end up going through the fenced access, and we'll get
	 * different detiling behavior between reading and writing.
	 * pread/pwrite currently are reading and writing from the CPU
	 * perspective, requiring manual detiling by the client.
	 */
910
	if (obj->phys_obj) {
911
		ret = i915_gem_phys_pwrite(dev, obj, args, file);
912 913 914
		goto out;
	}

915 916 917
	if (obj->tiling_mode == I915_TILING_NONE &&
	    obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
	    cpu_write_needs_clflush(obj)) {
918
		ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
D
Daniel Vetter 已提交
919 920 921
		/* Note that the gtt paths might fail with non-page-backed user
		 * pointers (e.g. gtt mappings when moving data between
		 * textures). Fallback to the shmem path in that case. */
922
	}
923

924
	if (ret == -EFAULT || ret == -ENOSPC)
D
Daniel Vetter 已提交
925
		ret = i915_gem_shmem_pwrite(dev, obj, args, file);
926

927
out:
928
	drm_gem_object_unreference(&obj->base);
929
unlock:
930
	mutex_unlock(&dev->struct_mutex);
931 932 933
	return ret;
}

934
int
935
i915_gem_check_wedge(struct i915_gpu_error *error,
936 937
		     bool interruptible)
{
938
	if (i915_reset_in_progress(error)) {
939 940 941 942 943
		/* Non-interruptible callers can't handle -EAGAIN, hence return
		 * -EIO unconditionally for these. */
		if (!interruptible)
			return -EIO;

944 945
		/* Recovery complete, but the reset failed ... */
		if (i915_terminally_wedged(error))
946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965
			return -EIO;

		return -EAGAIN;
	}

	return 0;
}

/*
 * Compare seqno against outstanding lazy request. Emit a request if they are
 * equal.
 */
static int
i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

	BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));

	ret = 0;
966
	if (seqno == ring->outstanding_lazy_seqno)
967
		ret = i915_add_request(ring, NULL);
968 969 970 971 972 973 974 975

	return ret;
}

/**
 * __wait_seqno - wait until execution of seqno has finished
 * @ring: the ring expected to report seqno
 * @seqno: duh!
976
 * @reset_counter: reset sequence associated with the given seqno
977 978 979
 * @interruptible: do an interruptible wait (normally yes)
 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
 *
980 981 982 983 984 985 986
 * Note: It is of utmost importance that the passed in seqno and reset_counter
 * values have been read by the caller in an smp safe manner. Where read-side
 * locks are involved, it is sufficient to read the reset_counter before
 * unlocking the lock that protects the seqno. For lockless tricks, the
 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
 * inserted.
 *
987 988 989 990
 * Returns 0 if the seqno was found within the alloted time. Else returns the
 * errno with remaining time filled in timeout argument.
 */
static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
991
			unsigned reset_counter,
992 993 994 995 996 997 998 999 1000
			bool interruptible, struct timespec *timeout)
{
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	struct timespec before, now, wait_time={1,0};
	unsigned long timeout_jiffies;
	long end;
	bool wait_forever = true;
	int ret;

1001 1002
	WARN(dev_priv->pc8.irqs_disabled, "IRQs disabled\n");

1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
	if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
		return 0;

	trace_i915_gem_request_wait_begin(ring, seqno);

	if (timeout != NULL) {
		wait_time = *timeout;
		wait_forever = false;
	}

1013
	timeout_jiffies = timespec_to_jiffies_timeout(&wait_time);
1014 1015 1016 1017 1018 1019 1020 1021 1022

	if (WARN_ON(!ring->irq_get(ring)))
		return -ENODEV;

	/* Record current time in case interrupted by signal, or wedged * */
	getrawmonotonic(&before);

#define EXIT_COND \
	(i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
1023 1024
	 i915_reset_in_progress(&dev_priv->gpu_error) || \
	 reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
1025 1026 1027 1028 1029 1030 1031 1032 1033
	do {
		if (interruptible)
			end = wait_event_interruptible_timeout(ring->irq_queue,
							       EXIT_COND,
							       timeout_jiffies);
		else
			end = wait_event_timeout(ring->irq_queue, EXIT_COND,
						 timeout_jiffies);

1034 1035 1036 1037 1038 1039 1040
		/* We need to check whether any gpu reset happened in between
		 * the caller grabbing the seqno and now ... */
		if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
			end = -EAGAIN;

		/* ... but upgrade the -EGAIN to an -EIO if the gpu is truely
		 * gone. */
1041
		ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
		if (ret)
			end = ret;
	} while (end == 0 && wait_forever);

	getrawmonotonic(&now);

	ring->irq_put(ring);
	trace_i915_gem_request_wait_end(ring, seqno);
#undef EXIT_COND

	if (timeout) {
		struct timespec sleep_time = timespec_sub(now, before);
		*timeout = timespec_sub(*timeout, sleep_time);
1055 1056
		if (!timespec_valid(timeout)) /* i.e. negative time remains */
			set_normalized_timespec(timeout, 0, 0);
1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086
	}

	switch (end) {
	case -EIO:
	case -EAGAIN: /* Wedged */
	case -ERESTARTSYS: /* Signal */
		return (int)end;
	case 0: /* Timeout */
		return -ETIME;
	default: /* Completed */
		WARN_ON(end < 0); /* We're not aware of other errors */
		return 0;
	}
}

/**
 * Waits for a sequence number to be signaled, and cleans up the
 * request and object lists appropriately for that event.
 */
int
i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible = dev_priv->mm.interruptible;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(seqno == 0);

1087
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1088 1089 1090 1091 1092 1093 1094
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1095 1096 1097
	return __wait_seqno(ring, seqno,
			    atomic_read(&dev_priv->gpu_error.reset_counter),
			    interruptible, NULL);
1098 1099
}

1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118
static int
i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
				     struct intel_ring_buffer *ring)
{
	i915_gem_retire_requests_ring(ring);

	/* Manually manage the write flush as we may have not yet
	 * retired the buffer.
	 *
	 * Note that the last_write_seqno is always the earlier of
	 * the two (read/write) seqno, so if we haved successfully waited,
	 * we know we have passed the last write.
	 */
	obj->last_write_seqno = 0;
	obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;

	return 0;
}

1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138
/**
 * Ensures that all rendering to the object has completed and the object is
 * safe to unbind from the GTT or access from the CPU.
 */
static __must_check int
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly)
{
	struct intel_ring_buffer *ring = obj->ring;
	u32 seqno;
	int ret;

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

	ret = i915_wait_seqno(ring, seqno);
	if (ret)
		return ret;

1139
	return i915_gem_object_wait_rendering__tail(obj, ring);
1140 1141
}

1142 1143 1144 1145 1146 1147 1148 1149 1150 1151
/* A nonblocking variant of the above wait. This is a highly dangerous routine
 * as the object state may change during this call.
 */
static __must_check int
i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
					    bool readonly)
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = obj->ring;
1152
	unsigned reset_counter;
1153 1154 1155 1156 1157 1158 1159 1160 1161 1162
	u32 seqno;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(!dev_priv->mm.interruptible);

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

1163
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
1164 1165 1166 1167 1168 1169 1170
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1171
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
1172
	mutex_unlock(&dev->struct_mutex);
1173
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
1174
	mutex_lock(&dev->struct_mutex);
1175 1176
	if (ret)
		return ret;
1177

1178
	return i915_gem_object_wait_rendering__tail(obj, ring);
1179 1180
}

1181
/**
1182 1183
 * Called when user space prepares to use an object with the CPU, either
 * through the mmap ioctl's mapping or a GTT mapping.
1184 1185 1186
 */
int
i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1187
			  struct drm_file *file)
1188 1189
{
	struct drm_i915_gem_set_domain *args = data;
1190
	struct drm_i915_gem_object *obj;
1191 1192
	uint32_t read_domains = args->read_domains;
	uint32_t write_domain = args->write_domain;
1193 1194
	int ret;

1195
	/* Only handle setting domains to types used by the CPU. */
1196
	if (write_domain & I915_GEM_GPU_DOMAINS)
1197 1198
		return -EINVAL;

1199
	if (read_domains & I915_GEM_GPU_DOMAINS)
1200 1201 1202 1203 1204 1205 1206 1207
		return -EINVAL;

	/* Having something in the write domain implies it's in the read
	 * domain, and only that read domain.  Enforce that in the request.
	 */
	if (write_domain != 0 && read_domains != write_domain)
		return -EINVAL;

1208
	ret = i915_mutex_lock_interruptible(dev);
1209
	if (ret)
1210
		return ret;
1211

1212
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1213
	if (&obj->base == NULL) {
1214 1215
		ret = -ENOENT;
		goto unlock;
1216
	}
1217

1218 1219 1220 1221 1222 1223 1224 1225
	/* Try to flush the object off the GPU without holding the lock.
	 * We will repeat the flush holding the lock in the normal manner
	 * to catch cases where we are gazumped.
	 */
	ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
	if (ret)
		goto unref;

1226 1227
	if (read_domains & I915_GEM_DOMAIN_GTT) {
		ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
1228 1229 1230 1231 1232 1233 1234

		/* Silently promote "you're not bound, there was nothing to do"
		 * to success, since the client was just asking us to
		 * make sure everything was done.
		 */
		if (ret == -EINVAL)
			ret = 0;
1235
	} else {
1236
		ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1237 1238
	}

1239
unref:
1240
	drm_gem_object_unreference(&obj->base);
1241
unlock:
1242 1243 1244 1245 1246 1247 1248 1249 1250
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Called when user space has done writes to this buffer
 */
int
i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1251
			 struct drm_file *file)
1252 1253
{
	struct drm_i915_gem_sw_finish *args = data;
1254
	struct drm_i915_gem_object *obj;
1255 1256
	int ret = 0;

1257
	ret = i915_mutex_lock_interruptible(dev);
1258
	if (ret)
1259
		return ret;
1260

1261
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1262
	if (&obj->base == NULL) {
1263 1264
		ret = -ENOENT;
		goto unlock;
1265 1266 1267
	}

	/* Pinned buffers may be scanout, so flush the cache */
1268 1269
	if (obj->pin_display)
		i915_gem_object_flush_cpu_write_domain(obj, true);
1270

1271
	drm_gem_object_unreference(&obj->base);
1272
unlock:
1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Maps the contents of an object, returning the address it is mapped
 * into.
 *
 * While the mapping holds a reference on the contents of the object, it doesn't
 * imply a ref on the object itself.
 */
int
i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1286
		    struct drm_file *file)
1287 1288 1289 1290 1291
{
	struct drm_i915_gem_mmap *args = data;
	struct drm_gem_object *obj;
	unsigned long addr;

1292
	obj = drm_gem_object_lookup(dev, file, args->handle);
1293
	if (obj == NULL)
1294
		return -ENOENT;
1295

1296 1297 1298 1299 1300 1301 1302 1303
	/* prime objects have no backing filp to GEM mmap
	 * pages from.
	 */
	if (!obj->filp) {
		drm_gem_object_unreference_unlocked(obj);
		return -EINVAL;
	}

1304
	addr = vm_mmap(obj->filp, 0, args->size,
1305 1306
		       PROT_READ | PROT_WRITE, MAP_SHARED,
		       args->offset);
1307
	drm_gem_object_unreference_unlocked(obj);
1308 1309 1310 1311 1312 1313 1314 1315
	if (IS_ERR((void *)addr))
		return addr;

	args->addr_ptr = (uint64_t) addr;

	return 0;
}

1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333
/**
 * i915_gem_fault - fault a page into the GTT
 * vma: VMA in question
 * vmf: fault info
 *
 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
 * from userspace.  The fault handler takes care of binding the object to
 * the GTT (if needed), allocating and programming a fence register (again,
 * only if needed based on whether the old reg is still valid or the object
 * is tiled) and inserting a new PTE into the faulting process.
 *
 * Note that the faulting process may involve evicting existing objects
 * from the GTT and/or fence registers to make room.  So performance may
 * suffer if the GTT working set is large or there are few fence registers
 * left.
 */
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
{
1334 1335
	struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
	struct drm_device *dev = obj->base.dev;
1336
	drm_i915_private_t *dev_priv = dev->dev_private;
1337 1338 1339
	pgoff_t page_offset;
	unsigned long pfn;
	int ret = 0;
1340
	bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1341 1342 1343 1344 1345

	/* We don't use vmf->pgoff since that has the fake offset */
	page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
		PAGE_SHIFT;

1346 1347 1348
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto out;
1349

C
Chris Wilson 已提交
1350 1351
	trace_i915_gem_object_fault(obj, page_offset, true, write);

1352 1353 1354 1355 1356 1357
	/* Access to snoopable pages through the GTT is incoherent. */
	if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
		ret = -EINVAL;
		goto unlock;
	}

1358
	/* Now bind it into the GTT if needed */
B
Ben Widawsky 已提交
1359
	ret = i915_gem_obj_ggtt_pin(obj,  0, true, false);
1360 1361
	if (ret)
		goto unlock;
1362

1363 1364 1365
	ret = i915_gem_object_set_to_gtt_domain(obj, write);
	if (ret)
		goto unpin;
1366

1367
	ret = i915_gem_object_get_fence(obj);
1368
	if (ret)
1369
		goto unpin;
1370

1371 1372
	obj->fault_mappable = true;

1373 1374 1375
	pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
	pfn >>= PAGE_SHIFT;
	pfn += page_offset;
1376 1377 1378

	/* Finally, remap it using the new GTT offset */
	ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
1379 1380
unpin:
	i915_gem_object_unpin(obj);
1381
unlock:
1382
	mutex_unlock(&dev->struct_mutex);
1383
out:
1384
	switch (ret) {
1385
	case -EIO:
1386 1387 1388
		/* If this -EIO is due to a gpu hang, give the reset code a
		 * chance to clean up the mess. Otherwise return the proper
		 * SIGBUS. */
1389
		if (i915_terminally_wedged(&dev_priv->gpu_error))
1390
			return VM_FAULT_SIGBUS;
1391
	case -EAGAIN:
1392 1393 1394 1395 1396 1397 1398
		/* Give the error handler a chance to run and move the
		 * objects off the GPU active list. Next time we service the
		 * fault, we should be able to transition the page into the
		 * GTT without touching the GPU (and so avoid further
		 * EIO/EGAIN). If the GPU is wedged, then there is no issue
		 * with coherency, just lost writes.
		 */
1399
		set_need_resched();
1400 1401
	case 0:
	case -ERESTARTSYS:
1402
	case -EINTR:
1403 1404 1405 1406 1407
	case -EBUSY:
		/*
		 * EBUSY is ok: this just means that another thread
		 * already did the job.
		 */
1408
		return VM_FAULT_NOPAGE;
1409 1410
	case -ENOMEM:
		return VM_FAULT_OOM;
1411 1412
	case -ENOSPC:
		return VM_FAULT_SIGBUS;
1413
	default:
1414
		WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
1415
		return VM_FAULT_SIGBUS;
1416 1417 1418
	}
}

1419 1420 1421 1422
/**
 * i915_gem_release_mmap - remove physical page mappings
 * @obj: obj in question
 *
1423
 * Preserve the reservation of the mmapping with the DRM core code, but
1424 1425 1426 1427 1428 1429 1430 1431 1432
 * relinquish ownership of the pages back to the system.
 *
 * It is vital that we remove the page mapping if we have mapped a tiled
 * object through the GTT and then lose the fence register due to
 * resource pressure. Similarly if the object has been moved out of the
 * aperture, than pages mapped into userspace must be revoked. Removing the
 * mapping will then trigger a page fault on the next user access, allowing
 * fixup by i915_gem_fault().
 */
1433
void
1434
i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1435
{
1436 1437
	if (!obj->fault_mappable)
		return;
1438

1439
	drm_vma_node_unmap(&obj->base.vma_node, obj->base.dev->dev_mapping);
1440
	obj->fault_mappable = false;
1441 1442
}

1443
uint32_t
1444
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
1445
{
1446
	uint32_t gtt_size;
1447 1448

	if (INTEL_INFO(dev)->gen >= 4 ||
1449 1450
	    tiling_mode == I915_TILING_NONE)
		return size;
1451 1452 1453

	/* Previous chips need a power-of-two fence region when tiling */
	if (INTEL_INFO(dev)->gen == 3)
1454
		gtt_size = 1024*1024;
1455
	else
1456
		gtt_size = 512*1024;
1457

1458 1459
	while (gtt_size < size)
		gtt_size <<= 1;
1460

1461
	return gtt_size;
1462 1463
}

1464 1465 1466 1467 1468
/**
 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
 * @obj: object to check
 *
 * Return the required GTT alignment for an object, taking into account
1469
 * potential fence register mapping.
1470
 */
1471 1472 1473
uint32_t
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			   int tiling_mode, bool fenced)
1474 1475 1476 1477 1478
{
	/*
	 * Minimum alignment is 4k (GTT page size), but might be greater
	 * if a fence register is needed for the object.
	 */
1479
	if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
1480
	    tiling_mode == I915_TILING_NONE)
1481 1482
		return 4096;

1483 1484 1485 1486
	/*
	 * Previous chips need to be aligned to the size of the smallest
	 * fence register that can contain the object.
	 */
1487
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1488 1489
}

1490 1491 1492 1493 1494
static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int ret;

1495
	if (drm_vma_node_has_offset(&obj->base.vma_node))
1496 1497
		return 0;

1498 1499
	dev_priv->mm.shrinker_no_lock_stealing = true;

1500 1501
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1502
		goto out;
1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513

	/* Badly fragmented mmap space? The only way we can recover
	 * space is by destroying unwanted objects. We can't randomly release
	 * mmap_offsets as userspace expects them to be persistent for the
	 * lifetime of the objects. The closest we can is to release the
	 * offsets on purgeable objects by truncating it and marking it purged,
	 * which prevents userspace from ever using that object again.
	 */
	i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1514
		goto out;
1515 1516

	i915_gem_shrink_all(dev_priv);
1517 1518 1519 1520 1521
	ret = drm_gem_create_mmap_offset(&obj->base);
out:
	dev_priv->mm.shrinker_no_lock_stealing = false;

	return ret;
1522 1523 1524 1525 1526 1527 1528
}

static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
{
	drm_gem_free_mmap_offset(&obj->base);
}

1529
int
1530 1531 1532 1533
i915_gem_mmap_gtt(struct drm_file *file,
		  struct drm_device *dev,
		  uint32_t handle,
		  uint64_t *offset)
1534
{
1535
	struct drm_i915_private *dev_priv = dev->dev_private;
1536
	struct drm_i915_gem_object *obj;
1537 1538
	int ret;

1539
	ret = i915_mutex_lock_interruptible(dev);
1540
	if (ret)
1541
		return ret;
1542

1543
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
1544
	if (&obj->base == NULL) {
1545 1546 1547
		ret = -ENOENT;
		goto unlock;
	}
1548

B
Ben Widawsky 已提交
1549
	if (obj->base.size > dev_priv->gtt.mappable_end) {
1550
		ret = -E2BIG;
1551
		goto out;
1552 1553
	}

1554
	if (obj->madv != I915_MADV_WILLNEED) {
1555
		DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1556 1557
		ret = -EINVAL;
		goto out;
1558 1559
	}

1560 1561 1562
	ret = i915_gem_object_create_mmap_offset(obj);
	if (ret)
		goto out;
1563

1564
	*offset = drm_vma_node_offset_addr(&obj->base.vma_node);
1565

1566
out:
1567
	drm_gem_object_unreference(&obj->base);
1568
unlock:
1569
	mutex_unlock(&dev->struct_mutex);
1570
	return ret;
1571 1572
}

1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596
/**
 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
 * @dev: DRM device
 * @data: GTT mapping ioctl data
 * @file: GEM object info
 *
 * Simply returns the fake offset to userspace so it can mmap it.
 * The mmap call will end up in drm_gem_mmap(), which will set things
 * up so we can get faults in the handler above.
 *
 * The fault handler will take care of binding the object into the GTT
 * (since it may have been evicted to make room for something), allocating
 * a fence register, and mapping the appropriate aperture address into
 * userspace.
 */
int
i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file)
{
	struct drm_i915_gem_mmap_gtt *args = data;

	return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
}

D
Daniel Vetter 已提交
1597 1598 1599
/* Immediately discard the backing storage */
static void
i915_gem_object_truncate(struct drm_i915_gem_object *obj)
1600 1601 1602
{
	struct inode *inode;

1603
	i915_gem_object_free_mmap_offset(obj);
1604

1605 1606
	if (obj->base.filp == NULL)
		return;
1607

D
Daniel Vetter 已提交
1608 1609 1610 1611 1612
	/* Our goal here is to return as much of the memory as
	 * is possible back to the system as we are called from OOM.
	 * To do this we must instruct the shmfs to drop all of its
	 * backing pages, *now*.
	 */
A
Al Viro 已提交
1613
	inode = file_inode(obj->base.filp);
D
Daniel Vetter 已提交
1614
	shmem_truncate_range(inode, 0, (loff_t)-1);
1615

D
Daniel Vetter 已提交
1616 1617
	obj->madv = __I915_MADV_PURGED;
}
1618

D
Daniel Vetter 已提交
1619 1620 1621 1622
static inline int
i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
{
	return obj->madv == I915_MADV_DONTNEED;
1623 1624
}

1625
static void
1626
i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
1627
{
1628 1629
	struct sg_page_iter sg_iter;
	int ret;
1630

1631
	BUG_ON(obj->madv == __I915_MADV_PURGED);
1632

C
Chris Wilson 已提交
1633 1634 1635 1636 1637 1638
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
	if (ret) {
		/* In the event of a disaster, abandon all caches and
		 * hope for the best.
		 */
		WARN_ON(ret != -EIO);
1639
		i915_gem_clflush_object(obj, true);
C
Chris Wilson 已提交
1640 1641 1642
		obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	}

1643
	if (i915_gem_object_needs_bit17_swizzle(obj))
1644 1645
		i915_gem_object_save_bit_17_swizzle(obj);

1646 1647
	if (obj->madv == I915_MADV_DONTNEED)
		obj->dirty = 0;
1648

1649
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
1650
		struct page *page = sg_page_iter_page(&sg_iter);
1651

1652
		if (obj->dirty)
1653
			set_page_dirty(page);
1654

1655
		if (obj->madv == I915_MADV_WILLNEED)
1656
			mark_page_accessed(page);
1657

1658
		page_cache_release(page);
1659
	}
1660
	obj->dirty = 0;
1661

1662 1663
	sg_free_table(obj->pages);
	kfree(obj->pages);
1664
}
C
Chris Wilson 已提交
1665

1666
int
1667 1668 1669 1670
i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
{
	const struct drm_i915_gem_object_ops *ops = obj->ops;

1671
	if (obj->pages == NULL)
1672 1673
		return 0;

1674 1675 1676
	if (obj->pages_pin_count)
		return -EBUSY;

1677
	BUG_ON(i915_gem_obj_bound_any(obj));
B
Ben Widawsky 已提交
1678

1679 1680 1681
	/* ->put_pages might need to allocate memory for the bit17 swizzle
	 * array, hence protect them from being reaped by removing them from gtt
	 * lists early. */
1682
	list_del(&obj->global_list);
1683

1684
	ops->put_pages(obj);
1685
	obj->pages = NULL;
1686

C
Chris Wilson 已提交
1687 1688 1689 1690 1691 1692 1693
	if (i915_gem_object_is_purgeable(obj))
		i915_gem_object_truncate(obj);

	return 0;
}

static long
1694 1695
__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
		  bool purgeable_only)
C
Chris Wilson 已提交
1696 1697 1698 1699 1700 1701
{
	struct drm_i915_gem_object *obj, *next;
	long count = 0;

	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.unbound_list,
1702
				 global_list) {
1703
		if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
1704
		    i915_gem_object_put_pages(obj) == 0) {
C
Chris Wilson 已提交
1705 1706 1707 1708 1709 1710
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

1711 1712 1713
	list_for_each_entry_safe(obj, next, &dev_priv->mm.bound_list,
				 global_list) {
		struct i915_vma *vma, *v;
1714 1715 1716 1717

		if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
			continue;

1718 1719 1720
		list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
			if (i915_vma_unbind(vma))
				break;
1721 1722

		if (!i915_gem_object_put_pages(obj)) {
C
Chris Wilson 已提交
1723 1724 1725 1726 1727 1728 1729 1730 1731
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

	return count;
}

1732 1733 1734 1735 1736 1737
static long
i915_gem_purge(struct drm_i915_private *dev_priv, long target)
{
	return __i915_gem_shrink(dev_priv, target, true);
}

C
Chris Wilson 已提交
1738 1739 1740 1741 1742 1743 1744
static void
i915_gem_shrink_all(struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj, *next;

	i915_gem_evict_everything(dev_priv->dev);

1745 1746
	list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
				 global_list)
1747
		i915_gem_object_put_pages(obj);
D
Daniel Vetter 已提交
1748 1749
}

1750
static int
C
Chris Wilson 已提交
1751
i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
1752
{
C
Chris Wilson 已提交
1753
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1754 1755
	int page_count, i;
	struct address_space *mapping;
1756 1757
	struct sg_table *st;
	struct scatterlist *sg;
1758
	struct sg_page_iter sg_iter;
1759
	struct page *page;
1760
	unsigned long last_pfn = 0;	/* suppress gcc warning */
C
Chris Wilson 已提交
1761
	gfp_t gfp;
1762

C
Chris Wilson 已提交
1763 1764 1765 1766 1767 1768 1769
	/* Assert that the object is not currently in any GPU domain. As it
	 * wasn't in the GTT, there shouldn't be any way it could have been in
	 * a GPU cache
	 */
	BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
	BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);

1770 1771 1772 1773
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (st == NULL)
		return -ENOMEM;

1774
	page_count = obj->base.size / PAGE_SIZE;
1775 1776
	if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
		kfree(st);
1777
		return -ENOMEM;
1778
	}
1779

1780 1781 1782 1783 1784
	/* Get the list of pages out of our struct file.  They'll be pinned
	 * at this point until we release them.
	 *
	 * Fail silently without starting the shrinker
	 */
A
Al Viro 已提交
1785
	mapping = file_inode(obj->base.filp)->i_mapping;
C
Chris Wilson 已提交
1786
	gfp = mapping_gfp_mask(mapping);
1787
	gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1788
	gfp &= ~(__GFP_IO | __GFP_WAIT);
1789 1790 1791
	sg = st->sgl;
	st->nents = 0;
	for (i = 0; i < page_count; i++) {
C
Chris Wilson 已提交
1792 1793 1794 1795 1796 1797 1798 1799 1800 1801
		page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		if (IS_ERR(page)) {
			i915_gem_purge(dev_priv, page_count);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		}
		if (IS_ERR(page)) {
			/* We've tried hard to allocate the memory by reaping
			 * our own buffer, now let the real VM do its job and
			 * go down in flames if truly OOM.
			 */
1802
			gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
C
Chris Wilson 已提交
1803 1804 1805 1806 1807 1808 1809
			gfp |= __GFP_IO | __GFP_WAIT;

			i915_gem_shrink_all(dev_priv);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
			if (IS_ERR(page))
				goto err_pages;

1810
			gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1811 1812
			gfp &= ~(__GFP_IO | __GFP_WAIT);
		}
1813 1814 1815 1816 1817 1818 1819 1820
#ifdef CONFIG_SWIOTLB
		if (swiotlb_nr_tbl()) {
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
			sg = sg_next(sg);
			continue;
		}
#endif
1821 1822 1823 1824 1825 1826 1827 1828 1829
		if (!i || page_to_pfn(page) != last_pfn + 1) {
			if (i)
				sg = sg_next(sg);
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
		} else {
			sg->length += PAGE_SIZE;
		}
		last_pfn = page_to_pfn(page);
1830
	}
1831 1832 1833 1834
#ifdef CONFIG_SWIOTLB
	if (!swiotlb_nr_tbl())
#endif
		sg_mark_end(sg);
1835 1836
	obj->pages = st;

1837
	if (i915_gem_object_needs_bit17_swizzle(obj))
1838 1839 1840 1841 1842
		i915_gem_object_do_bit_17_swizzle(obj);

	return 0;

err_pages:
1843 1844
	sg_mark_end(sg);
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
1845
		page_cache_release(sg_page_iter_page(&sg_iter));
1846 1847
	sg_free_table(st);
	kfree(st);
1848
	return PTR_ERR(page);
1849 1850
}

1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864
/* Ensure that the associated pages are gathered from the backing storage
 * and pinned into our object. i915_gem_object_get_pages() may be called
 * multiple times before they are released by a single call to
 * i915_gem_object_put_pages() - once the pages are no longer referenced
 * either as a result of memory pressure (reaping pages under the shrinker)
 * or as the object is itself released.
 */
int
i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	const struct drm_i915_gem_object_ops *ops = obj->ops;
	int ret;

1865
	if (obj->pages)
1866 1867
		return 0;

1868 1869 1870 1871 1872
	if (obj->madv != I915_MADV_WILLNEED) {
		DRM_ERROR("Attempting to obtain a purgeable object\n");
		return -EINVAL;
	}

1873 1874
	BUG_ON(obj->pages_pin_count);

1875 1876 1877 1878
	ret = ops->get_pages(obj);
	if (ret)
		return ret;

1879
	list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
1880
	return 0;
1881 1882
}

1883
void
1884
i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1885
			       struct intel_ring_buffer *ring)
1886
{
1887
	struct drm_device *dev = obj->base.dev;
1888
	struct drm_i915_private *dev_priv = dev->dev_private;
1889
	u32 seqno = intel_ring_get_seqno(ring);
1890

1891
	BUG_ON(ring == NULL);
1892 1893 1894 1895
	if (obj->ring != ring && obj->last_write_seqno) {
		/* Keep the seqno relative to the current ring */
		obj->last_write_seqno = seqno;
	}
1896
	obj->ring = ring;
1897 1898

	/* Add a reference if we're newly entering the active list. */
1899 1900 1901
	if (!obj->active) {
		drm_gem_object_reference(&obj->base);
		obj->active = 1;
1902
	}
1903

1904
	list_move_tail(&obj->ring_list, &ring->active_list);
1905

1906
	obj->last_read_seqno = seqno;
1907

1908
	if (obj->fenced_gpu_access) {
1909 1910
		obj->last_fenced_seqno = seqno;

1911 1912 1913 1914 1915 1916 1917 1918
		/* Bump MRU to take account of the delayed flush */
		if (obj->fence_reg != I915_FENCE_REG_NONE) {
			struct drm_i915_fence_reg *reg;

			reg = &dev_priv->fence_regs[obj->fence_reg];
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
		}
1919 1920 1921 1922 1923
	}
}

static void
i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1924
{
B
Ben Widawsky 已提交
1925 1926 1927
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
	struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
1928

1929
	BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
1930
	BUG_ON(!obj->active);
1931

B
Ben Widawsky 已提交
1932
	list_move_tail(&vma->mm_list, &ggtt_vm->inactive_list);
1933

1934
	list_del_init(&obj->ring_list);
1935 1936
	obj->ring = NULL;

1937 1938 1939 1940 1941
	obj->last_read_seqno = 0;
	obj->last_write_seqno = 0;
	obj->base.write_domain = 0;

	obj->last_fenced_seqno = 0;
1942 1943 1944 1945 1946 1947
	obj->fenced_gpu_access = false;

	obj->active = 0;
	drm_gem_object_unreference(&obj->base);

	WARN_ON(i915_verify_lists(dev));
1948
}
1949

1950
static int
1951
i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
1952
{
1953 1954 1955
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int ret, i, j;
1956

1957
	/* Carefully retire all requests without writing to the rings */
1958
	for_each_ring(ring, dev_priv, i) {
1959 1960 1961
		ret = intel_ring_idle(ring);
		if (ret)
			return ret;
1962 1963
	}
	i915_gem_retire_requests(dev);
1964 1965

	/* Finally reset hw state */
1966
	for_each_ring(ring, dev_priv, i) {
1967
		intel_ring_init_seqno(ring, seqno);
1968

1969 1970 1971
		for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
			ring->sync_seqno[j] = 0;
	}
1972

1973
	return 0;
1974 1975
}

1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001
int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	if (seqno == 0)
		return -EINVAL;

	/* HWS page needs to be set less than what we
	 * will inject to ring
	 */
	ret = i915_gem_init_seqno(dev, seqno - 1);
	if (ret)
		return ret;

	/* Carefully set the last_seqno value so that wrap
	 * detection still works
	 */
	dev_priv->next_seqno = seqno;
	dev_priv->last_seqno = seqno - 1;
	if (dev_priv->last_seqno == 0)
		dev_priv->last_seqno--;

	return 0;
}

2002 2003
int
i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
2004
{
2005 2006 2007 2008
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* reserve 0 for non-seqno */
	if (dev_priv->next_seqno == 0) {
2009
		int ret = i915_gem_init_seqno(dev, 0);
2010 2011
		if (ret)
			return ret;
2012

2013 2014
		dev_priv->next_seqno = 1;
	}
2015

2016
	*seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
2017
	return 0;
2018 2019
}

2020 2021
int __i915_add_request(struct intel_ring_buffer *ring,
		       struct drm_file *file,
2022
		       struct drm_i915_gem_object *obj,
2023
		       u32 *out_seqno)
2024
{
C
Chris Wilson 已提交
2025
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
2026
	struct drm_i915_gem_request *request;
2027
	u32 request_ring_position, request_start;
2028
	int was_empty;
2029 2030
	int ret;

2031
	request_start = intel_ring_get_tail(ring);
2032 2033 2034 2035 2036 2037 2038
	/*
	 * Emit any outstanding flushes - execbuf can fail to emit the flush
	 * after having emitted the batchbuffer command. Hence we need to fix
	 * things up similar to emitting the lazy request. The difference here
	 * is that the flush _must_ happen before the next request, no matter
	 * what.
	 */
2039 2040 2041
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
2042

2043 2044
	request = ring->preallocated_lazy_request;
	if (WARN_ON(request == NULL))
2045
		return -ENOMEM;
2046

2047 2048 2049 2050 2051 2052 2053
	/* Record the position of the start of the request so that
	 * should we detect the updated seqno part-way through the
	 * GPU processing the request, we never over-estimate the
	 * position of the head.
	 */
	request_ring_position = intel_ring_get_tail(ring);

2054
	ret = ring->add_request(ring);
2055
	if (ret)
2056
		return ret;
2057

2058
	request->seqno = intel_ring_get_seqno(ring);
2059
	request->ring = ring;
2060
	request->head = request_start;
2061
	request->tail = request_ring_position;
2062 2063 2064 2065 2066 2067 2068

	/* Whilst this request exists, batch_obj will be on the
	 * active_list, and so will hold the active reference. Only when this
	 * request is retired will the the batch_obj be moved onto the
	 * inactive_list and lose its active reference. Hence we do not need
	 * to explicitly hold another reference here.
	 */
2069
	request->batch_obj = obj;
2070

2071 2072 2073 2074
	/* Hold a reference to the current context so that we can inspect
	 * it later in case a hangcheck error event fires.
	 */
	request->ctx = ring->last_context;
2075 2076 2077
	if (request->ctx)
		i915_gem_context_reference(request->ctx);

2078
	request->emitted_jiffies = jiffies;
2079 2080
	was_empty = list_empty(&ring->request_list);
	list_add_tail(&request->list, &ring->request_list);
2081
	request->file_priv = NULL;
2082

C
Chris Wilson 已提交
2083 2084 2085
	if (file) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

2086
		spin_lock(&file_priv->mm.lock);
2087
		request->file_priv = file_priv;
2088
		list_add_tail(&request->client_list,
2089
			      &file_priv->mm.request_list);
2090
		spin_unlock(&file_priv->mm.lock);
2091
	}
2092

2093
	trace_i915_gem_request_add(ring, request->seqno);
2094
	ring->outstanding_lazy_seqno = 0;
2095
	ring->preallocated_lazy_request = NULL;
C
Chris Wilson 已提交
2096

2097
	if (!dev_priv->ums.mm_suspended) {
2098 2099
		i915_queue_hangcheck(ring->dev);

2100
		if (was_empty) {
2101
			queue_delayed_work(dev_priv->wq,
2102 2103
					   &dev_priv->mm.retire_work,
					   round_jiffies_up_relative(HZ));
2104 2105
			intel_mark_busy(dev_priv->dev);
		}
B
Ben Gamari 已提交
2106
	}
2107

2108
	if (out_seqno)
2109
		*out_seqno = request->seqno;
2110
	return 0;
2111 2112
}

2113 2114
static inline void
i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
2115
{
2116
	struct drm_i915_file_private *file_priv = request->file_priv;
2117

2118 2119
	if (!file_priv)
		return;
C
Chris Wilson 已提交
2120

2121
	spin_lock(&file_priv->mm.lock);
2122 2123 2124 2125
	if (request->file_priv) {
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
2126
	spin_unlock(&file_priv->mm.lock);
2127 2128
}

2129 2130
static bool i915_head_inside_object(u32 acthd, struct drm_i915_gem_object *obj,
				    struct i915_address_space *vm)
2131
{
2132 2133
	if (acthd >= i915_gem_obj_offset(obj, vm) &&
	    acthd < i915_gem_obj_offset(obj, vm) + obj->base.size)
2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155
		return true;

	return false;
}

static bool i915_head_inside_request(const u32 acthd_unmasked,
				     const u32 request_start,
				     const u32 request_end)
{
	const u32 acthd = acthd_unmasked & HEAD_ADDR;

	if (request_start < request_end) {
		if (acthd >= request_start && acthd < request_end)
			return true;
	} else if (request_start > request_end) {
		if (acthd >= request_start || acthd < request_end)
			return true;
	}

	return false;
}

2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166
static struct i915_address_space *
request_to_vm(struct drm_i915_gem_request *request)
{
	struct drm_i915_private *dev_priv = request->ring->dev->dev_private;
	struct i915_address_space *vm;

	vm = &dev_priv->gtt.base;

	return vm;
}

2167 2168 2169 2170 2171 2172 2173 2174
static bool i915_request_guilty(struct drm_i915_gem_request *request,
				const u32 acthd, bool *inside)
{
	/* There is a possibility that unmasked head address
	 * pointing inside the ring, matches the batch_obj address range.
	 * However this is extremely unlikely.
	 */
	if (request->batch_obj) {
2175 2176
		if (i915_head_inside_object(acthd, request->batch_obj,
					    request_to_vm(request))) {
2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189
			*inside = true;
			return true;
		}
	}

	if (i915_head_inside_request(acthd, request->head, request->tail)) {
		*inside = false;
		return true;
	}

	return false;
}

2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204
static bool i915_context_is_banned(const struct i915_ctx_hang_stats *hs)
{
	const unsigned long elapsed = get_seconds() - hs->guilty_ts;

	if (hs->banned)
		return true;

	if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
		DRM_ERROR("context hanging too fast, declaring banned!\n");
		return true;
	}

	return false;
}

2205 2206 2207 2208 2209 2210
static void i915_set_reset_status(struct intel_ring_buffer *ring,
				  struct drm_i915_gem_request *request,
				  u32 acthd)
{
	struct i915_ctx_hang_stats *hs = NULL;
	bool inside, guilty;
2211
	unsigned long offset = 0;
2212 2213 2214 2215

	/* Innocent until proven guilty */
	guilty = false;

2216 2217 2218 2219
	if (request->batch_obj)
		offset = i915_gem_obj_offset(request->batch_obj,
					     request_to_vm(request));

2220
	if (ring->hangcheck.action != HANGCHECK_WAIT &&
2221
	    i915_request_guilty(request, acthd, &inside)) {
2222
		DRM_ERROR("%s hung %s bo (0x%lx ctx %d) at 0x%x\n",
2223 2224
			  ring->name,
			  inside ? "inside" : "flushing",
2225
			  offset,
2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240
			  request->ctx ? request->ctx->id : 0,
			  acthd);

		guilty = true;
	}

	/* If contexts are disabled or this is the default context, use
	 * file_priv->reset_state
	 */
	if (request->ctx && request->ctx->id != DEFAULT_CONTEXT_ID)
		hs = &request->ctx->hang_stats;
	else if (request->file_priv)
		hs = &request->file_priv->hang_stats;

	if (hs) {
2241 2242
		if (guilty) {
			hs->banned = i915_context_is_banned(hs);
2243
			hs->batch_active++;
2244 2245
			hs->guilty_ts = get_seconds();
		} else {
2246
			hs->batch_pending++;
2247
		}
2248 2249 2250
	}
}

2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261
static void i915_gem_free_request(struct drm_i915_gem_request *request)
{
	list_del(&request->list);
	i915_gem_request_remove_from_client(request);

	if (request->ctx)
		i915_gem_context_unreference(request->ctx);

	kfree(request);
}

2262 2263
static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
				      struct intel_ring_buffer *ring)
2264
{
2265 2266 2267 2268 2269 2270
	u32 completed_seqno;
	u32 acthd;

	acthd = intel_ring_get_active_head(ring);
	completed_seqno = ring->get_seqno(ring, false);

2271 2272
	while (!list_empty(&ring->request_list)) {
		struct drm_i915_gem_request *request;
2273

2274 2275 2276
		request = list_first_entry(&ring->request_list,
					   struct drm_i915_gem_request,
					   list);
2277

2278 2279 2280
		if (request->seqno > completed_seqno)
			i915_set_reset_status(ring, request, acthd);

2281
		i915_gem_free_request(request);
2282
	}
2283

2284
	while (!list_empty(&ring->active_list)) {
2285
		struct drm_i915_gem_object *obj;
2286

2287 2288 2289
		obj = list_first_entry(&ring->active_list,
				       struct drm_i915_gem_object,
				       ring_list);
2290

2291
		i915_gem_object_move_to_inactive(obj);
2292 2293 2294
	}
}

2295
void i915_gem_restore_fences(struct drm_device *dev)
2296 2297 2298 2299
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

2300
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
2301
		struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2302

2303 2304 2305 2306 2307 2308 2309 2310 2311 2312
		/*
		 * Commit delayed tiling changes if we have an object still
		 * attached to the fence, otherwise just clear the fence.
		 */
		if (reg->obj) {
			i915_gem_object_update_fence(reg->obj, reg,
						     reg->obj->tiling_mode);
		} else {
			i915_gem_write_fence(dev, i, NULL);
		}
2313 2314 2315
	}
}

2316
void i915_gem_reset(struct drm_device *dev)
2317
{
2318
	struct drm_i915_private *dev_priv = dev->dev_private;
2319
	struct intel_ring_buffer *ring;
2320
	int i;
2321

2322 2323
	for_each_ring(ring, dev_priv, i)
		i915_gem_reset_ring_lists(dev_priv, ring);
2324

2325
	i915_gem_restore_fences(dev);
2326 2327 2328 2329 2330
}

/**
 * This function clears the request list as sequence numbers are passed.
 */
2331
void
C
Chris Wilson 已提交
2332
i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
2333 2334 2335
{
	uint32_t seqno;

C
Chris Wilson 已提交
2336
	if (list_empty(&ring->request_list))
2337 2338
		return;

C
Chris Wilson 已提交
2339
	WARN_ON(i915_verify_lists(ring->dev));
2340

2341
	seqno = ring->get_seqno(ring, true);
2342

2343
	while (!list_empty(&ring->request_list)) {
2344 2345
		struct drm_i915_gem_request *request;

2346
		request = list_first_entry(&ring->request_list,
2347 2348 2349
					   struct drm_i915_gem_request,
					   list);

2350
		if (!i915_seqno_passed(seqno, request->seqno))
2351 2352
			break;

C
Chris Wilson 已提交
2353
		trace_i915_gem_request_retire(ring, request->seqno);
2354 2355 2356 2357 2358 2359
		/* We know the GPU must have read the request to have
		 * sent us the seqno + interrupt, so use the position
		 * of tail of the request to update the last known position
		 * of the GPU head.
		 */
		ring->last_retired_head = request->tail;
2360

2361
		i915_gem_free_request(request);
2362
	}
2363

2364 2365 2366 2367
	/* Move any buffers on the active list that are no longer referenced
	 * by the ringbuffer to the flushing/inactive lists as appropriate.
	 */
	while (!list_empty(&ring->active_list)) {
2368
		struct drm_i915_gem_object *obj;
2369

2370
		obj = list_first_entry(&ring->active_list,
2371 2372
				      struct drm_i915_gem_object,
				      ring_list);
2373

2374
		if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2375
			break;
2376

2377
		i915_gem_object_move_to_inactive(obj);
2378
	}
2379

C
Chris Wilson 已提交
2380 2381
	if (unlikely(ring->trace_irq_seqno &&
		     i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
2382
		ring->irq_put(ring);
C
Chris Wilson 已提交
2383
		ring->trace_irq_seqno = 0;
2384
	}
2385

C
Chris Wilson 已提交
2386
	WARN_ON(i915_verify_lists(ring->dev));
2387 2388
}

2389 2390 2391 2392
void
i915_gem_retire_requests(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2393
	struct intel_ring_buffer *ring;
2394
	int i;
2395

2396 2397
	for_each_ring(ring, dev_priv, i)
		i915_gem_retire_requests_ring(ring);
2398 2399
}

2400
static void
2401 2402 2403 2404
i915_gem_retire_work_handler(struct work_struct *work)
{
	drm_i915_private_t *dev_priv;
	struct drm_device *dev;
2405
	struct intel_ring_buffer *ring;
2406 2407
	bool idle;
	int i;
2408 2409 2410 2411 2412

	dev_priv = container_of(work, drm_i915_private_t,
				mm.retire_work.work);
	dev = dev_priv->dev;

2413 2414
	/* Come back later if the device is busy... */
	if (!mutex_trylock(&dev->struct_mutex)) {
2415 2416
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2417 2418
		return;
	}
2419

2420
	i915_gem_retire_requests(dev);
2421

2422 2423
	/* Send a periodic flush down the ring so we don't hold onto GEM
	 * objects indefinitely.
2424
	 */
2425
	idle = true;
2426
	for_each_ring(ring, dev_priv, i) {
2427
		if (ring->gpu_caches_dirty)
2428
			i915_add_request(ring, NULL);
2429 2430

		idle &= list_empty(&ring->request_list);
2431 2432
	}

2433
	if (!dev_priv->ums.mm_suspended && !idle)
2434 2435
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2436 2437
	if (idle)
		intel_mark_idle(dev);
2438

2439 2440 2441
	mutex_unlock(&dev->struct_mutex);
}

2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452
/**
 * Ensures that an object will eventually get non-busy by flushing any required
 * write domains, emitting any outstanding lazy request and retiring and
 * completed requests.
 */
static int
i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
{
	int ret;

	if (obj->active) {
2453
		ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
2454 2455 2456 2457 2458 2459 2460 2461 2462
		if (ret)
			return ret;

		i915_gem_retire_requests_ring(obj->ring);
	}

	return 0;
}

2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487
/**
 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
 * @DRM_IOCTL_ARGS: standard ioctl arguments
 *
 * Returns 0 if successful, else an error is returned with the remaining time in
 * the timeout parameter.
 *  -ETIME: object is still busy after timeout
 *  -ERESTARTSYS: signal interrupted the wait
 *  -ENONENT: object doesn't exist
 * Also possible, but rare:
 *  -EAGAIN: GPU wedged
 *  -ENOMEM: damn
 *  -ENODEV: Internal IRQ fail
 *  -E?: The add request failed
 *
 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
 * non-zero timeout parameter the wait ioctl will wait for the given number of
 * nanoseconds on an object becoming unbusy. Since the wait itself does so
 * without holding struct_mutex the object may become re-busied before this
 * function completes. A similar but shorter * race condition exists in the busy
 * ioctl
 */
int
i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
{
2488
	drm_i915_private_t *dev_priv = dev->dev_private;
2489 2490 2491
	struct drm_i915_gem_wait *args = data;
	struct drm_i915_gem_object *obj;
	struct intel_ring_buffer *ring = NULL;
2492
	struct timespec timeout_stack, *timeout = NULL;
2493
	unsigned reset_counter;
2494 2495 2496
	u32 seqno = 0;
	int ret = 0;

2497 2498 2499 2500
	if (args->timeout_ns >= 0) {
		timeout_stack = ns_to_timespec(args->timeout_ns);
		timeout = &timeout_stack;
	}
2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
	if (&obj->base == NULL) {
		mutex_unlock(&dev->struct_mutex);
		return -ENOENT;
	}

2512 2513
	/* Need to make sure the object gets inactive eventually. */
	ret = i915_gem_object_flush_active(obj);
2514 2515 2516 2517
	if (ret)
		goto out;

	if (obj->active) {
2518
		seqno = obj->last_read_seqno;
2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533
		ring = obj->ring;
	}

	if (seqno == 0)
		 goto out;

	/* Do this after OLR check to make sure we make forward progress polling
	 * on this IOCTL with a 0 timeout (like busy ioctl)
	 */
	if (!args->timeout_ns) {
		ret = -ETIME;
		goto out;
	}

	drm_gem_object_unreference(&obj->base);
2534
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
2535 2536
	mutex_unlock(&dev->struct_mutex);

2537
	ret = __wait_seqno(ring, seqno, reset_counter, true, timeout);
2538
	if (timeout)
2539
		args->timeout_ns = timespec_to_ns(timeout);
2540 2541 2542 2543 2544 2545 2546 2547
	return ret;

out:
	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559
/**
 * i915_gem_object_sync - sync an object to a ring.
 *
 * @obj: object which may be in use on another ring.
 * @to: ring we wish to use the object on. May be NULL.
 *
 * This code is meant to abstract object synchronization with the GPU.
 * Calling with NULL implies synchronizing the object with the CPU
 * rather than a particular GPU ring.
 *
 * Returns 0 if successful, else propagates up the lower layer error.
 */
2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570
int
i915_gem_object_sync(struct drm_i915_gem_object *obj,
		     struct intel_ring_buffer *to)
{
	struct intel_ring_buffer *from = obj->ring;
	u32 seqno;
	int ret, idx;

	if (from == NULL || to == from)
		return 0;

2571
	if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
2572
		return i915_gem_object_wait_rendering(obj, false);
2573 2574 2575

	idx = intel_ring_sync_index(from, to);

2576
	seqno = obj->last_read_seqno;
2577 2578 2579
	if (seqno <= from->sync_seqno[idx])
		return 0;

2580 2581 2582
	ret = i915_gem_check_olr(obj->ring, seqno);
	if (ret)
		return ret;
2583

2584
	ret = to->sync_to(to, from, seqno);
2585
	if (!ret)
2586 2587 2588 2589 2590
		/* We use last_read_seqno because sync_to()
		 * might have just caused seqno wrap under
		 * the radar.
		 */
		from->sync_seqno[idx] = obj->last_read_seqno;
2591

2592
	return ret;
2593 2594
}

2595 2596 2597 2598 2599 2600 2601
static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
{
	u32 old_write_domain, old_read_domains;

	/* Force a pagefault for domain tracking on next user access */
	i915_gem_release_mmap(obj);

2602 2603 2604
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		return;

2605 2606 2607
	/* Wait for any direct GTT access to complete */
	mb();

2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618
	old_read_domains = obj->base.read_domains;
	old_write_domain = obj->base.write_domain;

	obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
	obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);
}

2619
int i915_vma_unbind(struct i915_vma *vma)
2620
{
2621
	struct drm_i915_gem_object *obj = vma->obj;
2622
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2623
	int ret;
2624

2625 2626 2627
	/* For now we only ever use 1 vma per object */
	WARN_ON(!list_is_singular(&obj->vma_list));

2628
	if (list_empty(&vma->vma_link))
2629 2630
		return 0;

2631 2632 2633 2634 2635
	if (!drm_mm_node_allocated(&vma->node)) {
		i915_gem_vma_destroy(vma);

		return 0;
	}
2636

2637 2638
	if (obj->pin_count)
		return -EBUSY;
2639

2640 2641
	BUG_ON(obj->pages == NULL);

2642
	ret = i915_gem_object_finish_gpu(obj);
2643
	if (ret)
2644 2645 2646 2647 2648 2649
		return ret;
	/* Continue on if we fail due to EIO, the GPU is hung so we
	 * should be safe and we need to cleanup or else we might
	 * cause memory corruption through use-after-free.
	 */

2650
	i915_gem_object_finish_gtt(obj);
2651

2652
	/* release the fence reg _after_ flushing */
2653
	ret = i915_gem_object_put_fence(obj);
2654
	if (ret)
2655
		return ret;
2656

2657
	trace_i915_vma_unbind(vma);
C
Chris Wilson 已提交
2658

2659 2660
	if (obj->has_global_gtt_mapping)
		i915_gem_gtt_unbind_object(obj);
2661 2662 2663 2664
	if (obj->has_aliasing_ppgtt_mapping) {
		i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
		obj->has_aliasing_ppgtt_mapping = 0;
	}
2665
	i915_gem_gtt_finish_object(obj);
B
Ben Widawsky 已提交
2666
	i915_gem_object_unpin_pages(obj);
2667

B
Ben Widawsky 已提交
2668
	list_del(&vma->mm_list);
2669
	/* Avoid an unnecessary call to unbind on rebind. */
2670 2671
	if (i915_is_ggtt(vma->vm))
		obj->map_and_fenceable = true;
2672

B
Ben Widawsky 已提交
2673
	drm_mm_remove_node(&vma->node);
2674

B
Ben Widawsky 已提交
2675 2676 2677
	i915_gem_vma_destroy(vma);

	/* Since the unbound list is global, only move to that list if
2678
	 * no more VMAs exist. */
B
Ben Widawsky 已提交
2679 2680
	if (list_empty(&obj->vma_list))
		list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
2681

2682
	return 0;
2683 2684
}

2685 2686 2687 2688 2689 2690 2691 2692 2693
/**
 * Unbinds an object from the global GTT aperture.
 */
int
i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	struct i915_address_space *ggtt = &dev_priv->gtt.base;

2694
	if (!i915_gem_obj_ggtt_bound(obj))
2695 2696 2697 2698 2699 2700 2701 2702 2703 2704
		return 0;

	if (obj->pin_count)
		return -EBUSY;

	BUG_ON(obj->pages == NULL);

	return i915_vma_unbind(i915_gem_obj_to_vma(obj, ggtt));
}

2705
int i915_gpu_idle(struct drm_device *dev)
2706 2707
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2708
	struct intel_ring_buffer *ring;
2709
	int ret, i;
2710 2711

	/* Flush everything onto the inactive list. */
2712
	for_each_ring(ring, dev_priv, i) {
2713 2714 2715 2716
		ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
		if (ret)
			return ret;

2717
		ret = intel_ring_idle(ring);
2718 2719 2720
		if (ret)
			return ret;
	}
2721

2722
	return 0;
2723 2724
}

2725 2726
static void i965_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2727 2728
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2729 2730
	int fence_reg;
	int fence_pitch_shift;
2731

2732 2733 2734 2735 2736 2737 2738 2739
	if (INTEL_INFO(dev)->gen >= 6) {
		fence_reg = FENCE_REG_SANDYBRIDGE_0;
		fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
	} else {
		fence_reg = FENCE_REG_965_0;
		fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
	}

2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753
	fence_reg += reg * 8;

	/* To w/a incoherency with non-atomic 64-bit register updates,
	 * we split the 64-bit update into two 32-bit writes. In order
	 * for a partial fence not to be evaluated between writes, we
	 * precede the update with write to turn off the fence register,
	 * and only enable the fence as the last step.
	 *
	 * For extra levels of paranoia, we make sure each step lands
	 * before applying the next step.
	 */
	I915_WRITE(fence_reg, 0);
	POSTING_READ(fence_reg);

2754
	if (obj) {
2755
		u32 size = i915_gem_obj_ggtt_size(obj);
2756
		uint64_t val;
2757

2758
		val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
2759
				 0xfffff000) << 32;
2760
		val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
2761
		val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
2762 2763 2764
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I965_FENCE_TILING_Y_SHIFT;
		val |= I965_FENCE_REG_VALID;
2765

2766 2767 2768 2769 2770 2771 2772 2773 2774
		I915_WRITE(fence_reg + 4, val >> 32);
		POSTING_READ(fence_reg + 4);

		I915_WRITE(fence_reg + 0, val);
		POSTING_READ(fence_reg);
	} else {
		I915_WRITE(fence_reg + 4, 0);
		POSTING_READ(fence_reg + 4);
	}
2775 2776
}

2777 2778
static void i915_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2779 2780
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2781
	u32 val;
2782

2783
	if (obj) {
2784
		u32 size = i915_gem_obj_ggtt_size(obj);
2785 2786
		int pitch_val;
		int tile_width;
2787

2788
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
2789
		     (size & -size) != size ||
2790 2791 2792
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
		     i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
2793

2794 2795 2796 2797 2798 2799 2800 2801 2802
		if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
			tile_width = 128;
		else
			tile_width = 512;

		/* Note: pitch better be a power of two tile widths */
		pitch_val = obj->stride / tile_width;
		pitch_val = ffs(pitch_val) - 1;

2803
		val = i915_gem_obj_ggtt_offset(obj);
2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I915_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;

	if (reg < 8)
		reg = FENCE_REG_830_0 + reg * 4;
	else
		reg = FENCE_REG_945_8 + (reg - 8) * 4;

	I915_WRITE(reg, val);
	POSTING_READ(reg);
2819 2820
}

2821 2822
static void i830_write_fence_reg(struct drm_device *dev, int reg,
				struct drm_i915_gem_object *obj)
2823 2824 2825 2826
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint32_t val;

2827
	if (obj) {
2828
		u32 size = i915_gem_obj_ggtt_size(obj);
2829
		uint32_t pitch_val;
2830

2831
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
2832
		     (size & -size) != size ||
2833 2834 2835
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
		     i915_gem_obj_ggtt_offset(obj), size);
2836

2837 2838
		pitch_val = obj->stride / 128;
		pitch_val = ffs(pitch_val) - 1;
2839

2840
		val = i915_gem_obj_ggtt_offset(obj);
2841 2842 2843 2844 2845 2846 2847
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I830_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;
2848

2849 2850 2851 2852
	I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
	POSTING_READ(FENCE_REG_830_0 + reg * 4);
}

2853 2854 2855 2856 2857
inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
{
	return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
}

2858 2859 2860
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
{
2861 2862 2863 2864 2865 2866 2867 2868
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Ensure that all CPU reads are completed before installing a fence
	 * and all writes before removing the fence.
	 */
	if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
		mb();

2869 2870 2871 2872
	WARN(obj && (!obj->stride || !obj->tiling_mode),
	     "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
	     obj->stride, obj->tiling_mode);

2873 2874
	switch (INTEL_INFO(dev)->gen) {
	case 7:
2875
	case 6:
2876 2877 2878 2879
	case 5:
	case 4: i965_write_fence_reg(dev, reg, obj); break;
	case 3: i915_write_fence_reg(dev, reg, obj); break;
	case 2: i830_write_fence_reg(dev, reg, obj); break;
2880
	default: BUG();
2881
	}
2882 2883 2884 2885 2886 2887

	/* And similarly be paranoid that no direct access to this region
	 * is reordered to before the fence is installed.
	 */
	if (i915_gem_object_needs_mb(obj))
		mb();
2888 2889
}

2890 2891 2892 2893 2894 2895 2896 2897 2898 2899
static inline int fence_number(struct drm_i915_private *dev_priv,
			       struct drm_i915_fence_reg *fence)
{
	return fence - dev_priv->fence_regs;
}

static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable)
{
2900
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2901 2902 2903
	int reg = fence_number(dev_priv, fence);

	i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2904 2905

	if (enable) {
2906
		obj->fence_reg = reg;
2907 2908 2909 2910 2911 2912 2913
		fence->obj = obj;
		list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
	} else {
		obj->fence_reg = I915_FENCE_REG_NONE;
		fence->obj = NULL;
		list_del_init(&fence->lru_list);
	}
2914
	obj->fence_dirty = false;
2915 2916
}

2917
static int
2918
i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
2919
{
2920
	if (obj->last_fenced_seqno) {
2921
		int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
2922 2923
		if (ret)
			return ret;
2924 2925 2926 2927

		obj->last_fenced_seqno = 0;
	}

2928
	obj->fenced_gpu_access = false;
2929 2930 2931 2932 2933 2934
	return 0;
}

int
i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
{
2935
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2936
	struct drm_i915_fence_reg *fence;
2937 2938
	int ret;

2939
	ret = i915_gem_object_wait_fence(obj);
2940 2941 2942
	if (ret)
		return ret;

2943 2944
	if (obj->fence_reg == I915_FENCE_REG_NONE)
		return 0;
2945

2946 2947
	fence = &dev_priv->fence_regs[obj->fence_reg];

2948
	i915_gem_object_fence_lost(obj);
2949
	i915_gem_object_update_fence(obj, fence, false);
2950 2951 2952 2953 2954

	return 0;
}

static struct drm_i915_fence_reg *
C
Chris Wilson 已提交
2955
i915_find_fence_reg(struct drm_device *dev)
2956 2957
{
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
2958
	struct drm_i915_fence_reg *reg, *avail;
2959
	int i;
2960 2961

	/* First try to find a free reg */
2962
	avail = NULL;
2963 2964 2965
	for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
2966
			return reg;
2967

2968
		if (!reg->pin_count)
2969
			avail = reg;
2970 2971
	}

2972 2973
	if (avail == NULL)
		return NULL;
2974 2975

	/* None available, try to steal one or wait for a user to finish */
2976
	list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
2977
		if (reg->pin_count)
2978 2979
			continue;

C
Chris Wilson 已提交
2980
		return reg;
2981 2982
	}

C
Chris Wilson 已提交
2983
	return NULL;
2984 2985
}

2986
/**
2987
 * i915_gem_object_get_fence - set up fencing for an object
2988 2989 2990 2991 2992 2993 2994 2995 2996
 * @obj: object to map through a fence reg
 *
 * When mapping objects through the GTT, userspace wants to be able to write
 * to them without having to worry about swizzling if the object is tiled.
 * This function walks the fence regs looking for a free one for @obj,
 * stealing one if it can't find any.
 *
 * It then sets up the reg based on the object's properties: address, pitch
 * and tiling format.
2997 2998
 *
 * For an untiled surface, this removes any existing fence.
2999
 */
3000
int
3001
i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
3002
{
3003
	struct drm_device *dev = obj->base.dev;
J
Jesse Barnes 已提交
3004
	struct drm_i915_private *dev_priv = dev->dev_private;
3005
	bool enable = obj->tiling_mode != I915_TILING_NONE;
3006
	struct drm_i915_fence_reg *reg;
3007
	int ret;
3008

3009 3010 3011
	/* Have we updated the tiling parameters upon the object and so
	 * will need to serialise the write to the associated fence register?
	 */
3012
	if (obj->fence_dirty) {
3013
		ret = i915_gem_object_wait_fence(obj);
3014 3015 3016
		if (ret)
			return ret;
	}
3017

3018
	/* Just update our place in the LRU if our fence is getting reused. */
3019 3020
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		reg = &dev_priv->fence_regs[obj->fence_reg];
3021
		if (!obj->fence_dirty) {
3022 3023 3024 3025 3026 3027 3028 3029
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
			return 0;
		}
	} else if (enable) {
		reg = i915_find_fence_reg(dev);
		if (reg == NULL)
			return -EDEADLK;
3030

3031 3032 3033
		if (reg->obj) {
			struct drm_i915_gem_object *old = reg->obj;

3034
			ret = i915_gem_object_wait_fence(old);
3035 3036 3037
			if (ret)
				return ret;

3038
			i915_gem_object_fence_lost(old);
3039
		}
3040
	} else
3041 3042
		return 0;

3043 3044
	i915_gem_object_update_fence(obj, reg, enable);

3045
	return 0;
3046 3047
}

3048 3049 3050 3051 3052 3053 3054 3055
static bool i915_gem_valid_gtt_space(struct drm_device *dev,
				     struct drm_mm_node *gtt_space,
				     unsigned long cache_level)
{
	struct drm_mm_node *other;

	/* On non-LLC machines we have to be careful when putting differing
	 * types of snoopable memory together to avoid the prefetcher
3056
	 * crossing memory domains and dying.
3057 3058 3059 3060
	 */
	if (HAS_LLC(dev))
		return true;

3061
	if (!drm_mm_node_allocated(gtt_space))
3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084
		return true;

	if (list_empty(&gtt_space->node_list))
		return true;

	other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
	if (other->allocated && !other->hole_follows && other->color != cache_level)
		return false;

	other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
	if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
		return false;

	return true;
}

static void i915_gem_verify_gtt(struct drm_device *dev)
{
#if WATCH_GTT
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	int err = 0;

3085
	list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
3086 3087 3088 3089 3090 3091 3092 3093
		if (obj->gtt_space == NULL) {
			printk(KERN_ERR "object found on GTT list with no space reserved\n");
			err++;
			continue;
		}

		if (obj->cache_level != obj->gtt_space->color) {
			printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
3094 3095
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3096 3097 3098 3099 3100 3101 3102 3103 3104 3105
			       obj->cache_level,
			       obj->gtt_space->color);
			err++;
			continue;
		}

		if (!i915_gem_valid_gtt_space(dev,
					      obj->gtt_space,
					      obj->cache_level)) {
			printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
3106 3107
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3108 3109 3110 3111 3112 3113 3114 3115 3116 3117
			       obj->cache_level);
			err++;
			continue;
		}
	}

	WARN_ON(err);
#endif
}

3118 3119 3120 3121
/**
 * Finds free space in the GTT aperture and binds the object there.
 */
static int
3122 3123 3124 3125 3126
i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
			   struct i915_address_space *vm,
			   unsigned alignment,
			   bool map_and_fenceable,
			   bool nonblocking)
3127
{
3128
	struct drm_device *dev = obj->base.dev;
3129
	drm_i915_private_t *dev_priv = dev->dev_private;
3130
	u32 size, fence_size, fence_alignment, unfenced_alignment;
3131 3132
	size_t gtt_max =
		map_and_fenceable ? dev_priv->gtt.mappable_end : vm->total;
B
Ben Widawsky 已提交
3133
	struct i915_vma *vma;
3134
	int ret;
3135

3136 3137 3138 3139 3140
	fence_size = i915_gem_get_gtt_size(dev,
					   obj->base.size,
					   obj->tiling_mode);
	fence_alignment = i915_gem_get_gtt_alignment(dev,
						     obj->base.size,
3141
						     obj->tiling_mode, true);
3142
	unfenced_alignment =
3143
		i915_gem_get_gtt_alignment(dev,
3144
						    obj->base.size,
3145
						    obj->tiling_mode, false);
3146

3147
	if (alignment == 0)
3148 3149
		alignment = map_and_fenceable ? fence_alignment :
						unfenced_alignment;
3150
	if (map_and_fenceable && alignment & (fence_alignment - 1)) {
3151 3152 3153 3154
		DRM_ERROR("Invalid object alignment requested %u\n", alignment);
		return -EINVAL;
	}

3155
	size = map_and_fenceable ? fence_size : obj->base.size;
3156

3157 3158 3159
	/* If the object is bigger than the entire aperture, reject it early
	 * before evicting everything in a vain attempt to find space.
	 */
3160
	if (obj->base.size > gtt_max) {
3161
		DRM_ERROR("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
3162 3163
			  obj->base.size,
			  map_and_fenceable ? "mappable" : "total",
3164
			  gtt_max);
3165 3166 3167
		return -E2BIG;
	}

3168
	ret = i915_gem_object_get_pages(obj);
C
Chris Wilson 已提交
3169 3170 3171
	if (ret)
		return ret;

3172 3173
	i915_gem_object_pin_pages(obj);

3174 3175
	BUG_ON(!i915_is_ggtt(vm));

3176
	vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
3177
	if (IS_ERR(vma)) {
3178 3179
		ret = PTR_ERR(vma);
		goto err_unpin;
B
Ben Widawsky 已提交
3180 3181
	}

3182 3183 3184
	/* For now we only ever use 1 vma per object */
	WARN_ON(!list_is_singular(&obj->vma_list));

3185
search_free:
3186
	ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3187
						  size, alignment,
3188 3189
						  obj->cache_level, 0, gtt_max,
						  DRM_MM_SEARCH_DEFAULT);
3190
	if (ret) {
3191
		ret = i915_gem_evict_something(dev, vm, size, alignment,
3192
					       obj->cache_level,
3193 3194
					       map_and_fenceable,
					       nonblocking);
3195 3196
		if (ret == 0)
			goto search_free;
3197

3198
		goto err_free_vma;
3199
	}
B
Ben Widawsky 已提交
3200
	if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
3201
					      obj->cache_level))) {
B
Ben Widawsky 已提交
3202
		ret = -EINVAL;
3203
		goto err_remove_node;
3204 3205
	}

3206
	ret = i915_gem_gtt_prepare_object(obj);
B
Ben Widawsky 已提交
3207
	if (ret)
3208
		goto err_remove_node;
3209

3210
	list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
B
Ben Widawsky 已提交
3211
	list_add_tail(&vma->mm_list, &vm->inactive_list);
3212

3213 3214
	if (i915_is_ggtt(vm)) {
		bool mappable, fenceable;
3215

3216 3217
		fenceable = (vma->node.size == fence_size &&
			     (vma->node.start & (fence_alignment - 1)) == 0);
3218

3219 3220
		mappable = (vma->node.start + obj->base.size <=
			    dev_priv->gtt.mappable_end);
3221

3222
		obj->map_and_fenceable = mappable && fenceable;
3223
	}
3224

3225
	WARN_ON(map_and_fenceable && !obj->map_and_fenceable);
3226

3227
	trace_i915_vma_bind(vma, map_and_fenceable);
3228
	i915_gem_verify_gtt(dev);
3229
	return 0;
B
Ben Widawsky 已提交
3230

3231
err_remove_node:
3232
	drm_mm_remove_node(&vma->node);
3233
err_free_vma:
B
Ben Widawsky 已提交
3234
	i915_gem_vma_destroy(vma);
3235
err_unpin:
B
Ben Widawsky 已提交
3236 3237
	i915_gem_object_unpin_pages(obj);
	return ret;
3238 3239
}

3240
bool
3241 3242
i915_gem_clflush_object(struct drm_i915_gem_object *obj,
			bool force)
3243 3244 3245 3246 3247
{
	/* If we don't have a page list set up, then we're not pinned
	 * to GPU, and we can ignore the cache flush because it'll happen
	 * again at bind time.
	 */
3248
	if (obj->pages == NULL)
3249
		return false;
3250

3251 3252 3253 3254 3255
	/*
	 * Stolen memory is always coherent with the GPU as it is explicitly
	 * marked as wc by the system, or the system is cache-coherent.
	 */
	if (obj->stolen)
3256
		return false;
3257

3258 3259 3260 3261 3262 3263 3264 3265
	/* If the GPU is snooping the contents of the CPU cache,
	 * we do not need to manually clear the CPU cache lines.  However,
	 * the caches are only snooped when the render cache is
	 * flushed/invalidated.  As we always have to emit invalidations
	 * and flushes when moving into and out of the RENDER domain, correct
	 * snooping behaviour occurs naturally as the result of our domain
	 * tracking.
	 */
3266
	if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
3267
		return false;
3268

C
Chris Wilson 已提交
3269
	trace_i915_gem_object_clflush(obj);
3270
	drm_clflush_sg(obj->pages);
3271 3272

	return true;
3273 3274 3275 3276
}

/** Flushes the GTT write domain for the object if it's dirty. */
static void
3277
i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
3278
{
C
Chris Wilson 已提交
3279 3280
	uint32_t old_write_domain;

3281
	if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
3282 3283
		return;

3284
	/* No actual flushing is required for the GTT write domain.  Writes
3285 3286
	 * to it immediately go to main memory as far as we know, so there's
	 * no chipset flush.  It also doesn't land in render cache.
3287 3288 3289 3290
	 *
	 * However, we do have to enforce the order so that all writes through
	 * the GTT land before any writes to the device, such as updates to
	 * the GATT itself.
3291
	 */
3292 3293
	wmb();

3294 3295
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3296 3297

	trace_i915_gem_object_change_domain(obj,
3298
					    obj->base.read_domains,
C
Chris Wilson 已提交
3299
					    old_write_domain);
3300 3301 3302 3303
}

/** Flushes the CPU write domain for the object if it's dirty. */
static void
3304 3305
i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
				       bool force)
3306
{
C
Chris Wilson 已提交
3307
	uint32_t old_write_domain;
3308

3309
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
3310 3311
		return;

3312 3313 3314
	if (i915_gem_clflush_object(obj, force))
		i915_gem_chipset_flush(obj->base.dev);

3315 3316
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3317 3318

	trace_i915_gem_object_change_domain(obj,
3319
					    obj->base.read_domains,
C
Chris Wilson 已提交
3320
					    old_write_domain);
3321 3322
}

3323 3324 3325 3326 3327 3328
/**
 * Moves a single object to the GTT read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
J
Jesse Barnes 已提交
3329
int
3330
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
3331
{
3332
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
C
Chris Wilson 已提交
3333
	uint32_t old_write_domain, old_read_domains;
3334
	int ret;
3335

3336
	/* Not valid to be called on unbound objects. */
3337
	if (!i915_gem_obj_bound_any(obj))
3338 3339
		return -EINVAL;

3340 3341 3342
	if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
		return 0;

3343
	ret = i915_gem_object_wait_rendering(obj, !write);
3344 3345 3346
	if (ret)
		return ret;

3347
	i915_gem_object_flush_cpu_write_domain(obj, false);
C
Chris Wilson 已提交
3348

3349 3350 3351 3352 3353 3354 3355
	/* Serialise direct access to this object with the barriers for
	 * coherent writes from the GPU, by effectively invalidating the
	 * GTT domain upon first access.
	 */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		mb();

3356 3357
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3358

3359 3360 3361
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3362 3363
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3364
	if (write) {
3365 3366 3367
		obj->base.read_domains = I915_GEM_DOMAIN_GTT;
		obj->base.write_domain = I915_GEM_DOMAIN_GTT;
		obj->dirty = 1;
3368 3369
	}

C
Chris Wilson 已提交
3370 3371 3372 3373
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3374
	/* And bump the LRU for this access */
B
Ben Widawsky 已提交
3375 3376 3377 3378 3379 3380 3381 3382
	if (i915_gem_object_is_inactive(obj)) {
		struct i915_vma *vma = i915_gem_obj_to_vma(obj,
							   &dev_priv->gtt.base);
		if (vma)
			list_move_tail(&vma->mm_list,
				       &dev_priv->gtt.base.inactive_list);

	}
3383

3384 3385 3386
	return 0;
}

3387 3388 3389
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level)
{
3390 3391
	struct drm_device *dev = obj->base.dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
3392
	struct i915_vma *vma;
3393 3394 3395 3396 3397 3398 3399 3400 3401 3402
	int ret;

	if (obj->cache_level == cache_level)
		return 0;

	if (obj->pin_count) {
		DRM_DEBUG("can not change the cache level of pinned objects\n");
		return -EBUSY;
	}

3403 3404
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
		if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
3405
			ret = i915_vma_unbind(vma);
3406 3407 3408 3409 3410
			if (ret)
				return ret;

			break;
		}
3411 3412
	}

3413
	if (i915_gem_obj_bound_any(obj)) {
3414 3415 3416 3417 3418 3419 3420 3421 3422 3423
		ret = i915_gem_object_finish_gpu(obj);
		if (ret)
			return ret;

		i915_gem_object_finish_gtt(obj);

		/* Before SandyBridge, you could not use tiling or fence
		 * registers with snooped memory, so relinquish any fences
		 * currently pointing to our region in the aperture.
		 */
3424
		if (INTEL_INFO(dev)->gen < 6) {
3425 3426 3427 3428 3429
			ret = i915_gem_object_put_fence(obj);
			if (ret)
				return ret;
		}

3430 3431
		if (obj->has_global_gtt_mapping)
			i915_gem_gtt_bind_object(obj, cache_level);
3432 3433 3434
		if (obj->has_aliasing_ppgtt_mapping)
			i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
					       obj, cache_level);
3435 3436
	}

3437 3438 3439 3440 3441
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		vma->node.color = cache_level;
	obj->cache_level = cache_level;

	if (cpu_write_needs_clflush(obj)) {
3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462
		u32 old_read_domains, old_write_domain;

		/* If we're coming from LLC cached, then we haven't
		 * actually been tracking whether the data is in the
		 * CPU cache or not, since we only allow one bit set
		 * in obj->write_domain and have been skipping the clflushes.
		 * Just set it to the CPU cache for now.
		 */
		WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);

		old_read_domains = obj->base.read_domains;
		old_write_domain = obj->base.write_domain;

		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;

		trace_i915_gem_object_change_domain(obj,
						    old_read_domains,
						    old_write_domain);
	}

3463
	i915_gem_verify_gtt(dev);
3464 3465 3466
	return 0;
}

B
Ben Widawsky 已提交
3467 3468
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3469
{
B
Ben Widawsky 已提交
3470
	struct drm_i915_gem_caching *args = data;
3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483
	struct drm_i915_gem_object *obj;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

3484 3485 3486 3487 3488 3489
	switch (obj->cache_level) {
	case I915_CACHE_LLC:
	case I915_CACHE_L3_LLC:
		args->caching = I915_CACHING_CACHED;
		break;

3490 3491 3492 3493
	case I915_CACHE_WT:
		args->caching = I915_CACHING_DISPLAY;
		break;

3494 3495 3496 3497
	default:
		args->caching = I915_CACHING_NONE;
		break;
	}
3498 3499 3500 3501 3502 3503 3504

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

B
Ben Widawsky 已提交
3505 3506
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3507
{
B
Ben Widawsky 已提交
3508
	struct drm_i915_gem_caching *args = data;
3509 3510 3511 3512
	struct drm_i915_gem_object *obj;
	enum i915_cache_level level;
	int ret;

B
Ben Widawsky 已提交
3513 3514
	switch (args->caching) {
	case I915_CACHING_NONE:
3515 3516
		level = I915_CACHE_NONE;
		break;
B
Ben Widawsky 已提交
3517
	case I915_CACHING_CACHED:
3518 3519
		level = I915_CACHE_LLC;
		break;
3520 3521 3522
	case I915_CACHING_DISPLAY:
		level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
		break;
3523 3524 3525 3526
	default:
		return -EINVAL;
	}

B
Ben Widawsky 已提交
3527 3528 3529 3530
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

	ret = i915_gem_object_set_cache_level(obj, level);

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560
static bool is_pin_display(struct drm_i915_gem_object *obj)
{
	/* There are 3 sources that pin objects:
	 *   1. The display engine (scanouts, sprites, cursors);
	 *   2. Reservations for execbuffer;
	 *   3. The user.
	 *
	 * We can ignore reservations as we hold the struct_mutex and
	 * are only called outside of the reservation path.  The user
	 * can only increment pin_count once, and so if after
	 * subtracting the potential reference by the user, any pin_count
	 * remains, it must be due to another use by the display engine.
	 */
	return obj->pin_count - !!obj->user_pin_count;
}

3561
/*
3562 3563 3564
 * Prepare buffer for display plane (scanout, cursors, etc).
 * Can be called from an uninterruptible phase (modesetting) and allows
 * any flushes to be pipelined (for pageflips).
3565 3566
 */
int
3567 3568
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3569
				     struct intel_ring_buffer *pipelined)
3570
{
3571
	u32 old_read_domains, old_write_domain;
3572 3573
	int ret;

3574
	if (pipelined != obj->ring) {
3575 3576
		ret = i915_gem_object_sync(obj, pipelined);
		if (ret)
3577 3578 3579
			return ret;
	}

3580 3581 3582 3583 3584
	/* Mark the pin_display early so that we account for the
	 * display coherency whilst setting up the cache domains.
	 */
	obj->pin_display = true;

3585 3586 3587 3588 3589 3590 3591 3592 3593
	/* The display engine is not coherent with the LLC cache on gen6.  As
	 * a result, we make sure that the pinning that is about to occur is
	 * done with uncached PTEs. This is lowest common denominator for all
	 * chipsets.
	 *
	 * However for gen6+, we could do better by using the GFDT bit instead
	 * of uncaching, which would allow us to flush all the LLC-cached data
	 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
	 */
3594 3595
	ret = i915_gem_object_set_cache_level(obj,
					      HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
3596
	if (ret)
3597
		goto err_unpin_display;
3598

3599 3600 3601 3602
	/* As the user may map the buffer once pinned in the display plane
	 * (e.g. libkms for the bootup splash), we have to ensure that we
	 * always use map_and_fenceable for all scanout buffers.
	 */
B
Ben Widawsky 已提交
3603
	ret = i915_gem_obj_ggtt_pin(obj, alignment, true, false);
3604
	if (ret)
3605
		goto err_unpin_display;
3606

3607
	i915_gem_object_flush_cpu_write_domain(obj, true);
3608

3609
	old_write_domain = obj->base.write_domain;
3610
	old_read_domains = obj->base.read_domains;
3611 3612 3613 3614

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3615
	obj->base.write_domain = 0;
3616
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3617 3618 3619

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
3620
					    old_write_domain);
3621 3622

	return 0;
3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633

err_unpin_display:
	obj->pin_display = is_pin_display(obj);
	return ret;
}

void
i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin(obj);
	obj->pin_display = is_pin_display(obj);
3634 3635
}

3636
int
3637
i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
3638
{
3639 3640
	int ret;

3641
	if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
3642 3643
		return 0;

3644
	ret = i915_gem_object_wait_rendering(obj, false);
3645 3646 3647
	if (ret)
		return ret;

3648 3649
	/* Ensure that we invalidate the GPU's caches and TLBs. */
	obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
3650
	return 0;
3651 3652
}

3653 3654 3655 3656 3657 3658
/**
 * Moves a single object to the CPU read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
3659
int
3660
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
3661
{
C
Chris Wilson 已提交
3662
	uint32_t old_write_domain, old_read_domains;
3663 3664
	int ret;

3665 3666 3667
	if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return 0;

3668
	ret = i915_gem_object_wait_rendering(obj, !write);
3669 3670 3671
	if (ret)
		return ret;

3672
	i915_gem_object_flush_gtt_write_domain(obj);
3673

3674 3675
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3676

3677
	/* Flush the CPU cache if it's still invalid. */
3678
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3679
		i915_gem_clflush_object(obj, false);
3680

3681
		obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3682 3683 3684 3685 3686
	}

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3687
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3688 3689 3690 3691 3692

	/* If we're writing through the CPU, then the GPU read domains will
	 * need to be invalidated at next use.
	 */
	if (write) {
3693 3694
		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3695
	}
3696

C
Chris Wilson 已提交
3697 3698 3699 3700
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3701 3702 3703
	return 0;
}

3704 3705 3706
/* Throttle our rendering by waiting until the ring has completed our requests
 * emitted over 20 msec ago.
 *
3707 3708 3709 3710
 * Note that if we were to use the current jiffies each time around the loop,
 * we wouldn't escape the function with any frames outstanding if the time to
 * render a frame was over 20ms.
 *
3711 3712 3713
 * This should get us reasonable parallelism between CPU and GPU but also
 * relatively low latency when blocking on a particular request to finish.
 */
3714
static int
3715
i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3716
{
3717 3718
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;
3719
	unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
3720 3721
	struct drm_i915_gem_request *request;
	struct intel_ring_buffer *ring = NULL;
3722
	unsigned reset_counter;
3723 3724
	u32 seqno = 0;
	int ret;
3725

3726 3727 3728 3729 3730 3731 3732
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
	if (ret)
		return ret;

	ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
	if (ret)
		return ret;
3733

3734
	spin_lock(&file_priv->mm.lock);
3735
	list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
3736 3737
		if (time_after_eq(request->emitted_jiffies, recent_enough))
			break;
3738

3739 3740
		ring = request->ring;
		seqno = request->seqno;
3741
	}
3742
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
3743
	spin_unlock(&file_priv->mm.lock);
3744

3745 3746
	if (seqno == 0)
		return 0;
3747

3748
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
3749 3750
	if (ret == 0)
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
3751 3752 3753 3754

	return ret;
}

3755
int
3756
i915_gem_object_pin(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
3757
		    struct i915_address_space *vm,
3758
		    uint32_t alignment,
3759 3760
		    bool map_and_fenceable,
		    bool nonblocking)
3761
{
3762
	struct i915_vma *vma;
3763 3764
	int ret;

3765 3766
	if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
		return -EBUSY;
3767

3768 3769 3770 3771 3772 3773 3774
	WARN_ON(map_and_fenceable && !i915_is_ggtt(vm));

	vma = i915_gem_obj_to_vma(obj, vm);

	if (vma) {
		if ((alignment &&
		     vma->node.start & (alignment - 1)) ||
3775 3776
		    (map_and_fenceable && !obj->map_and_fenceable)) {
			WARN(obj->pin_count,
3777
			     "bo is already pinned with incorrect alignment:"
3778
			     " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
3779
			     " obj->map_and_fenceable=%d\n",
3780
			     i915_gem_obj_offset(obj, vm), alignment,
3781
			     map_and_fenceable,
3782
			     obj->map_and_fenceable);
3783
			ret = i915_vma_unbind(vma);
3784 3785 3786 3787 3788
			if (ret)
				return ret;
		}
	}

3789
	if (!i915_gem_obj_bound(obj, vm)) {
3790 3791
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;

3792 3793 3794
		ret = i915_gem_object_bind_to_vm(obj, vm, alignment,
						 map_and_fenceable,
						 nonblocking);
3795
		if (ret)
3796
			return ret;
3797 3798 3799

		if (!dev_priv->mm.aliasing_ppgtt)
			i915_gem_gtt_bind_object(obj, obj->cache_level);
3800
	}
J
Jesse Barnes 已提交
3801

3802 3803 3804
	if (!obj->has_global_gtt_mapping && map_and_fenceable)
		i915_gem_gtt_bind_object(obj, obj->cache_level);

3805
	obj->pin_count++;
3806
	obj->pin_mappable |= map_and_fenceable;
3807 3808 3809 3810 3811

	return 0;
}

void
3812
i915_gem_object_unpin(struct drm_i915_gem_object *obj)
3813
{
3814
	BUG_ON(obj->pin_count == 0);
3815
	BUG_ON(!i915_gem_obj_bound_any(obj));
3816

3817
	if (--obj->pin_count == 0)
3818
		obj->pin_mappable = false;
3819 3820 3821 3822
}

int
i915_gem_pin_ioctl(struct drm_device *dev, void *data,
3823
		   struct drm_file *file)
3824 3825
{
	struct drm_i915_gem_pin *args = data;
3826
	struct drm_i915_gem_object *obj;
3827 3828
	int ret;

3829 3830 3831
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3832

3833
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3834
	if (&obj->base == NULL) {
3835 3836
		ret = -ENOENT;
		goto unlock;
3837 3838
	}

3839
	if (obj->madv != I915_MADV_WILLNEED) {
C
Chris Wilson 已提交
3840
		DRM_ERROR("Attempting to pin a purgeable buffer\n");
3841 3842
		ret = -EINVAL;
		goto out;
3843 3844
	}

3845
	if (obj->pin_filp != NULL && obj->pin_filp != file) {
J
Jesse Barnes 已提交
3846 3847
		DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3848 3849
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3850 3851
	}

3852
	if (obj->user_pin_count == 0) {
B
Ben Widawsky 已提交
3853
		ret = i915_gem_obj_ggtt_pin(obj, args->alignment, true, false);
3854 3855
		if (ret)
			goto out;
3856 3857
	}

3858 3859 3860
	obj->user_pin_count++;
	obj->pin_filp = file;

3861
	args->offset = i915_gem_obj_ggtt_offset(obj);
3862
out:
3863
	drm_gem_object_unreference(&obj->base);
3864
unlock:
3865
	mutex_unlock(&dev->struct_mutex);
3866
	return ret;
3867 3868 3869 3870
}

int
i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
3871
		     struct drm_file *file)
3872 3873
{
	struct drm_i915_gem_pin *args = data;
3874
	struct drm_i915_gem_object *obj;
3875
	int ret;
3876

3877 3878 3879
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3880

3881
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3882
	if (&obj->base == NULL) {
3883 3884
		ret = -ENOENT;
		goto unlock;
3885
	}
3886

3887
	if (obj->pin_filp != file) {
J
Jesse Barnes 已提交
3888 3889
		DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3890 3891
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3892
	}
3893 3894 3895
	obj->user_pin_count--;
	if (obj->user_pin_count == 0) {
		obj->pin_filp = NULL;
J
Jesse Barnes 已提交
3896 3897
		i915_gem_object_unpin(obj);
	}
3898

3899
out:
3900
	drm_gem_object_unreference(&obj->base);
3901
unlock:
3902
	mutex_unlock(&dev->struct_mutex);
3903
	return ret;
3904 3905 3906 3907
}

int
i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3908
		    struct drm_file *file)
3909 3910
{
	struct drm_i915_gem_busy *args = data;
3911
	struct drm_i915_gem_object *obj;
3912 3913
	int ret;

3914
	ret = i915_mutex_lock_interruptible(dev);
3915
	if (ret)
3916
		return ret;
3917

3918
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3919
	if (&obj->base == NULL) {
3920 3921
		ret = -ENOENT;
		goto unlock;
3922
	}
3923

3924 3925 3926 3927
	/* Count all active objects as busy, even if they are currently not used
	 * by the gpu. Users of this interface expect objects to eventually
	 * become non-busy without any further actions, therefore emit any
	 * necessary flushes here.
3928
	 */
3929
	ret = i915_gem_object_flush_active(obj);
3930

3931
	args->busy = obj->active;
3932 3933 3934 3935
	if (obj->ring) {
		BUILD_BUG_ON(I915_NUM_RINGS > 16);
		args->busy |= intel_ring_flag(obj->ring) << 16;
	}
3936

3937
	drm_gem_object_unreference(&obj->base);
3938
unlock:
3939
	mutex_unlock(&dev->struct_mutex);
3940
	return ret;
3941 3942 3943 3944 3945 3946
}

int
i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
3947
	return i915_gem_ring_throttle(dev, file_priv);
3948 3949
}

3950 3951 3952 3953 3954
int
i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	struct drm_i915_gem_madvise *args = data;
3955
	struct drm_i915_gem_object *obj;
3956
	int ret;
3957 3958 3959 3960 3961 3962 3963 3964 3965

	switch (args->madv) {
	case I915_MADV_DONTNEED:
	case I915_MADV_WILLNEED:
	    break;
	default:
	    return -EINVAL;
	}

3966 3967 3968 3969
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3970
	obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
3971
	if (&obj->base == NULL) {
3972 3973
		ret = -ENOENT;
		goto unlock;
3974 3975
	}

3976
	if (obj->pin_count) {
3977 3978
		ret = -EINVAL;
		goto out;
3979 3980
	}

3981 3982
	if (obj->madv != __I915_MADV_PURGED)
		obj->madv = args->madv;
3983

C
Chris Wilson 已提交
3984 3985
	/* if the object is no longer attached, discard its backing storage */
	if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
3986 3987
		i915_gem_object_truncate(obj);

3988
	args->retained = obj->madv != __I915_MADV_PURGED;
C
Chris Wilson 已提交
3989

3990
out:
3991
	drm_gem_object_unreference(&obj->base);
3992
unlock:
3993
	mutex_unlock(&dev->struct_mutex);
3994
	return ret;
3995 3996
}

3997 3998
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			  const struct drm_i915_gem_object_ops *ops)
3999
{
4000
	INIT_LIST_HEAD(&obj->global_list);
4001
	INIT_LIST_HEAD(&obj->ring_list);
4002
	INIT_LIST_HEAD(&obj->obj_exec_link);
B
Ben Widawsky 已提交
4003
	INIT_LIST_HEAD(&obj->vma_list);
4004

4005 4006
	obj->ops = ops;

4007 4008 4009 4010 4011 4012 4013 4014
	obj->fence_reg = I915_FENCE_REG_NONE;
	obj->madv = I915_MADV_WILLNEED;
	/* Avoid an unnecessary call to unbind on the first bind. */
	obj->map_and_fenceable = true;

	i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
}

4015 4016 4017 4018 4019
static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
	.get_pages = i915_gem_object_get_pages_gtt,
	.put_pages = i915_gem_object_put_pages_gtt,
};

4020 4021
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size)
4022
{
4023
	struct drm_i915_gem_object *obj;
4024
	struct address_space *mapping;
D
Daniel Vetter 已提交
4025
	gfp_t mask;
4026

4027
	obj = i915_gem_object_alloc(dev);
4028 4029
	if (obj == NULL)
		return NULL;
4030

4031
	if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4032
		i915_gem_object_free(obj);
4033 4034
		return NULL;
	}
4035

4036 4037 4038 4039 4040 4041 4042
	mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
	if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
		/* 965gm cannot relocate objects above 4GiB. */
		mask &= ~__GFP_HIGHMEM;
		mask |= __GFP_DMA32;
	}

A
Al Viro 已提交
4043
	mapping = file_inode(obj->base.filp)->i_mapping;
4044
	mapping_set_gfp_mask(mapping, mask);
4045

4046
	i915_gem_object_init(obj, &i915_gem_object_ops);
4047

4048 4049
	obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4050

4051 4052
	if (HAS_LLC(dev)) {
		/* On some devices, we can have the GPU use the LLC (the CPU
4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067
		 * cache) for about a 10% performance improvement
		 * compared to uncached.  Graphics requests other than
		 * display scanout are coherent with the CPU in
		 * accessing this cache.  This means in this mode we
		 * don't need to clflush on the CPU side, and on the
		 * GPU side we only need to flush internal caches to
		 * get data visible to the CPU.
		 *
		 * However, we maintain the display planes as UC, and so
		 * need to rebind when first used as such.
		 */
		obj->cache_level = I915_CACHE_LLC;
	} else
		obj->cache_level = I915_CACHE_NONE;

4068 4069
	trace_i915_gem_object_create(obj);

4070
	return obj;
4071 4072 4073 4074 4075
}

int i915_gem_init_object(struct drm_gem_object *obj)
{
	BUG();
4076

4077 4078 4079
	return 0;
}

4080
void i915_gem_free_object(struct drm_gem_object *gem_obj)
4081
{
4082
	struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4083
	struct drm_device *dev = obj->base.dev;
4084
	drm_i915_private_t *dev_priv = dev->dev_private;
4085
	struct i915_vma *vma, *next;
4086

4087 4088
	trace_i915_gem_object_destroy(obj);

4089 4090 4091 4092
	if (obj->phys_obj)
		i915_gem_detach_phys_object(dev, obj);

	obj->pin_count = 0;
4093 4094 4095 4096 4097 4098 4099
	/* NB: 0 or 1 elements */
	WARN_ON(!list_empty(&obj->vma_list) &&
		!list_is_singular(&obj->vma_list));
	list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
		int ret = i915_vma_unbind(vma);
		if (WARN_ON(ret == -ERESTARTSYS)) {
			bool was_interruptible;
4100

4101 4102
			was_interruptible = dev_priv->mm.interruptible;
			dev_priv->mm.interruptible = false;
4103

4104
			WARN_ON(i915_vma_unbind(vma));
4105

4106 4107
			dev_priv->mm.interruptible = was_interruptible;
		}
4108 4109
	}

B
Ben Widawsky 已提交
4110 4111 4112 4113 4114
	/* Stolen objects don't hold a ref, but do hold pin count. Fix that up
	 * before progressing. */
	if (obj->stolen)
		i915_gem_object_unpin_pages(obj);

B
Ben Widawsky 已提交
4115 4116
	if (WARN_ON(obj->pages_pin_count))
		obj->pages_pin_count = 0;
4117
	i915_gem_object_put_pages(obj);
4118
	i915_gem_object_free_mmap_offset(obj);
4119
	i915_gem_object_release_stolen(obj);
4120

4121 4122
	BUG_ON(obj->pages);

4123 4124
	if (obj->base.import_attach)
		drm_prime_gem_destroy(&obj->base, NULL);
4125

4126 4127
	drm_gem_object_release(&obj->base);
	i915_gem_info_remove_obj(dev_priv, obj->base.size);
4128

4129
	kfree(obj->bit_17);
4130
	i915_gem_object_free(obj);
4131 4132
}

4133
struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
4134
				     struct i915_address_space *vm)
4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145
{
	struct i915_vma *vma;
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->vm == vm)
			return vma;

	return NULL;
}

static struct i915_vma *__i915_gem_vma_create(struct drm_i915_gem_object *obj,
					      struct i915_address_space *vm)
B
Ben Widawsky 已提交
4146 4147 4148 4149 4150 4151
{
	struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);

	INIT_LIST_HEAD(&vma->vma_link);
B
Ben Widawsky 已提交
4152
	INIT_LIST_HEAD(&vma->mm_list);
4153
	INIT_LIST_HEAD(&vma->exec_list);
B
Ben Widawsky 已提交
4154 4155 4156
	vma->vm = vm;
	vma->obj = obj;

4157 4158 4159 4160 4161 4162
	/* Keep GGTT vmas first to make debug easier */
	if (i915_is_ggtt(vm))
		list_add(&vma->vma_link, &obj->vma_list);
	else
		list_add_tail(&vma->vma_link, &obj->vma_list);

B
Ben Widawsky 已提交
4163 4164 4165
	return vma;
}

4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178
struct i915_vma *
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm)
{
	struct i915_vma *vma;

	vma = i915_gem_obj_to_vma(obj, vm);
	if (!vma)
		vma = __i915_gem_vma_create(obj, vm);

	return vma;
}

B
Ben Widawsky 已提交
4179 4180 4181
void i915_gem_vma_destroy(struct i915_vma *vma)
{
	WARN_ON(vma->node.allocated);
4182 4183 4184 4185 4186

	/* Keep the vma as a placeholder in the execbuffer reservation lists */
	if (!list_empty(&vma->exec_list))
		return;

4187 4188
	list_del(&vma->vma_link);

B
Ben Widawsky 已提交
4189 4190 4191
	kfree(vma);
}

4192 4193 4194 4195 4196
int
i915_gem_idle(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
4197

4198
	if (dev_priv->ums.mm_suspended) {
4199 4200
		mutex_unlock(&dev->struct_mutex);
		return 0;
4201 4202
	}

4203
	ret = i915_gpu_idle(dev);
4204 4205
	if (ret) {
		mutex_unlock(&dev->struct_mutex);
4206
		return ret;
4207
	}
4208
	i915_gem_retire_requests(dev);
4209

4210
	/* Under UMS, be paranoid and evict. */
4211
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
C
Chris Wilson 已提交
4212
		i915_gem_evict_everything(dev);
4213

4214
	del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
4215 4216

	i915_kernel_lost_context(dev);
4217
	i915_gem_cleanup_ringbuffer(dev);
4218 4219 4220 4221

	/* Cancel the retire work handler, which should be idle now. */
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);

4222 4223 4224
	return 0;
}

4225
int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice)
B
Ben Widawsky 已提交
4226
{
4227
	struct drm_device *dev = ring->dev;
B
Ben Widawsky 已提交
4228
	drm_i915_private_t *dev_priv = dev->dev_private;
4229 4230
	u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
	u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
4231
	int i, ret;
B
Ben Widawsky 已提交
4232

4233
	if (!HAS_L3_DPF(dev) || !remap_info)
4234
		return 0;
B
Ben Widawsky 已提交
4235

4236 4237 4238
	ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
	if (ret)
		return ret;
B
Ben Widawsky 已提交
4239

4240 4241 4242 4243 4244
	/*
	 * Note: We do not worry about the concurrent register cacheline hang
	 * here because no other code should access these registers other than
	 * at initialization time.
	 */
B
Ben Widawsky 已提交
4245
	for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
4246 4247 4248
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, reg_base + i);
		intel_ring_emit(ring, remap_info[i/4]);
B
Ben Widawsky 已提交
4249 4250
	}

4251
	intel_ring_advance(ring);
B
Ben Widawsky 已提交
4252

4253
	return ret;
B
Ben Widawsky 已提交
4254 4255
}

4256 4257 4258 4259
void i915_gem_init_swizzling(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

4260
	if (INTEL_INFO(dev)->gen < 5 ||
4261 4262 4263 4264 4265 4266
	    dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
		return;

	I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
				 DISP_TILE_SURFACE_SWIZZLING);

4267 4268 4269
	if (IS_GEN5(dev))
		return;

4270 4271
	I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
	if (IS_GEN6(dev))
4272
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
4273
	else if (IS_GEN7(dev))
4274
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
4275 4276
	else
		BUG();
4277
}
D
Daniel Vetter 已提交
4278

4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294
static bool
intel_enable_blt(struct drm_device *dev)
{
	if (!HAS_BLT(dev))
		return false;

	/* The blitter was dysfunctional on early prototypes */
	if (IS_GEN6(dev) && dev->pdev->revision < 8) {
		DRM_INFO("BLT not supported on this pre-production hardware;"
			 " graphics performance will be degraded.\n");
		return false;
	}

	return true;
}

4295
static int i915_gem_init_rings(struct drm_device *dev)
4296
{
4297
	struct drm_i915_private *dev_priv = dev->dev_private;
4298
	int ret;
4299

4300
	ret = intel_init_render_ring_buffer(dev);
4301
	if (ret)
4302
		return ret;
4303 4304

	if (HAS_BSD(dev)) {
4305
		ret = intel_init_bsd_ring_buffer(dev);
4306 4307
		if (ret)
			goto cleanup_render_ring;
4308
	}
4309

4310
	if (intel_enable_blt(dev)) {
4311 4312 4313 4314 4315
		ret = intel_init_blt_ring_buffer(dev);
		if (ret)
			goto cleanup_bsd_ring;
	}

B
Ben Widawsky 已提交
4316 4317 4318 4319 4320 4321 4322
	if (HAS_VEBOX(dev)) {
		ret = intel_init_vebox_ring_buffer(dev);
		if (ret)
			goto cleanup_blt_ring;
	}


4323
	ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4324
	if (ret)
B
Ben Widawsky 已提交
4325
		goto cleanup_vebox_ring;
4326 4327 4328

	return 0;

B
Ben Widawsky 已提交
4329 4330
cleanup_vebox_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344
cleanup_blt_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
cleanup_bsd_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
cleanup_render_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);

	return ret;
}

int
i915_gem_init_hw(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4345
	int ret, i;
4346 4347 4348 4349

	if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
		return -EIO;

B
Ben Widawsky 已提交
4350
	if (dev_priv->ellc_size)
4351
		I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
4352

4353 4354 4355 4356 4357
	if (IS_HSW_GT3(dev))
		I915_WRITE(MI_PREDICATE_RESULT_2, LOWER_SLICE_ENABLED);
	else
		I915_WRITE(MI_PREDICATE_RESULT_2, LOWER_SLICE_DISABLED);

4358 4359 4360 4361 4362 4363
	if (HAS_PCH_NOP(dev)) {
		u32 temp = I915_READ(GEN7_MSG_CTL);
		temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
		I915_WRITE(GEN7_MSG_CTL, temp);
	}

4364 4365 4366
	i915_gem_init_swizzling(dev);

	ret = i915_gem_init_rings(dev);
4367 4368 4369
	if (ret)
		return ret;

4370 4371 4372
	for (i = 0; i < NUM_L3_SLICES(dev); i++)
		i915_gem_l3_remap(&dev_priv->ring[RCS], i);

4373 4374 4375 4376 4377
	/*
	 * XXX: There was some w/a described somewhere suggesting loading
	 * contexts before PPGTT.
	 */
	i915_gem_context_init(dev);
4378 4379 4380 4381 4382 4383 4384
	if (dev_priv->mm.aliasing_ppgtt) {
		ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
		if (ret) {
			i915_gem_cleanup_aliasing_ppgtt(dev);
			DRM_INFO("PPGTT enable failed. This is not fatal, but unexpected\n");
		}
	}
D
Daniel Vetter 已提交
4385

4386
	return 0;
4387 4388
}

4389 4390 4391 4392 4393 4394
int i915_gem_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	mutex_lock(&dev->struct_mutex);
4395 4396 4397 4398 4399 4400 4401 4402

	if (IS_VALLEYVIEW(dev)) {
		/* VLVA0 (potential hack), BIOS isn't actually waking us */
		I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
		if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
			DRM_DEBUG_DRIVER("allow wake ack timed out\n");
	}

4403
	i915_gem_init_global_gtt(dev);
4404

4405 4406 4407 4408 4409 4410 4411
	ret = i915_gem_init_hw(dev);
	mutex_unlock(&dev->struct_mutex);
	if (ret) {
		i915_gem_cleanup_aliasing_ppgtt(dev);
		return ret;
	}

4412 4413 4414
	/* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->dri1.allow_batchbuffer = 1;
4415 4416 4417
	return 0;
}

4418 4419 4420 4421
void
i915_gem_cleanup_ringbuffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4422
	struct intel_ring_buffer *ring;
4423
	int i;
4424

4425 4426
	for_each_ring(ring, dev_priv, i)
		intel_cleanup_ring_buffer(ring);
4427 4428
}

4429 4430 4431 4432
int
i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
4433
	struct drm_i915_private *dev_priv = dev->dev_private;
4434
	int ret;
4435

J
Jesse Barnes 已提交
4436 4437 4438
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4439
	if (i915_reset_in_progress(&dev_priv->gpu_error)) {
4440
		DRM_ERROR("Reenabling wedged hardware, good luck\n");
4441
		atomic_set(&dev_priv->gpu_error.reset_counter, 0);
4442 4443 4444
	}

	mutex_lock(&dev->struct_mutex);
4445
	dev_priv->ums.mm_suspended = 0;
4446

4447
	ret = i915_gem_init_hw(dev);
4448 4449
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
4450
		return ret;
4451
	}
4452

4453
	BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
4454
	mutex_unlock(&dev->struct_mutex);
4455

4456 4457 4458
	ret = drm_irq_install(dev);
	if (ret)
		goto cleanup_ringbuffer;
4459

4460
	return 0;
4461 4462 4463 4464

cleanup_ringbuffer:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
4465
	dev_priv->ums.mm_suspended = 1;
4466 4467 4468
	mutex_unlock(&dev->struct_mutex);

	return ret;
4469 4470 4471 4472 4473 4474
}

int
i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
4475 4476 4477
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

J
Jesse Barnes 已提交
4478 4479 4480
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4481
	drm_irq_uninstall(dev);
4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494

	mutex_lock(&dev->struct_mutex);
	ret =  i915_gem_idle(dev);

	/* Hack!  Don't let anybody do execbuf while we don't control the chip.
	 * We need to replace this with a semaphore, or something.
	 * And not confound ums.mm_suspended!
	 */
	if (ret != 0)
		dev_priv->ums.mm_suspended = 1;
	mutex_unlock(&dev->struct_mutex);

	return ret;
4495 4496 4497 4498 4499 4500 4501
}

void
i915_gem_lastclose(struct drm_device *dev)
{
	int ret;

4502 4503 4504
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

4505
	mutex_lock(&dev->struct_mutex);
4506 4507 4508
	ret = i915_gem_idle(dev);
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
4509
	mutex_unlock(&dev->struct_mutex);
4510 4511
}

4512 4513 4514 4515 4516 4517 4518
static void
init_ring_lists(struct intel_ring_buffer *ring)
{
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
}

B
Ben Widawsky 已提交
4519 4520 4521 4522 4523 4524 4525 4526 4527 4528
static void i915_init_vm(struct drm_i915_private *dev_priv,
			 struct i915_address_space *vm)
{
	vm->dev = dev_priv->dev;
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
	INIT_LIST_HEAD(&vm->global_link);
	list_add(&vm->global_link, &dev_priv->vm_list);
}

4529 4530 4531 4532
void
i915_gem_load(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4533 4534 4535 4536 4537 4538 4539
	int i;

	dev_priv->slab =
		kmem_cache_create("i915_gem_object",
				  sizeof(struct drm_i915_gem_object), 0,
				  SLAB_HWCACHE_ALIGN,
				  NULL);
4540

B
Ben Widawsky 已提交
4541 4542 4543
	INIT_LIST_HEAD(&dev_priv->vm_list);
	i915_init_vm(dev_priv, &dev_priv->gtt.base);

4544
	INIT_LIST_HEAD(&dev_priv->context_list);
C
Chris Wilson 已提交
4545 4546
	INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
	INIT_LIST_HEAD(&dev_priv->mm.bound_list);
4547
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4548 4549
	for (i = 0; i < I915_NUM_RINGS; i++)
		init_ring_lists(&dev_priv->ring[i]);
4550
	for (i = 0; i < I915_MAX_NUM_FENCES; i++)
4551
		INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
4552 4553
	INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
			  i915_gem_retire_work_handler);
4554
	init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
4555

4556 4557
	/* On GEN3 we really need to make sure the ARB C3 LP bit is set */
	if (IS_GEN3(dev)) {
4558 4559
		I915_WRITE(MI_ARB_STATE,
			   _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
4560 4561
	}

4562 4563
	dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;

4564
	/* Old X drivers will take 0-2 for front, back, depth buffers */
4565 4566
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->fence_reg_start = 3;
4567

4568 4569 4570
	if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
		dev_priv->num_fence_regs = 32;
	else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4571 4572 4573 4574
		dev_priv->num_fence_regs = 16;
	else
		dev_priv->num_fence_regs = 8;

4575
	/* Initialize fence registers to zero */
4576 4577
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
	i915_gem_restore_fences(dev);
4578

4579
	i915_gem_detect_bit_6_swizzle(dev);
4580
	init_waitqueue_head(&dev_priv->pending_flip_queue);
4581

4582 4583
	dev_priv->mm.interruptible = true;

4584 4585 4586
	dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
	dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
	register_shrinker(&dev_priv->mm.inactive_shrinker);
4587
}
4588 4589 4590 4591 4592

/*
 * Create a physically contiguous memory object for this object
 * e.g. for cursor + overlay regs
 */
4593 4594
static int i915_gem_init_phys_object(struct drm_device *dev,
				     int id, int size, int align)
4595 4596 4597 4598 4599 4600 4601 4602
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;
	int ret;

	if (dev_priv->mm.phys_objs[id - 1] || !size)
		return 0;

4603
	phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
4604 4605 4606 4607 4608
	if (!phys_obj)
		return -ENOMEM;

	phys_obj->id = id;

4609
	phys_obj->handle = drm_pci_alloc(dev, size, align);
4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621
	if (!phys_obj->handle) {
		ret = -ENOMEM;
		goto kfree_obj;
	}
#ifdef CONFIG_X86
	set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif

	dev_priv->mm.phys_objs[id - 1] = phys_obj;

	return 0;
kfree_obj:
4622
	kfree(phys_obj);
4623 4624 4625
	return ret;
}

4626
static void i915_gem_free_phys_object(struct drm_device *dev, int id)
4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;

	if (!dev_priv->mm.phys_objs[id - 1])
		return;

	phys_obj = dev_priv->mm.phys_objs[id - 1];
	if (phys_obj->cur_obj) {
		i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
	}

#ifdef CONFIG_X86
	set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif
	drm_pci_free(dev, phys_obj->handle);
	kfree(phys_obj);
	dev_priv->mm.phys_objs[id - 1] = NULL;
}

void i915_gem_free_all_phys_object(struct drm_device *dev)
{
	int i;

4651
	for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
4652 4653 4654 4655
		i915_gem_free_phys_object(dev, i);
}

void i915_gem_detach_phys_object(struct drm_device *dev,
4656
				 struct drm_i915_gem_object *obj)
4657
{
A
Al Viro 已提交
4658
	struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
4659
	char *vaddr;
4660 4661 4662
	int i;
	int page_count;

4663
	if (!obj->phys_obj)
4664
		return;
4665
	vaddr = obj->phys_obj->handle->vaddr;
4666

4667
	page_count = obj->base.size / PAGE_SIZE;
4668
	for (i = 0; i < page_count; i++) {
4669
		struct page *page = shmem_read_mapping_page(mapping, i);
4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680
		if (!IS_ERR(page)) {
			char *dst = kmap_atomic(page);
			memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
			kunmap_atomic(dst);

			drm_clflush_pages(&page, 1);

			set_page_dirty(page);
			mark_page_accessed(page);
			page_cache_release(page);
		}
4681
	}
4682
	i915_gem_chipset_flush(dev);
4683

4684 4685
	obj->phys_obj->cur_obj = NULL;
	obj->phys_obj = NULL;
4686 4687 4688 4689
}

int
i915_gem_attach_phys_object(struct drm_device *dev,
4690
			    struct drm_i915_gem_object *obj,
4691 4692
			    int id,
			    int align)
4693
{
A
Al Viro 已提交
4694
	struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
4695 4696 4697 4698 4699 4700 4701 4702
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret = 0;
	int page_count;
	int i;

	if (id > I915_MAX_PHYS_OBJECT)
		return -EINVAL;

4703 4704
	if (obj->phys_obj) {
		if (obj->phys_obj->id == id)
4705 4706 4707 4708 4709 4710 4711
			return 0;
		i915_gem_detach_phys_object(dev, obj);
	}

	/* create a new object */
	if (!dev_priv->mm.phys_objs[id - 1]) {
		ret = i915_gem_init_phys_object(dev, id,
4712
						obj->base.size, align);
4713
		if (ret) {
4714 4715
			DRM_ERROR("failed to init phys object %d size: %zu\n",
				  id, obj->base.size);
4716
			return ret;
4717 4718 4719 4720
		}
	}

	/* bind to the object */
4721 4722
	obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
	obj->phys_obj->cur_obj = obj;
4723

4724
	page_count = obj->base.size / PAGE_SIZE;
4725 4726

	for (i = 0; i < page_count; i++) {
4727 4728 4729
		struct page *page;
		char *dst, *src;

4730
		page = shmem_read_mapping_page(mapping, i);
4731 4732
		if (IS_ERR(page))
			return PTR_ERR(page);
4733

4734
		src = kmap_atomic(page);
4735
		dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4736
		memcpy(dst, src, PAGE_SIZE);
P
Peter Zijlstra 已提交
4737
		kunmap_atomic(src);
4738

4739 4740 4741
		mark_page_accessed(page);
		page_cache_release(page);
	}
4742

4743 4744 4745 4746
	return 0;
}

static int
4747 4748
i915_gem_phys_pwrite(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
4749 4750 4751
		     struct drm_i915_gem_pwrite *args,
		     struct drm_file *file_priv)
{
4752
	void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
V
Ville Syrjälä 已提交
4753
	char __user *user_data = to_user_ptr(args->data_ptr);
4754

4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767
	if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
		unsigned long unwritten;

		/* The physical object once assigned is fixed for the lifetime
		 * of the obj, so we can safely drop the lock and continue
		 * to access vaddr.
		 */
		mutex_unlock(&dev->struct_mutex);
		unwritten = copy_from_user(vaddr, user_data, args->size);
		mutex_lock(&dev->struct_mutex);
		if (unwritten)
			return -EFAULT;
	}
4768

4769
	i915_gem_chipset_flush(dev);
4770 4771
	return 0;
}
4772

4773
void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4774
{
4775
	struct drm_i915_file_private *file_priv = file->driver_priv;
4776 4777 4778 4779 4780

	/* Clean up our request list when the client is going away, so that
	 * later retire_requests won't dereference our soon-to-be-gone
	 * file_priv.
	 */
4781
	spin_lock(&file_priv->mm.lock);
4782 4783 4784 4785 4786 4787 4788 4789 4790
	while (!list_empty(&file_priv->mm.request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&file_priv->mm.request_list,
					   struct drm_i915_gem_request,
					   client_list);
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
4791
	spin_unlock(&file_priv->mm.lock);
4792
}
4793

4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806
static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
{
	if (!mutex_is_locked(mutex))
		return false;

#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
	return mutex->owner == task;
#else
	/* Since UP may be pre-empted, we cannot assume that we own the lock */
	return false;
#endif
}

4807
static int
4808
i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
4809
{
4810 4811 4812 4813 4814
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
C
Chris Wilson 已提交
4815
	struct drm_i915_gem_object *obj;
4816
	int nr_to_scan = sc->nr_to_scan;
4817
	bool unlock = true;
4818 4819
	int cnt;

4820 4821 4822 4823
	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
			return 0;

4824 4825 4826
		if (dev_priv->mm.shrinker_no_lock_stealing)
			return 0;

4827 4828
		unlock = false;
	}
4829

C
Chris Wilson 已提交
4830 4831
	if (nr_to_scan) {
		nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4832 4833 4834
		if (nr_to_scan > 0)
			nr_to_scan -= __i915_gem_shrink(dev_priv, nr_to_scan,
							false);
C
Chris Wilson 已提交
4835 4836
		if (nr_to_scan > 0)
			i915_gem_shrink_all(dev_priv);
4837 4838
	}

4839
	cnt = 0;
4840
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
4841 4842
		if (obj->pages_pin_count == 0)
			cnt += obj->base.size >> PAGE_SHIFT;
4843 4844 4845 4846 4847

	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->active)
			continue;

4848
		if (obj->pin_count == 0 && obj->pages_pin_count == 0)
C
Chris Wilson 已提交
4849
			cnt += obj->base.size >> PAGE_SHIFT;
4850
	}
4851

4852 4853
	if (unlock)
		mutex_unlock(&dev->struct_mutex);
C
Chris Wilson 已提交
4854
	return cnt;
4855
}
4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881

/* All the new VM stuff */
unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
				  struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

	if (vm == &dev_priv->mm.aliasing_ppgtt->base)
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));
	list_for_each_entry(vma, &o->vma_list, vma_link) {
		if (vma->vm == vm)
			return vma->node.start;

	}
	return -1;
}

bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
			struct i915_address_space *vm)
{
	struct i915_vma *vma;

	list_for_each_entry(vma, &o->vma_list, vma_link)
4882
		if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
4883 4884 4885 4886 4887 4888 4889
			return true;

	return false;
}

bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
{
4890
	struct i915_vma *vma;
4891

4892 4893
	list_for_each_entry(vma, &o->vma_list, vma_link)
		if (drm_mm_node_allocated(&vma->node))
4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915
			return true;

	return false;
}

unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
				struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

	if (vm == &dev_priv->mm.aliasing_ppgtt->base)
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));

	list_for_each_entry(vma, &o->vma_list, vma_link)
		if (vma->vm == vm)
			return vma->node.size;

	return 0;
}