sdhci-tegra.c 17.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14
/*
 * Copyright (C) 2010 Google, Inc.
 *
 * This software is licensed under the terms of the GNU General Public
 * License version 2, as published by the Free Software Foundation, and
 * may be copied, distributed, and modified under those terms.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 */

15
#include <linux/delay.h>
16
#include <linux/err.h>
17
#include <linux/module.h>
18 19 20 21
#include <linux/init.h>
#include <linux/platform_device.h>
#include <linux/clk.h>
#include <linux/io.h>
22
#include <linux/of.h>
23
#include <linux/of_device.h>
24
#include <linux/reset.h>
25 26
#include <linux/mmc/card.h>
#include <linux/mmc/host.h>
L
Lucas Stach 已提交
27
#include <linux/mmc/mmc.h>
28
#include <linux/mmc/slot-gpio.h>
29
#include <linux/gpio/consumer.h>
30 31 32

#include "sdhci-pltfm.h"

33
/* Tegra SDHOST controller vendor register definitions */
L
Lucas Stach 已提交
34
#define SDHCI_TEGRA_VENDOR_CLOCK_CTRL			0x100
L
Lucas Stach 已提交
35 36 37
#define SDHCI_CLOCK_CTRL_TAP_MASK			0x00ff0000
#define SDHCI_CLOCK_CTRL_TAP_SHIFT			16
#define SDHCI_CLOCK_CTRL_SDR50_TUNING_OVERRIDE		BIT(5)
L
Lucas Stach 已提交
38 39 40
#define SDHCI_CLOCK_CTRL_PADPIPE_CLKEN_OVERRIDE		BIT(3)
#define SDHCI_CLOCK_CTRL_SPI_MODE_CLKEN_OVERRIDE	BIT(2)

41
#define SDHCI_TEGRA_VENDOR_MISC_CTRL		0x120
42 43
#define SDHCI_MISC_CTRL_ENABLE_SDR104		0x8
#define SDHCI_MISC_CTRL_ENABLE_SDR50		0x10
44
#define SDHCI_MISC_CTRL_ENABLE_SDHCI_SPEC_300	0x20
45
#define SDHCI_MISC_CTRL_ENABLE_DDR50		0x200
46

47 48 49 50
#define SDHCI_TEGRA_AUTO_CAL_CONFIG		0x1e4
#define SDHCI_AUTO_CAL_START			BIT(31)
#define SDHCI_AUTO_CAL_ENABLE			BIT(29)

51 52
#define NVQUIRK_FORCE_SDHCI_SPEC_200	BIT(0)
#define NVQUIRK_ENABLE_BLOCK_GAP_DET	BIT(1)
53
#define NVQUIRK_ENABLE_SDHCI_SPEC_300	BIT(2)
L
Lucas Stach 已提交
54 55 56
#define NVQUIRK_ENABLE_SDR50		BIT(3)
#define NVQUIRK_ENABLE_SDR104		BIT(4)
#define NVQUIRK_ENABLE_DDR50		BIT(5)
57
#define NVQUIRK_HAS_PADCALIB		BIT(6)
58 59

struct sdhci_tegra_soc_data {
60
	const struct sdhci_pltfm_data *pdata;
61 62 63 64 65
	u32 nvquirks;
};

struct sdhci_tegra {
	const struct sdhci_tegra_soc_data *soc_data;
66
	struct gpio_desc *power_gpio;
67
	bool ddr_signaling;
68
	bool pad_calib_required;
69 70

	struct reset_control *rst;
71 72
};

73 74
static u16 tegra_sdhci_readw(struct sdhci_host *host, int reg)
{
75
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
76
	struct sdhci_tegra *tegra_host = sdhci_pltfm_priv(pltfm_host);
77 78 79 80
	const struct sdhci_tegra_soc_data *soc_data = tegra_host->soc_data;

	if (unlikely((soc_data->nvquirks & NVQUIRK_FORCE_SDHCI_SPEC_200) &&
			(reg == SDHCI_HOST_VERSION))) {
81 82 83 84 85 86 87
		/* Erratum: Version register is invalid in HW. */
		return SDHCI_SPEC_200;
	}

	return readw(host->ioaddr + reg);
}

88 89 90 91
static void tegra_sdhci_writew(struct sdhci_host *host, u16 val, int reg)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);

92 93 94 95 96 97 98 99 100 101 102 103
	switch (reg) {
	case SDHCI_TRANSFER_MODE:
		/*
		 * Postpone this write, we must do it together with a
		 * command write that is down below.
		 */
		pltfm_host->xfer_mode_shadow = val;
		return;
	case SDHCI_COMMAND:
		writel((val << 16) | pltfm_host->xfer_mode_shadow,
			host->ioaddr + SDHCI_TRANSFER_MODE);
		return;
104 105 106 107 108
	}

	writew(val, host->ioaddr + reg);
}

109 110
static void tegra_sdhci_writel(struct sdhci_host *host, u32 val, int reg)
{
111
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
112
	struct sdhci_tegra *tegra_host = sdhci_pltfm_priv(pltfm_host);
113 114
	const struct sdhci_tegra_soc_data *soc_data = tegra_host->soc_data;

115 116 117 118 119 120 121 122 123
	/* Seems like we're getting spurious timeout and crc errors, so
	 * disable signalling of them. In case of real errors software
	 * timers should take care of eventually detecting them.
	 */
	if (unlikely(reg == SDHCI_SIGNAL_ENABLE))
		val &= ~(SDHCI_INT_TIMEOUT|SDHCI_INT_CRC);

	writel(val, host->ioaddr + reg);

124 125
	if (unlikely((soc_data->nvquirks & NVQUIRK_ENABLE_BLOCK_GAP_DET) &&
			(reg == SDHCI_INT_ENABLE))) {
126 127 128 129 130 131 132 133 134 135
		/* Erratum: Must enable block gap interrupt detection */
		u8 gap_ctrl = readb(host->ioaddr + SDHCI_BLOCK_GAP_CONTROL);
		if (val & SDHCI_INT_CARD_INT)
			gap_ctrl |= 0x8;
		else
			gap_ctrl &= ~0x8;
		writeb(gap_ctrl, host->ioaddr + SDHCI_BLOCK_GAP_CONTROL);
	}
}

136
static unsigned int tegra_sdhci_get_ro(struct sdhci_host *host)
137
{
138
	return mmc_gpio_get_ro(host->mmc);
139 140
}

141
static void tegra_sdhci_reset(struct sdhci_host *host, u8 mask)
142 143
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
144
	struct sdhci_tegra *tegra_host = sdhci_pltfm_priv(pltfm_host);
145
	const struct sdhci_tegra_soc_data *soc_data = tegra_host->soc_data;
L
Lucas Stach 已提交
146
	u32 misc_ctrl, clk_ctrl;
147

148 149
	sdhci_reset(host, mask);

150 151 152
	if (!(mask & SDHCI_RESET_ALL))
		return;

153
	misc_ctrl = sdhci_readl(host, SDHCI_TEGRA_VENDOR_MISC_CTRL);
L
Lucas Stach 已提交
154
	clk_ctrl = sdhci_readl(host, SDHCI_TEGRA_VENDOR_CLOCK_CTRL);
155 156 157 158 159 160

	misc_ctrl &= ~(SDHCI_MISC_CTRL_ENABLE_SDHCI_SPEC_300 |
		       SDHCI_MISC_CTRL_ENABLE_SDR50 |
		       SDHCI_MISC_CTRL_ENABLE_DDR50 |
		       SDHCI_MISC_CTRL_ENABLE_SDR104);

L
Lucas Stach 已提交
161
	clk_ctrl &= ~SDHCI_CLOCK_CTRL_SPI_MODE_CLKEN_OVERRIDE;
162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184

	/*
	 * If the board does not define a regulator for the SDHCI
	 * IO voltage, then don't advertise support for UHS modes
	 * even if the device supports it because the IO voltage
	 * cannot be configured.
	 */
	if (!IS_ERR(host->mmc->supply.vqmmc)) {
		/* Erratum: Enable SDHCI spec v3.00 support */
		if (soc_data->nvquirks & NVQUIRK_ENABLE_SDHCI_SPEC_300)
			misc_ctrl |= SDHCI_MISC_CTRL_ENABLE_SDHCI_SPEC_300;
		/* Advertise UHS modes as supported by host */
		if (soc_data->nvquirks & NVQUIRK_ENABLE_SDR50)
			misc_ctrl |= SDHCI_MISC_CTRL_ENABLE_SDR50;
		if (soc_data->nvquirks & NVQUIRK_ENABLE_DDR50)
			misc_ctrl |= SDHCI_MISC_CTRL_ENABLE_DDR50;
		if (soc_data->nvquirks & NVQUIRK_ENABLE_SDR104)
			misc_ctrl |= SDHCI_MISC_CTRL_ENABLE_SDR104;
		if (soc_data->nvquirks & SDHCI_MISC_CTRL_ENABLE_SDR50)
			clk_ctrl |= SDHCI_CLOCK_CTRL_SDR50_TUNING_OVERRIDE;
	}

	sdhci_writel(host, misc_ctrl, SDHCI_TEGRA_VENDOR_MISC_CTRL);
L
Lucas Stach 已提交
185 186
	sdhci_writel(host, clk_ctrl, SDHCI_TEGRA_VENDOR_CLOCK_CTRL);

187 188 189
	if (soc_data->nvquirks & NVQUIRK_HAS_PADCALIB)
		tegra_host->pad_calib_required = true;

190
	tegra_host->ddr_signaling = false;
191 192
}

193 194 195 196 197 198 199 200 201 202 203
static void tegra_sdhci_pad_autocalib(struct sdhci_host *host)
{
	u32 val;

	mdelay(1);

	val = sdhci_readl(host, SDHCI_TEGRA_AUTO_CAL_CONFIG);
	val |= SDHCI_AUTO_CAL_ENABLE | SDHCI_AUTO_CAL_START;
	sdhci_writel(host,val, SDHCI_TEGRA_AUTO_CAL_CONFIG);
}

204 205 206
static void tegra_sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
207
	struct sdhci_tegra *tegra_host = sdhci_pltfm_priv(pltfm_host);
208 209 210
	unsigned long host_clk;

	if (!clock)
211
		return sdhci_set_clock(host, clock);
212 213 214 215 216

	host_clk = tegra_host->ddr_signaling ? clock * 2 : clock;
	clk_set_rate(pltfm_host->clk, host_clk);
	host->max_clk = clk_get_rate(pltfm_host->clk);

217 218 219 220 221 222
	sdhci_set_clock(host, clock);

	if (tegra_host->pad_calib_required) {
		tegra_sdhci_pad_autocalib(host);
		tegra_host->pad_calib_required = false;
	}
223 224 225 226 227 228
}

static void tegra_sdhci_set_uhs_signaling(struct sdhci_host *host,
					  unsigned timing)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
229
	struct sdhci_tegra *tegra_host = sdhci_pltfm_priv(pltfm_host);
230

S
Stefan Agner 已提交
231 232
	if (timing == MMC_TIMING_UHS_DDR50 ||
	    timing == MMC_TIMING_MMC_DDR52)
233 234
		tegra_host->ddr_signaling = true;

235
	sdhci_set_uhs_signaling(host, timing);
236 237
}

238 239 240 241 242 243 244
static unsigned int tegra_sdhci_get_max_clock(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);

	return clk_round_rate(pltfm_host->clk, UINT_MAX);
}

L
Lucas Stach 已提交
245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288
static void tegra_sdhci_set_tap(struct sdhci_host *host, unsigned int tap)
{
	u32 reg;

	reg = sdhci_readl(host, SDHCI_TEGRA_VENDOR_CLOCK_CTRL);
	reg &= ~SDHCI_CLOCK_CTRL_TAP_MASK;
	reg |= tap << SDHCI_CLOCK_CTRL_TAP_SHIFT;
	sdhci_writel(host, reg, SDHCI_TEGRA_VENDOR_CLOCK_CTRL);
}

static int tegra_sdhci_execute_tuning(struct sdhci_host *host, u32 opcode)
{
	unsigned int min, max;

	/*
	 * Start search for minimum tap value at 10, as smaller values are
	 * may wrongly be reported as working but fail at higher speeds,
	 * according to the TRM.
	 */
	min = 10;
	while (min < 255) {
		tegra_sdhci_set_tap(host, min);
		if (!mmc_send_tuning(host->mmc, opcode, NULL))
			break;
		min++;
	}

	/* Find the maximum tap value that still passes. */
	max = min + 1;
	while (max < 255) {
		tegra_sdhci_set_tap(host, max);
		if (mmc_send_tuning(host->mmc, opcode, NULL)) {
			max--;
			break;
		}
		max++;
	}

	/* The TRM states the ideal tap value is at 75% in the passing range. */
	tegra_sdhci_set_tap(host, min + ((max - min) * 3 / 4));

	return mmc_send_tuning(host->mmc, opcode, NULL);
}

289 290 291 292 293 294 295 296 297 298
static void tegra_sdhci_voltage_switch(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct sdhci_tegra *tegra_host = sdhci_pltfm_priv(pltfm_host);
	const struct sdhci_tegra_soc_data *soc_data = tegra_host->soc_data;

	if (soc_data->nvquirks & NVQUIRK_HAS_PADCALIB)
		tegra_host->pad_calib_required = true;
}

299
static const struct sdhci_ops tegra_sdhci_ops = {
300 301 302
	.get_ro     = tegra_sdhci_get_ro,
	.read_w     = tegra_sdhci_readw,
	.write_l    = tegra_sdhci_writel,
303
	.set_clock  = tegra_sdhci_set_clock,
304
	.set_bus_width = sdhci_set_bus_width,
305
	.reset      = tegra_sdhci_reset,
L
Lucas Stach 已提交
306
	.platform_execute_tuning = tegra_sdhci_execute_tuning,
307
	.set_uhs_signaling = tegra_sdhci_set_uhs_signaling,
308
	.voltage_switch = tegra_sdhci_voltage_switch,
309
	.get_max_clock = tegra_sdhci_get_max_clock,
310 311
};

312
static const struct sdhci_pltfm_data sdhci_tegra20_pdata = {
313 314 315
	.quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
		  SDHCI_QUIRK_SINGLE_POWER_WRITE |
		  SDHCI_QUIRK_NO_HISPD_BIT |
316 317
		  SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC |
		  SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
318 319 320
	.ops  = &tegra_sdhci_ops,
};

T
Thierry Reding 已提交
321
static const struct sdhci_tegra_soc_data soc_data_tegra20 = {
322 323 324 325 326
	.pdata = &sdhci_tegra20_pdata,
	.nvquirks = NVQUIRK_FORCE_SDHCI_SPEC_200 |
		    NVQUIRK_ENABLE_BLOCK_GAP_DET,
};

327
static const struct sdhci_pltfm_data sdhci_tegra30_pdata = {
328
	.quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
329
		  SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK |
330 331
		  SDHCI_QUIRK_SINGLE_POWER_WRITE |
		  SDHCI_QUIRK_NO_HISPD_BIT |
332 333
		  SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC |
		  SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
334
	.quirks2 = SDHCI_QUIRK2_PRESET_VALUE_BROKEN |
335 336 337 338 339 340 341 342 343
		   SDHCI_QUIRK2_BROKEN_HS200 |
		   /*
		    * Auto-CMD23 leads to "Got command interrupt 0x00010000 even
		    * though no command operation was in progress."
		    *
		    * The exact reason is unknown, as the same hardware seems
		    * to support Auto CMD23 on a downstream 3.1 kernel.
		    */
		   SDHCI_QUIRK2_ACMD23_BROKEN,
344 345
	.ops  = &tegra_sdhci_ops,
};
346

T
Thierry Reding 已提交
347
static const struct sdhci_tegra_soc_data soc_data_tegra30 = {
348
	.pdata = &sdhci_tegra30_pdata,
349
	.nvquirks = NVQUIRK_ENABLE_SDHCI_SPEC_300 |
L
Lucas Stach 已提交
350
		    NVQUIRK_ENABLE_SDR50 |
351 352
		    NVQUIRK_ENABLE_SDR104 |
		    NVQUIRK_HAS_PADCALIB,
353 354
};

355 356 357 358 359
static const struct sdhci_ops tegra114_sdhci_ops = {
	.get_ro     = tegra_sdhci_get_ro,
	.read_w     = tegra_sdhci_readw,
	.write_w    = tegra_sdhci_writew,
	.write_l    = tegra_sdhci_writel,
360
	.set_clock  = tegra_sdhci_set_clock,
361
	.set_bus_width = sdhci_set_bus_width,
362
	.reset      = tegra_sdhci_reset,
L
Lucas Stach 已提交
363
	.platform_execute_tuning = tegra_sdhci_execute_tuning,
364
	.set_uhs_signaling = tegra_sdhci_set_uhs_signaling,
365
	.voltage_switch = tegra_sdhci_voltage_switch,
366
	.get_max_clock = tegra_sdhci_get_max_clock,
367 368
};

369
static const struct sdhci_pltfm_data sdhci_tegra114_pdata = {
370 371 372 373
	.quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
		  SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK |
		  SDHCI_QUIRK_SINGLE_POWER_WRITE |
		  SDHCI_QUIRK_NO_HISPD_BIT |
374 375
		  SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC |
		  SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
376
	.quirks2 = SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
377
	.ops  = &tegra114_sdhci_ops,
378 379
};

T
Thierry Reding 已提交
380
static const struct sdhci_tegra_soc_data soc_data_tegra114 = {
381
	.pdata = &sdhci_tegra114_pdata,
382 383
};

384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408
static const struct sdhci_pltfm_data sdhci_tegra124_pdata = {
	.quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
		  SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK |
		  SDHCI_QUIRK_SINGLE_POWER_WRITE |
		  SDHCI_QUIRK_NO_HISPD_BIT |
		  SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC |
		  SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
	.quirks2 = SDHCI_QUIRK2_PRESET_VALUE_BROKEN |
		   /*
		    * The TRM states that the SD/MMC controller found on
		    * Tegra124 can address 34 bits (the maximum supported by
		    * the Tegra memory controller), but tests show that DMA
		    * to or from above 4 GiB doesn't work. This is possibly
		    * caused by missing programming, though it's not obvious
		    * what sequence is required. Mark 64-bit DMA broken for
		    * now to fix this for existing users (e.g. Nyan boards).
		    */
		   SDHCI_QUIRK2_BROKEN_64_BIT_DMA,
	.ops  = &tegra114_sdhci_ops,
};

static const struct sdhci_tegra_soc_data soc_data_tegra124 = {
	.pdata = &sdhci_tegra124_pdata,
};

T
Thierry Reding 已提交
409 410 411 412 413
static const struct sdhci_pltfm_data sdhci_tegra210_pdata = {
	.quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
		  SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK |
		  SDHCI_QUIRK_SINGLE_POWER_WRITE |
		  SDHCI_QUIRK_NO_HISPD_BIT |
414 415 416
		  SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC |
		  SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
	.quirks2 = SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
T
Thierry Reding 已提交
417 418 419 420 421 422 423
	.ops  = &tegra114_sdhci_ops,
};

static const struct sdhci_tegra_soc_data soc_data_tegra210 = {
	.pdata = &sdhci_tegra210_pdata,
};

424 425 426 427 428 429 430
static const struct sdhci_pltfm_data sdhci_tegra186_pdata = {
	.quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
		  SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK |
		  SDHCI_QUIRK_SINGLE_POWER_WRITE |
		  SDHCI_QUIRK_NO_HISPD_BIT |
		  SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC |
		  SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
431 432 433 434 435 436 437 438 439
	.quirks2 = SDHCI_QUIRK2_PRESET_VALUE_BROKEN |
		   /* SDHCI controllers on Tegra186 support 40-bit addressing.
		    * IOVA addresses are 48-bit wide on Tegra186.
		    * With 64-bit dma mask used for SDHCI, accesses can
		    * be broken. Disable 64-bit dma, which would fall back
		    * to 32-bit dma mask. Ideally 40-bit dma mask would work,
		    * But it is not supported as of now.
		    */
		   SDHCI_QUIRK2_BROKEN_64_BIT_DMA,
440 441 442 443 444 445 446
	.ops  = &tegra114_sdhci_ops,
};

static const struct sdhci_tegra_soc_data soc_data_tegra186 = {
	.pdata = &sdhci_tegra186_pdata,
};

B
Bill Pemberton 已提交
447
static const struct of_device_id sdhci_tegra_dt_match[] = {
448
	{ .compatible = "nvidia,tegra186-sdhci", .data = &soc_data_tegra186 },
T
Thierry Reding 已提交
449
	{ .compatible = "nvidia,tegra210-sdhci", .data = &soc_data_tegra210 },
450
	{ .compatible = "nvidia,tegra124-sdhci", .data = &soc_data_tegra124 },
451
	{ .compatible = "nvidia,tegra114-sdhci", .data = &soc_data_tegra114 },
452 453
	{ .compatible = "nvidia,tegra30-sdhci", .data = &soc_data_tegra30 },
	{ .compatible = "nvidia,tegra20-sdhci", .data = &soc_data_tegra20 },
454 455
	{}
};
456
MODULE_DEVICE_TABLE(of, sdhci_tegra_dt_match);
457

B
Bill Pemberton 已提交
458
static int sdhci_tegra_probe(struct platform_device *pdev)
459
{
460 461 462
	const struct of_device_id *match;
	const struct sdhci_tegra_soc_data *soc_data;
	struct sdhci_host *host;
463
	struct sdhci_pltfm_host *pltfm_host;
464
	struct sdhci_tegra *tegra_host;
465 466 467
	struct clk *clk;
	int rc;

468
	match = of_match_device(sdhci_tegra_dt_match, &pdev->dev);
469 470 471
	if (!match)
		return -EINVAL;
	soc_data = match->data;
472

473
	host = sdhci_pltfm_init(pdev, soc_data->pdata, sizeof(*tegra_host));
474 475 476 477
	if (IS_ERR(host))
		return PTR_ERR(host);
	pltfm_host = sdhci_priv(host);

478
	tegra_host = sdhci_pltfm_priv(pltfm_host);
479
	tegra_host->ddr_signaling = false;
480
	tegra_host->pad_calib_required = false;
481
	tegra_host->soc_data = soc_data;
482

483
	rc = mmc_of_parse(host->mmc);
484 485
	if (rc)
		goto err_parse_dt;
486

L
Lucas Stach 已提交
487
	if (tegra_host->soc_data->nvquirks & NVQUIRK_ENABLE_DDR50)
L
Lucas Stach 已提交
488 489
		host->mmc->caps |= MMC_CAP_1_8V_DDR;

490 491 492 493 494
	tegra_host->power_gpio = devm_gpiod_get_optional(&pdev->dev, "power",
							 GPIOD_OUT_HIGH);
	if (IS_ERR(tegra_host->power_gpio)) {
		rc = PTR_ERR(tegra_host->power_gpio);
		goto err_power_req;
495 496
	}

497
	clk = devm_clk_get(mmc_dev(host->mmc), NULL);
498 499 500
	if (IS_ERR(clk)) {
		dev_err(mmc_dev(host->mmc), "clk err\n");
		rc = PTR_ERR(clk);
501
		goto err_clk_get;
502
	}
503
	clk_prepare_enable(clk);
504 505
	pltfm_host->clk = clk;

506 507
	tegra_host->rst = devm_reset_control_get_exclusive(&pdev->dev,
							   "sdhci");
508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525
	if (IS_ERR(tegra_host->rst)) {
		rc = PTR_ERR(tegra_host->rst);
		dev_err(&pdev->dev, "failed to get reset control: %d\n", rc);
		goto err_rst_get;
	}

	rc = reset_control_assert(tegra_host->rst);
	if (rc)
		goto err_rst_get;

	usleep_range(2000, 4000);

	rc = reset_control_deassert(tegra_host->rst);
	if (rc)
		goto err_rst_get;

	usleep_range(2000, 4000);

526 527 528 529
	rc = sdhci_add_host(host);
	if (rc)
		goto err_add_host;

530 531
	return 0;

532
err_add_host:
533 534
	reset_control_assert(tegra_host->rst);
err_rst_get:
535
	clk_disable_unprepare(pltfm_host->clk);
536 537
err_clk_get:
err_power_req:
538
err_parse_dt:
539
	sdhci_pltfm_free(pdev);
540 541 542
	return rc;
}

543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559
static int sdhci_tegra_remove(struct platform_device *pdev)
{
	struct sdhci_host *host = platform_get_drvdata(pdev);
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct sdhci_tegra *tegra_host = sdhci_pltfm_priv(pltfm_host);

	sdhci_remove_host(host, 0);

	reset_control_assert(tegra_host->rst);
	usleep_range(2000, 4000);
	clk_disable_unprepare(pltfm_host->clk);

	sdhci_pltfm_free(pdev);

	return 0;
}

560 561 562
static struct platform_driver sdhci_tegra_driver = {
	.driver		= {
		.name	= "sdhci-tegra",
563
		.of_match_table = sdhci_tegra_dt_match,
564
		.pm	= &sdhci_pltfm_pmops,
565 566
	},
	.probe		= sdhci_tegra_probe,
567
	.remove		= sdhci_tegra_remove,
568 569
};

570
module_platform_driver(sdhci_tegra_driver);
571 572

MODULE_DESCRIPTION("SDHCI driver for Tegra");
573
MODULE_AUTHOR("Google, Inc.");
574
MODULE_LICENSE("GPL v2");