sdhci-tegra.c 9.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 * Copyright (C) 2010 Google, Inc.
 *
 * This software is licensed under the terms of the GNU General Public
 * License version 2, as published by the Free Software Foundation, and
 * may be copied, distributed, and modified under those terms.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 */

#include <linux/err.h>
16
#include <linux/module.h>
17 18 19 20
#include <linux/init.h>
#include <linux/platform_device.h>
#include <linux/clk.h>
#include <linux/io.h>
21
#include <linux/of.h>
22
#include <linux/of_device.h>
23
#include <linux/of_gpio.h>
24 25 26
#include <linux/gpio.h>
#include <linux/mmc/card.h>
#include <linux/mmc/host.h>
27
#include <linux/mmc/slot-gpio.h>
28 29 30

#include "sdhci-pltfm.h"

31 32
/* Tegra SDHOST controller vendor register definitions */
#define SDHCI_TEGRA_VENDOR_MISC_CTRL		0x120
33 34
#define SDHCI_MISC_CTRL_ENABLE_SDR104		0x8
#define SDHCI_MISC_CTRL_ENABLE_SDR50		0x10
35
#define SDHCI_MISC_CTRL_ENABLE_SDHCI_SPEC_300	0x20
36
#define SDHCI_MISC_CTRL_ENABLE_DDR50		0x200
37

38 39
#define NVQUIRK_FORCE_SDHCI_SPEC_200	BIT(0)
#define NVQUIRK_ENABLE_BLOCK_GAP_DET	BIT(1)
40
#define NVQUIRK_ENABLE_SDHCI_SPEC_300	BIT(2)
41 42 43
#define NVQUIRK_DISABLE_SDR50		BIT(3)
#define NVQUIRK_DISABLE_SDR104		BIT(4)
#define NVQUIRK_DISABLE_DDR50		BIT(5)
44
#define NVQUIRK_SHADOW_XFER_MODE_REG	BIT(6)
45 46

struct sdhci_tegra_soc_data {
47
	const struct sdhci_pltfm_data *pdata;
48 49 50 51 52
	u32 nvquirks;
};

struct sdhci_tegra {
	const struct sdhci_tegra_soc_data *soc_data;
53
	int power_gpio;
54 55
};

56 57
static u16 tegra_sdhci_readw(struct sdhci_host *host, int reg)
{
58 59 60 61 62 63
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct sdhci_tegra *tegra_host = pltfm_host->priv;
	const struct sdhci_tegra_soc_data *soc_data = tegra_host->soc_data;

	if (unlikely((soc_data->nvquirks & NVQUIRK_FORCE_SDHCI_SPEC_200) &&
			(reg == SDHCI_HOST_VERSION))) {
64 65 66 67 68 69 70
		/* Erratum: Version register is invalid in HW. */
		return SDHCI_SPEC_200;
	}

	return readw(host->ioaddr + reg);
}

71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95
static void tegra_sdhci_writew(struct sdhci_host *host, u16 val, int reg)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct sdhci_tegra *tegra_host = pltfm_host->priv;
	const struct sdhci_tegra_soc_data *soc_data = tegra_host->soc_data;

	if (soc_data->nvquirks & NVQUIRK_SHADOW_XFER_MODE_REG) {
		switch (reg) {
		case SDHCI_TRANSFER_MODE:
			/*
			 * Postpone this write, we must do it together with a
			 * command write that is down below.
			 */
			pltfm_host->xfer_mode_shadow = val;
			return;
		case SDHCI_COMMAND:
			writel((val << 16) | pltfm_host->xfer_mode_shadow,
				host->ioaddr + SDHCI_TRANSFER_MODE);
			return;
		}
	}

	writew(val, host->ioaddr + reg);
}

96 97
static void tegra_sdhci_writel(struct sdhci_host *host, u32 val, int reg)
{
98 99 100 101
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct sdhci_tegra *tegra_host = pltfm_host->priv;
	const struct sdhci_tegra_soc_data *soc_data = tegra_host->soc_data;

102 103 104 105 106 107 108 109 110
	/* Seems like we're getting spurious timeout and crc errors, so
	 * disable signalling of them. In case of real errors software
	 * timers should take care of eventually detecting them.
	 */
	if (unlikely(reg == SDHCI_SIGNAL_ENABLE))
		val &= ~(SDHCI_INT_TIMEOUT|SDHCI_INT_CRC);

	writel(val, host->ioaddr + reg);

111 112
	if (unlikely((soc_data->nvquirks & NVQUIRK_ENABLE_BLOCK_GAP_DET) &&
			(reg == SDHCI_INT_ENABLE))) {
113 114 115 116 117 118 119 120 121 122
		/* Erratum: Must enable block gap interrupt detection */
		u8 gap_ctrl = readb(host->ioaddr + SDHCI_BLOCK_GAP_CONTROL);
		if (val & SDHCI_INT_CARD_INT)
			gap_ctrl |= 0x8;
		else
			gap_ctrl &= ~0x8;
		writeb(gap_ctrl, host->ioaddr + SDHCI_BLOCK_GAP_CONTROL);
	}
}

123
static unsigned int tegra_sdhci_get_ro(struct sdhci_host *host)
124
{
125
	return mmc_gpio_get_ro(host->mmc);
126 127
}

128
static void tegra_sdhci_reset(struct sdhci_host *host, u8 mask)
129 130 131 132
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct sdhci_tegra *tegra_host = pltfm_host->priv;
	const struct sdhci_tegra_soc_data *soc_data = tegra_host->soc_data;
133
	u32 misc_ctrl;
134

135 136
	sdhci_reset(host, mask);

137 138 139
	if (!(mask & SDHCI_RESET_ALL))
		return;

140
	misc_ctrl = sdhci_readw(host, SDHCI_TEGRA_VENDOR_MISC_CTRL);
141
	/* Erratum: Enable SDHCI spec v3.00 support */
142
	if (soc_data->nvquirks & NVQUIRK_ENABLE_SDHCI_SPEC_300)
143
		misc_ctrl |= SDHCI_MISC_CTRL_ENABLE_SDHCI_SPEC_300;
144 145 146 147 148 149 150 151
	/* Don't advertise UHS modes which aren't supported yet */
	if (soc_data->nvquirks & NVQUIRK_DISABLE_SDR50)
		misc_ctrl &= ~SDHCI_MISC_CTRL_ENABLE_SDR50;
	if (soc_data->nvquirks & NVQUIRK_DISABLE_DDR50)
		misc_ctrl &= ~SDHCI_MISC_CTRL_ENABLE_DDR50;
	if (soc_data->nvquirks & NVQUIRK_DISABLE_SDR104)
		misc_ctrl &= ~SDHCI_MISC_CTRL_ENABLE_SDR104;
	sdhci_writew(host, misc_ctrl, SDHCI_TEGRA_VENDOR_MISC_CTRL);
152 153
}

154
static void tegra_sdhci_set_bus_width(struct sdhci_host *host, int bus_width)
155 156 157 158
{
	u32 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
159 160
	if ((host->mmc->caps & MMC_CAP_8_BIT_DATA) &&
	    (bus_width == MMC_BUS_WIDTH_8)) {
161 162 163 164 165 166 167 168 169 170 171 172
		ctrl &= ~SDHCI_CTRL_4BITBUS;
		ctrl |= SDHCI_CTRL_8BITBUS;
	} else {
		ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (bus_width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}

173
static const struct sdhci_ops tegra_sdhci_ops = {
174 175
	.get_ro     = tegra_sdhci_get_ro,
	.read_w     = tegra_sdhci_readw,
176
	.write_w    = tegra_sdhci_writew,
177
	.write_l    = tegra_sdhci_writel,
178
	.set_clock  = sdhci_set_clock,
179
	.set_bus_width = tegra_sdhci_set_bus_width,
180
	.reset      = tegra_sdhci_reset,
181
	.set_uhs_signaling = sdhci_set_uhs_signaling,
182
	.get_max_clock = sdhci_pltfm_clk_get_max_clock,
183 184
};

185
static const struct sdhci_pltfm_data sdhci_tegra20_pdata = {
186 187 188
	.quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
		  SDHCI_QUIRK_SINGLE_POWER_WRITE |
		  SDHCI_QUIRK_NO_HISPD_BIT |
189 190
		  SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC |
		  SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
191 192 193 194 195 196 197 198 199
	.ops  = &tegra_sdhci_ops,
};

static struct sdhci_tegra_soc_data soc_data_tegra20 = {
	.pdata = &sdhci_tegra20_pdata,
	.nvquirks = NVQUIRK_FORCE_SDHCI_SPEC_200 |
		    NVQUIRK_ENABLE_BLOCK_GAP_DET,
};

200
static const struct sdhci_pltfm_data sdhci_tegra30_pdata = {
201
	.quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
202
		  SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK |
203 204
		  SDHCI_QUIRK_SINGLE_POWER_WRITE |
		  SDHCI_QUIRK_NO_HISPD_BIT |
205 206
		  SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC |
		  SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
207 208
	.ops  = &tegra_sdhci_ops,
};
209

210 211
static struct sdhci_tegra_soc_data soc_data_tegra30 = {
	.pdata = &sdhci_tegra30_pdata,
212 213 214
	.nvquirks = NVQUIRK_ENABLE_SDHCI_SPEC_300 |
		    NVQUIRK_DISABLE_SDR50 |
		    NVQUIRK_DISABLE_SDR104,
215 216
};

217
static const struct sdhci_pltfm_data sdhci_tegra114_pdata = {
218 219 220 221
	.quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
		  SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK |
		  SDHCI_QUIRK_SINGLE_POWER_WRITE |
		  SDHCI_QUIRK_NO_HISPD_BIT |
222 223
		  SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC |
		  SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
224 225 226 227 228
	.ops  = &tegra_sdhci_ops,
};

static struct sdhci_tegra_soc_data soc_data_tegra114 = {
	.pdata = &sdhci_tegra114_pdata,
229 230
	.nvquirks = NVQUIRK_DISABLE_SDR50 |
		    NVQUIRK_DISABLE_DDR50 |
231 232
		    NVQUIRK_DISABLE_SDR104 |
		    NVQUIRK_SHADOW_XFER_MODE_REG,
233 234
};

B
Bill Pemberton 已提交
235
static const struct of_device_id sdhci_tegra_dt_match[] = {
236
	{ .compatible = "nvidia,tegra124-sdhci", .data = &soc_data_tegra114 },
237
	{ .compatible = "nvidia,tegra114-sdhci", .data = &soc_data_tegra114 },
238 239
	{ .compatible = "nvidia,tegra30-sdhci", .data = &soc_data_tegra30 },
	{ .compatible = "nvidia,tegra20-sdhci", .data = &soc_data_tegra20 },
240 241
	{}
};
242
MODULE_DEVICE_TABLE(of, sdhci_tegra_dt_match);
243

244
static int sdhci_tegra_parse_dt(struct device *dev)
245
{
246
	struct device_node *np = dev->of_node;
247 248 249
	struct sdhci_host *host = dev_get_drvdata(dev);
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct sdhci_tegra *tegra_host = pltfm_host->priv;
250

251
	tegra_host->power_gpio = of_get_named_gpio(np, "power-gpios", 0);
252
	return mmc_of_parse(host->mmc);
253 254
}

B
Bill Pemberton 已提交
255
static int sdhci_tegra_probe(struct platform_device *pdev)
256
{
257 258 259
	const struct of_device_id *match;
	const struct sdhci_tegra_soc_data *soc_data;
	struct sdhci_host *host;
260
	struct sdhci_pltfm_host *pltfm_host;
261
	struct sdhci_tegra *tegra_host;
262 263 264
	struct clk *clk;
	int rc;

265
	match = of_match_device(sdhci_tegra_dt_match, &pdev->dev);
266 267 268
	if (!match)
		return -EINVAL;
	soc_data = match->data;
269

270
	host = sdhci_pltfm_init(pdev, soc_data->pdata, 0);
271 272 273 274
	if (IS_ERR(host))
		return PTR_ERR(host);
	pltfm_host = sdhci_priv(host);

275 276 277 278
	tegra_host = devm_kzalloc(&pdev->dev, sizeof(*tegra_host), GFP_KERNEL);
	if (!tegra_host) {
		dev_err(mmc_dev(host->mmc), "failed to allocate tegra_host\n");
		rc = -ENOMEM;
279
		goto err_alloc_tegra_host;
280 281 282
	}
	tegra_host->soc_data = soc_data;
	pltfm_host->priv = tegra_host;
283

284 285 286
	rc = sdhci_tegra_parse_dt(&pdev->dev);
	if (rc)
		goto err_parse_dt;
287 288

	if (gpio_is_valid(tegra_host->power_gpio)) {
289 290
		rc = devm_gpio_request(&pdev->dev, tegra_host->power_gpio,
				       "sdhci_power");
291 292 293
		if (rc) {
			dev_err(mmc_dev(host->mmc),
				"failed to allocate power gpio\n");
294
			goto err_power_req;
295
		}
296
		gpio_direction_output(tegra_host->power_gpio, 1);
297 298
	}

299
	clk = devm_clk_get(mmc_dev(host->mmc), NULL);
300 301 302
	if (IS_ERR(clk)) {
		dev_err(mmc_dev(host->mmc), "clk err\n");
		rc = PTR_ERR(clk);
303
		goto err_clk_get;
304
	}
305
	clk_prepare_enable(clk);
306 307
	pltfm_host->clk = clk;

308 309 310 311
	rc = sdhci_add_host(host);
	if (rc)
		goto err_add_host;

312 313
	return 0;

314
err_add_host:
315
	clk_disable_unprepare(pltfm_host->clk);
316 317
err_clk_get:
err_power_req:
318
err_parse_dt:
319
err_alloc_tegra_host:
320
	sdhci_pltfm_free(pdev);
321 322 323
	return rc;
}

324 325 326
static struct platform_driver sdhci_tegra_driver = {
	.driver		= {
		.name	= "sdhci-tegra",
327
		.of_match_table = sdhci_tegra_dt_match,
328
		.pm	= SDHCI_PLTFM_PMOPS,
329 330
	},
	.probe		= sdhci_tegra_probe,
331
	.remove		= sdhci_pltfm_unregister,
332 333
};

334
module_platform_driver(sdhci_tegra_driver);
335 336

MODULE_DESCRIPTION("SDHCI driver for Tegra");
337
MODULE_AUTHOR("Google, Inc.");
338
MODULE_LICENSE("GPL v2");