sdhci-tegra.c 9.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 * Copyright (C) 2010 Google, Inc.
 *
 * This software is licensed under the terms of the GNU General Public
 * License version 2, as published by the Free Software Foundation, and
 * may be copied, distributed, and modified under those terms.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 */

#include <linux/err.h>
16
#include <linux/module.h>
17 18 19 20
#include <linux/init.h>
#include <linux/platform_device.h>
#include <linux/clk.h>
#include <linux/io.h>
21
#include <linux/of.h>
22
#include <linux/of_device.h>
23 24
#include <linux/mmc/card.h>
#include <linux/mmc/host.h>
25
#include <linux/mmc/slot-gpio.h>
26
#include <linux/gpio/consumer.h>
27 28 29

#include "sdhci-pltfm.h"

30 31
/* Tegra SDHOST controller vendor register definitions */
#define SDHCI_TEGRA_VENDOR_MISC_CTRL		0x120
32 33
#define SDHCI_MISC_CTRL_ENABLE_SDR104		0x8
#define SDHCI_MISC_CTRL_ENABLE_SDR50		0x10
34
#define SDHCI_MISC_CTRL_ENABLE_SDHCI_SPEC_300	0x20
35
#define SDHCI_MISC_CTRL_ENABLE_DDR50		0x200
36

37 38
#define NVQUIRK_FORCE_SDHCI_SPEC_200	BIT(0)
#define NVQUIRK_ENABLE_BLOCK_GAP_DET	BIT(1)
39
#define NVQUIRK_ENABLE_SDHCI_SPEC_300	BIT(2)
40 41 42
#define NVQUIRK_DISABLE_SDR50		BIT(3)
#define NVQUIRK_DISABLE_SDR104		BIT(4)
#define NVQUIRK_DISABLE_DDR50		BIT(5)
43 44

struct sdhci_tegra_soc_data {
45
	const struct sdhci_pltfm_data *pdata;
46 47 48 49 50
	u32 nvquirks;
};

struct sdhci_tegra {
	const struct sdhci_tegra_soc_data *soc_data;
51
	struct gpio_desc *power_gpio;
52 53
};

54 55
static u16 tegra_sdhci_readw(struct sdhci_host *host, int reg)
{
56 57 58 59 60 61
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct sdhci_tegra *tegra_host = pltfm_host->priv;
	const struct sdhci_tegra_soc_data *soc_data = tegra_host->soc_data;

	if (unlikely((soc_data->nvquirks & NVQUIRK_FORCE_SDHCI_SPEC_200) &&
			(reg == SDHCI_HOST_VERSION))) {
62 63 64 65 66 67 68
		/* Erratum: Version register is invalid in HW. */
		return SDHCI_SPEC_200;
	}

	return readw(host->ioaddr + reg);
}

69 70 71 72
static void tegra_sdhci_writew(struct sdhci_host *host, u16 val, int reg)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);

73 74 75 76 77 78 79 80 81 82 83 84
	switch (reg) {
	case SDHCI_TRANSFER_MODE:
		/*
		 * Postpone this write, we must do it together with a
		 * command write that is down below.
		 */
		pltfm_host->xfer_mode_shadow = val;
		return;
	case SDHCI_COMMAND:
		writel((val << 16) | pltfm_host->xfer_mode_shadow,
			host->ioaddr + SDHCI_TRANSFER_MODE);
		return;
85 86 87 88 89
	}

	writew(val, host->ioaddr + reg);
}

90 91
static void tegra_sdhci_writel(struct sdhci_host *host, u32 val, int reg)
{
92 93 94 95
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct sdhci_tegra *tegra_host = pltfm_host->priv;
	const struct sdhci_tegra_soc_data *soc_data = tegra_host->soc_data;

96 97 98 99 100 101 102 103 104
	/* Seems like we're getting spurious timeout and crc errors, so
	 * disable signalling of them. In case of real errors software
	 * timers should take care of eventually detecting them.
	 */
	if (unlikely(reg == SDHCI_SIGNAL_ENABLE))
		val &= ~(SDHCI_INT_TIMEOUT|SDHCI_INT_CRC);

	writel(val, host->ioaddr + reg);

105 106
	if (unlikely((soc_data->nvquirks & NVQUIRK_ENABLE_BLOCK_GAP_DET) &&
			(reg == SDHCI_INT_ENABLE))) {
107 108 109 110 111 112 113 114 115 116
		/* Erratum: Must enable block gap interrupt detection */
		u8 gap_ctrl = readb(host->ioaddr + SDHCI_BLOCK_GAP_CONTROL);
		if (val & SDHCI_INT_CARD_INT)
			gap_ctrl |= 0x8;
		else
			gap_ctrl &= ~0x8;
		writeb(gap_ctrl, host->ioaddr + SDHCI_BLOCK_GAP_CONTROL);
	}
}

117
static unsigned int tegra_sdhci_get_ro(struct sdhci_host *host)
118
{
119
	return mmc_gpio_get_ro(host->mmc);
120 121
}

122
static void tegra_sdhci_reset(struct sdhci_host *host, u8 mask)
123 124 125 126
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct sdhci_tegra *tegra_host = pltfm_host->priv;
	const struct sdhci_tegra_soc_data *soc_data = tegra_host->soc_data;
127
	u32 misc_ctrl;
128

129 130
	sdhci_reset(host, mask);

131 132 133
	if (!(mask & SDHCI_RESET_ALL))
		return;

134
	misc_ctrl = sdhci_readw(host, SDHCI_TEGRA_VENDOR_MISC_CTRL);
135
	/* Erratum: Enable SDHCI spec v3.00 support */
136
	if (soc_data->nvquirks & NVQUIRK_ENABLE_SDHCI_SPEC_300)
137
		misc_ctrl |= SDHCI_MISC_CTRL_ENABLE_SDHCI_SPEC_300;
138 139 140 141 142 143 144 145
	/* Don't advertise UHS modes which aren't supported yet */
	if (soc_data->nvquirks & NVQUIRK_DISABLE_SDR50)
		misc_ctrl &= ~SDHCI_MISC_CTRL_ENABLE_SDR50;
	if (soc_data->nvquirks & NVQUIRK_DISABLE_DDR50)
		misc_ctrl &= ~SDHCI_MISC_CTRL_ENABLE_DDR50;
	if (soc_data->nvquirks & NVQUIRK_DISABLE_SDR104)
		misc_ctrl &= ~SDHCI_MISC_CTRL_ENABLE_SDR104;
	sdhci_writew(host, misc_ctrl, SDHCI_TEGRA_VENDOR_MISC_CTRL);
146 147
}

148
static void tegra_sdhci_set_bus_width(struct sdhci_host *host, int bus_width)
149 150 151 152
{
	u32 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
153 154
	if ((host->mmc->caps & MMC_CAP_8_BIT_DATA) &&
	    (bus_width == MMC_BUS_WIDTH_8)) {
155 156 157 158 159 160 161 162 163 164 165 166
		ctrl &= ~SDHCI_CTRL_4BITBUS;
		ctrl |= SDHCI_CTRL_8BITBUS;
	} else {
		ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (bus_width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}

167
static const struct sdhci_ops tegra_sdhci_ops = {
168 169 170
	.get_ro     = tegra_sdhci_get_ro,
	.read_w     = tegra_sdhci_readw,
	.write_l    = tegra_sdhci_writel,
171
	.set_clock  = sdhci_set_clock,
172
	.set_bus_width = tegra_sdhci_set_bus_width,
173
	.reset      = tegra_sdhci_reset,
174
	.set_uhs_signaling = sdhci_set_uhs_signaling,
175
	.get_max_clock = sdhci_pltfm_clk_get_max_clock,
176 177
};

178
static const struct sdhci_pltfm_data sdhci_tegra20_pdata = {
179 180 181
	.quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
		  SDHCI_QUIRK_SINGLE_POWER_WRITE |
		  SDHCI_QUIRK_NO_HISPD_BIT |
182 183
		  SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC |
		  SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
184 185 186 187 188 189 190 191 192
	.ops  = &tegra_sdhci_ops,
};

static struct sdhci_tegra_soc_data soc_data_tegra20 = {
	.pdata = &sdhci_tegra20_pdata,
	.nvquirks = NVQUIRK_FORCE_SDHCI_SPEC_200 |
		    NVQUIRK_ENABLE_BLOCK_GAP_DET,
};

193
static const struct sdhci_pltfm_data sdhci_tegra30_pdata = {
194
	.quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
195
		  SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK |
196 197
		  SDHCI_QUIRK_SINGLE_POWER_WRITE |
		  SDHCI_QUIRK_NO_HISPD_BIT |
198 199
		  SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC |
		  SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
200 201
	.ops  = &tegra_sdhci_ops,
};
202

203 204
static struct sdhci_tegra_soc_data soc_data_tegra30 = {
	.pdata = &sdhci_tegra30_pdata,
205 206 207
	.nvquirks = NVQUIRK_ENABLE_SDHCI_SPEC_300 |
		    NVQUIRK_DISABLE_SDR50 |
		    NVQUIRK_DISABLE_SDR104,
208 209
};

210 211 212 213 214 215 216 217 218 219 220 221
static const struct sdhci_ops tegra114_sdhci_ops = {
	.get_ro     = tegra_sdhci_get_ro,
	.read_w     = tegra_sdhci_readw,
	.write_w    = tegra_sdhci_writew,
	.write_l    = tegra_sdhci_writel,
	.set_clock  = sdhci_set_clock,
	.set_bus_width = tegra_sdhci_set_bus_width,
	.reset      = tegra_sdhci_reset,
	.set_uhs_signaling = sdhci_set_uhs_signaling,
	.get_max_clock = sdhci_pltfm_clk_get_max_clock,
};

222
static const struct sdhci_pltfm_data sdhci_tegra114_pdata = {
223 224 225 226
	.quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
		  SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK |
		  SDHCI_QUIRK_SINGLE_POWER_WRITE |
		  SDHCI_QUIRK_NO_HISPD_BIT |
227 228
		  SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC |
		  SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
229
	.ops  = &tegra114_sdhci_ops,
230 231 232 233
};

static struct sdhci_tegra_soc_data soc_data_tegra114 = {
	.pdata = &sdhci_tegra114_pdata,
234 235
	.nvquirks = NVQUIRK_DISABLE_SDR50 |
		    NVQUIRK_DISABLE_DDR50 |
236
		    NVQUIRK_DISABLE_SDR104,
237 238
};

B
Bill Pemberton 已提交
239
static const struct of_device_id sdhci_tegra_dt_match[] = {
240
	{ .compatible = "nvidia,tegra124-sdhci", .data = &soc_data_tegra114 },
241
	{ .compatible = "nvidia,tegra114-sdhci", .data = &soc_data_tegra114 },
242 243
	{ .compatible = "nvidia,tegra30-sdhci", .data = &soc_data_tegra30 },
	{ .compatible = "nvidia,tegra20-sdhci", .data = &soc_data_tegra20 },
244 245
	{}
};
246
MODULE_DEVICE_TABLE(of, sdhci_tegra_dt_match);
247

B
Bill Pemberton 已提交
248
static int sdhci_tegra_probe(struct platform_device *pdev)
249
{
250 251 252
	const struct of_device_id *match;
	const struct sdhci_tegra_soc_data *soc_data;
	struct sdhci_host *host;
253
	struct sdhci_pltfm_host *pltfm_host;
254
	struct sdhci_tegra *tegra_host;
255 256 257
	struct clk *clk;
	int rc;

258
	match = of_match_device(sdhci_tegra_dt_match, &pdev->dev);
259 260 261
	if (!match)
		return -EINVAL;
	soc_data = match->data;
262

263
	host = sdhci_pltfm_init(pdev, soc_data->pdata, 0);
264 265 266 267
	if (IS_ERR(host))
		return PTR_ERR(host);
	pltfm_host = sdhci_priv(host);

268 269 270 271
	tegra_host = devm_kzalloc(&pdev->dev, sizeof(*tegra_host), GFP_KERNEL);
	if (!tegra_host) {
		dev_err(mmc_dev(host->mmc), "failed to allocate tegra_host\n");
		rc = -ENOMEM;
272
		goto err_alloc_tegra_host;
273 274 275
	}
	tegra_host->soc_data = soc_data;
	pltfm_host->priv = tegra_host;
276

277
	rc = mmc_of_parse(host->mmc);
278 279
	if (rc)
		goto err_parse_dt;
280

281 282 283 284 285
	tegra_host->power_gpio = devm_gpiod_get_optional(&pdev->dev, "power",
							 GPIOD_OUT_HIGH);
	if (IS_ERR(tegra_host->power_gpio)) {
		rc = PTR_ERR(tegra_host->power_gpio);
		goto err_power_req;
286 287
	}

288
	clk = devm_clk_get(mmc_dev(host->mmc), NULL);
289 290 291
	if (IS_ERR(clk)) {
		dev_err(mmc_dev(host->mmc), "clk err\n");
		rc = PTR_ERR(clk);
292
		goto err_clk_get;
293
	}
294
	clk_prepare_enable(clk);
295 296
	pltfm_host->clk = clk;

297 298 299 300
	rc = sdhci_add_host(host);
	if (rc)
		goto err_add_host;

301 302
	return 0;

303
err_add_host:
304
	clk_disable_unprepare(pltfm_host->clk);
305 306
err_clk_get:
err_power_req:
307
err_parse_dt:
308
err_alloc_tegra_host:
309
	sdhci_pltfm_free(pdev);
310 311 312
	return rc;
}

313 314 315
static struct platform_driver sdhci_tegra_driver = {
	.driver		= {
		.name	= "sdhci-tegra",
316
		.of_match_table = sdhci_tegra_dt_match,
317
		.pm	= SDHCI_PLTFM_PMOPS,
318 319
	},
	.probe		= sdhci_tegra_probe,
320
	.remove		= sdhci_pltfm_unregister,
321 322
};

323
module_platform_driver(sdhci_tegra_driver);
324 325

MODULE_DESCRIPTION("SDHCI driver for Tegra");
326
MODULE_AUTHOR("Google, Inc.");
327
MODULE_LICENSE("GPL v2");