intel_fbc.c 36.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

R
Rodrigo Vivi 已提交
24 25 26 27 28 29
/**
 * DOC: Frame Buffer Compression (FBC)
 *
 * FBC tries to save memory bandwidth (and so power consumption) by
 * compressing the amount of memory used by the display. It is total
 * transparent to user space and completely handled in the kernel.
30 31
 *
 * The benefits of FBC are mostly visible with solid backgrounds and
R
Rodrigo Vivi 已提交
32 33
 * variation-less patterns. It comes from keeping the memory footprint small
 * and having fewer memory pages opened and accessed for refreshing the display.
34
 *
R
Rodrigo Vivi 已提交
35 36 37 38
 * i915 is responsible to reserve stolen memory for FBC and configure its
 * offset on proper registers. The hardware takes care of all
 * compress/decompress. However there are many known cases where we have to
 * forcibly disable it to allow proper screen updates.
39 40
 */

41 42
#include <drm/drm_fourcc.h>

R
Rodrigo Vivi 已提交
43
#include "i915_drv.h"
44
#include "intel_display_types.h"
45
#include "intel_fbc.h"
46
#include "intel_frontbuffer.h"
R
Rodrigo Vivi 已提交
47

P
Paulo Zanoni 已提交
48 49
static inline bool fbc_supported(struct drm_i915_private *dev_priv)
{
50
	return HAS_FBC(dev_priv);
P
Paulo Zanoni 已提交
51 52
}

53 54 55 56 57 58 59 60
/*
 * In some platforms where the CRTC's x:0/y:0 coordinates doesn't match the
 * frontbuffer's x:0/y:0 coordinates we lie to the hardware about the plane's
 * origin so the x and y offsets can actually fit the registers. As a
 * consequence, the fence doesn't really start exactly at the display plane
 * address we program because it starts at the real start of the buffer, so we
 * have to take this into consideration here.
 */
61
static unsigned int get_crtc_fence_y_offset(struct intel_fbc *fbc)
62
{
63
	return fbc->state_cache.plane.y - fbc->state_cache.plane.adjusted_y;
64 65
}

66 67 68 69 70
/*
 * For SKL+, the plane source size used by the hardware is based on the value we
 * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value
 * we wrote to PIPESRC.
 */
71
static void intel_fbc_get_plane_source_size(struct intel_fbc_state_cache *cache,
72 73 74
					    int *width, int *height)
{
	if (width)
75
		*width = cache->plane.src_w;
76
	if (height)
77
		*height = cache->plane.src_h;
78 79
}

80 81
static int intel_fbc_calculate_cfb_size(struct drm_i915_private *dev_priv,
					struct intel_fbc_state_cache *cache)
82 83 84
{
	int lines;

85
	intel_fbc_get_plane_source_size(cache, NULL, &lines);
86
	if (IS_GEN(dev_priv, 7))
87
		lines = min(lines, 2048);
88 89
	else if (INTEL_GEN(dev_priv) >= 8)
		lines = min(lines, 2560);
90 91

	/* Hardware needs the full buffer stride, not just the active area. */
92
	return lines * cache->fb.stride;
93 94
}

95
static void i8xx_fbc_deactivate(struct drm_i915_private *dev_priv)
96 97 98 99 100 101 102 103 104 105 106 107
{
	u32 fbc_ctl;

	/* Disable compression */
	fbc_ctl = I915_READ(FBC_CONTROL);
	if ((fbc_ctl & FBC_CTL_EN) == 0)
		return;

	fbc_ctl &= ~FBC_CTL_EN;
	I915_WRITE(FBC_CONTROL, fbc_ctl);

	/* Wait for compressing bit to clear */
108 109
	if (intel_de_wait_for_clear(dev_priv, FBC_STATUS,
				    FBC_STAT_COMPRESSING, 10)) {
110 111 112 113 114
		DRM_DEBUG_KMS("FBC idle timed out\n");
		return;
	}
}

115
static void i8xx_fbc_activate(struct drm_i915_private *dev_priv)
116
{
117
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
118 119 120 121
	int cfb_pitch;
	int i;
	u32 fbc_ctl;

122
	/* Note: fbc.threshold == 1 for i8xx */
123 124 125
	cfb_pitch = params->cfb_size / FBC_LL_SIZE;
	if (params->fb.stride < cfb_pitch)
		cfb_pitch = params->fb.stride;
126 127

	/* FBC_CTL wants 32B or 64B units */
128
	if (IS_GEN(dev_priv, 2))
129 130 131 132 133 134
		cfb_pitch = (cfb_pitch / 32) - 1;
	else
		cfb_pitch = (cfb_pitch / 64) - 1;

	/* Clear old tags */
	for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
135
		I915_WRITE(FBC_TAG(i), 0);
136

137
	if (IS_GEN(dev_priv, 4)) {
138 139 140
		u32 fbc_ctl2;

		/* Set it up... */
141
		fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM;
142
		fbc_ctl2 |= FBC_CTL_PLANE(params->crtc.i9xx_plane);
143 144
		if (params->fence_id >= 0)
			fbc_ctl2 |= FBC_CTL_CPU_FENCE;
145
		I915_WRITE(FBC_CONTROL2, fbc_ctl2);
146
		I915_WRITE(FBC_FENCE_OFF, params->crtc.fence_y_offset);
147 148 149 150 151 152
	}

	/* enable it... */
	fbc_ctl = I915_READ(FBC_CONTROL);
	fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
	fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
153
	if (IS_I945GM(dev_priv))
154 155
		fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
	fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
156 157
	if (params->fence_id >= 0)
		fbc_ctl |= params->fence_id;
158 159 160
	I915_WRITE(FBC_CONTROL, fbc_ctl);
}

161
static bool i8xx_fbc_is_active(struct drm_i915_private *dev_priv)
162 163 164 165
{
	return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
}

166
static void g4x_fbc_activate(struct drm_i915_private *dev_priv)
167
{
168
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
169 170
	u32 dpfc_ctl;

171
	dpfc_ctl = DPFC_CTL_PLANE(params->crtc.i9xx_plane) | DPFC_SR_EN;
172
	if (params->fb.format->cpp[0] == 2)
173 174 175 176
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
	else
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;

177 178
	if (params->fence_id >= 0) {
		dpfc_ctl |= DPFC_CTL_FENCE_EN | params->fence_id;
179 180 181 182
		I915_WRITE(DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
	} else {
		I915_WRITE(DPFC_FENCE_YOFF, 0);
	}
183 184 185 186 187

	/* enable it... */
	I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
}

188
static void g4x_fbc_deactivate(struct drm_i915_private *dev_priv)
189 190 191 192 193 194 195 196 197 198 199
{
	u32 dpfc_ctl;

	/* Disable compression */
	dpfc_ctl = I915_READ(DPFC_CONTROL);
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
		I915_WRITE(DPFC_CONTROL, dpfc_ctl);
	}
}

200
static bool g4x_fbc_is_active(struct drm_i915_private *dev_priv)
201 202 203 204
{
	return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
}

205 206
/* This function forces a CFB recompression through the nuke operation. */
static void intel_fbc_recompress(struct drm_i915_private *dev_priv)
207
{
208 209
	I915_WRITE(MSG_FBC_REND_STATE, FBC_REND_NUKE);
	POSTING_READ(MSG_FBC_REND_STATE);
210 211
}

212
static void ilk_fbc_activate(struct drm_i915_private *dev_priv)
213
{
214
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
215
	u32 dpfc_ctl;
216
	int threshold = dev_priv->fbc.threshold;
217

218
	dpfc_ctl = DPFC_CTL_PLANE(params->crtc.i9xx_plane);
219
	if (params->fb.format->cpp[0] == 2)
220
		threshold++;
221

222
	switch (threshold) {
223 224 225 226 227 228 229 230 231 232 233
	case 4:
	case 3:
		dpfc_ctl |= DPFC_CTL_LIMIT_4X;
		break;
	case 2:
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
		break;
	case 1:
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
		break;
	}
234

235
	if (params->fence_id >= 0) {
236
		dpfc_ctl |= DPFC_CTL_FENCE_EN;
237
		if (IS_GEN(dev_priv, 5))
238
			dpfc_ctl |= params->fence_id;
239
		if (IS_GEN(dev_priv, 6)) {
240
			I915_WRITE(SNB_DPFC_CTL_SA,
241
				   SNB_CPU_FENCE_ENABLE |
242
				   params->fence_id);
243 244 245 246
			I915_WRITE(DPFC_CPU_FENCE_OFFSET,
				   params->crtc.fence_y_offset);
		}
	} else {
247
		if (IS_GEN(dev_priv, 6)) {
248 249 250 251
			I915_WRITE(SNB_DPFC_CTL_SA, 0);
			I915_WRITE(DPFC_CPU_FENCE_OFFSET, 0);
		}
	}
252

253
	I915_WRITE(ILK_DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
254 255 256
	/* enable it... */
	I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);

257
	intel_fbc_recompress(dev_priv);
258 259
}

260
static void ilk_fbc_deactivate(struct drm_i915_private *dev_priv)
261 262 263 264 265 266 267 268 269 270 271
{
	u32 dpfc_ctl;

	/* Disable compression */
	dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
		I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
	}
}

272
static bool ilk_fbc_is_active(struct drm_i915_private *dev_priv)
273 274 275 276
{
	return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
}

277
static void gen7_fbc_activate(struct drm_i915_private *dev_priv)
278
{
279
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
280
	u32 dpfc_ctl;
281
	int threshold = dev_priv->fbc.threshold;
282

283
	/* Display WA #0529: skl, kbl, bxt. */
284
	if (IS_GEN(dev_priv, 9) && !IS_GEMINILAKE(dev_priv)) {
285 286 287 288
		u32 val = I915_READ(CHICKEN_MISC_4);

		val &= ~(FBC_STRIDE_OVERRIDE | FBC_STRIDE_MASK);

289
		if (params->gen9_wa_cfb_stride)
290 291 292 293 294
			val |= FBC_STRIDE_OVERRIDE | params->gen9_wa_cfb_stride;

		I915_WRITE(CHICKEN_MISC_4, val);
	}

295
	dpfc_ctl = 0;
296
	if (IS_IVYBRIDGE(dev_priv))
297
		dpfc_ctl |= IVB_DPFC_CTL_PLANE(params->crtc.i9xx_plane);
298

299
	if (params->fb.format->cpp[0] == 2)
300
		threshold++;
301

302
	switch (threshold) {
303 304 305 306 307 308 309 310 311 312 313 314
	case 4:
	case 3:
		dpfc_ctl |= DPFC_CTL_LIMIT_4X;
		break;
	case 2:
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
		break;
	case 1:
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
		break;
	}

315
	if (params->fence_id >= 0) {
316 317
		dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
		I915_WRITE(SNB_DPFC_CTL_SA,
318
			   SNB_CPU_FENCE_ENABLE |
319
			   params->fence_id);
320 321 322 323 324
		I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset);
	} else {
		I915_WRITE(SNB_DPFC_CTL_SA,0);
		I915_WRITE(DPFC_CPU_FENCE_OFFSET, 0);
	}
325 326 327 328

	if (dev_priv->fbc.false_color)
		dpfc_ctl |= FBC_CTL_FALSE_COLOR;

329
	if (IS_IVYBRIDGE(dev_priv)) {
330 331 332 333
		/* WaFbcAsynchFlipDisableFbcQueue:ivb */
		I915_WRITE(ILK_DISPLAY_CHICKEN1,
			   I915_READ(ILK_DISPLAY_CHICKEN1) |
			   ILK_FBCQ_DIS);
334
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
335
		/* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
336 337
		I915_WRITE(CHICKEN_PIPESL_1(params->crtc.pipe),
			   I915_READ(CHICKEN_PIPESL_1(params->crtc.pipe)) |
338 339 340
			   HSW_FBCQ_DIS);
	}

341 342
	if (INTEL_GEN(dev_priv) >= 11)
		/* Wa_1409120013:icl,ehl,tgl */
M
Matt Roper 已提交
343 344
		I915_WRITE(ILK_DPFC_CHICKEN, ILK_DPFC_CHICKEN_COMP_DUMMY_PIXEL);

345 346
	I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);

347
	intel_fbc_recompress(dev_priv);
348 349
}

350 351
static bool intel_fbc_hw_is_active(struct drm_i915_private *dev_priv)
{
352
	if (INTEL_GEN(dev_priv) >= 5)
353 354 355 356 357 358 359 360 361
		return ilk_fbc_is_active(dev_priv);
	else if (IS_GM45(dev_priv))
		return g4x_fbc_is_active(dev_priv);
	else
		return i8xx_fbc_is_active(dev_priv);
}

static void intel_fbc_hw_activate(struct drm_i915_private *dev_priv)
{
362 363 364 365
	struct intel_fbc *fbc = &dev_priv->fbc;

	fbc->active = true;

366
	if (INTEL_GEN(dev_priv) >= 7)
367
		gen7_fbc_activate(dev_priv);
368
	else if (INTEL_GEN(dev_priv) >= 5)
369 370 371 372 373 374 375 376 377
		ilk_fbc_activate(dev_priv);
	else if (IS_GM45(dev_priv))
		g4x_fbc_activate(dev_priv);
	else
		i8xx_fbc_activate(dev_priv);
}

static void intel_fbc_hw_deactivate(struct drm_i915_private *dev_priv)
{
378 379 380 381
	struct intel_fbc *fbc = &dev_priv->fbc;

	fbc->active = false;

382
	if (INTEL_GEN(dev_priv) >= 5)
383 384 385 386 387 388 389
		ilk_fbc_deactivate(dev_priv);
	else if (IS_GM45(dev_priv))
		g4x_fbc_deactivate(dev_priv);
	else
		i8xx_fbc_deactivate(dev_priv);
}

R
Rodrigo Vivi 已提交
390
/**
391
 * intel_fbc_is_active - Is FBC active?
392
 * @dev_priv: i915 device instance
R
Rodrigo Vivi 已提交
393 394
 *
 * This function is used to verify the current state of FBC.
D
Daniel Vetter 已提交
395
 *
R
Rodrigo Vivi 已提交
396
 * FIXME: This should be tracked in the plane config eventually
D
Daniel Vetter 已提交
397
 * instead of queried at runtime for most callers.
R
Rodrigo Vivi 已提交
398
 */
399
bool intel_fbc_is_active(struct drm_i915_private *dev_priv)
400
{
401
	return dev_priv->fbc.active;
402 403
}

404 405
static void intel_fbc_deactivate(struct drm_i915_private *dev_priv,
				 const char *reason)
P
Paulo Zanoni 已提交
406
{
407 408 409
	struct intel_fbc *fbc = &dev_priv->fbc;

	WARN_ON(!mutex_is_locked(&fbc->lock));
P
Paulo Zanoni 已提交
410

411
	if (fbc->active)
412
		intel_fbc_hw_deactivate(dev_priv);
413 414

	fbc->no_fbc_reason = reason;
415 416
}

417
static int find_compression_threshold(struct drm_i915_private *dev_priv,
418
				      struct drm_mm_node *node,
419 420
				      unsigned int size,
				      unsigned int fb_cpp)
421 422 423
{
	int compression_threshold = 1;
	int ret;
424 425 426 427 428 429
	u64 end;

	/* The FBC hardware for BDW/SKL doesn't have access to the stolen
	 * reserved range size, so it always assumes the maximum (8mb) is used.
	 * If we enable FBC using a CFB on that memory range we'll get FIFO
	 * underruns, even if that range is not reserved by the BIOS. */
430
	if (IS_BROADWELL(dev_priv) || IS_GEN9_BC(dev_priv))
431
		end = resource_size(&dev_priv->dsm) - 8 * 1024 * 1024;
432
	else
433
		end = U64_MAX;
434 435 436 437 438 439 440 441 442

	/* HACK: This code depends on what we will do in *_enable_fbc. If that
	 * code changes, this code needs to change as well.
	 *
	 * The enable_fbc code will attempt to use one of our 2 compression
	 * thresholds, therefore, in that case, we only have 1 resort.
	 */

	/* Try to over-allocate to reduce reallocations and fragmentation. */
443 444
	ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size <<= 1,
						   4096, 0, end);
445 446 447 448 449 450 451 452 453
	if (ret == 0)
		return compression_threshold;

again:
	/* HW's ability to limit the CFB is 1:4 */
	if (compression_threshold > 4 ||
	    (fb_cpp == 2 && compression_threshold == 2))
		return 0;

454 455
	ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size >>= 1,
						   4096, 0, end);
456
	if (ret && INTEL_GEN(dev_priv) <= 4) {
457 458 459 460 461 462 463 464 465
		return 0;
	} else if (ret) {
		compression_threshold <<= 1;
		goto again;
	} else {
		return compression_threshold;
	}
}

466 467
static int intel_fbc_alloc_cfb(struct drm_i915_private *dev_priv,
			       unsigned int size, unsigned int fb_cpp)
468
{
469
	struct intel_fbc *fbc = &dev_priv->fbc;
470
	struct drm_mm_node *uninitialized_var(compressed_llb);
471
	int ret;
472

473
	WARN_ON(drm_mm_node_allocated(&fbc->compressed_fb));
474

475
	ret = find_compression_threshold(dev_priv, &fbc->compressed_fb,
476 477 478 479 480 481 482 483
					 size, fb_cpp);
	if (!ret)
		goto err_llb;
	else if (ret > 1) {
		DRM_INFO("Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n");

	}

484
	fbc->threshold = ret;
485

486
	if (INTEL_GEN(dev_priv) >= 5)
487
		I915_WRITE(ILK_DPFC_CB_BASE, fbc->compressed_fb.start);
488
	else if (IS_GM45(dev_priv)) {
489
		I915_WRITE(DPFC_CB_BASE, fbc->compressed_fb.start);
490 491 492 493 494 495 496 497 498 499
	} else {
		compressed_llb = kzalloc(sizeof(*compressed_llb), GFP_KERNEL);
		if (!compressed_llb)
			goto err_fb;

		ret = i915_gem_stolen_insert_node(dev_priv, compressed_llb,
						  4096, 4096);
		if (ret)
			goto err_fb;

500
		fbc->compressed_llb = compressed_llb;
501

502 503 504 505 506 507
		GEM_BUG_ON(range_overflows_t(u64, dev_priv->dsm.start,
					     fbc->compressed_fb.start,
					     U32_MAX));
		GEM_BUG_ON(range_overflows_t(u64, dev_priv->dsm.start,
					     fbc->compressed_llb->start,
					     U32_MAX));
508
		I915_WRITE(FBC_CFB_BASE,
509
			   dev_priv->dsm.start + fbc->compressed_fb.start);
510
		I915_WRITE(FBC_LL_BASE,
511
			   dev_priv->dsm.start + compressed_llb->start);
512 513
	}

514
	DRM_DEBUG_KMS("reserved %llu bytes of contiguous stolen space for FBC, threshold: %d\n",
515
		      fbc->compressed_fb.size, fbc->threshold);
516 517 518 519 520

	return 0;

err_fb:
	kfree(compressed_llb);
521
	i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
522
err_llb:
523 524
	if (drm_mm_initialized(&dev_priv->mm.stolen))
		pr_info_once("drm: not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size);
525 526 527
	return -ENOSPC;
}

528
static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
529
{
530 531 532 533 534 535 536 537
	struct intel_fbc *fbc = &dev_priv->fbc;

	if (drm_mm_node_allocated(&fbc->compressed_fb))
		i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);

	if (fbc->compressed_llb) {
		i915_gem_stolen_remove_node(dev_priv, fbc->compressed_llb);
		kfree(fbc->compressed_llb);
538 539 540
	}
}

541
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
542
{
543 544
	struct intel_fbc *fbc = &dev_priv->fbc;

P
Paulo Zanoni 已提交
545
	if (!fbc_supported(dev_priv))
546 547
		return;

548
	mutex_lock(&fbc->lock);
549
	__intel_fbc_cleanup_cfb(dev_priv);
550
	mutex_unlock(&fbc->lock);
P
Paulo Zanoni 已提交
551 552
}

553 554 555
static bool stride_is_valid(struct drm_i915_private *dev_priv,
			    unsigned int stride)
{
556 557 558
	/* This should have been caught earlier. */
	if (WARN_ON_ONCE((stride & (64 - 1)) != 0))
		return false;
559 560

	/* Below are the additional FBC restrictions. */
561 562
	if (stride < 512)
		return false;
563

564
	if (IS_GEN(dev_priv, 2) || IS_GEN(dev_priv, 3))
565 566
		return stride == 4096 || stride == 8192;

567
	if (IS_GEN(dev_priv, 4) && !IS_G4X(dev_priv) && stride < 2048)
568 569 570 571 572 573 574 575
		return false;

	if (stride > 16384)
		return false;

	return true;
}

576
static bool pixel_format_is_valid(struct drm_i915_private *dev_priv,
577
				  u32 pixel_format)
578
{
579
	switch (pixel_format) {
580 581 582 583 584 585
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_XBGR8888:
		return true;
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_RGB565:
		/* 16bpp not supported on gen2 */
586
		if (IS_GEN(dev_priv, 2))
587 588 589 590 591 592 593 594 595 596
			return false;
		/* WaFbcOnly1to1Ratio:ctg */
		if (IS_G4X(dev_priv))
			return false;
		return true;
	default:
		return false;
	}
}

597 598 599 600 601 602 603
/*
 * For some reason, the hardware tracking starts looking at whatever we
 * programmed as the display plane base address register. It does not look at
 * the X and Y offset registers. That's why we look at the crtc->adjusted{x,y}
 * variables instead of just looking at the pipe/plane size.
 */
static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc *crtc)
604
{
605
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
606
	struct intel_fbc *fbc = &dev_priv->fbc;
607
	unsigned int effective_w, effective_h, max_w, max_h;
608

609 610 611 612
	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
		max_w = 5120;
		max_h = 4096;
	} else if (INTEL_GEN(dev_priv) >= 8 || IS_HASWELL(dev_priv)) {
613 614
		max_w = 4096;
		max_h = 4096;
615
	} else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
616 617 618 619 620 621 622
		max_w = 4096;
		max_h = 2048;
	} else {
		max_w = 2048;
		max_h = 1536;
	}

623 624
	intel_fbc_get_plane_source_size(&fbc->state_cache, &effective_w,
					&effective_h);
625 626
	effective_w += fbc->state_cache.plane.adjusted_x;
	effective_h += fbc->state_cache.plane.adjusted_y;
627 628

	return effective_w <= max_w && effective_h <= max_h;
629 630
}

631
static void intel_fbc_update_state_cache(struct intel_crtc *crtc,
632 633
					 const struct intel_crtc_state *crtc_state,
					 const struct intel_plane_state *plane_state)
634
{
635
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
636
	struct intel_fbc *fbc = &dev_priv->fbc;
637
	struct intel_fbc_state_cache *cache = &fbc->state_cache;
638
	struct drm_framebuffer *fb = plane_state->hw.fb;
639

640 641 642
	cache->plane.visible = plane_state->uapi.visible;
	if (!cache->plane.visible)
		return;
643

644
	cache->crtc.mode_flags = crtc_state->hw.adjusted_mode.flags;
645
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
646
		cache->crtc.hsw_bdw_pixel_rate = crtc_state->pixel_rate;
647

648
	cache->plane.rotation = plane_state->hw.rotation;
649 650 651 652 653
	/*
	 * Src coordinates are already rotated by 270 degrees for
	 * the 90/270 degree plane rotation cases (to match the
	 * GTT mapping), hence no need to account for rotation here.
	 */
654 655
	cache->plane.src_w = drm_rect_width(&plane_state->uapi.src) >> 16;
	cache->plane.src_h = drm_rect_height(&plane_state->uapi.src) >> 16;
656 657
	cache->plane.adjusted_x = plane_state->color_plane[0].x;
	cache->plane.adjusted_y = plane_state->color_plane[0].y;
658
	cache->plane.y = plane_state->uapi.src.y1 >> 16;
659

660
	cache->plane.pixel_blend_mode = plane_state->hw.pixel_blend_mode;
661

662
	cache->fb.format = fb->format;
663
	cache->fb.stride = fb->pitches[0];
664

665 666 667 668 669 670 671 672
	WARN_ON(plane_state->flags & PLANE_HAS_FENCE &&
		!plane_state->vma->fence);

	if (plane_state->flags & PLANE_HAS_FENCE &&
	    plane_state->vma->fence)
		cache->fence_id = plane_state->vma->fence->id;
	else
		cache->fence_id = -1;
673 674 675 676
}

static bool intel_fbc_can_activate(struct intel_crtc *crtc)
{
677
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
678 679 680
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_state_cache *cache = &fbc->state_cache;

681 682 683 684 685
	if (!cache->plane.visible) {
		fbc->no_fbc_reason = "primary plane not visible";
		return false;
	}

686 687 688 689 690 691 692 693
	/* We don't need to use a state cache here since this information is
	 * global for all CRTC.
	 */
	if (fbc->underrun_detected) {
		fbc->no_fbc_reason = "underrun detected";
		return false;
	}

694
	if (cache->crtc.mode_flags & DRM_MODE_FLAG_INTERLACE) {
695
		fbc->no_fbc_reason = "incompatible mode";
696
		return false;
697 698
	}

699
	if (!intel_fbc_hw_tracking_covers_screen(crtc)) {
700
		fbc->no_fbc_reason = "mode too large for compression";
701
		return false;
702
	}
703

704 705
	/* The use of a CPU fence is mandatory in order to detect writes
	 * by the CPU to the scanout and trigger updates to the FBC.
706 707 708 709
	 *
	 * Note that is possible for a tiled surface to be unmappable (and
	 * so have no fence associated with it) due to aperture constaints
	 * at the time of pinning.
710 711 712 713 714 715
	 *
	 * FIXME with 90/270 degree rotation we should use the fence on
	 * the normal GTT view (the rotated view doesn't even have a
	 * fence). Would need changes to the FBC fence Y offset as well.
	 * For now this will effecively disable FBC with 90/270 degree
	 * rotation.
716
	 */
717
	if (cache->fence_id < 0) {
718 719
		fbc->no_fbc_reason = "framebuffer not tiled or fenced";
		return false;
720
	}
721
	if (INTEL_GEN(dev_priv) <= 4 && !IS_G4X(dev_priv) &&
722
	    cache->plane.rotation != DRM_MODE_ROTATE_0) {
723
		fbc->no_fbc_reason = "rotation unsupported";
724
		return false;
725 726
	}

727
	if (!stride_is_valid(dev_priv, cache->fb.stride)) {
728
		fbc->no_fbc_reason = "framebuffer stride not supported";
729
		return false;
730 731
	}

732
	if (!pixel_format_is_valid(dev_priv, cache->fb.format->format)) {
733
		fbc->no_fbc_reason = "pixel format is invalid";
734
		return false;
735 736
	}

737 738 739 740 741 742
	if (cache->plane.pixel_blend_mode != DRM_MODE_BLEND_PIXEL_NONE &&
	    cache->fb.format->has_alpha) {
		fbc->no_fbc_reason = "per-pixel alpha blending is incompatible with FBC";
		return false;
	}

743 744
	/* WaFbcExceedCdClockThreshold:hsw,bdw */
	if ((IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) &&
745
	    cache->crtc.hsw_bdw_pixel_rate >= dev_priv->cdclk.hw.cdclk * 95 / 100) {
746
		fbc->no_fbc_reason = "pixel rate is too big";
747
		return false;
748 749
	}

750 751 752 753 754 755 756 757 758 759
	/* It is possible for the required CFB size change without a
	 * crtc->disable + crtc->enable since it is possible to change the
	 * stride without triggering a full modeset. Since we try to
	 * over-allocate the CFB, there's a chance we may keep FBC enabled even
	 * if this happens, but if we exceed the current CFB size we'll have to
	 * disable FBC. Notice that it would be possible to disable FBC, wait
	 * for a frame, free the stolen node, then try to reenable FBC in case
	 * we didn't get any invalidate/deactivate calls, but this would require
	 * a lot of tracking just for a specific case. If we conclude it's an
	 * important case, we can implement it later. */
760
	if (intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache) >
761
	    fbc->compressed_fb.size * fbc->threshold) {
762
		fbc->no_fbc_reason = "CFB requirements changed";
763 764 765
		return false;
	}

766 767 768 769 770
	/*
	 * Work around a problem on GEN9+ HW, where enabling FBC on a plane
	 * having a Y offset that isn't divisible by 4 causes FIFO underrun
	 * and screen flicker.
	 */
771
	if (IS_GEN_RANGE(dev_priv, 9, 10) &&
772 773 774 775 776
	    (fbc->state_cache.plane.adjusted_y & 3)) {
		fbc->no_fbc_reason = "plane Y offset is misaligned";
		return false;
	}

777 778 779
	return true;
}

780
static bool intel_fbc_can_enable(struct drm_i915_private *dev_priv)
781
{
782
	struct intel_fbc *fbc = &dev_priv->fbc;
783

784
	if (intel_vgpu_active(dev_priv)) {
785
		fbc->no_fbc_reason = "VGPU is active";
786 787 788
		return false;
	}

789
	if (!i915_modparams.enable_fbc) {
790
		fbc->no_fbc_reason = "disabled per module param or by default";
791 792 793
		return false;
	}

794 795 796 797 798
	if (fbc->underrun_detected) {
		fbc->no_fbc_reason = "underrun detected";
		return false;
	}

799 800 801
	return true;
}

802 803 804
static void intel_fbc_get_reg_params(struct intel_crtc *crtc,
				     struct intel_fbc_reg_params *params)
{
805
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
806 807
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_state_cache *cache = &fbc->state_cache;
808 809 810 811 812 813

	/* Since all our fields are integer types, use memset here so the
	 * comparison function can rely on memcmp because the padding will be
	 * zero. */
	memset(params, 0, sizeof(*params));

814
	params->fence_id = cache->fence_id;
815

816
	params->crtc.pipe = crtc->pipe;
V
Ville Syrjälä 已提交
817
	params->crtc.i9xx_plane = to_intel_plane(crtc->base.primary)->i9xx_plane;
818
	params->crtc.fence_y_offset = get_crtc_fence_y_offset(fbc);
819

820
	params->fb.format = cache->fb.format;
821
	params->fb.stride = cache->fb.stride;
822

823
	params->cfb_size = intel_fbc_calculate_cfb_size(dev_priv, cache);
824

825
	params->gen9_wa_cfb_stride = cache->gen9_wa_cfb_stride;
826 827

	params->plane_visible = cache->plane.visible;
828 829
}

830
void intel_fbc_pre_update(struct intel_crtc *crtc,
831 832
			  const struct intel_crtc_state *crtc_state,
			  const struct intel_plane_state *plane_state)
833
{
834
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
835
	struct intel_fbc *fbc = &dev_priv->fbc;
836
	const char *reason = "update pending";
837

838 839 840 841
	if (!fbc_supported(dev_priv))
		return;

	mutex_lock(&fbc->lock);
842

843
	if (!fbc->enabled || fbc->crtc != crtc)
844
		goto unlock;
845

846
	intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
847
	fbc->flip_pending = true;
848

849
	intel_fbc_deactivate(dev_priv, reason);
850 851
unlock:
	mutex_unlock(&fbc->lock);
852 853
}

854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877
/**
 * __intel_fbc_disable - disable FBC
 * @dev_priv: i915 device instance
 *
 * This is the low level function that actually disables FBC. Callers should
 * grab the FBC lock.
 */
static void __intel_fbc_disable(struct drm_i915_private *dev_priv)
{
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_crtc *crtc = fbc->crtc;

	WARN_ON(!mutex_is_locked(&fbc->lock));
	WARN_ON(!fbc->enabled);
	WARN_ON(fbc->active);

	DRM_DEBUG_KMS("Disabling FBC on pipe %c\n", pipe_name(crtc->pipe));

	__intel_fbc_cleanup_cfb(dev_priv);

	fbc->enabled = false;
	fbc->crtc = NULL;
}

878
static void __intel_fbc_post_update(struct intel_crtc *crtc)
879
{
880
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
881 882 883 884 885 886 887
	struct intel_fbc *fbc = &dev_priv->fbc;

	WARN_ON(!mutex_is_locked(&fbc->lock));

	if (!fbc->enabled || fbc->crtc != crtc)
		return;

888 889 890
	fbc->flip_pending = false;
	WARN_ON(fbc->active);

891 892 893 894 895 896 897
	if (!i915_modparams.enable_fbc) {
		intel_fbc_deactivate(dev_priv, "disabled at runtime per module param");
		__intel_fbc_disable(dev_priv);

		return;
	}

898
	intel_fbc_get_reg_params(crtc, &fbc->params);
899

900
	if (!intel_fbc_can_activate(crtc))
901 902
		return;

903 904
	if (!fbc->busy_bits) {
		intel_fbc_deactivate(dev_priv, "FBC enabled (active or scheduled)");
905
		intel_fbc_hw_activate(dev_priv);
906 907
	} else
		intel_fbc_deactivate(dev_priv, "frontbuffer write");
P
Paulo Zanoni 已提交
908 909
}

910
void intel_fbc_post_update(struct intel_crtc *crtc)
P
Paulo Zanoni 已提交
911
{
912
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
913
	struct intel_fbc *fbc = &dev_priv->fbc;
914

P
Paulo Zanoni 已提交
915
	if (!fbc_supported(dev_priv))
916 917
		return;

918
	mutex_lock(&fbc->lock);
919
	__intel_fbc_post_update(crtc);
920
	mutex_unlock(&fbc->lock);
921 922
}

923 924 925 926 927 928 929 930
static unsigned int intel_fbc_get_frontbuffer_bit(struct intel_fbc *fbc)
{
	if (fbc->enabled)
		return to_intel_plane(fbc->crtc->base.primary)->frontbuffer_bit;
	else
		return fbc->possible_framebuffer_bits;
}

931 932 933 934
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin)
{
935
	struct intel_fbc *fbc = &dev_priv->fbc;
936

P
Paulo Zanoni 已提交
937
	if (!fbc_supported(dev_priv))
938 939
		return;

940
	if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
941 942
		return;

943
	mutex_lock(&fbc->lock);
P
Paulo Zanoni 已提交
944

945
	fbc->busy_bits |= intel_fbc_get_frontbuffer_bit(fbc) & frontbuffer_bits;
946

947
	if (fbc->enabled && fbc->busy_bits)
948
		intel_fbc_deactivate(dev_priv, "frontbuffer write");
P
Paulo Zanoni 已提交
949

950
	mutex_unlock(&fbc->lock);
951 952 953
}

void intel_fbc_flush(struct drm_i915_private *dev_priv,
954
		     unsigned int frontbuffer_bits, enum fb_op_origin origin)
955
{
956 957
	struct intel_fbc *fbc = &dev_priv->fbc;

P
Paulo Zanoni 已提交
958
	if (!fbc_supported(dev_priv))
959 960
		return;

961
	mutex_lock(&fbc->lock);
962

963
	fbc->busy_bits &= ~frontbuffer_bits;
964

965 966 967
	if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
		goto out;

968 969
	if (!fbc->busy_bits && fbc->enabled &&
	    (frontbuffer_bits & intel_fbc_get_frontbuffer_bit(fbc))) {
970
		if (fbc->active)
971
			intel_fbc_recompress(dev_priv);
972
		else if (!fbc->flip_pending)
973
			__intel_fbc_post_update(fbc->crtc);
974
	}
P
Paulo Zanoni 已提交
975

976
out:
977
	mutex_unlock(&fbc->lock);
978 979
}

980 981 982 983 984 985 986 987 988 989 990 991 992
/**
 * intel_fbc_choose_crtc - select a CRTC to enable FBC on
 * @dev_priv: i915 device instance
 * @state: the atomic state structure
 *
 * This function looks at the proposed state for CRTCs and planes, then chooses
 * which pipe is going to have FBC by setting intel_crtc_state->enable_fbc to
 * true.
 *
 * Later, intel_fbc_enable is going to look for state->enable_fbc and then maybe
 * enable FBC for the chosen CRTC. If it does, it will set dev_priv->fbc.crtc.
 */
void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
993
			   struct intel_atomic_state *state)
994 995
{
	struct intel_fbc *fbc = &dev_priv->fbc;
996 997
	struct intel_plane *plane;
	struct intel_plane_state *plane_state;
998
	bool crtc_chosen = false;
999
	int i;
1000 1001 1002

	mutex_lock(&fbc->lock);

1003 1004
	/* Does this atomic commit involve the CRTC currently tied to FBC? */
	if (fbc->crtc &&
1005
	    !intel_atomic_get_new_crtc_state(state, fbc->crtc))
1006 1007
		goto out;

1008 1009 1010
	if (!intel_fbc_can_enable(dev_priv))
		goto out;

1011 1012 1013 1014
	/* Simply choose the first CRTC that is compatible and has a visible
	 * plane. We could go for fancier schemes such as checking the plane
	 * size, but this would just affect the few platforms that don't tie FBC
	 * to pipe or plane A. */
1015 1016
	for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
		struct intel_crtc_state *crtc_state;
1017
		struct intel_crtc *crtc = to_intel_crtc(plane_state->hw.crtc);
1018

1019
		if (!plane->has_fbc)
1020 1021
			continue;

1022
		if (!plane_state->uapi.visible)
1023 1024
			continue;

1025
		crtc_state = intel_atomic_get_new_crtc_state(state, crtc);
1026

1027
		crtc_state->enable_fbc = true;
1028
		crtc_chosen = true;
1029
		break;
1030 1031
	}

1032 1033 1034
	if (!crtc_chosen)
		fbc->no_fbc_reason = "no suitable CRTC for FBC";

1035 1036 1037 1038
out:
	mutex_unlock(&fbc->lock);
}

1039 1040 1041
/**
 * intel_fbc_enable: tries to enable FBC on the CRTC
 * @crtc: the CRTC
1042 1043
 * @crtc_state: corresponding &drm_crtc_state for @crtc
 * @plane_state: corresponding &drm_plane_state for the primary plane of @crtc
1044
 *
1045
 * This function checks if the given CRTC was chosen for FBC, then enables it if
1046 1047 1048
 * possible. Notice that it doesn't activate FBC. It is valid to call
 * intel_fbc_enable multiple times for the same pipe without an
 * intel_fbc_disable in the middle, as long as it is deactivated.
1049
 */
1050
void intel_fbc_enable(struct intel_crtc *crtc,
1051 1052
		      const struct intel_crtc_state *crtc_state,
		      const struct intel_plane_state *plane_state)
1053
{
1054
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1055
	struct intel_fbc *fbc = &dev_priv->fbc;
1056 1057
	struct intel_fbc_state_cache *cache = &fbc->state_cache;
	const struct drm_framebuffer *fb = plane_state->hw.fb;
1058 1059 1060 1061

	if (!fbc_supported(dev_priv))
		return;

1062
	mutex_lock(&fbc->lock);
1063

1064
	if (fbc->enabled) {
1065 1066
		WARN_ON(fbc->crtc == NULL);
		if (fbc->crtc == crtc) {
1067
			WARN_ON(!crtc_state->enable_fbc);
1068 1069
			WARN_ON(fbc->active);
		}
1070 1071 1072
		goto out;
	}

1073
	if (!crtc_state->enable_fbc)
1074 1075
		goto out;

1076 1077
	WARN_ON(fbc->active);
	WARN_ON(fbc->crtc != NULL);
1078

1079
	intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
1080 1081 1082 1083 1084 1085 1086 1087

	/* FIXME crtc_state->enable_fbc lies :( */
	if (!cache->plane.visible)
		goto out;

	if (intel_fbc_alloc_cfb(dev_priv,
				intel_fbc_calculate_cfb_size(dev_priv, cache),
				fb->format->cpp[0])) {
1088
		fbc->no_fbc_reason = "not enough stolen memory";
1089 1090 1091
		goto out;
	}

1092 1093 1094 1095 1096 1097 1098
	if (IS_GEN(dev_priv, 9) && !IS_GEMINILAKE(dev_priv) &&
	    fb->modifier != I915_FORMAT_MOD_X_TILED)
		cache->gen9_wa_cfb_stride =
			DIV_ROUND_UP(cache->plane.src_w, 32 * fbc->threshold) * 8;
	else
		cache->gen9_wa_cfb_stride = 0;

1099
	DRM_DEBUG_KMS("Enabling FBC on pipe %c\n", pipe_name(crtc->pipe));
1100
	fbc->no_fbc_reason = "FBC enabled but not active yet\n";
1101

1102 1103
	fbc->enabled = true;
	fbc->crtc = crtc;
1104
out:
1105
	mutex_unlock(&fbc->lock);
1106 1107 1108
}

/**
1109
 * intel_fbc_disable - disable FBC if it's associated with crtc
1110 1111 1112 1113
 * @crtc: the CRTC
 *
 * This function disables FBC if it's associated with the provided CRTC.
 */
1114
void intel_fbc_disable(struct intel_crtc *crtc)
1115
{
1116
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1117
	struct intel_fbc *fbc = &dev_priv->fbc;
1118 1119 1120 1121

	if (!fbc_supported(dev_priv))
		return;

1122
	mutex_lock(&fbc->lock);
1123
	if (fbc->crtc == crtc)
1124
		__intel_fbc_disable(dev_priv);
1125
	mutex_unlock(&fbc->lock);
1126 1127 1128
}

/**
1129
 * intel_fbc_global_disable - globally disable FBC
1130 1131 1132 1133
 * @dev_priv: i915 device instance
 *
 * This function disables FBC regardless of which CRTC is associated with it.
 */
1134
void intel_fbc_global_disable(struct drm_i915_private *dev_priv)
1135
{
1136 1137
	struct intel_fbc *fbc = &dev_priv->fbc;

1138 1139 1140
	if (!fbc_supported(dev_priv))
		return;

1141
	mutex_lock(&fbc->lock);
1142 1143
	if (fbc->enabled) {
		WARN_ON(fbc->crtc->active);
1144
		__intel_fbc_disable(dev_priv);
1145
	}
1146
	mutex_unlock(&fbc->lock);
1147 1148
}

1149 1150 1151 1152 1153 1154 1155 1156 1157
static void intel_fbc_underrun_work_fn(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, fbc.underrun_work);
	struct intel_fbc *fbc = &dev_priv->fbc;

	mutex_lock(&fbc->lock);

	/* Maybe we were scheduled twice. */
1158
	if (fbc->underrun_detected || !fbc->enabled)
1159 1160 1161 1162 1163
		goto out;

	DRM_DEBUG_KMS("Disabling FBC due to FIFO underrun.\n");
	fbc->underrun_detected = true;

1164
	intel_fbc_deactivate(dev_priv, "FIFO underrun");
1165 1166 1167 1168
out:
	mutex_unlock(&fbc->lock);
}

1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196
/*
 * intel_fbc_reset_underrun - reset FBC fifo underrun status.
 * @dev_priv: i915 device instance
 *
 * See intel_fbc_handle_fifo_underrun_irq(). For automated testing we
 * want to re-enable FBC after an underrun to increase test coverage.
 */
int intel_fbc_reset_underrun(struct drm_i915_private *dev_priv)
{
	int ret;

	cancel_work_sync(&dev_priv->fbc.underrun_work);

	ret = mutex_lock_interruptible(&dev_priv->fbc.lock);
	if (ret)
		return ret;

	if (dev_priv->fbc.underrun_detected) {
		DRM_DEBUG_KMS("Re-allowing FBC after fifo underrun\n");
		dev_priv->fbc.no_fbc_reason = "FIFO underrun cleared";
	}

	dev_priv->fbc.underrun_detected = false;
	mutex_unlock(&dev_priv->fbc.lock);

	return 0;
}

1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229
/**
 * intel_fbc_handle_fifo_underrun_irq - disable FBC when we get a FIFO underrun
 * @dev_priv: i915 device instance
 *
 * Without FBC, most underruns are harmless and don't really cause too many
 * problems, except for an annoying message on dmesg. With FBC, underruns can
 * become black screens or even worse, especially when paired with bad
 * watermarks. So in order for us to be on the safe side, completely disable FBC
 * in case we ever detect a FIFO underrun on any pipe. An underrun on any pipe
 * already suggests that watermarks may be bad, so try to be as safe as
 * possible.
 *
 * This function is called from the IRQ handler.
 */
void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv)
{
	struct intel_fbc *fbc = &dev_priv->fbc;

	if (!fbc_supported(dev_priv))
		return;

	/* There's no guarantee that underrun_detected won't be set to true
	 * right after this check and before the work is scheduled, but that's
	 * not a problem since we'll check it again under the work function
	 * while FBC is locked. This check here is just to prevent us from
	 * unnecessarily scheduling the work, and it relies on the fact that we
	 * never switch underrun_detect back to false after it's true. */
	if (READ_ONCE(fbc->underrun_detected))
		return;

	schedule_work(&fbc->underrun_work);
}

1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240
/*
 * The DDX driver changes its behavior depending on the value it reads from
 * i915.enable_fbc, so sanitize it by translating the default value into either
 * 0 or 1 in order to allow it to know what's going on.
 *
 * Notice that this is done at driver initialization and we still allow user
 * space to change the value during runtime without sanitizing it again. IGT
 * relies on being able to change i915.enable_fbc at runtime.
 */
static int intel_sanitize_fbc_option(struct drm_i915_private *dev_priv)
{
1241 1242
	if (i915_modparams.enable_fbc >= 0)
		return !!i915_modparams.enable_fbc;
1243

1244 1245 1246
	if (!HAS_FBC(dev_priv))
		return 0;

1247
	/* https://bugs.freedesktop.org/show_bug.cgi?id=108085 */
1248
	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
1249 1250
		return 0;

P
Paulo Zanoni 已提交
1251
	if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9)
1252 1253 1254 1255 1256
		return 1;

	return 0;
}

1257 1258 1259
static bool need_fbc_vtd_wa(struct drm_i915_private *dev_priv)
{
	/* WaFbcTurnOffFbcWhenHyperVisorIsUsed:skl,bxt */
1260
	if (intel_vtd_active() &&
1261 1262 1263 1264 1265 1266 1267 1268
	    (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))) {
		DRM_INFO("Disabling framebuffer compression (FBC) to prevent screen flicker with VT-d enabled\n");
		return true;
	}

	return false;
}

R
Rodrigo Vivi 已提交
1269 1270 1271 1272 1273 1274
/**
 * intel_fbc_init - Initialize FBC
 * @dev_priv: the i915 device
 *
 * This function might be called during PM init process.
 */
1275 1276
void intel_fbc_init(struct drm_i915_private *dev_priv)
{
1277
	struct intel_fbc *fbc = &dev_priv->fbc;
1278

1279
	INIT_WORK(&fbc->underrun_work, intel_fbc_underrun_work_fn);
1280 1281 1282
	mutex_init(&fbc->lock);
	fbc->enabled = false;
	fbc->active = false;
P
Paulo Zanoni 已提交
1283

1284 1285 1286
	if (!drm_mm_initialized(&dev_priv->mm.stolen))
		mkwrite_device_info(dev_priv)->display.has_fbc = false;

1287
	if (need_fbc_vtd_wa(dev_priv))
1288
		mkwrite_device_info(dev_priv)->display.has_fbc = false;
1289

1290 1291 1292
	i915_modparams.enable_fbc = intel_sanitize_fbc_option(dev_priv);
	DRM_DEBUG_KMS("Sanitized enable_fbc value: %d\n",
		      i915_modparams.enable_fbc);
1293

1294
	if (!HAS_FBC(dev_priv)) {
1295
		fbc->no_fbc_reason = "unsupported by this chipset";
1296 1297 1298
		return;
	}

1299
	/* This value was pulled out of someone's hat */
1300
	if (INTEL_GEN(dev_priv) <= 4 && !IS_GM45(dev_priv))
1301 1302
		I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);

1303
	/* We still don't have any sort of hardware state readout for FBC, so
1304 1305
	 * deactivate it in case the BIOS activated it to make sure software
	 * matches the hardware state. */
1306 1307
	if (intel_fbc_hw_is_active(dev_priv))
		intel_fbc_hw_deactivate(dev_priv);
1308
}