nouveau_chan.c 12.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * Copyright 2012 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */

25 26
#include <nvif/os.h>
#include <nvif/class.h>
27
#include <nvif/cl0002.h>
28 29 30 31
#include <nvif/cl006b.h>
#include <nvif/cl506f.h>
#include <nvif/cl906f.h>
#include <nvif/cla06f.h>
32
#include <nvif/ioctl.h>
33 34

/*XXX*/
35 36
#include <core/client.h>

37
#include "nouveau_drv.h"
38 39 40 41 42 43 44
#include "nouveau_dma.h"
#include "nouveau_bo.h"
#include "nouveau_chan.h"
#include "nouveau_fence.h"
#include "nouveau_abi16.h"

MODULE_PARM_DESC(vram_pushbuf, "Create DMA push buffers in VRAM");
45
int nouveau_vram_pushbuf;
46 47
module_param_named(vram_pushbuf, nouveau_vram_pushbuf, int, 0400);

48 49 50 51 52 53 54 55 56 57
static int
nouveau_channel_killed(struct nvif_notify *ntfy)
{
	struct nouveau_channel *chan = container_of(ntfy, typeof(*chan), kill);
	struct nouveau_cli *cli = (void *)chan->user.client;
	NV_PRINTK(warn, cli, "channel %d killed!\n", chan->chid);
	atomic_set(&chan->killed, 1);
	return NVIF_NOTIFY_DROP;
}

58 59 60
int
nouveau_channel_idle(struct nouveau_channel *chan)
{
61
	if (likely(chan && chan->fence && !atomic_read(&chan->killed))) {
62 63 64
		struct nouveau_cli *cli = (void *)chan->user.client;
		struct nouveau_fence *fence = NULL;
		int ret;
65

66 67 68 69 70
		ret = nouveau_fence_new(chan, false, &fence);
		if (!ret) {
			ret = nouveau_fence_wait(fence, false, false);
			nouveau_fence_unref(&fence);
		}
71

72
		if (ret) {
73 74
			NV_PRINTK(err, cli, "failed to idle channel %d [%s]\n",
				  chan->chid, nvxx_client(&cli->base)->name);
75 76 77 78
			return ret;
		}
	}
	return 0;
79 80 81 82 83 84 85
}

void
nouveau_channel_del(struct nouveau_channel **pchan)
{
	struct nouveau_channel *chan = *pchan;
	if (chan) {
86
		if (chan->fence)
87
			nouveau_fence(chan->drm)->context_del(chan);
88 89 90
		nvif_object_fini(&chan->nvsw);
		nvif_object_fini(&chan->gart);
		nvif_object_fini(&chan->vram);
91
		nvif_notify_fini(&chan->kill);
92
		nvif_object_fini(&chan->user);
93
		nvif_object_fini(&chan->push.ctxdma);
94 95
		nouveau_bo_vma_del(chan->push.buffer, &chan->push.vma);
		nouveau_bo_unmap(chan->push.buffer);
96 97
		if (chan->push.buffer && chan->push.buffer->pin_refcnt)
			nouveau_bo_unpin(chan->push.buffer);
98 99 100 101 102 103 104
		nouveau_bo_ref(NULL, &chan->push.buffer);
		kfree(chan);
	}
	*pchan = NULL;
}

static int
105
nouveau_channel_prep(struct nouveau_drm *drm, struct nvif_device *device,
106
		     u32 size, struct nouveau_channel **pchan)
107
{
108
	struct nouveau_cli *cli = (void *)device->object.client;
109
	struct nvkm_mmu *mmu = nvxx_mmu(device);
110
	struct nv_dma_v0 args = {};
111 112 113 114 115 116 117 118
	struct nouveau_channel *chan;
	u32 target;
	int ret;

	chan = *pchan = kzalloc(sizeof(*chan), GFP_KERNEL);
	if (!chan)
		return -ENOMEM;

119
	chan->device = device;
120
	chan->drm = drm;
121
	atomic_set(&chan->killed, 0);
122 123

	/* allocate memory for dma push buffer */
124
	target = TTM_PL_FLAG_TT | TTM_PL_FLAG_UNCACHED;
125 126 127
	if (nouveau_vram_pushbuf)
		target = TTM_PL_FLAG_VRAM;

128
	ret = nouveau_bo_new(cli, size, 0, target, 0, 0, NULL, NULL,
129 130
			    &chan->push.buffer);
	if (ret == 0) {
131
		ret = nouveau_bo_pin(chan->push.buffer, target, false);
132 133 134 135 136 137 138 139 140 141 142 143 144 145 146
		if (ret == 0)
			ret = nouveau_bo_map(chan->push.buffer);
	}

	if (ret) {
		nouveau_channel_del(pchan);
		return ret;
	}

	/* create dma object covering the *entire* memory space that the
	 * pushbuf lives in, this is because the GEM code requires that
	 * we be able to call out to other (indirect) push buffers
	 */
	chan->push.vma.offset = chan->push.buffer->bo.offset;

147
	if (device->info.family >= NV_DEVICE_INFO_V0_TESLA) {
148
		ret = nouveau_bo_vma_add(chan->push.buffer, cli->vm,
149 150 151 152 153 154
					&chan->push.vma);
		if (ret) {
			nouveau_channel_del(pchan);
			return ret;
		}

155 156
		args.target = NV_DMA_V0_TARGET_VM;
		args.access = NV_DMA_V0_ACCESS_VM;
157
		args.start = 0;
158
		args.limit = cli->vm->mmu->limit - 1;
159 160
	} else
	if (chan->push.buffer->bo.mem.mem_type == TTM_PL_VRAM) {
161
		if (device->info.family == NV_DEVICE_INFO_V0_TNT) {
162 163 164 165
			/* nv04 vram pushbuf hack, retarget to its location in
			 * the framebuffer bar rather than direct vram access..
			 * nfi why this exists, it came from the -nv ddx.
			 */
166 167
			args.target = NV_DMA_V0_TARGET_PCI;
			args.access = NV_DMA_V0_ACCESS_RDWR;
168 169
			args.start = nvxx_device(device)->func->
				resource_addr(nvxx_device(device), 1);
170
			args.limit = args.start + device->info.ram_user - 1;
171
		} else {
172 173
			args.target = NV_DMA_V0_TARGET_VRAM;
			args.access = NV_DMA_V0_ACCESS_RDWR;
174
			args.start = 0;
175
			args.limit = device->info.ram_user - 1;
176 177
		}
	} else {
178
		if (chan->drm->agp.bridge) {
179 180
			args.target = NV_DMA_V0_TARGET_AGP;
			args.access = NV_DMA_V0_ACCESS_RDWR;
181 182 183 184
			args.start = chan->drm->agp.base;
			args.limit = chan->drm->agp.base +
				     chan->drm->agp.size - 1;
		} else {
185 186
			args.target = NV_DMA_V0_TARGET_VM;
			args.access = NV_DMA_V0_ACCESS_RDWR;
187
			args.start = 0;
188
			args.limit = mmu->limit - 1;
189 190 191
		}
	}

192
	ret = nvif_object_init(&device->object, 0, NV_DMA_FROM_MEMORY,
193
			       &args, sizeof(args), &chan->push.ctxdma);
194 195 196 197 198 199 200 201
	if (ret) {
		nouveau_channel_del(pchan);
		return ret;
	}

	return 0;
}

202
static int
203
nouveau_channel_ind(struct nouveau_drm *drm, struct nvif_device *device,
204
		    u32 engine, struct nouveau_channel **pchan)
205
{
206 207
	static const u16 oclasses[] = { PASCAL_CHANNEL_GPFIFO_A,
					MAXWELL_CHANNEL_GPFIFO_A,
208
					KEPLER_CHANNEL_GPFIFO_B,
209
					KEPLER_CHANNEL_GPFIFO_A,
210 211 212
					FERMI_CHANNEL_GPFIFO,
					G82_CHANNEL_GPFIFO,
					NV50_CHANNEL_GPFIFO,
213
					0 };
214
	const u16 *oclass = oclasses;
215 216
	union {
		struct nv50_channel_gpfifo_v0 nv50;
217
		struct fermi_channel_gpfifo_v0 fermi;
218
		struct kepler_channel_gpfifo_a_v0 kepler;
219
	} args;
220
	struct nouveau_channel *chan;
221
	u32 size;
222 223 224
	int ret;

	/* allocate dma push buffer */
225
	ret = nouveau_channel_prep(drm, device, 0x12000, &chan);
226 227 228 229 230 231
	*pchan = chan;
	if (ret)
		return ret;

	/* create channel object */
	do {
232 233
		if (oclass[0] >= KEPLER_CHANNEL_GPFIFO_A) {
			args.kepler.version = 0;
234
			args.kepler.engines = engine;
235 236
			args.kepler.ilength = 0x02000;
			args.kepler.ioffset = 0x10000 + chan->push.vma.offset;
237
			args.kepler.vm = 0;
238
			size = sizeof(args.kepler);
239 240 241 242 243 244 245
		} else
		if (oclass[0] >= FERMI_CHANNEL_GPFIFO) {
			args.fermi.version = 0;
			args.fermi.ilength = 0x02000;
			args.fermi.ioffset = 0x10000 + chan->push.vma.offset;
			args.fermi.vm = 0;
			size = sizeof(args.fermi);
246 247 248 249
		} else {
			args.nv50.version = 0;
			args.nv50.ilength = 0x02000;
			args.nv50.ioffset = 0x10000 + chan->push.vma.offset;
250 251
			args.nv50.pushbuf = nvif_handle(&chan->push.ctxdma);
			args.nv50.vm = 0;
252 253 254
			size = sizeof(args.nv50);
		}

255
		ret = nvif_object_init(&device->object, 0, *oclass++,
256
				       &args, size, &chan->user);
257
		if (ret == 0) {
258 259
			if (chan->user.oclass >= KEPLER_CHANNEL_GPFIFO_A)
				chan->chid = args.kepler.chid;
260 261 262
			else
			if (chan->user.oclass >= FERMI_CHANNEL_GPFIFO)
				chan->chid = args.fermi.chid;
263
			else
264
				chan->chid = args.nv50.chid;
265
			return ret;
266
		}
267 268 269 270 271 272 273
	} while (*oclass);

	nouveau_channel_del(pchan);
	return ret;
}

static int
274
nouveau_channel_dma(struct nouveau_drm *drm, struct nvif_device *device,
275
		    struct nouveau_channel **pchan)
276
{
277 278 279 280
	static const u16 oclasses[] = { NV40_CHANNEL_DMA,
					NV17_CHANNEL_DMA,
					NV10_CHANNEL_DMA,
					NV03_CHANNEL_DMA,
281
					0 };
282
	const u16 *oclass = oclasses;
283
	struct nv03_channel_dma_v0 args;
284 285 286 287
	struct nouveau_channel *chan;
	int ret;

	/* allocate dma push buffer */
288
	ret = nouveau_channel_prep(drm, device, 0x10000, &chan);
289 290 291 292 293
	*pchan = chan;
	if (ret)
		return ret;

	/* create channel object */
294
	args.version = 0;
295
	args.pushbuf = nvif_handle(&chan->push.ctxdma);
296 297 298
	args.offset = chan->push.vma.offset;

	do {
299
		ret = nvif_object_init(&device->object, 0, *oclass++,
300
				       &args, sizeof(args), &chan->user);
301
		if (ret == 0) {
302
			chan->chid = args.chid;
303
			return ret;
304
		}
305 306 307 308 309 310 311 312 313
	} while (ret && *oclass);

	nouveau_channel_del(pchan);
	return ret;
}

static int
nouveau_channel_init(struct nouveau_channel *chan, u32 vram, u32 gart)
{
314
	struct nvif_device *device = chan->device;
315
	struct nouveau_cli *cli = (void *)chan->user.client;
316
	struct nouveau_drm *drm = chan->drm;
317
	struct nvkm_mmu *mmu = nvxx_mmu(device);
318
	struct nv_dma_v0 args = {};
319 320
	int ret, i;

321
	nvif_object_map(&chan->user, NULL, 0);
322

323 324 325 326 327 328 329 330 331 332 333 334 335
	if (chan->user.oclass >= FERMI_CHANNEL_GPFIFO) {
		ret = nvif_notify_init(&chan->user, nouveau_channel_killed,
				       true, NV906F_V0_NTFY_KILLED,
				       NULL, 0, 0, &chan->kill);
		if (ret == 0)
			ret = nvif_notify_get(&chan->kill);
		if (ret) {
			NV_ERROR(drm, "Failed to request channel kill "
				      "notification: %d\n", ret);
			return ret;
		}
	}

336
	/* allocate dma objects to cover all allowed vram, and gart */
337 338
	if (device->info.family < NV_DEVICE_INFO_V0_FERMI) {
		if (device->info.family >= NV_DEVICE_INFO_V0_TESLA) {
339 340
			args.target = NV_DMA_V0_TARGET_VM;
			args.access = NV_DMA_V0_ACCESS_VM;
341
			args.start = 0;
342
			args.limit = cli->vm->mmu->limit - 1;
343
		} else {
344 345
			args.target = NV_DMA_V0_TARGET_VRAM;
			args.access = NV_DMA_V0_ACCESS_RDWR;
346
			args.start = 0;
347
			args.limit = device->info.ram_user - 1;
348 349
		}

350 351
		ret = nvif_object_init(&chan->user, vram, NV_DMA_IN_MEMORY,
				       &args, sizeof(args), &chan->vram);
352 353 354
		if (ret)
			return ret;

355
		if (device->info.family >= NV_DEVICE_INFO_V0_TESLA) {
356 357
			args.target = NV_DMA_V0_TARGET_VM;
			args.access = NV_DMA_V0_ACCESS_VM;
358
			args.start = 0;
359
			args.limit = cli->vm->mmu->limit - 1;
360
		} else
361
		if (chan->drm->agp.bridge) {
362 363
			args.target = NV_DMA_V0_TARGET_AGP;
			args.access = NV_DMA_V0_ACCESS_RDWR;
364 365 366 367
			args.start = chan->drm->agp.base;
			args.limit = chan->drm->agp.base +
				     chan->drm->agp.size - 1;
		} else {
368 369
			args.target = NV_DMA_V0_TARGET_VM;
			args.access = NV_DMA_V0_ACCESS_RDWR;
370
			args.start = 0;
371
			args.limit = mmu->limit - 1;
372 373
		}

374 375
		ret = nvif_object_init(&chan->user, gart, NV_DMA_IN_MEMORY,
				       &args, sizeof(args), &chan->gart);
376 377 378 379 380
		if (ret)
			return ret;
	}

	/* initialise dma tracking parameters */
381
	switch (chan->user.oclass & 0x00ff) {
382
	case 0x006b:
383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410
	case 0x006e:
		chan->user_put = 0x40;
		chan->user_get = 0x44;
		chan->dma.max = (0x10000 / 4) - 2;
		break;
	default:
		chan->user_put = 0x40;
		chan->user_get = 0x44;
		chan->user_get_hi = 0x60;
		chan->dma.ib_base =  0x10000 / 4;
		chan->dma.ib_max  = (0x02000 / 8) - 1;
		chan->dma.ib_put  = 0;
		chan->dma.ib_free = chan->dma.ib_max - chan->dma.ib_put;
		chan->dma.max = chan->dma.ib_base;
		break;
	}

	chan->dma.put = 0;
	chan->dma.cur = chan->dma.put;
	chan->dma.free = chan->dma.max - chan->dma.cur;

	ret = RING_SPACE(chan, NOUVEAU_DMA_SKIPS);
	if (ret)
		return ret;

	for (i = 0; i < NOUVEAU_DMA_SKIPS; i++)
		OUT_RING(chan, 0x00000000);

411
	/* allocate software object class (used for fences on <= nv05) */
412
	if (device->info.family < NV_DEVICE_INFO_V0_CELSIUS) {
413
		ret = nvif_object_init(&chan->user, 0x006e,
414
				       NVIF_CLASS_SW_NV04,
415
				       NULL, 0, &chan->nvsw);
416 417
		if (ret)
			return ret;
418 419 420 421 422 423

		ret = RING_SPACE(chan, 2);
		if (ret)
			return ret;

		BEGIN_NV04(chan, NvSubSw, 0x0000, 1);
424
		OUT_RING  (chan, chan->nvsw.handle);
425 426 427 428
		FIRE_RING (chan);
	}

	/* initialise synchronisation */
429
	return nouveau_fence(chan->drm)->context_new(chan);
430 431 432
}

int
433
nouveau_channel_new(struct nouveau_drm *drm, struct nvif_device *device,
434
		    u32 arg0, u32 arg1, struct nouveau_channel **pchan)
435
{
436
	struct nouveau_cli *cli = (void *)device->object.client;
437
	bool super;
438 439
	int ret;

440 441 442 443
	/* hack until fencenv50 is fixed, and agp access relaxed */
	super = cli->base.super;
	cli->base.super = true;

444
	ret = nouveau_channel_ind(drm, device, arg0, pchan);
445
	if (ret) {
B
Ben Skeggs 已提交
446
		NV_PRINTK(dbg, cli, "ib channel create, %d\n", ret);
447
		ret = nouveau_channel_dma(drm, device, pchan);
448
		if (ret) {
B
Ben Skeggs 已提交
449
			NV_PRINTK(dbg, cli, "dma channel create, %d\n", ret);
450
			goto done;
451 452 453
		}
	}

454
	ret = nouveau_channel_init(*pchan, arg0, arg1);
455
	if (ret) {
B
Ben Skeggs 已提交
456
		NV_PRINTK(err, cli, "channel failed to initialise, %d\n", ret);
457 458 459
		nouveau_channel_del(pchan);
	}

460 461 462
done:
	cli->base.super = super;
	return ret;
463
}