core.c 60.0 KB
Newer Older
I
Ingo Molnar 已提交
1
/*
2
 * Performance events x86 architecture code
I
Ingo Molnar 已提交
3
 *
4 5 6 7
 *  Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
 *  Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
 *  Copyright (C) 2009 Jaswinder Singh Rajput
 *  Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
8
 *  Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra
9
 *  Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10
 *  Copyright (C) 2009 Google, Inc., Stephane Eranian
I
Ingo Molnar 已提交
11 12 13 14
 *
 *  For licencing details see kernel-base/COPYING
 */

15
#include <linux/perf_event.h>
I
Ingo Molnar 已提交
16 17 18 19
#include <linux/capability.h>
#include <linux/notifier.h>
#include <linux/hardirq.h>
#include <linux/kprobes.h>
20 21
#include <linux/export.h>
#include <linux/init.h>
I
Ingo Molnar 已提交
22
#include <linux/kdebug.h>
23
#include <linux/sched/mm.h>
24
#include <linux/sched/clock.h>
25
#include <linux/uaccess.h>
26
#include <linux/slab.h>
27
#include <linux/cpu.h>
28
#include <linux/bitops.h>
29
#include <linux/device.h>
30
#include <linux/nospec.h>
I
Ingo Molnar 已提交
31 32

#include <asm/apic.h>
33
#include <asm/stacktrace.h>
P
Peter Zijlstra 已提交
34
#include <asm/nmi.h>
35
#include <asm/smp.h>
36
#include <asm/alternative.h>
37
#include <asm/mmu_context.h>
A
Andy Lutomirski 已提交
38
#include <asm/tlbflush.h>
39
#include <asm/timer.h>
40 41
#include <asm/desc.h>
#include <asm/ldt.h>
42
#include <asm/unwind.h>
I
Ingo Molnar 已提交
43

44
#include "perf_event.h"
45 46

struct x86_pmu x86_pmu __read_mostly;
47

48
DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events) = {
49 50
	.enabled = 1,
};
I
Ingo Molnar 已提交
51

52
DEFINE_STATIC_KEY_FALSE(rdpmc_always_available_key);
53

54
u64 __read_mostly hw_cache_event_ids
55 56 57
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX];
58
u64 __read_mostly hw_cache_extra_regs
59 60 61
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX];
62

63
/*
64 65
 * Propagate event elapsed time into the generic event.
 * Can only be executed on the CPU where the event is active.
66 67
 * Returns the delta events processed.
 */
68
u64 x86_perf_event_update(struct perf_event *event)
69
{
70
	struct hw_perf_event *hwc = &event->hw;
71
	int shift = 64 - x86_pmu.cntval_bits;
72
	u64 prev_raw_count, new_raw_count;
73
	int idx = hwc->idx;
74
	u64 delta;
75

76
	if (idx == INTEL_PMC_IDX_FIXED_BTS)
77 78
		return 0;

79
	/*
80
	 * Careful: an NMI might modify the previous event value.
81 82 83
	 *
	 * Our tactic to handle this is to first atomically read and
	 * exchange a new raw count - then add that new-prev delta
84
	 * count to the generic event atomically:
85 86
	 */
again:
87
	prev_raw_count = local64_read(&hwc->prev_count);
88
	rdpmcl(hwc->event_base_rdpmc, new_raw_count);
89

90
	if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
91 92 93 94 95 96
					new_raw_count) != prev_raw_count)
		goto again;

	/*
	 * Now we have the new raw value and have updated the prev
	 * timestamp already. We can now calculate the elapsed delta
97
	 * (event-)time and add that to the generic event.
98 99
	 *
	 * Careful, not all hw sign-extends above the physical width
100
	 * of the count.
101
	 */
102 103
	delta = (new_raw_count << shift) - (prev_raw_count << shift);
	delta >>= shift;
104

105 106
	local64_add(delta, &event->count);
	local64_sub(delta, &hwc->period_left);
107 108

	return new_raw_count;
109 110
}

111 112 113 114 115
/*
 * Find and validate any extra registers to set up.
 */
static int x86_pmu_extra_regs(u64 config, struct perf_event *event)
{
116
	struct hw_perf_event_extra *reg;
117 118
	struct extra_reg *er;

119
	reg = &event->hw.extra_reg;
120 121 122 123 124 125 126 127 128

	if (!x86_pmu.extra_regs)
		return 0;

	for (er = x86_pmu.extra_regs; er->msr; er++) {
		if (er->event != (config & er->config_mask))
			continue;
		if (event->attr.config1 & ~er->valid_mask)
			return -EINVAL;
129 130 131
		/* Check if the extra msrs can be safely accessed*/
		if (!er->extra_msr_access)
			return -ENXIO;
132 133 134 135

		reg->idx = er->idx;
		reg->config = event->attr.config1;
		reg->reg = er->msr;
136 137 138 139 140
		break;
	}
	return 0;
}

141
static atomic_t active_events;
142
static atomic_t pmc_refcount;
P
Peter Zijlstra 已提交
143 144
static DEFINE_MUTEX(pmc_reserve_mutex);

145 146
#ifdef CONFIG_X86_LOCAL_APIC

P
Peter Zijlstra 已提交
147 148 149 150
static bool reserve_pmc_hardware(void)
{
	int i;

151
	for (i = 0; i < x86_pmu.num_counters; i++) {
152
		if (!reserve_perfctr_nmi(x86_pmu_event_addr(i)))
P
Peter Zijlstra 已提交
153 154 155
			goto perfctr_fail;
	}

156
	for (i = 0; i < x86_pmu.num_counters; i++) {
157
		if (!reserve_evntsel_nmi(x86_pmu_config_addr(i)))
P
Peter Zijlstra 已提交
158 159 160 161 162 163 164
			goto eventsel_fail;
	}

	return true;

eventsel_fail:
	for (i--; i >= 0; i--)
165
		release_evntsel_nmi(x86_pmu_config_addr(i));
P
Peter Zijlstra 已提交
166

167
	i = x86_pmu.num_counters;
P
Peter Zijlstra 已提交
168 169 170

perfctr_fail:
	for (i--; i >= 0; i--)
171
		release_perfctr_nmi(x86_pmu_event_addr(i));
P
Peter Zijlstra 已提交
172 173 174 175 176 177 178 179

	return false;
}

static void release_pmc_hardware(void)
{
	int i;

180
	for (i = 0; i < x86_pmu.num_counters; i++) {
181 182
		release_perfctr_nmi(x86_pmu_event_addr(i));
		release_evntsel_nmi(x86_pmu_config_addr(i));
P
Peter Zijlstra 已提交
183 184 185
	}
}

186 187 188 189 190 191 192
#else

static bool reserve_pmc_hardware(void) { return true; }
static void release_pmc_hardware(void) {}

#endif

193 194
static bool check_hw_exists(void)
{
195 196
	u64 val, val_fail = -1, val_new= ~0;
	int i, reg, reg_fail = -1, ret = 0;
197
	int bios_fail = 0;
198
	int reg_safe = -1;
199

200 201 202 203 204
	/*
	 * Check to see if the BIOS enabled any of the counters, if so
	 * complain and bail.
	 */
	for (i = 0; i < x86_pmu.num_counters; i++) {
205
		reg = x86_pmu_config_addr(i);
206 207 208
		ret = rdmsrl_safe(reg, &val);
		if (ret)
			goto msr_fail;
209 210 211 212
		if (val & ARCH_PERFMON_EVENTSEL_ENABLE) {
			bios_fail = 1;
			val_fail = val;
			reg_fail = reg;
213 214
		} else {
			reg_safe = i;
215
		}
216 217 218 219 220 221 222 223
	}

	if (x86_pmu.num_counters_fixed) {
		reg = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
		ret = rdmsrl_safe(reg, &val);
		if (ret)
			goto msr_fail;
		for (i = 0; i < x86_pmu.num_counters_fixed; i++) {
224 225 226 227 228
			if (val & (0x03 << i*4)) {
				bios_fail = 1;
				val_fail = val;
				reg_fail = reg;
			}
229 230 231
		}
	}

232 233 234 235 236 237 238 239 240 241 242
	/*
	 * If all the counters are enabled, the below test will always
	 * fail.  The tools will also become useless in this scenario.
	 * Just fail and disable the hardware counters.
	 */

	if (reg_safe == -1) {
		reg = reg_safe;
		goto msr_fail;
	}

243
	/*
244 245 246
	 * Read the current value, change it and read it back to see if it
	 * matches, this is needed to detect certain hardware emulators
	 * (qemu/kvm) that don't trap on the MSR access and always return 0s.
247
	 */
248
	reg = x86_pmu_event_addr(reg_safe);
249 250 251
	if (rdmsrl_safe(reg, &val))
		goto msr_fail;
	val ^= 0xffffUL;
252 253
	ret = wrmsrl_safe(reg, val);
	ret |= rdmsrl_safe(reg, &val_new);
254
	if (ret || val != val_new)
255
		goto msr_fail;
256

257 258 259
	/*
	 * We still allow the PMU driver to operate:
	 */
260
	if (bios_fail) {
261 262 263
		pr_cont("Broken BIOS detected, complain to your hardware vendor.\n");
		pr_err(FW_BUG "the BIOS has corrupted hw-PMU resources (MSR %x is %Lx)\n",
			      reg_fail, val_fail);
264
	}
265 266

	return true;
267 268

msr_fail:
269 270 271 272 273 274 275
	if (boot_cpu_has(X86_FEATURE_HYPERVISOR)) {
		pr_cont("PMU not available due to virtualization, using software events only.\n");
	} else {
		pr_cont("Broken PMU hardware detected, using software events only.\n");
		pr_err("Failed to access perfctr msr (MSR %x is %Lx)\n",
		       reg, val_new);
	}
276

277
	return false;
278 279
}

280
static void hw_perf_event_destroy(struct perf_event *event)
P
Peter Zijlstra 已提交
281
{
282
	x86_release_hardware();
283
	atomic_dec(&active_events);
P
Peter Zijlstra 已提交
284 285
}

286 287 288 289 290 291 292 293
void hw_perf_lbr_event_destroy(struct perf_event *event)
{
	hw_perf_event_destroy(event);

	/* undo the lbr/bts event accounting */
	x86_del_exclusive(x86_lbr_exclusive_lbr);
}

294 295 296 297 298
static inline int x86_pmu_initialized(void)
{
	return x86_pmu.handle_irq != NULL;
}

299
static inline int
300
set_ext_hw_attr(struct hw_perf_event *hwc, struct perf_event *event)
301
{
302
	struct perf_event_attr *attr = &event->attr;
303 304 305 306 307
	unsigned int cache_type, cache_op, cache_result;
	u64 config, val;

	config = attr->config;

308
	cache_type = (config >> 0) & 0xff;
309 310
	if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
		return -EINVAL;
311
	cache_type = array_index_nospec(cache_type, PERF_COUNT_HW_CACHE_MAX);
312 313 314 315

	cache_op = (config >>  8) & 0xff;
	if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
		return -EINVAL;
316
	cache_op = array_index_nospec(cache_op, PERF_COUNT_HW_CACHE_OP_MAX);
317 318 319 320

	cache_result = (config >> 16) & 0xff;
	if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
		return -EINVAL;
321
	cache_result = array_index_nospec(cache_result, PERF_COUNT_HW_CACHE_RESULT_MAX);
322 323 324 325 326 327 328 329 330 331

	val = hw_cache_event_ids[cache_type][cache_op][cache_result];

	if (val == 0)
		return -ENOENT;

	if (val == -1)
		return -EINVAL;

	hwc->config |= val;
332 333
	attr->config1 = hw_cache_extra_regs[cache_type][cache_op][cache_result];
	return x86_pmu_extra_regs(val, event);
334 335
}

336 337 338 339
int x86_reserve_hardware(void)
{
	int err = 0;

340
	if (!atomic_inc_not_zero(&pmc_refcount)) {
341
		mutex_lock(&pmc_reserve_mutex);
342
		if (atomic_read(&pmc_refcount) == 0) {
343 344 345 346 347 348
			if (!reserve_pmc_hardware())
				err = -EBUSY;
			else
				reserve_ds_buffers();
		}
		if (!err)
349
			atomic_inc(&pmc_refcount);
350 351 352 353 354 355 356 357
		mutex_unlock(&pmc_reserve_mutex);
	}

	return err;
}

void x86_release_hardware(void)
{
358
	if (atomic_dec_and_mutex_lock(&pmc_refcount, &pmc_reserve_mutex)) {
359 360 361 362 363 364
		release_pmc_hardware();
		release_ds_buffers();
		mutex_unlock(&pmc_reserve_mutex);
	}
}

365 366 367 368 369 370
/*
 * Check if we can create event of a certain type (that no conflicting events
 * are present).
 */
int x86_add_exclusive(unsigned int what)
{
371
	int i;
372

373 374 375 376 377
	/*
	 * When lbr_pt_coexist we allow PT to coexist with either LBR or BTS.
	 * LBR and BTS are still mutually exclusive.
	 */
	if (x86_pmu.lbr_pt_coexist && what == x86_lbr_exclusive_pt)
378 379
		return 0;

380 381 382 383 384 385 386 387
	if (!atomic_inc_not_zero(&x86_pmu.lbr_exclusive[what])) {
		mutex_lock(&pmc_reserve_mutex);
		for (i = 0; i < ARRAY_SIZE(x86_pmu.lbr_exclusive); i++) {
			if (i != what && atomic_read(&x86_pmu.lbr_exclusive[i]))
				goto fail_unlock;
		}
		atomic_inc(&x86_pmu.lbr_exclusive[what]);
		mutex_unlock(&pmc_reserve_mutex);
388
	}
389

390 391
	atomic_inc(&active_events);
	return 0;
392

393
fail_unlock:
394
	mutex_unlock(&pmc_reserve_mutex);
395
	return -EBUSY;
396 397 398 399
}

void x86_del_exclusive(unsigned int what)
{
400
	if (x86_pmu.lbr_pt_coexist && what == x86_lbr_exclusive_pt)
401 402
		return;

403
	atomic_dec(&x86_pmu.lbr_exclusive[what]);
404
	atomic_dec(&active_events);
405 406
}

407
int x86_setup_perfctr(struct perf_event *event)
408 409 410 411 412
{
	struct perf_event_attr *attr = &event->attr;
	struct hw_perf_event *hwc = &event->hw;
	u64 config;

413
	if (!is_sampling_event(event)) {
414 415
		hwc->sample_period = x86_pmu.max_period;
		hwc->last_period = hwc->sample_period;
416
		local64_set(&hwc->period_left, hwc->sample_period);
417 418 419
	}

	if (attr->type == PERF_TYPE_RAW)
420
		return x86_pmu_extra_regs(event->attr.config, event);
421 422

	if (attr->type == PERF_TYPE_HW_CACHE)
423
		return set_ext_hw_attr(hwc, event);
424 425 426 427

	if (attr->config >= x86_pmu.max_events)
		return -EINVAL;

428 429
	attr->config = array_index_nospec((unsigned long)attr->config, x86_pmu.max_events);

430 431 432 433 434 435 436 437 438 439 440 441 442 443 444
	/*
	 * The generic map:
	 */
	config = x86_pmu.event_map(attr->config);

	if (config == 0)
		return -ENOENT;

	if (config == -1LL)
		return -EINVAL;

	hwc->config |= config;

	return 0;
}
445

446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475
/*
 * check that branch_sample_type is compatible with
 * settings needed for precise_ip > 1 which implies
 * using the LBR to capture ALL taken branches at the
 * priv levels of the measurement
 */
static inline int precise_br_compat(struct perf_event *event)
{
	u64 m = event->attr.branch_sample_type;
	u64 b = 0;

	/* must capture all branches */
	if (!(m & PERF_SAMPLE_BRANCH_ANY))
		return 0;

	m &= PERF_SAMPLE_BRANCH_KERNEL | PERF_SAMPLE_BRANCH_USER;

	if (!event->attr.exclude_user)
		b |= PERF_SAMPLE_BRANCH_USER;

	if (!event->attr.exclude_kernel)
		b |= PERF_SAMPLE_BRANCH_KERNEL;

	/*
	 * ignore PERF_SAMPLE_BRANCH_HV, not supported on x86
	 */

	return m == b;
}

476
int x86_pmu_max_precise(void)
477
{
478 479 480 481 482
	int precise = 0;

	/* Support for constant skid */
	if (x86_pmu.pebs_active && !x86_pmu.pebs_broken) {
		precise++;
P
Peter Zijlstra 已提交
483

484 485
		/* Support for IP fixup */
		if (x86_pmu.lbr_nr || x86_pmu.intel_cap.pebs_format >= 2)
P
Peter Zijlstra 已提交
486 487
			precise++;

488 489 490 491 492
		if (x86_pmu.pebs_prec_dist)
			precise++;
	}
	return precise;
}
493

494 495 496 497
int x86_pmu_hw_config(struct perf_event *event)
{
	if (event->attr.precise_ip) {
		int precise = x86_pmu_max_precise();
P
Peter Zijlstra 已提交
498 499 500

		if (event->attr.precise_ip > precise)
			return -EOPNOTSUPP;
501 502 503 504

		/* There's no sense in having PEBS for non sampling events: */
		if (!is_sampling_event(event))
			return -EINVAL;
505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533
	}
	/*
	 * check that PEBS LBR correction does not conflict with
	 * whatever the user is asking with attr->branch_sample_type
	 */
	if (event->attr.precise_ip > 1 && x86_pmu.intel_cap.pebs_format < 2) {
		u64 *br_type = &event->attr.branch_sample_type;

		if (has_branch_stack(event)) {
			if (!precise_br_compat(event))
				return -EOPNOTSUPP;

			/* branch_sample_type is compatible */

		} else {
			/*
			 * user did not specify  branch_sample_type
			 *
			 * For PEBS fixups, we capture all
			 * the branches at the priv level of the
			 * event.
			 */
			*br_type = PERF_SAMPLE_BRANCH_ANY;

			if (!event->attr.exclude_user)
				*br_type |= PERF_SAMPLE_BRANCH_USER;

			if (!event->attr.exclude_kernel)
				*br_type |= PERF_SAMPLE_BRANCH_KERNEL;
534
		}
P
Peter Zijlstra 已提交
535 536
	}

537 538 539
	if (event->attr.branch_sample_type & PERF_SAMPLE_BRANCH_CALL_STACK)
		event->attach_state |= PERF_ATTACH_TASK_DATA;

540 541 542 543
	/*
	 * Generate PMC IRQs:
	 * (keep 'enabled' bit clear for now)
	 */
544
	event->hw.config = ARCH_PERFMON_EVENTSEL_INT;
545 546 547 548

	/*
	 * Count user and OS events unless requested not to
	 */
549 550 551 552
	if (!event->attr.exclude_user)
		event->hw.config |= ARCH_PERFMON_EVENTSEL_USR;
	if (!event->attr.exclude_kernel)
		event->hw.config |= ARCH_PERFMON_EVENTSEL_OS;
553

554 555
	if (event->attr.type == PERF_TYPE_RAW)
		event->hw.config |= event->attr.config & X86_RAW_EVENT_MASK;
556

557 558 559 560 561 562
	if (event->attr.sample_period && x86_pmu.limit_period) {
		if (x86_pmu.limit_period(event, event->attr.sample_period) >
				event->attr.sample_period)
			return -EINVAL;
	}

563 564 565 566 567 568 569 570 571 572 573 574 575 576 577
	/* sample_regs_user never support XMM registers */
	if (unlikely(event->attr.sample_regs_user & PEBS_XMM_REGS))
		return -EINVAL;
	/*
	 * Besides the general purpose registers, XMM registers may
	 * be collected in PEBS on some platforms, e.g. Icelake
	 */
	if (unlikely(event->attr.sample_regs_intr & PEBS_XMM_REGS)) {
		if (x86_pmu.pebs_no_xmm_regs)
			return -EINVAL;

		if (!event->attr.precise_ip)
			return -EINVAL;
	}

578
	return x86_setup_perfctr(event);
579 580
}

I
Ingo Molnar 已提交
581
/*
582
 * Setup the hardware configuration for a given attr_type
I
Ingo Molnar 已提交
583
 */
584
static int __x86_pmu_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
585
{
P
Peter Zijlstra 已提交
586
	int err;
I
Ingo Molnar 已提交
587

588 589
	if (!x86_pmu_initialized())
		return -ENODEV;
I
Ingo Molnar 已提交
590

591
	err = x86_reserve_hardware();
P
Peter Zijlstra 已提交
592 593 594
	if (err)
		return err;

595
	atomic_inc(&active_events);
596
	event->destroy = hw_perf_event_destroy;
597

598 599 600
	event->hw.idx = -1;
	event->hw.last_cpu = -1;
	event->hw.last_tag = ~0ULL;
601

602 603
	/* mark unused */
	event->hw.extra_reg.idx = EXTRA_REG_NONE;
604 605
	event->hw.branch_reg.idx = EXTRA_REG_NONE;

606
	return x86_pmu.hw_config(event);
607 608
}

609
void x86_pmu_disable_all(void)
610
{
611
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
612 613
	int idx;

614
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
615 616
		u64 val;

617
		if (!test_bit(idx, cpuc->active_mask))
618
			continue;
619
		rdmsrl(x86_pmu_config_addr(idx), val);
620
		if (!(val & ARCH_PERFMON_EVENTSEL_ENABLE))
621
			continue;
622
		val &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
623
		wrmsrl(x86_pmu_config_addr(idx), val);
624 625 626
	}
}

627 628 629 630 631 632 633 634 635 636 637 638 639
/*
 * There may be PMI landing after enabled=0. The PMI hitting could be before or
 * after disable_all.
 *
 * If PMI hits before disable_all, the PMU will be disabled in the NMI handler.
 * It will not be re-enabled in the NMI handler again, because enabled=0. After
 * handling the NMI, disable_all will be called, which will not change the
 * state either. If PMI hits after disable_all, the PMU is already disabled
 * before entering NMI handler. The NMI handler will not change the state
 * either.
 *
 * So either situation is harmless.
 */
P
Peter Zijlstra 已提交
640
static void x86_pmu_disable(struct pmu *pmu)
641
{
642
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
643

644
	if (!x86_pmu_initialized())
645
		return;
646

647 648 649 650 651 652
	if (!cpuc->enabled)
		return;

	cpuc->n_added = 0;
	cpuc->enabled = 0;
	barrier();
653 654

	x86_pmu.disable_all();
655
}
I
Ingo Molnar 已提交
656

657
void x86_pmu_enable_all(int added)
658
{
659
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
660 661
	int idx;

662
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
663
		struct hw_perf_event *hwc = &cpuc->events[idx]->hw;
664

665
		if (!test_bit(idx, cpuc->active_mask))
666
			continue;
667

668
		__x86_pmu_enable_event(hwc, ARCH_PERFMON_EVENTSEL_ENABLE);
669 670 671
	}
}

P
Peter Zijlstra 已提交
672
static struct pmu pmu;
673 674 675 676 677 678

static inline int is_x86_event(struct perf_event *event)
{
	return event->pmu == &pmu;
}

679 680 681 682 683 684 685 686 687 688 689 690
/*
 * Event scheduler state:
 *
 * Assign events iterating over all events and counters, beginning
 * with events with least weights first. Keep the current iterator
 * state in struct sched_state.
 */
struct sched_state {
	int	weight;
	int	event;		/* event index */
	int	counter;	/* counter index */
	int	unassigned;	/* number of events to be assigned left */
691
	int	nr_gp;		/* number of GP counters used */
692 693 694
	unsigned long used[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
};

695 696 697
/* Total max is X86_PMC_IDX_MAX, but we are O(n!) limited */
#define	SCHED_STATES_MAX	2

698 699 700
struct perf_sched {
	int			max_weight;
	int			max_events;
701 702
	int			max_gp;
	int			saved_states;
703
	struct event_constraint	**constraints;
704
	struct sched_state	state;
705
	struct sched_state	saved[SCHED_STATES_MAX];
706 707 708 709 710
};

/*
 * Initialize interator that runs through all events and counters.
 */
711
static void perf_sched_init(struct perf_sched *sched, struct event_constraint **constraints,
712
			    int num, int wmin, int wmax, int gpmax)
713 714 715 716 717 718
{
	int idx;

	memset(sched, 0, sizeof(*sched));
	sched->max_events	= num;
	sched->max_weight	= wmax;
719
	sched->max_gp		= gpmax;
720
	sched->constraints	= constraints;
721 722

	for (idx = 0; idx < num; idx++) {
723
		if (constraints[idx]->weight == wmin)
724 725 726 727 728 729 730 731
			break;
	}

	sched->state.event	= idx;		/* start with min weight */
	sched->state.weight	= wmin;
	sched->state.unassigned	= num;
}

732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754
static void perf_sched_save_state(struct perf_sched *sched)
{
	if (WARN_ON_ONCE(sched->saved_states >= SCHED_STATES_MAX))
		return;

	sched->saved[sched->saved_states] = sched->state;
	sched->saved_states++;
}

static bool perf_sched_restore_state(struct perf_sched *sched)
{
	if (!sched->saved_states)
		return false;

	sched->saved_states--;
	sched->state = sched->saved[sched->saved_states];

	/* continue with next counter: */
	clear_bit(sched->state.counter++, sched->state.used);

	return true;
}

755 756 757 758
/*
 * Select a counter for the current event to schedule. Return true on
 * success.
 */
759
static bool __perf_sched_find_counter(struct perf_sched *sched)
760 761 762 763 764 765 766 767 768 769
{
	struct event_constraint *c;
	int idx;

	if (!sched->state.unassigned)
		return false;

	if (sched->state.event >= sched->max_events)
		return false;

770
	c = sched->constraints[sched->state.event];
771
	/* Prefer fixed purpose counters */
772 773
	if (c->idxmsk64 & (~0ULL << INTEL_PMC_IDX_FIXED)) {
		idx = INTEL_PMC_IDX_FIXED;
774
		for_each_set_bit_from(idx, c->idxmsk, X86_PMC_IDX_MAX) {
775 776 777 778
			if (!__test_and_set_bit(idx, sched->state.used))
				goto done;
		}
	}
779

780 781
	/* Grab the first unused counter starting with idx */
	idx = sched->state.counter;
782
	for_each_set_bit_from(idx, c->idxmsk, INTEL_PMC_IDX_FIXED) {
783 784 785 786
		if (!__test_and_set_bit(idx, sched->state.used)) {
			if (sched->state.nr_gp++ >= sched->max_gp)
				return false;

787
			goto done;
788
		}
789 790
	}

791 792 793 794
	return false;

done:
	sched->state.counter = idx;
795

796 797 798 799 800 801 802 803 804 805 806 807 808
	if (c->overlap)
		perf_sched_save_state(sched);

	return true;
}

static bool perf_sched_find_counter(struct perf_sched *sched)
{
	while (!__perf_sched_find_counter(sched)) {
		if (!perf_sched_restore_state(sched))
			return false;
	}

809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832
	return true;
}

/*
 * Go through all unassigned events and find the next one to schedule.
 * Take events with the least weight first. Return true on success.
 */
static bool perf_sched_next_event(struct perf_sched *sched)
{
	struct event_constraint *c;

	if (!sched->state.unassigned || !--sched->state.unassigned)
		return false;

	do {
		/* next event */
		sched->state.event++;
		if (sched->state.event >= sched->max_events) {
			/* next weight */
			sched->state.event = 0;
			sched->state.weight++;
			if (sched->state.weight > sched->max_weight)
				return false;
		}
833
		c = sched->constraints[sched->state.event];
834 835 836 837 838 839 840 841 842 843
	} while (c->weight != sched->state.weight);

	sched->state.counter = 0;	/* start with first counter */

	return true;
}

/*
 * Assign a counter for each event.
 */
844
int perf_assign_events(struct event_constraint **constraints, int n,
845
			int wmin, int wmax, int gpmax, int *assign)
846 847 848
{
	struct perf_sched sched;

849
	perf_sched_init(&sched, constraints, n, wmin, wmax, gpmax);
850 851 852 853 854 855 856 857 858 859

	do {
		if (!perf_sched_find_counter(&sched))
			break;	/* failed */
		if (assign)
			assign[sched.state.event] = sched.state.counter;
	} while (perf_sched_next_event(&sched));

	return sched.state.unassigned;
}
860
EXPORT_SYMBOL_GPL(perf_assign_events);
861

862
int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign)
863
{
864
	struct event_constraint *c;
865
	unsigned long used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
866
	struct perf_event *e;
867
	int i, wmin, wmax, unsched = 0;
868 869 870 871
	struct hw_perf_event *hwc;

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

872 873 874
	if (x86_pmu.start_scheduling)
		x86_pmu.start_scheduling(cpuc);

875
	for (i = 0, wmin = X86_PMC_IDX_MAX, wmax = 0; i < n; i++) {
876
		cpuc->event_constraint[i] = NULL;
877
		c = x86_pmu.get_event_constraints(cpuc, i, cpuc->event_list[i]);
878
		cpuc->event_constraint[i] = c;
879

880 881
		wmin = min(wmin, c->weight);
		wmax = max(wmax, c->weight);
882 883
	}

884 885 886
	/*
	 * fastpath, try to reuse previous register
	 */
887
	for (i = 0; i < n; i++) {
888
		hwc = &cpuc->event_list[i]->hw;
889
		c = cpuc->event_constraint[i];
890 891 892 893 894 895

		/* never assigned */
		if (hwc->idx == -1)
			break;

		/* constraint still honored */
896
		if (!test_bit(hwc->idx, c->idxmsk))
897 898 899 900 901 902
			break;

		/* not already used */
		if (test_bit(hwc->idx, used_mask))
			break;

P
Peter Zijlstra 已提交
903
		__set_bit(hwc->idx, used_mask);
904 905 906 907
		if (assign)
			assign[i] = hwc->idx;
	}

908
	/* slow path */
909
	if (i != n) {
910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925
		int gpmax = x86_pmu.num_counters;

		/*
		 * Do not allow scheduling of more than half the available
		 * generic counters.
		 *
		 * This helps avoid counter starvation of sibling thread by
		 * ensuring at most half the counters cannot be in exclusive
		 * mode. There is no designated counters for the limits. Any
		 * N/2 counters can be used. This helps with events with
		 * specific counter constraints.
		 */
		if (is_ht_workaround_enabled() && !cpuc->is_fake &&
		    READ_ONCE(cpuc->excl_cntrs->exclusive_present))
			gpmax /= 2;

926
		unsched = perf_assign_events(cpuc->event_constraint, n, wmin,
927
					     wmax, gpmax, assign);
928
	}
929

930
	/*
931 932 933 934 935 936 937 938
	 * In case of success (unsched = 0), mark events as committed,
	 * so we do not put_constraint() in case new events are added
	 * and fail to be scheduled
	 *
	 * We invoke the lower level commit callback to lock the resource
	 *
	 * We do not need to do all of this in case we are called to
	 * validate an event group (assign == NULL)
939
	 */
940
	if (!unsched && assign) {
941 942 943
		for (i = 0; i < n; i++) {
			e = cpuc->event_list[i];
			e->hw.flags |= PERF_X86_EVENT_COMMITTED;
944
			if (x86_pmu.commit_scheduling)
945
				x86_pmu.commit_scheduling(cpuc, i, assign[i]);
946
		}
947
	} else {
948
		for (i = 0; i < n; i++) {
949 950 951 952 953 954 955 956
			e = cpuc->event_list[i];
			/*
			 * do not put_constraint() on comitted events,
			 * because they are good to go
			 */
			if ((e->hw.flags & PERF_X86_EVENT_COMMITTED))
				continue;

957 958 959
			/*
			 * release events that failed scheduling
			 */
960
			if (x86_pmu.put_event_constraints)
961
				x86_pmu.put_event_constraints(cpuc, e);
962 963
		}
	}
964 965 966 967

	if (x86_pmu.stop_scheduling)
		x86_pmu.stop_scheduling(cpuc);

968
	return unsched ? -EINVAL : 0;
969 970 971 972 973 974 975 976 977 978 979
}

/*
 * dogrp: true if must collect siblings events (group)
 * returns total number of events and error code
 */
static int collect_events(struct cpu_hw_events *cpuc, struct perf_event *leader, bool dogrp)
{
	struct perf_event *event;
	int n, max_count;

980
	max_count = x86_pmu.num_counters + x86_pmu.num_counters_fixed;
981 982 983 984 985 986

	/* current number of events already accepted */
	n = cpuc->n_events;

	if (is_x86_event(leader)) {
		if (n >= max_count)
987
			return -EINVAL;
988 989 990 991 992 993
		cpuc->event_list[n] = leader;
		n++;
	}
	if (!dogrp)
		return n;

P
Peter Zijlstra 已提交
994
	for_each_sibling_event(event, leader) {
995
		if (!is_x86_event(event) ||
996
		    event->state <= PERF_EVENT_STATE_OFF)
997 998 999
			continue;

		if (n >= max_count)
1000
			return -EINVAL;
1001 1002 1003 1004 1005 1006 1007 1008

		cpuc->event_list[n] = event;
		n++;
	}
	return n;
}

static inline void x86_assign_hw_event(struct perf_event *event,
1009
				struct cpu_hw_events *cpuc, int i)
1010
{
1011 1012 1013 1014 1015
	struct hw_perf_event *hwc = &event->hw;

	hwc->idx = cpuc->assign[i];
	hwc->last_cpu = smp_processor_id();
	hwc->last_tag = ++cpuc->tags[i];
1016

1017
	if (hwc->idx == INTEL_PMC_IDX_FIXED_BTS) {
1018 1019
		hwc->config_base = 0;
		hwc->event_base	= 0;
1020
	} else if (hwc->idx >= INTEL_PMC_IDX_FIXED) {
1021
		hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
1022 1023
		hwc->event_base = MSR_ARCH_PERFMON_FIXED_CTR0 + (hwc->idx - INTEL_PMC_IDX_FIXED);
		hwc->event_base_rdpmc = (hwc->idx - INTEL_PMC_IDX_FIXED) | 1<<30;
1024
	} else {
1025 1026
		hwc->config_base = x86_pmu_config_addr(hwc->idx);
		hwc->event_base  = x86_pmu_event_addr(hwc->idx);
1027
		hwc->event_base_rdpmc = x86_pmu_rdpmc_index(hwc->idx);
1028 1029 1030
	}
}

1031 1032 1033 1034 1035 1036 1037 1038 1039
static inline int match_prev_assignment(struct hw_perf_event *hwc,
					struct cpu_hw_events *cpuc,
					int i)
{
	return hwc->idx == cpuc->assign[i] &&
		hwc->last_cpu == smp_processor_id() &&
		hwc->last_tag == cpuc->tags[i];
}

P
Peter Zijlstra 已提交
1040
static void x86_pmu_start(struct perf_event *event, int flags);
1041

P
Peter Zijlstra 已提交
1042
static void x86_pmu_enable(struct pmu *pmu)
1043
{
1044
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
1045 1046
	struct perf_event *event;
	struct hw_perf_event *hwc;
1047
	int i, added = cpuc->n_added;
1048

1049
	if (!x86_pmu_initialized())
1050
		return;
1051 1052 1053 1054

	if (cpuc->enabled)
		return;

1055
	if (cpuc->n_added) {
1056
		int n_running = cpuc->n_events - cpuc->n_added;
1057 1058 1059 1060 1061 1062
		/*
		 * apply assignment obtained either from
		 * hw_perf_group_sched_in() or x86_pmu_enable()
		 *
		 * step1: save events moving to new counters
		 */
1063
		for (i = 0; i < n_running; i++) {
1064 1065 1066
			event = cpuc->event_list[i];
			hwc = &event->hw;

1067 1068 1069 1070 1071 1072 1073 1074
			/*
			 * we can avoid reprogramming counter if:
			 * - assigned same counter as last time
			 * - running on same CPU as last time
			 * - no other event has used the counter since
			 */
			if (hwc->idx == -1 ||
			    match_prev_assignment(hwc, cpuc, i))
1075 1076
				continue;

P
Peter Zijlstra 已提交
1077 1078 1079 1080 1081 1082 1083 1084
			/*
			 * Ensure we don't accidentally enable a stopped
			 * counter simply because we rescheduled.
			 */
			if (hwc->state & PERF_HES_STOPPED)
				hwc->state |= PERF_HES_ARCH;

			x86_pmu_stop(event, PERF_EF_UPDATE);
1085 1086
		}

1087 1088 1089
		/*
		 * step2: reprogram moved events into new counters
		 */
1090 1091 1092 1093
		for (i = 0; i < cpuc->n_events; i++) {
			event = cpuc->event_list[i];
			hwc = &event->hw;

1094
			if (!match_prev_assignment(hwc, cpuc, i))
1095
				x86_assign_hw_event(event, cpuc, i);
1096 1097
			else if (i < n_running)
				continue;
1098

P
Peter Zijlstra 已提交
1099 1100 1101 1102
			if (hwc->state & PERF_HES_ARCH)
				continue;

			x86_pmu_start(event, PERF_EF_RELOAD);
1103 1104 1105 1106
		}
		cpuc->n_added = 0;
		perf_events_lapic_init();
	}
1107 1108 1109 1110

	cpuc->enabled = 1;
	barrier();

1111
	x86_pmu.enable_all(added);
1112 1113
}

1114
static DEFINE_PER_CPU(u64 [X86_PMC_IDX_MAX], pmc_prev_left);
I
Ingo Molnar 已提交
1115

1116 1117
/*
 * Set the next IRQ period, based on the hwc->period_left value.
1118
 * To be called with the event disabled in hw:
1119
 */
1120
int x86_perf_event_set_period(struct perf_event *event)
I
Ingo Molnar 已提交
1121
{
1122
	struct hw_perf_event *hwc = &event->hw;
1123
	s64 left = local64_read(&hwc->period_left);
1124
	s64 period = hwc->sample_period;
1125
	int ret = 0, idx = hwc->idx;
1126

1127
	if (idx == INTEL_PMC_IDX_FIXED_BTS)
1128 1129
		return 0;

1130
	/*
1131
	 * If we are way outside a reasonable range then just skip forward:
1132 1133 1134
	 */
	if (unlikely(left <= -period)) {
		left = period;
1135
		local64_set(&hwc->period_left, left);
1136
		hwc->last_period = period;
1137
		ret = 1;
1138 1139 1140 1141
	}

	if (unlikely(left <= 0)) {
		left += period;
1142
		local64_set(&hwc->period_left, left);
1143
		hwc->last_period = period;
1144
		ret = 1;
1145
	}
1146
	/*
1147
	 * Quirk: certain CPUs dont like it if just 1 hw_event is left:
1148 1149 1150
	 */
	if (unlikely(left < 2))
		left = 2;
I
Ingo Molnar 已提交
1151

1152 1153 1154
	if (left > x86_pmu.max_period)
		left = x86_pmu.max_period;

1155 1156 1157
	if (x86_pmu.limit_period)
		left = x86_pmu.limit_period(event, left);

1158
	per_cpu(pmc_prev_left[idx], smp_processor_id()) = left;
1159

1160 1161 1162 1163 1164
	/*
	 * The hw event starts counting from this event offset,
	 * mark it to be able to extra future deltas:
	 */
	local64_set(&hwc->prev_count, (u64)-left);
1165

1166
	wrmsrl(hwc->event_base, (u64)(-left) & x86_pmu.cntval_mask);
1167 1168 1169 1170 1171 1172 1173

	/*
	 * Due to erratum on certan cpu we need
	 * a second write to be sure the register
	 * is updated properly
	 */
	if (x86_pmu.perfctr_second_write) {
1174
		wrmsrl(hwc->event_base,
1175
			(u64)(-left) & x86_pmu.cntval_mask);
1176
	}
1177

1178
	perf_event_update_userpage(event);
1179

1180
	return ret;
1181 1182
}

1183
void x86_pmu_enable_event(struct perf_event *event)
1184
{
T
Tejun Heo 已提交
1185
	if (__this_cpu_read(cpu_hw_events.enabled))
1186 1187
		__x86_pmu_enable_event(&event->hw,
				       ARCH_PERFMON_EVENTSEL_ENABLE);
I
Ingo Molnar 已提交
1188 1189
}

1190
/*
P
Peter Zijlstra 已提交
1191
 * Add a single event to the PMU.
1192 1193 1194
 *
 * The event is added to the group of enabled events
 * but only if it can be scehduled with existing events.
1195
 */
P
Peter Zijlstra 已提交
1196
static int x86_pmu_add(struct perf_event *event, int flags)
1197
{
1198
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
1199 1200 1201
	struct hw_perf_event *hwc;
	int assign[X86_PMC_IDX_MAX];
	int n, n0, ret;
1202

1203
	hwc = &event->hw;
1204

1205
	n0 = cpuc->n_events;
1206 1207 1208
	ret = n = collect_events(cpuc, event, false);
	if (ret < 0)
		goto out;
1209

P
Peter Zijlstra 已提交
1210 1211 1212 1213
	hwc->state = PERF_HES_UPTODATE | PERF_HES_STOPPED;
	if (!(flags & PERF_EF_START))
		hwc->state |= PERF_HES_ARCH;

1214 1215
	/*
	 * If group events scheduling transaction was started,
L
Lucas De Marchi 已提交
1216
	 * skip the schedulability test here, it will be performed
1217
	 * at commit time (->commit_txn) as a whole.
1218 1219 1220
	 *
	 * If commit fails, we'll call ->del() on all events
	 * for which ->add() was called.
1221
	 */
1222
	if (cpuc->txn_flags & PERF_PMU_TXN_ADD)
1223
		goto done_collect;
1224

1225
	ret = x86_pmu.schedule_events(cpuc, n, assign);
1226
	if (ret)
1227
		goto out;
1228 1229 1230 1231 1232
	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n*sizeof(int));
1233

1234
done_collect:
1235 1236 1237 1238
	/*
	 * Commit the collect_events() state. See x86_pmu_del() and
	 * x86_pmu_*_txn().
	 */
1239
	cpuc->n_events = n;
1240
	cpuc->n_added += n - n0;
1241
	cpuc->n_txn += n - n0;
1242

1243 1244 1245 1246 1247 1248 1249 1250
	if (x86_pmu.add) {
		/*
		 * This is before x86_pmu_enable() will call x86_pmu_start(),
		 * so we enable LBRs before an event needs them etc..
		 */
		x86_pmu.add(event);
	}

1251 1252 1253
	ret = 0;
out:
	return ret;
I
Ingo Molnar 已提交
1254 1255
}

P
Peter Zijlstra 已提交
1256
static void x86_pmu_start(struct perf_event *event, int flags)
1257
{
1258
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
P
Peter Zijlstra 已提交
1259 1260
	int idx = event->hw.idx;

P
Peter Zijlstra 已提交
1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272
	if (WARN_ON_ONCE(!(event->hw.state & PERF_HES_STOPPED)))
		return;

	if (WARN_ON_ONCE(idx == -1))
		return;

	if (flags & PERF_EF_RELOAD) {
		WARN_ON_ONCE(!(event->hw.state & PERF_HES_UPTODATE));
		x86_perf_event_set_period(event);
	}

	event->hw.state = 0;
1273

P
Peter Zijlstra 已提交
1274 1275
	cpuc->events[idx] = event;
	__set_bit(idx, cpuc->active_mask);
1276
	__set_bit(idx, cpuc->running);
1277
	x86_pmu.enable(event);
P
Peter Zijlstra 已提交
1278
	perf_event_update_userpage(event);
1279 1280
}

1281
void perf_event_print_debug(void)
I
Ingo Molnar 已提交
1282
{
1283
	u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
A
Andi Kleen 已提交
1284
	u64 pebs, debugctl;
1285
	struct cpu_hw_events *cpuc;
1286
	unsigned long flags;
1287 1288
	int cpu, idx;

1289
	if (!x86_pmu.num_counters)
1290
		return;
I
Ingo Molnar 已提交
1291

1292
	local_irq_save(flags);
I
Ingo Molnar 已提交
1293 1294

	cpu = smp_processor_id();
1295
	cpuc = &per_cpu(cpu_hw_events, cpu);
I
Ingo Molnar 已提交
1296

1297
	if (x86_pmu.version >= 2) {
1298 1299 1300 1301 1302 1303 1304 1305 1306 1307
		rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
		rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
		rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);

		pr_info("\n");
		pr_info("CPU#%d: ctrl:       %016llx\n", cpu, ctrl);
		pr_info("CPU#%d: status:     %016llx\n", cpu, status);
		pr_info("CPU#%d: overflow:   %016llx\n", cpu, overflow);
		pr_info("CPU#%d: fixed:      %016llx\n", cpu, fixed);
1308 1309 1310 1311
		if (x86_pmu.pebs_constraints) {
			rdmsrl(MSR_IA32_PEBS_ENABLE, pebs);
			pr_info("CPU#%d: pebs:       %016llx\n", cpu, pebs);
		}
A
Andi Kleen 已提交
1312 1313 1314 1315
		if (x86_pmu.lbr_nr) {
			rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctl);
			pr_info("CPU#%d: debugctl:   %016llx\n", cpu, debugctl);
		}
1316
	}
1317
	pr_info("CPU#%d: active:     %016llx\n", cpu, *(u64 *)cpuc->active_mask);
I
Ingo Molnar 已提交
1318

1319
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1320 1321
		rdmsrl(x86_pmu_config_addr(idx), pmc_ctrl);
		rdmsrl(x86_pmu_event_addr(idx), pmc_count);
I
Ingo Molnar 已提交
1322

1323
		prev_left = per_cpu(pmc_prev_left[idx], cpu);
I
Ingo Molnar 已提交
1324

1325
		pr_info("CPU#%d:   gen-PMC%d ctrl:  %016llx\n",
I
Ingo Molnar 已提交
1326
			cpu, idx, pmc_ctrl);
1327
		pr_info("CPU#%d:   gen-PMC%d count: %016llx\n",
I
Ingo Molnar 已提交
1328
			cpu, idx, pmc_count);
1329
		pr_info("CPU#%d:   gen-PMC%d left:  %016llx\n",
1330
			cpu, idx, prev_left);
I
Ingo Molnar 已提交
1331
	}
1332
	for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
1333 1334
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);

1335
		pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
1336 1337
			cpu, idx, pmc_count);
	}
1338
	local_irq_restore(flags);
I
Ingo Molnar 已提交
1339 1340
}

1341
void x86_pmu_stop(struct perf_event *event, int flags)
I
Ingo Molnar 已提交
1342
{
1343
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
1344
	struct hw_perf_event *hwc = &event->hw;
I
Ingo Molnar 已提交
1345

1346
	if (test_bit(hwc->idx, cpuc->active_mask)) {
P
Peter Zijlstra 已提交
1347
		x86_pmu.disable(event);
1348
		__clear_bit(hwc->idx, cpuc->active_mask);
P
Peter Zijlstra 已提交
1349 1350 1351 1352
		cpuc->events[hwc->idx] = NULL;
		WARN_ON_ONCE(hwc->state & PERF_HES_STOPPED);
		hwc->state |= PERF_HES_STOPPED;
	}
1353

P
Peter Zijlstra 已提交
1354 1355 1356 1357 1358 1359 1360 1361
	if ((flags & PERF_EF_UPDATE) && !(hwc->state & PERF_HES_UPTODATE)) {
		/*
		 * Drain the remaining delta count out of a event
		 * that we are disabling:
		 */
		x86_perf_event_update(event);
		hwc->state |= PERF_HES_UPTODATE;
	}
1362 1363
}

P
Peter Zijlstra 已提交
1364
static void x86_pmu_del(struct perf_event *event, int flags)
1365
{
1366
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
1367 1368
	int i;

1369 1370 1371 1372 1373
	/*
	 * event is descheduled
	 */
	event->hw.flags &= ~PERF_X86_EVENT_COMMITTED;

1374
	/*
1375
	 * If we're called during a txn, we only need to undo x86_pmu.add.
1376 1377
	 * The events never got scheduled and ->cancel_txn will truncate
	 * the event_list.
1378 1379 1380
	 *
	 * XXX assumes any ->del() called during a TXN will only be on
	 * an event added during that same TXN.
1381
	 */
1382
	if (cpuc->txn_flags & PERF_PMU_TXN_ADD)
1383
		goto do_del;
1384

1385 1386 1387
	/*
	 * Not a TXN, therefore cleanup properly.
	 */
P
Peter Zijlstra 已提交
1388
	x86_pmu_stop(event, PERF_EF_UPDATE);
1389

1390
	for (i = 0; i < cpuc->n_events; i++) {
1391 1392 1393
		if (event == cpuc->event_list[i])
			break;
	}
1394

1395 1396
	if (WARN_ON_ONCE(i == cpuc->n_events)) /* called ->del() without ->add() ? */
		return;
P
Peter Zijlstra 已提交
1397

1398 1399 1400
	/* If we have a newly added event; make sure to decrease n_added. */
	if (i >= cpuc->n_events - cpuc->n_added)
		--cpuc->n_added;
1401

1402 1403 1404 1405
	if (x86_pmu.put_event_constraints)
		x86_pmu.put_event_constraints(cpuc, event);

	/* Delete the array entry. */
1406
	while (++i < cpuc->n_events) {
1407
		cpuc->event_list[i-1] = cpuc->event_list[i];
1408 1409
		cpuc->event_constraint[i-1] = cpuc->event_constraint[i];
	}
1410
	--cpuc->n_events;
1411

1412
	perf_event_update_userpage(event);
1413 1414 1415 1416 1417 1418 1419 1420 1421

do_del:
	if (x86_pmu.del) {
		/*
		 * This is after x86_pmu_stop(); so we disable LBRs after any
		 * event can need them etc..
		 */
		x86_pmu.del(event);
	}
I
Ingo Molnar 已提交
1422 1423
}

1424
int x86_pmu_handle_irq(struct pt_regs *regs)
1425
{
1426
	struct perf_sample_data data;
1427 1428
	struct cpu_hw_events *cpuc;
	struct perf_event *event;
V
Vince Weaver 已提交
1429
	int idx, handled = 0;
1430 1431
	u64 val;

1432
	cpuc = this_cpu_ptr(&cpu_hw_events);
1433

1434 1435 1436 1437 1438 1439 1440 1441 1442 1443
	/*
	 * Some chipsets need to unmask the LVTPC in a particular spot
	 * inside the nmi handler.  As a result, the unmasking was pushed
	 * into all the nmi handlers.
	 *
	 * This generic handler doesn't seem to have any issues where the
	 * unmasking occurs so it was left at the top.
	 */
	apic_write(APIC_LVTPC, APIC_DM_NMI);

1444
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1445
		if (!test_bit(idx, cpuc->active_mask))
1446
			continue;
1447

1448
		event = cpuc->events[idx];
1449

1450
		val = x86_perf_event_update(event);
1451
		if (val & (1ULL << (x86_pmu.cntval_bits - 1)))
1452
			continue;
1453

1454
		/*
1455
		 * event overflow
1456
		 */
1457
		handled++;
1458
		perf_sample_data_init(&data, 0, event->hw.last_period);
1459

1460
		if (!x86_perf_event_set_period(event))
1461 1462
			continue;

1463
		if (perf_event_overflow(event, &data, regs))
P
Peter Zijlstra 已提交
1464
			x86_pmu_stop(event, 0);
1465
	}
1466

1467 1468 1469
	if (handled)
		inc_irq_stat(apic_perf_irqs);

1470 1471
	return handled;
}
1472

1473
void perf_events_lapic_init(void)
I
Ingo Molnar 已提交
1474
{
1475
	if (!x86_pmu.apic || !x86_pmu_initialized())
I
Ingo Molnar 已提交
1476
		return;
1477

I
Ingo Molnar 已提交
1478
	/*
1479
	 * Always use NMI for PMU
I
Ingo Molnar 已提交
1480
	 */
1481
	apic_write(APIC_LVTPC, APIC_DM_NMI);
I
Ingo Molnar 已提交
1482 1483
}

1484
static int
1485
perf_event_nmi_handler(unsigned int cmd, struct pt_regs *regs)
I
Ingo Molnar 已提交
1486
{
1487 1488
	u64 start_clock;
	u64 finish_clock;
P
Peter Zijlstra 已提交
1489
	int ret;
1490

1491 1492 1493 1494
	/*
	 * All PMUs/events that share this PMI handler should make sure to
	 * increment active_events for their events.
	 */
1495
	if (!atomic_read(&active_events))
1496
		return NMI_DONE;
1497

P
Peter Zijlstra 已提交
1498
	start_clock = sched_clock();
1499
	ret = x86_pmu.handle_irq(regs);
P
Peter Zijlstra 已提交
1500
	finish_clock = sched_clock();
1501 1502 1503 1504

	perf_sample_event_took(finish_clock - start_clock);

	return ret;
I
Ingo Molnar 已提交
1505
}
1506
NOKPROBE_SYMBOL(perf_event_nmi_handler);
I
Ingo Molnar 已提交
1507

1508 1509
struct event_constraint emptyconstraint;
struct event_constraint unconstrained;
1510

1511
static int x86_pmu_prepare_cpu(unsigned int cpu)
1512
{
1513
	struct cpu_hw_events *cpuc = &per_cpu(cpu_hw_events, cpu);
1514
	int i;
1515

1516 1517 1518 1519 1520 1521
	for (i = 0 ; i < X86_PERF_KFREE_MAX; i++)
		cpuc->kfree_on_online[i] = NULL;
	if (x86_pmu.cpu_prepare)
		return x86_pmu.cpu_prepare(cpu);
	return 0;
}
1522

1523 1524 1525 1526 1527 1528
static int x86_pmu_dead_cpu(unsigned int cpu)
{
	if (x86_pmu.cpu_dead)
		x86_pmu.cpu_dead(cpu);
	return 0;
}
1529

1530 1531 1532 1533
static int x86_pmu_online_cpu(unsigned int cpu)
{
	struct cpu_hw_events *cpuc = &per_cpu(cpu_hw_events, cpu);
	int i;
1534

1535 1536 1537
	for (i = 0 ; i < X86_PERF_KFREE_MAX; i++) {
		kfree(cpuc->kfree_on_online[i]);
		cpuc->kfree_on_online[i] = NULL;
1538
	}
1539 1540
	return 0;
}
1541

1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
static int x86_pmu_starting_cpu(unsigned int cpu)
{
	if (x86_pmu.cpu_starting)
		x86_pmu.cpu_starting(cpu);
	return 0;
}

static int x86_pmu_dying_cpu(unsigned int cpu)
{
	if (x86_pmu.cpu_dying)
		x86_pmu.cpu_dying(cpu);
	return 0;
1554 1555
}

1556 1557
static void __init pmu_check_apic(void)
{
1558
	if (boot_cpu_has(X86_FEATURE_APIC))
1559 1560 1561 1562 1563
		return;

	x86_pmu.apic = 0;
	pr_info("no APIC, boot with the \"lapic\" boot parameter to force-enable it.\n");
	pr_info("no hardware sampling interrupt available.\n");
1564 1565 1566 1567 1568 1569 1570 1571 1572

	/*
	 * If we have a PMU initialized but no APIC
	 * interrupts, we cannot sample hardware
	 * events (user-space has to fall back and
	 * sample via a hrtimer based software event):
	 */
	pmu.capabilities |= PERF_PMU_CAP_NO_INTERRUPT;

1573 1574
}

1575 1576 1577 1578 1579
static struct attribute_group x86_pmu_format_group = {
	.name = "format",
	.attrs = NULL,
};

1580 1581 1582 1583 1584 1585
/*
 * Remove all undefined events (x86_pmu.event_map(id) == 0)
 * out of events_attr attributes.
 */
static void __init filter_events(struct attribute **attrs)
{
1586 1587
	struct device_attribute *d;
	struct perf_pmu_events_attr *pmu_attr;
1588
	int offset = 0;
1589 1590 1591
	int i, j;

	for (i = 0; attrs[i]; i++) {
1592 1593 1594 1595 1596
		d = (struct device_attribute *)attrs[i];
		pmu_attr = container_of(d, struct perf_pmu_events_attr, attr);
		/* str trumps id */
		if (pmu_attr->event_str)
			continue;
1597
		if (x86_pmu.event_map(i + offset))
1598 1599 1600 1601 1602 1603 1604
			continue;

		for (j = i; attrs[j]; j++)
			attrs[j] = attrs[j + 1];

		/* Check the shifted attr. */
		i--;
1605 1606 1607 1608 1609 1610 1611 1612

		/*
		 * event_map() is index based, the attrs array is organized
		 * by increasing event index. If we shift the events, then
		 * we need to compensate for the event_map(), otherwise
		 * we are looking up the wrong event in the map
		 */
		offset++;
1613 1614 1615
	}
}

1616
/* Merge two pointer arrays */
1617
__init struct attribute **merge_attr(struct attribute **a, struct attribute **b)
1618 1619 1620 1621 1622 1623 1624 1625 1626 1627
{
	struct attribute **new;
	int j, i;

	for (j = 0; a[j]; j++)
		;
	for (i = 0; b[i]; i++)
		j++;
	j++;

1628
	new = kmalloc_array(j, sizeof(struct attribute *), GFP_KERNEL);
1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641
	if (!new)
		return NULL;

	j = 0;
	for (i = 0; a[i]; i++)
		new[j++] = a[i];
	for (i = 0; b[i]; i++)
		new[j++] = b[i];
	new[j] = NULL;

	return new;
}

1642
ssize_t events_sysfs_show(struct device *dev, struct device_attribute *attr, char *page)
1643 1644 1645 1646 1647
{
	struct perf_pmu_events_attr *pmu_attr = \
		container_of(attr, struct perf_pmu_events_attr, attr);
	u64 config = x86_pmu.event_map(pmu_attr->id);

1648 1649 1650
	/* string trumps id */
	if (pmu_attr->event_str)
		return sprintf(page, "%s", pmu_attr->event_str);
1651

1652 1653
	return x86_pmu.events_sysfs_show(page, config);
}
1654
EXPORT_SYMBOL_GPL(events_sysfs_show);
1655

1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678
ssize_t events_ht_sysfs_show(struct device *dev, struct device_attribute *attr,
			  char *page)
{
	struct perf_pmu_events_ht_attr *pmu_attr =
		container_of(attr, struct perf_pmu_events_ht_attr, attr);

	/*
	 * Report conditional events depending on Hyper-Threading.
	 *
	 * This is overly conservative as usually the HT special
	 * handling is not needed if the other CPU thread is idle.
	 *
	 * Note this does not (and cannot) handle the case when thread
	 * siblings are invisible, for example with virtualization
	 * if they are owned by some other guest.  The user tool
	 * has to re-read when a thread sibling gets onlined later.
	 */
	return sprintf(page, "%s",
			topology_max_smt_threads() > 1 ?
			pmu_attr->event_str_ht :
			pmu_attr->event_str_noht);
}

1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691
EVENT_ATTR(cpu-cycles,			CPU_CYCLES		);
EVENT_ATTR(instructions,		INSTRUCTIONS		);
EVENT_ATTR(cache-references,		CACHE_REFERENCES	);
EVENT_ATTR(cache-misses, 		CACHE_MISSES		);
EVENT_ATTR(branch-instructions,		BRANCH_INSTRUCTIONS	);
EVENT_ATTR(branch-misses,		BRANCH_MISSES		);
EVENT_ATTR(bus-cycles,			BUS_CYCLES		);
EVENT_ATTR(stalled-cycles-frontend,	STALLED_CYCLES_FRONTEND	);
EVENT_ATTR(stalled-cycles-backend,	STALLED_CYCLES_BACKEND	);
EVENT_ATTR(ref-cycles,			REF_CPU_CYCLES		);

static struct attribute *empty_attrs;

P
Peter Huewe 已提交
1692
static struct attribute *events_attr[] = {
1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710
	EVENT_PTR(CPU_CYCLES),
	EVENT_PTR(INSTRUCTIONS),
	EVENT_PTR(CACHE_REFERENCES),
	EVENT_PTR(CACHE_MISSES),
	EVENT_PTR(BRANCH_INSTRUCTIONS),
	EVENT_PTR(BRANCH_MISSES),
	EVENT_PTR(BUS_CYCLES),
	EVENT_PTR(STALLED_CYCLES_FRONTEND),
	EVENT_PTR(STALLED_CYCLES_BACKEND),
	EVENT_PTR(REF_CPU_CYCLES),
	NULL,
};

static struct attribute_group x86_pmu_events_group = {
	.name = "events",
	.attrs = events_attr,
};

1711
ssize_t x86_event_sysfs_show(char *page, u64 config, u64 event)
1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749
{
	u64 umask  = (config & ARCH_PERFMON_EVENTSEL_UMASK) >> 8;
	u64 cmask  = (config & ARCH_PERFMON_EVENTSEL_CMASK) >> 24;
	bool edge  = (config & ARCH_PERFMON_EVENTSEL_EDGE);
	bool pc    = (config & ARCH_PERFMON_EVENTSEL_PIN_CONTROL);
	bool any   = (config & ARCH_PERFMON_EVENTSEL_ANY);
	bool inv   = (config & ARCH_PERFMON_EVENTSEL_INV);
	ssize_t ret;

	/*
	* We have whole page size to spend and just little data
	* to write, so we can safely use sprintf.
	*/
	ret = sprintf(page, "event=0x%02llx", event);

	if (umask)
		ret += sprintf(page + ret, ",umask=0x%02llx", umask);

	if (edge)
		ret += sprintf(page + ret, ",edge");

	if (pc)
		ret += sprintf(page + ret, ",pc");

	if (any)
		ret += sprintf(page + ret, ",any");

	if (inv)
		ret += sprintf(page + ret, ",inv");

	if (cmask)
		ret += sprintf(page + ret, ",cmask=0x%02llx", cmask);

	ret += sprintf(page + ret, "\n");

	return ret;
}

1750
static struct attribute_group x86_pmu_attr_group;
P
Peter Zijlstra 已提交
1751
static struct attribute_group x86_pmu_caps_group;
1752

1753
static int __init init_hw_perf_events(void)
1754
{
1755
	struct x86_pmu_quirk *quirk;
1756 1757
	int err;

1758
	pr_info("Performance Events: ");
1759

1760 1761
	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_INTEL:
1762
		err = intel_pmu_init();
1763
		break;
1764
	case X86_VENDOR_AMD:
1765
		err = amd_pmu_init();
1766
		break;
1767
	default:
1768
		err = -ENOTSUPP;
1769
	}
1770
	if (err != 0) {
1771
		pr_cont("no PMU driver, software events only.\n");
1772
		return 0;
1773
	}
1774

1775 1776
	pmu_check_apic();

1777
	/* sanity check that the hardware exists or is emulated */
1778
	if (!check_hw_exists())
1779
		return 0;
1780

1781
	pr_cont("%s PMU driver.\n", x86_pmu.name);
1782

1783 1784
	x86_pmu.attr_rdpmc = 1; /* enable userspace RDPMC usage by default */

1785 1786
	for (quirk = x86_pmu.quirks; quirk; quirk = quirk->next)
		quirk->func();
1787

1788 1789
	if (!x86_pmu.intel_ctrl)
		x86_pmu.intel_ctrl = (1 << x86_pmu.num_counters) - 1;
I
Ingo Molnar 已提交
1790

1791
	perf_events_lapic_init();
1792
	register_nmi_handler(NMI_LOCAL, perf_event_nmi_handler, 0, "PMI");
1793

1794
	unconstrained = (struct event_constraint)
1795
		__EVENT_CONSTRAINT(0, (1ULL << x86_pmu.num_counters) - 1,
1796
				   0, x86_pmu.num_counters, 0, 0);
1797

1798
	x86_pmu_format_group.attrs = x86_pmu.format_attrs;
1799

P
Peter Zijlstra 已提交
1800 1801 1802 1803 1804 1805 1806
	if (x86_pmu.caps_attrs) {
		struct attribute **tmp;

		tmp = merge_attr(x86_pmu_caps_group.attrs, x86_pmu.caps_attrs);
		if (!WARN_ON(!tmp))
			x86_pmu_caps_group.attrs = tmp;
	}
1807

1808 1809 1810
	if (x86_pmu.event_attrs)
		x86_pmu_events_group.attrs = x86_pmu.event_attrs;

1811 1812
	if (!x86_pmu.events_sysfs_show)
		x86_pmu_events_group.attrs = &empty_attrs;
1813 1814
	else
		filter_events(x86_pmu_events_group.attrs);
1815

1816 1817 1818 1819 1820 1821 1822 1823
	if (x86_pmu.cpu_events) {
		struct attribute **tmp;

		tmp = merge_attr(x86_pmu_events_group.attrs, x86_pmu.cpu_events);
		if (!WARN_ON(!tmp))
			x86_pmu_events_group.attrs = tmp;
	}

1824 1825 1826 1827 1828 1829 1830 1831
	if (x86_pmu.attrs) {
		struct attribute **tmp;

		tmp = merge_attr(x86_pmu_attr_group.attrs, x86_pmu.attrs);
		if (!WARN_ON(!tmp))
			x86_pmu_attr_group.attrs = tmp;
	}

I
Ingo Molnar 已提交
1832
	pr_info("... version:                %d\n",     x86_pmu.version);
1833 1834 1835
	pr_info("... bit width:              %d\n",     x86_pmu.cntval_bits);
	pr_info("... generic registers:      %d\n",     x86_pmu.num_counters);
	pr_info("... value mask:             %016Lx\n", x86_pmu.cntval_mask);
I
Ingo Molnar 已提交
1836
	pr_info("... max period:             %016Lx\n", x86_pmu.max_period);
1837
	pr_info("... fixed-purpose events:   %d\n",     x86_pmu.num_counters_fixed);
1838
	pr_info("... event mask:             %016Lx\n", x86_pmu.intel_ctrl);
1839

1840 1841 1842 1843
	/*
	 * Install callbacks. Core will call them for each online
	 * cpu.
	 */
T
Thomas Gleixner 已提交
1844
	err = cpuhp_setup_state(CPUHP_PERF_X86_PREPARE, "perf/x86:prepare",
1845 1846 1847 1848 1849
				x86_pmu_prepare_cpu, x86_pmu_dead_cpu);
	if (err)
		return err;

	err = cpuhp_setup_state(CPUHP_AP_PERF_X86_STARTING,
T
Thomas Gleixner 已提交
1850
				"perf/x86:starting", x86_pmu_starting_cpu,
1851 1852 1853 1854
				x86_pmu_dying_cpu);
	if (err)
		goto out;

T
Thomas Gleixner 已提交
1855
	err = cpuhp_setup_state(CPUHP_AP_PERF_X86_ONLINE, "perf/x86:online",
1856 1857 1858 1859 1860 1861 1862
				x86_pmu_online_cpu, NULL);
	if (err)
		goto out1;

	err = perf_pmu_register(&pmu, "cpu", PERF_TYPE_RAW);
	if (err)
		goto out2;
1863 1864

	return 0;
1865 1866 1867 1868 1869 1870 1871 1872

out2:
	cpuhp_remove_state(CPUHP_AP_PERF_X86_ONLINE);
out1:
	cpuhp_remove_state(CPUHP_AP_PERF_X86_STARTING);
out:
	cpuhp_remove_state(CPUHP_PERF_X86_PREPARE);
	return err;
I
Ingo Molnar 已提交
1873
}
1874
early_initcall(init_hw_perf_events);
I
Ingo Molnar 已提交
1875

1876
static inline void x86_pmu_read(struct perf_event *event)
1877
{
1878 1879
	if (x86_pmu.read)
		return x86_pmu.read(event);
1880
	x86_perf_event_update(event);
1881 1882
}

1883 1884 1885 1886
/*
 * Start group events scheduling transaction
 * Set the flag to make pmu::enable() not perform the
 * schedulability test, it will be performed at commit time
1887 1888 1889 1890
 *
 * We only support PERF_PMU_TXN_ADD transactions. Save the
 * transaction flags but otherwise ignore non-PERF_PMU_TXN_ADD
 * transactions.
1891
 */
1892
static void x86_pmu_start_txn(struct pmu *pmu, unsigned int txn_flags)
1893
{
1894 1895 1896 1897 1898 1899 1900 1901
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);

	WARN_ON_ONCE(cpuc->txn_flags);		/* txn already in flight */

	cpuc->txn_flags = txn_flags;
	if (txn_flags & ~PERF_PMU_TXN_ADD)
		return;

P
Peter Zijlstra 已提交
1902
	perf_pmu_disable(pmu);
T
Tejun Heo 已提交
1903
	__this_cpu_write(cpu_hw_events.n_txn, 0);
1904 1905 1906 1907 1908 1909 1910
}

/*
 * Stop group events scheduling transaction
 * Clear the flag and pmu::enable() will perform the
 * schedulability test.
 */
P
Peter Zijlstra 已提交
1911
static void x86_pmu_cancel_txn(struct pmu *pmu)
1912
{
1913 1914 1915 1916 1917 1918 1919 1920 1921 1922
	unsigned int txn_flags;
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);

	WARN_ON_ONCE(!cpuc->txn_flags);	/* no txn in flight */

	txn_flags = cpuc->txn_flags;
	cpuc->txn_flags = 0;
	if (txn_flags & ~PERF_PMU_TXN_ADD)
		return;

1923
	/*
1924 1925
	 * Truncate collected array by the number of events added in this
	 * transaction. See x86_pmu_add() and x86_pmu_*_txn().
1926
	 */
T
Tejun Heo 已提交
1927 1928
	__this_cpu_sub(cpu_hw_events.n_added, __this_cpu_read(cpu_hw_events.n_txn));
	__this_cpu_sub(cpu_hw_events.n_events, __this_cpu_read(cpu_hw_events.n_txn));
P
Peter Zijlstra 已提交
1929
	perf_pmu_enable(pmu);
1930 1931 1932 1933 1934 1935
}

/*
 * Commit group events scheduling transaction
 * Perform the group schedulability test as a whole
 * Return 0 if success
1936 1937
 *
 * Does not cancel the transaction on failure; expects the caller to do this.
1938
 */
P
Peter Zijlstra 已提交
1939
static int x86_pmu_commit_txn(struct pmu *pmu)
1940
{
1941
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
1942 1943 1944
	int assign[X86_PMC_IDX_MAX];
	int n, ret;

1945 1946 1947 1948 1949 1950 1951
	WARN_ON_ONCE(!cpuc->txn_flags);	/* no txn in flight */

	if (cpuc->txn_flags & ~PERF_PMU_TXN_ADD) {
		cpuc->txn_flags = 0;
		return 0;
	}

1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966
	n = cpuc->n_events;

	if (!x86_pmu_initialized())
		return -EAGAIN;

	ret = x86_pmu.schedule_events(cpuc, n, assign);
	if (ret)
		return ret;

	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n*sizeof(int));

1967
	cpuc->txn_flags = 0;
P
Peter Zijlstra 已提交
1968
	perf_pmu_enable(pmu);
1969 1970
	return 0;
}
1971 1972 1973 1974 1975 1976 1977 1978 1979 1980
/*
 * a fake_cpuc is used to validate event groups. Due to
 * the extra reg logic, we need to also allocate a fake
 * per_core and per_cpu structure. Otherwise, group events
 * using extra reg may conflict without the kernel being
 * able to catch this when the last event gets added to
 * the group.
 */
static void free_fake_cpuc(struct cpu_hw_events *cpuc)
{
1981
	intel_cpuc_finish(cpuc);
1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992
	kfree(cpuc);
}

static struct cpu_hw_events *allocate_fake_cpuc(void)
{
	struct cpu_hw_events *cpuc;
	int cpu = raw_smp_processor_id();

	cpuc = kzalloc(sizeof(*cpuc), GFP_KERNEL);
	if (!cpuc)
		return ERR_PTR(-ENOMEM);
1993
	cpuc->is_fake = 1;
1994 1995 1996 1997

	if (intel_cpuc_prepare(cpuc, cpu))
		goto error;

1998 1999 2000 2001 2002
	return cpuc;
error:
	free_fake_cpuc(cpuc);
	return ERR_PTR(-ENOMEM);
}
2003

2004 2005 2006 2007 2008 2009 2010 2011 2012
/*
 * validate that we can schedule this event
 */
static int validate_event(struct perf_event *event)
{
	struct cpu_hw_events *fake_cpuc;
	struct event_constraint *c;
	int ret = 0;

2013 2014 2015
	fake_cpuc = allocate_fake_cpuc();
	if (IS_ERR(fake_cpuc))
		return PTR_ERR(fake_cpuc);
2016

2017
	c = x86_pmu.get_event_constraints(fake_cpuc, -1, event);
2018 2019

	if (!c || !c->weight)
2020
		ret = -EINVAL;
2021 2022 2023 2024

	if (x86_pmu.put_event_constraints)
		x86_pmu.put_event_constraints(fake_cpuc, event);

2025
	free_fake_cpuc(fake_cpuc);
2026 2027 2028 2029

	return ret;
}

2030 2031 2032 2033
/*
 * validate a single event group
 *
 * validation include:
2034 2035 2036
 *	- check events are compatible which each other
 *	- events do not compete for the same counter
 *	- number of events <= number of counters
2037 2038 2039 2040
 *
 * validation ensures the group can be loaded onto the
 * PMU if it was the only group available.
 */
2041 2042
static int validate_group(struct perf_event *event)
{
2043
	struct perf_event *leader = event->group_leader;
2044
	struct cpu_hw_events *fake_cpuc;
2045
	int ret = -EINVAL, n;
2046

2047 2048 2049
	fake_cpuc = allocate_fake_cpuc();
	if (IS_ERR(fake_cpuc))
		return PTR_ERR(fake_cpuc);
2050 2051 2052 2053 2054 2055
	/*
	 * the event is not yet connected with its
	 * siblings therefore we must first collect
	 * existing siblings, then add the new event
	 * before we can simulate the scheduling
	 */
2056
	n = collect_events(fake_cpuc, leader, true);
2057
	if (n < 0)
2058
		goto out;
2059

2060 2061
	fake_cpuc->n_events = n;
	n = collect_events(fake_cpuc, event, false);
2062
	if (n < 0)
2063
		goto out;
2064

2065
	fake_cpuc->n_events = n;
2066

2067
	ret = x86_pmu.schedule_events(fake_cpuc, n, NULL);
2068 2069

out:
2070
	free_fake_cpuc(fake_cpuc);
2071
	return ret;
2072 2073
}

2074
static int x86_pmu_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
2075
{
P
Peter Zijlstra 已提交
2076
	struct pmu *tmp;
I
Ingo Molnar 已提交
2077 2078
	int err;

2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089
	switch (event->attr.type) {
	case PERF_TYPE_RAW:
	case PERF_TYPE_HARDWARE:
	case PERF_TYPE_HW_CACHE:
		break;

	default:
		return -ENOENT;
	}

	err = __x86_pmu_event_init(event);
2090
	if (!err) {
2091 2092 2093 2094 2095 2096 2097 2098
		/*
		 * we temporarily connect event to its pmu
		 * such that validate_group() can classify
		 * it as an x86 event using is_x86_event()
		 */
		tmp = event->pmu;
		event->pmu = &pmu;

2099 2100
		if (event->group_leader != event)
			err = validate_group(event);
2101 2102
		else
			err = validate_event(event);
2103 2104

		event->pmu = tmp;
2105
	}
2106
	if (err) {
2107 2108
		if (event->destroy)
			event->destroy(event);
2109
	}
I
Ingo Molnar 已提交
2110

2111
	if (READ_ONCE(x86_pmu.attr_rdpmc) &&
2112
	    !(event->hw.flags & PERF_X86_EVENT_LARGE_PEBS))
2113 2114
		event->hw.flags |= PERF_X86_EVENT_RDPMC_ALLOWED;

2115
	return err;
I
Ingo Molnar 已提交
2116
}
2117

2118 2119
static void refresh_pce(void *ignored)
{
2120
	load_mm_cr4(this_cpu_read(cpu_tlbstate.loaded_mm));
2121 2122
}

2123
static void x86_pmu_event_mapped(struct perf_event *event, struct mm_struct *mm)
2124 2125 2126 2127
{
	if (!(event->hw.flags & PERF_X86_EVENT_RDPMC_ALLOWED))
		return;

2128 2129 2130 2131 2132 2133 2134 2135 2136 2137
	/*
	 * This function relies on not being called concurrently in two
	 * tasks in the same mm.  Otherwise one task could observe
	 * perf_rdpmc_allowed > 1 and return all the way back to
	 * userspace with CR4.PCE clear while another task is still
	 * doing on_each_cpu_mask() to propagate CR4.PCE.
	 *
	 * For now, this can't happen because all callers hold mmap_sem
	 * for write.  If this changes, we'll need a different solution.
	 */
2138
	lockdep_assert_held_exclusive(&mm->mmap_sem);
2139

2140 2141
	if (atomic_inc_return(&mm->context.perf_rdpmc_allowed) == 1)
		on_each_cpu_mask(mm_cpumask(mm), refresh_pce, NULL, 1);
2142 2143
}

2144
static void x86_pmu_event_unmapped(struct perf_event *event, struct mm_struct *mm)
2145 2146 2147 2148 2149
{

	if (!(event->hw.flags & PERF_X86_EVENT_RDPMC_ALLOWED))
		return;

2150 2151
	if (atomic_dec_and_test(&mm->context.perf_rdpmc_allowed))
		on_each_cpu_mask(mm_cpumask(mm), refresh_pce, NULL, 1);
2152 2153
}

2154 2155 2156 2157
static int x86_pmu_event_idx(struct perf_event *event)
{
	int idx = event->hw.idx;

2158
	if (!(event->hw.flags & PERF_X86_EVENT_RDPMC_ALLOWED))
2159 2160
		return 0;

2161 2162
	if (x86_pmu.num_counters_fixed && idx >= INTEL_PMC_IDX_FIXED) {
		idx -= INTEL_PMC_IDX_FIXED;
2163 2164 2165 2166 2167 2168
		idx |= 1 << 30;
	}

	return idx + 1;
}

2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179
static ssize_t get_attr_rdpmc(struct device *cdev,
			      struct device_attribute *attr,
			      char *buf)
{
	return snprintf(buf, 40, "%d\n", x86_pmu.attr_rdpmc);
}

static ssize_t set_attr_rdpmc(struct device *cdev,
			      struct device_attribute *attr,
			      const char *buf, size_t count)
{
2180 2181 2182 2183 2184 2185
	unsigned long val;
	ssize_t ret;

	ret = kstrtoul(buf, 0, &val);
	if (ret)
		return ret;
2186

2187 2188 2189
	if (val > 2)
		return -EINVAL;

2190 2191
	if (x86_pmu.attr_rdpmc_broken)
		return -ENOTSUPP;
2192

2193 2194 2195 2196 2197 2198 2199
	if ((val == 2) != (x86_pmu.attr_rdpmc == 2)) {
		/*
		 * Changing into or out of always available, aka
		 * perf-event-bypassing mode.  This path is extremely slow,
		 * but only root can trigger it, so it's okay.
		 */
		if (val == 2)
2200
			static_branch_inc(&rdpmc_always_available_key);
2201
		else
2202
			static_branch_dec(&rdpmc_always_available_key);
2203 2204 2205 2206 2207
		on_each_cpu(refresh_pce, NULL, 1);
	}

	x86_pmu.attr_rdpmc = val;

2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221
	return count;
}

static DEVICE_ATTR(rdpmc, S_IRUSR | S_IWUSR, get_attr_rdpmc, set_attr_rdpmc);

static struct attribute *x86_pmu_attrs[] = {
	&dev_attr_rdpmc.attr,
	NULL,
};

static struct attribute_group x86_pmu_attr_group = {
	.attrs = x86_pmu_attrs,
};

P
Peter Zijlstra 已提交
2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240
static ssize_t max_precise_show(struct device *cdev,
				  struct device_attribute *attr,
				  char *buf)
{
	return snprintf(buf, PAGE_SIZE, "%d\n", x86_pmu_max_precise());
}

static DEVICE_ATTR_RO(max_precise);

static struct attribute *x86_pmu_caps_attrs[] = {
	&dev_attr_max_precise.attr,
	NULL
};

static struct attribute_group x86_pmu_caps_group = {
	.name = "caps",
	.attrs = x86_pmu_caps_attrs,
};

2241 2242
static const struct attribute_group *x86_pmu_attr_groups[] = {
	&x86_pmu_attr_group,
2243
	&x86_pmu_format_group,
2244
	&x86_pmu_events_group,
2245
	&x86_pmu_caps_group,
2246 2247 2248
	NULL,
};

2249
static void x86_pmu_sched_task(struct perf_event_context *ctx, bool sched_in)
2250
{
2251 2252
	if (x86_pmu.sched_task)
		x86_pmu.sched_task(ctx, sched_in);
2253 2254
}

2255 2256 2257 2258 2259 2260
void perf_check_microcode(void)
{
	if (x86_pmu.check_microcode)
		x86_pmu.check_microcode();
}

2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273
static int x86_pmu_check_period(struct perf_event *event, u64 value)
{
	if (x86_pmu.check_period && x86_pmu.check_period(event, value))
		return -EINVAL;

	if (value && x86_pmu.limit_period) {
		if (x86_pmu.limit_period(event, value) > value)
			return -EINVAL;
	}

	return 0;
}

2274
static struct pmu pmu = {
2275 2276
	.pmu_enable		= x86_pmu_enable,
	.pmu_disable		= x86_pmu_disable,
P
Peter Zijlstra 已提交
2277

2278
	.attr_groups		= x86_pmu_attr_groups,
2279

2280
	.event_init		= x86_pmu_event_init,
P
Peter Zijlstra 已提交
2281

2282 2283 2284
	.event_mapped		= x86_pmu_event_mapped,
	.event_unmapped		= x86_pmu_event_unmapped,

2285 2286 2287 2288 2289
	.add			= x86_pmu_add,
	.del			= x86_pmu_del,
	.start			= x86_pmu_start,
	.stop			= x86_pmu_stop,
	.read			= x86_pmu_read,
P
Peter Zijlstra 已提交
2290

2291 2292 2293
	.start_txn		= x86_pmu_start_txn,
	.cancel_txn		= x86_pmu_cancel_txn,
	.commit_txn		= x86_pmu_commit_txn,
2294

2295
	.event_idx		= x86_pmu_event_idx,
2296
	.sched_task		= x86_pmu_sched_task,
2297
	.task_ctx_size          = sizeof(struct x86_perf_task_context),
2298
	.check_period		= x86_pmu_check_period,
2299 2300
};

2301 2302
void arch_perf_update_userpage(struct perf_event *event,
			       struct perf_event_mmap_page *userpg, u64 now)
2303
{
2304
	struct cyc2ns_data data;
2305
	u64 offset;
2306

2307 2308
	userpg->cap_user_time = 0;
	userpg->cap_user_time_zero = 0;
2309 2310
	userpg->cap_user_rdpmc =
		!!(event->hw.flags & PERF_X86_EVENT_RDPMC_ALLOWED);
2311 2312
	userpg->pmc_width = x86_pmu.cntval_bits;

2313
	if (!using_native_sched_clock() || !sched_clock_stable())
2314 2315
		return;

2316
	cyc2ns_read_begin(&data);
2317

2318
	offset = data.cyc2ns_offset + __sched_clock_offset;
2319

2320 2321 2322 2323
	/*
	 * Internal timekeeping for enabled/running/stopped times
	 * is always in the local_clock domain.
	 */
2324
	userpg->cap_user_time = 1;
2325 2326
	userpg->time_mult = data.cyc2ns_mul;
	userpg->time_shift = data.cyc2ns_shift;
2327
	userpg->time_offset = offset - now;
2328

2329 2330 2331 2332
	/*
	 * cap_user_time_zero doesn't make sense when we're using a different
	 * time base for the records.
	 */
2333
	if (!event->attr.use_clockid) {
2334
		userpg->cap_user_time_zero = 1;
2335
		userpg->time_zero = offset;
2336
	}
2337

2338
	cyc2ns_read_end();
2339 2340
}

2341
void
2342
perf_callchain_kernel(struct perf_callchain_entry_ctx *entry, struct pt_regs *regs)
2343
{
2344 2345 2346
	struct unwind_state state;
	unsigned long addr;

2347 2348
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
		/* TODO: We don't support guest os callchain now */
2349
		return;
2350 2351
	}

2352 2353
	if (perf_callchain_store(entry, regs->ip))
		return;
2354

2355 2356 2357 2358 2359 2360
	for (unwind_start(&state, current, regs, NULL); !unwind_done(&state);
	     unwind_next_frame(&state)) {
		addr = unwind_get_return_address(&state);
		if (!addr || perf_callchain_store(entry, addr))
			return;
	}
2361 2362
}

2363 2364 2365 2366 2367 2368
static inline int
valid_user_frame(const void __user *fp, unsigned long size)
{
	return (__range_not_ok(fp, size, TASK_SIZE) == 0);
}

2369 2370 2371
static unsigned long get_segment_base(unsigned int segment)
{
	struct desc_struct *desc;
2372
	unsigned int idx = segment >> 3;
2373 2374

	if ((segment & SEGMENT_TI_MASK) == SEGMENT_LDT) {
2375
#ifdef CONFIG_MODIFY_LDT_SYSCALL
2376 2377 2378
		struct ldt_struct *ldt;

		/* IRQs are off, so this synchronizes with smp_store_release */
2379
		ldt = READ_ONCE(current->active_mm->context.ldt);
2380
		if (!ldt || idx >= ldt->nr_entries)
2381 2382
			return 0;

2383
		desc = &ldt->entries[idx];
2384 2385 2386
#else
		return 0;
#endif
2387
	} else {
2388
		if (idx >= GDT_ENTRIES)
2389 2390
			return 0;

2391
		desc = raw_cpu_ptr(gdt_page.gdt) + idx;
2392 2393
	}

2394
	return get_desc_base(desc);
2395 2396
}

2397
#ifdef CONFIG_IA32_EMULATION
H
H. Peter Anvin 已提交
2398

2399
#include <linux/compat.h>
H
H. Peter Anvin 已提交
2400

2401
static inline int
2402
perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry_ctx *entry)
2403
{
2404
	/* 32-bit process in 64-bit kernel. */
2405
	unsigned long ss_base, cs_base;
2406 2407
	struct stack_frame_ia32 frame;
	const void __user *fp;
2408

2409 2410 2411
	if (!test_thread_flag(TIF_IA32))
		return 0;

2412 2413 2414 2415
	cs_base = get_segment_base(regs->cs);
	ss_base = get_segment_base(regs->ss);

	fp = compat_ptr(ss_base + regs->bp);
2416
	pagefault_disable();
2417
	while (entry->nr < entry->max_stack) {
2418 2419 2420 2421
		unsigned long bytes;
		frame.next_frame     = 0;
		frame.return_address = 0;

2422
		if (!valid_user_frame(fp, sizeof(frame)))
2423 2424 2425 2426 2427 2428
			break;

		bytes = __copy_from_user_nmi(&frame.next_frame, fp, 4);
		if (bytes != 0)
			break;
		bytes = __copy_from_user_nmi(&frame.return_address, fp+4, 4);
2429
		if (bytes != 0)
2430
			break;
2431

2432 2433
		perf_callchain_store(entry, cs_base + frame.return_address);
		fp = compat_ptr(ss_base + frame.next_frame);
2434
	}
2435
	pagefault_enable();
2436
	return 1;
2437
}
2438 2439
#else
static inline int
2440
perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry_ctx *entry)
2441 2442 2443 2444
{
    return 0;
}
#endif
2445

2446
void
2447
perf_callchain_user(struct perf_callchain_entry_ctx *entry, struct pt_regs *regs)
2448 2449
{
	struct stack_frame frame;
2450
	const unsigned long __user *fp;
2451

2452 2453
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
		/* TODO: We don't support guest os callchain now */
2454
		return;
2455
	}
2456

2457 2458 2459 2460 2461 2462
	/*
	 * We don't know what to do with VM86 stacks.. ignore them for now.
	 */
	if (regs->flags & (X86_VM_MASK | PERF_EFLAGS_VM))
		return;

2463
	fp = (unsigned long __user *)regs->bp;
2464

2465
	perf_callchain_store(entry, regs->ip);
2466

2467
	if (!nmi_uaccess_okay())
2468 2469
		return;

2470 2471 2472
	if (perf_callchain_user32(regs, entry))
		return;

2473
	pagefault_disable();
2474
	while (entry->nr < entry->max_stack) {
2475
		unsigned long bytes;
2476

2477
		frame.next_frame	     = NULL;
2478 2479
		frame.return_address = 0;

2480
		if (!valid_user_frame(fp, sizeof(frame)))
2481 2482
			break;

2483
		bytes = __copy_from_user_nmi(&frame.next_frame, fp, sizeof(*fp));
2484 2485
		if (bytes != 0)
			break;
2486
		bytes = __copy_from_user_nmi(&frame.return_address, fp + 1, sizeof(*fp));
2487
		if (bytes != 0)
2488 2489
			break;

2490
		perf_callchain_store(entry, frame.return_address);
2491
		fp = (void __user *)frame.next_frame;
2492
	}
2493
	pagefault_enable();
2494 2495
}

2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509
/*
 * Deal with code segment offsets for the various execution modes:
 *
 *   VM86 - the good olde 16 bit days, where the linear address is
 *          20 bits and we use regs->ip + 0x10 * regs->cs.
 *
 *   IA32 - Where we need to look at GDT/LDT segment descriptor tables
 *          to figure out what the 32bit base address is.
 *
 *    X32 - has TIF_X32 set, but is running in x86_64
 *
 * X86_64 - CS,DS,SS,ES are all zero based.
 */
static unsigned long code_segment_base(struct pt_regs *regs)
2510
{
2511 2512 2513 2514 2515 2516
	/*
	 * For IA32 we look at the GDT/LDT segment base to convert the
	 * effective IP to a linear address.
	 */

#ifdef CONFIG_X86_32
2517 2518 2519 2520 2521 2522 2523
	/*
	 * If we are in VM86 mode, add the segment offset to convert to a
	 * linear address.
	 */
	if (regs->flags & X86_VM_MASK)
		return 0x10 * regs->cs;

2524
	if (user_mode(regs) && regs->cs != __USER_CS)
2525 2526
		return get_segment_base(regs->cs);
#else
2527 2528 2529
	if (user_mode(regs) && !user_64bit_mode(regs) &&
	    regs->cs != __USER32_CS)
		return get_segment_base(regs->cs);
2530 2531 2532
#endif
	return 0;
}
2533

2534 2535
unsigned long perf_instruction_pointer(struct pt_regs *regs)
{
2536
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest())
2537
		return perf_guest_cbs->get_guest_ip();
2538

2539
	return regs->ip + code_segment_base(regs);
2540 2541 2542 2543 2544
}

unsigned long perf_misc_flags(struct pt_regs *regs)
{
	int misc = 0;
2545

2546
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
2547 2548 2549 2550 2551
		if (perf_guest_cbs->is_user_mode())
			misc |= PERF_RECORD_MISC_GUEST_USER;
		else
			misc |= PERF_RECORD_MISC_GUEST_KERNEL;
	} else {
2552
		if (user_mode(regs))
2553 2554 2555 2556 2557
			misc |= PERF_RECORD_MISC_USER;
		else
			misc |= PERF_RECORD_MISC_KERNEL;
	}

2558
	if (regs->flags & PERF_EFLAGS_EXACT)
P
Peter Zijlstra 已提交
2559
		misc |= PERF_RECORD_MISC_EXACT_IP;
2560 2561 2562

	return misc;
}
2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574

void perf_get_x86_pmu_capability(struct x86_pmu_capability *cap)
{
	cap->version		= x86_pmu.version;
	cap->num_counters_gp	= x86_pmu.num_counters;
	cap->num_counters_fixed	= x86_pmu.num_counters_fixed;
	cap->bit_width_gp	= x86_pmu.cntval_bits;
	cap->bit_width_fixed	= x86_pmu.cntval_bits;
	cap->events_mask	= (unsigned int)x86_pmu.events_maskl;
	cap->events_mask_len	= x86_pmu.events_mask_len;
}
EXPORT_SYMBOL_GPL(perf_get_x86_pmu_capability);