mv_xor.c 34.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
/*
 * offload engine driver for the Marvell XOR engine
 * Copyright (C) 2007, 2008, Marvell International Ltd.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc.,
 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
 */

#include <linux/init.h>
#include <linux/module.h>
21
#include <linux/slab.h>
22 23 24 25 26 27
#include <linux/delay.h>
#include <linux/dma-mapping.h>
#include <linux/spinlock.h>
#include <linux/interrupt.h>
#include <linux/platform_device.h>
#include <linux/memory.h>
28
#include <linux/clk.h>
29 30 31
#include <linux/of.h>
#include <linux/of_irq.h>
#include <linux/irqdomain.h>
32
#include <linux/platform_data/dma-mv_xor.h>
33 34

#include "dmaengine.h"
35 36 37 38 39
#include "mv_xor.h"

static void mv_xor_issue_pending(struct dma_chan *chan);

#define to_mv_xor_chan(chan)		\
40
	container_of(chan, struct mv_xor_chan, dmachan)
41 42 43 44

#define to_mv_xor_slot(tx)		\
	container_of(tx, struct mv_xor_desc_slot, async_tx)

45
#define mv_chan_to_devp(chan)           \
46
	((chan)->dmadev.dev)
47

48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95
static void mv_desc_init(struct mv_xor_desc_slot *desc, unsigned long flags)
{
	struct mv_xor_desc *hw_desc = desc->hw_desc;

	hw_desc->status = (1 << 31);
	hw_desc->phy_next_desc = 0;
	hw_desc->desc_command = (1 << 31);
}

static void mv_desc_set_byte_count(struct mv_xor_desc_slot *desc,
				   u32 byte_count)
{
	struct mv_xor_desc *hw_desc = desc->hw_desc;
	hw_desc->byte_count = byte_count;
}

static void mv_desc_set_next_desc(struct mv_xor_desc_slot *desc,
				  u32 next_desc_addr)
{
	struct mv_xor_desc *hw_desc = desc->hw_desc;
	BUG_ON(hw_desc->phy_next_desc);
	hw_desc->phy_next_desc = next_desc_addr;
}

static void mv_desc_clear_next_desc(struct mv_xor_desc_slot *desc)
{
	struct mv_xor_desc *hw_desc = desc->hw_desc;
	hw_desc->phy_next_desc = 0;
}

static void mv_desc_set_dest_addr(struct mv_xor_desc_slot *desc,
				  dma_addr_t addr)
{
	struct mv_xor_desc *hw_desc = desc->hw_desc;
	hw_desc->phy_dest_addr = addr;
}

static int mv_chan_memset_slot_count(size_t len)
{
	return 1;
}

#define mv_chan_memcpy_slot_count(c) mv_chan_memset_slot_count(c)

static void mv_desc_set_src_addr(struct mv_xor_desc_slot *desc,
				 int index, dma_addr_t addr)
{
	struct mv_xor_desc *hw_desc = desc->hw_desc;
96
	hw_desc->phy_src_addr[mv_phy_src_idx(index)] = addr;
97 98 99 100 101 102
	if (desc->type == DMA_XOR)
		hw_desc->desc_command |= (1 << index);
}

static u32 mv_chan_get_current_desc(struct mv_xor_chan *chan)
{
103
	return readl_relaxed(XOR_CURR_DESC(chan));
104 105 106 107 108
}

static void mv_chan_set_next_descriptor(struct mv_xor_chan *chan,
					u32 next_desc_addr)
{
109
	writel_relaxed(next_desc_addr, XOR_NEXT_DESC(chan));
110 111 112 113
}

static void mv_chan_unmask_interrupts(struct mv_xor_chan *chan)
{
114
	u32 val = readl_relaxed(XOR_INTR_MASK(chan));
115
	val |= XOR_INTR_MASK_VALUE << (chan->idx * 16);
116
	writel_relaxed(val, XOR_INTR_MASK(chan));
117 118 119 120
}

static u32 mv_chan_get_intr_cause(struct mv_xor_chan *chan)
{
121
	u32 intr_cause = readl_relaxed(XOR_INTR_CAUSE(chan));
122 123 124 125 126 127 128 129 130 131 132 133 134 135
	intr_cause = (intr_cause >> (chan->idx * 16)) & 0xFFFF;
	return intr_cause;
}

static int mv_is_err_intr(u32 intr_cause)
{
	if (intr_cause & ((1<<4)|(1<<5)|(1<<6)|(1<<7)|(1<<8)|(1<<9)))
		return 1;

	return 0;
}

static void mv_xor_device_clear_eoc_cause(struct mv_xor_chan *chan)
{
136
	u32 val = ~(1 << (chan->idx * 16));
137
	dev_dbg(mv_chan_to_devp(chan), "%s, val 0x%08x\n", __func__, val);
138
	writel_relaxed(val, XOR_INTR_CAUSE(chan));
139 140 141 142 143
}

static void mv_xor_device_clear_err_status(struct mv_xor_chan *chan)
{
	u32 val = 0xFFFF0000 >> (chan->idx * 16);
144
	writel_relaxed(val, XOR_INTR_CAUSE(chan));
145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161
}

static int mv_can_chain(struct mv_xor_desc_slot *desc)
{
	struct mv_xor_desc_slot *chain_old_tail = list_entry(
		desc->chain_node.prev, struct mv_xor_desc_slot, chain_node);

	if (chain_old_tail->type != desc->type)
		return 0;

	return 1;
}

static void mv_set_mode(struct mv_xor_chan *chan,
			       enum dma_transaction_type type)
{
	u32 op_mode;
162
	u32 config = readl_relaxed(XOR_CONFIG(chan));
163 164 165 166 167 168 169 170 171

	switch (type) {
	case DMA_XOR:
		op_mode = XOR_OPERATION_MODE_XOR;
		break;
	case DMA_MEMCPY:
		op_mode = XOR_OPERATION_MODE_MEMCPY;
		break;
	default:
172
		dev_err(mv_chan_to_devp(chan),
173
			"error: unsupported operation %d\n",
174
			type);
175 176 177 178 179 180
		BUG();
		return;
	}

	config &= ~0x7;
	config |= op_mode;
181 182 183 184 185 186 187

#if defined(__BIG_ENDIAN)
	config |= XOR_DESCRIPTOR_SWAP;
#else
	config &= ~XOR_DESCRIPTOR_SWAP;
#endif

188
	writel_relaxed(config, XOR_CONFIG(chan));
189 190 191 192 193 194 195
	chan->current_type = type;
}

static void mv_chan_activate(struct mv_xor_chan *chan)
{
	u32 activation;

196
	dev_dbg(mv_chan_to_devp(chan), " activate chan.\n");
197
	activation = readl_relaxed(XOR_ACTIVATION(chan));
198
	activation |= 0x1;
199
	writel_relaxed(activation, XOR_ACTIVATION(chan));
200 201 202 203
}

static char mv_chan_is_busy(struct mv_xor_chan *chan)
{
204
	u32 state = readl_relaxed(XOR_ACTIVATION(chan));
205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223

	state = (state >> 4) & 0x3;

	return (state == 1) ? 1 : 0;
}

static int mv_chan_xor_slot_count(size_t len, int src_cnt)
{
	return 1;
}

/**
 * mv_xor_free_slots - flags descriptor slots for reuse
 * @slot: Slot to free
 * Caller must hold &mv_chan->lock while calling this function
 */
static void mv_xor_free_slots(struct mv_xor_chan *mv_chan,
			      struct mv_xor_desc_slot *slot)
{
224
	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d slot %p\n",
225 226 227 228 229 230 231 232 233 234 235 236 237 238
		__func__, __LINE__, slot);

	slot->slots_per_op = 0;

}

/*
 * mv_xor_start_new_chain - program the engine to operate on new chain headed by
 * sw_desc
 * Caller must hold &mv_chan->lock while calling this function
 */
static void mv_xor_start_new_chain(struct mv_xor_chan *mv_chan,
				   struct mv_xor_desc_slot *sw_desc)
{
239
	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d: sw_desc %p\n",
240 241 242 243
		__func__, __LINE__, sw_desc);
	if (sw_desc->type != mv_chan->current_type)
		mv_set_mode(mv_chan, sw_desc->type);

244 245 246
	/* set the hardware chain */
	mv_chan_set_next_descriptor(mv_chan, sw_desc->async_tx.phys);

247
	mv_chan->pending += sw_desc->slot_cnt;
248
	mv_xor_issue_pending(&mv_chan->dmachan);
249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266
}

static dma_cookie_t
mv_xor_run_tx_complete_actions(struct mv_xor_desc_slot *desc,
	struct mv_xor_chan *mv_chan, dma_cookie_t cookie)
{
	BUG_ON(desc->async_tx.cookie < 0);

	if (desc->async_tx.cookie > 0) {
		cookie = desc->async_tx.cookie;

		/* call the callback (must not sleep or submit new
		 * operations to this channel)
		 */
		if (desc->async_tx.callback)
			desc->async_tx.callback(
				desc->async_tx.callback_param);

267
		dma_descriptor_unmap(&desc->async_tx);
268
		if (desc->group_head)
269 270 271 272
			desc->group_head = NULL;
	}

	/* run dependent operations */
273
	dma_run_dependencies(&desc->async_tx);
274 275 276 277 278 279 280 281 282

	return cookie;
}

static int
mv_xor_clean_completed_slots(struct mv_xor_chan *mv_chan)
{
	struct mv_xor_desc_slot *iter, *_iter;

283
	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d\n", __func__, __LINE__);
284 285 286 287 288 289 290 291 292 293 294 295 296 297 298
	list_for_each_entry_safe(iter, _iter, &mv_chan->completed_slots,
				 completed_node) {

		if (async_tx_test_ack(&iter->async_tx)) {
			list_del(&iter->completed_node);
			mv_xor_free_slots(mv_chan, iter);
		}
	}
	return 0;
}

static int
mv_xor_clean_slot(struct mv_xor_desc_slot *desc,
	struct mv_xor_chan *mv_chan)
{
299
	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d: desc %p flags %d\n",
300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
		__func__, __LINE__, desc, desc->async_tx.flags);
	list_del(&desc->chain_node);
	/* the client is allowed to attach dependent operations
	 * until 'ack' is set
	 */
	if (!async_tx_test_ack(&desc->async_tx)) {
		/* move this slot to the completed_slots */
		list_add_tail(&desc->completed_node, &mv_chan->completed_slots);
		return 0;
	}

	mv_xor_free_slots(mv_chan, desc);
	return 0;
}

315 316
/* This function must be called with the mv_xor_chan spinlock held */
static void mv_xor_slot_cleanup(struct mv_xor_chan *mv_chan)
317 318 319 320 321 322 323
{
	struct mv_xor_desc_slot *iter, *_iter;
	dma_cookie_t cookie = 0;
	int busy = mv_chan_is_busy(mv_chan);
	u32 current_desc = mv_chan_get_current_desc(mv_chan);
	int seen_current = 0;

324 325
	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d\n", __func__, __LINE__);
	dev_dbg(mv_chan_to_devp(mv_chan), "current_desc %x\n", current_desc);
326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368
	mv_xor_clean_completed_slots(mv_chan);

	/* free completed slots from the chain starting with
	 * the oldest descriptor
	 */

	list_for_each_entry_safe(iter, _iter, &mv_chan->chain,
					chain_node) {
		prefetch(_iter);
		prefetch(&_iter->async_tx);

		/* do not advance past the current descriptor loaded into the
		 * hardware channel, subsequent descriptors are either in
		 * process or have not been submitted
		 */
		if (seen_current)
			break;

		/* stop the search if we reach the current descriptor and the
		 * channel is busy
		 */
		if (iter->async_tx.phys == current_desc) {
			seen_current = 1;
			if (busy)
				break;
		}

		cookie = mv_xor_run_tx_complete_actions(iter, mv_chan, cookie);

		if (mv_xor_clean_slot(iter, mv_chan))
			break;
	}

	if ((busy == 0) && !list_empty(&mv_chan->chain)) {
		struct mv_xor_desc_slot *chain_head;
		chain_head = list_entry(mv_chan->chain.next,
					struct mv_xor_desc_slot,
					chain_node);

		mv_xor_start_new_chain(mv_chan, chain_head);
	}

	if (cookie > 0)
369
		mv_chan->dmachan.completed_cookie = cookie;
370 371 372 373 374
}

static void mv_xor_tasklet(unsigned long data)
{
	struct mv_xor_chan *chan = (struct mv_xor_chan *) data;
375 376

	spin_lock_bh(&chan->lock);
377
	mv_xor_slot_cleanup(chan);
378
	spin_unlock_bh(&chan->lock);
379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446
}

static struct mv_xor_desc_slot *
mv_xor_alloc_slots(struct mv_xor_chan *mv_chan, int num_slots,
		    int slots_per_op)
{
	struct mv_xor_desc_slot *iter, *_iter, *alloc_start = NULL;
	LIST_HEAD(chain);
	int slots_found, retry = 0;

	/* start search from the last allocated descrtiptor
	 * if a contiguous allocation can not be found start searching
	 * from the beginning of the list
	 */
retry:
	slots_found = 0;
	if (retry == 0)
		iter = mv_chan->last_used;
	else
		iter = list_entry(&mv_chan->all_slots,
			struct mv_xor_desc_slot,
			slot_node);

	list_for_each_entry_safe_continue(
		iter, _iter, &mv_chan->all_slots, slot_node) {
		prefetch(_iter);
		prefetch(&_iter->async_tx);
		if (iter->slots_per_op) {
			/* give up after finding the first busy slot
			 * on the second pass through the list
			 */
			if (retry)
				break;

			slots_found = 0;
			continue;
		}

		/* start the allocation if the slot is correctly aligned */
		if (!slots_found++)
			alloc_start = iter;

		if (slots_found == num_slots) {
			struct mv_xor_desc_slot *alloc_tail = NULL;
			struct mv_xor_desc_slot *last_used = NULL;
			iter = alloc_start;
			while (num_slots) {
				int i;

				/* pre-ack all but the last descriptor */
				async_tx_ack(&iter->async_tx);

				list_add_tail(&iter->chain_node, &chain);
				alloc_tail = iter;
				iter->async_tx.cookie = 0;
				iter->slot_cnt = num_slots;
				iter->xor_check_result = NULL;
				for (i = 0; i < slots_per_op; i++) {
					iter->slots_per_op = slots_per_op - i;
					last_used = iter;
					iter = list_entry(iter->slot_node.next,
						struct mv_xor_desc_slot,
						slot_node);
				}
				num_slots -= slots_per_op;
			}
			alloc_tail->group_head = alloc_start;
			alloc_tail->async_tx.cookie = -EBUSY;
447
			list_splice(&chain, &alloc_tail->tx_list);
448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472
			mv_chan->last_used = last_used;
			mv_desc_clear_next_desc(alloc_start);
			mv_desc_clear_next_desc(alloc_tail);
			return alloc_tail;
		}
	}
	if (!retry++)
		goto retry;

	/* try to free some slots if the allocation fails */
	tasklet_schedule(&mv_chan->irq_tasklet);

	return NULL;
}

/************************ DMA engine API functions ****************************/
static dma_cookie_t
mv_xor_tx_submit(struct dma_async_tx_descriptor *tx)
{
	struct mv_xor_desc_slot *sw_desc = to_mv_xor_slot(tx);
	struct mv_xor_chan *mv_chan = to_mv_xor_chan(tx->chan);
	struct mv_xor_desc_slot *grp_start, *old_chain_tail;
	dma_cookie_t cookie;
	int new_hw_chain = 1;

473
	dev_dbg(mv_chan_to_devp(mv_chan),
474 475 476 477 478 479
		"%s sw_desc %p: async_tx %p\n",
		__func__, sw_desc, &sw_desc->async_tx);

	grp_start = sw_desc->group_head;

	spin_lock_bh(&mv_chan->lock);
480
	cookie = dma_cookie_assign(tx);
481 482

	if (list_empty(&mv_chan->chain))
483
		list_splice_init(&sw_desc->tx_list, &mv_chan->chain);
484 485 486 487 488 489
	else {
		new_hw_chain = 0;

		old_chain_tail = list_entry(mv_chan->chain.prev,
					    struct mv_xor_desc_slot,
					    chain_node);
490
		list_splice_init(&grp_start->tx_list,
491 492 493 494 495
				 &old_chain_tail->chain_node);

		if (!mv_can_chain(grp_start))
			goto submit_done;

496 497
		dev_dbg(mv_chan_to_devp(mv_chan), "Append to last desc %pa\n",
			&old_chain_tail->async_tx.phys);
498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523

		/* fix up the hardware chain */
		mv_desc_set_next_desc(old_chain_tail, grp_start->async_tx.phys);

		/* if the channel is not busy */
		if (!mv_chan_is_busy(mv_chan)) {
			u32 current_desc = mv_chan_get_current_desc(mv_chan);
			/*
			 * and the curren desc is the end of the chain before
			 * the append, then we need to start the channel
			 */
			if (current_desc == old_chain_tail->async_tx.phys)
				new_hw_chain = 1;
		}
	}

	if (new_hw_chain)
		mv_xor_start_new_chain(mv_chan, grp_start);

submit_done:
	spin_unlock_bh(&mv_chan->lock);

	return cookie;
}

/* returns the number of allocated descriptors */
524
static int mv_xor_alloc_chan_resources(struct dma_chan *chan)
525
{
526 527
	void *virt_desc;
	dma_addr_t dma_desc;
528 529 530
	int idx;
	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
	struct mv_xor_desc_slot *slot = NULL;
531
	int num_descs_in_pool = MV_XOR_POOL_SIZE/MV_XOR_SLOT_SIZE;
532 533 534 535 536 537 538 539 540 541

	/* Allocate descriptor slots */
	idx = mv_chan->slots_allocated;
	while (idx < num_descs_in_pool) {
		slot = kzalloc(sizeof(*slot), GFP_KERNEL);
		if (!slot) {
			printk(KERN_INFO "MV XOR Channel only initialized"
				" %d descriptor slots", idx);
			break;
		}
542 543
		virt_desc = mv_chan->dma_desc_pool_virt;
		slot->hw_desc = virt_desc + idx * MV_XOR_SLOT_SIZE;
544 545 546 547 548

		dma_async_tx_descriptor_init(&slot->async_tx, chan);
		slot->async_tx.tx_submit = mv_xor_tx_submit;
		INIT_LIST_HEAD(&slot->chain_node);
		INIT_LIST_HEAD(&slot->slot_node);
549
		INIT_LIST_HEAD(&slot->tx_list);
550 551
		dma_desc = mv_chan->dma_desc_pool;
		slot->async_tx.phys = dma_desc + idx * MV_XOR_SLOT_SIZE;
552 553 554 555 556 557 558 559 560 561 562 563 564
		slot->idx = idx++;

		spin_lock_bh(&mv_chan->lock);
		mv_chan->slots_allocated = idx;
		list_add_tail(&slot->slot_node, &mv_chan->all_slots);
		spin_unlock_bh(&mv_chan->lock);
	}

	if (mv_chan->slots_allocated && !mv_chan->last_used)
		mv_chan->last_used = list_entry(mv_chan->all_slots.next,
					struct mv_xor_desc_slot,
					slot_node);

565
	dev_dbg(mv_chan_to_devp(mv_chan),
566 567 568 569 570 571 572 573 574 575 576 577 578 579
		"allocated %d descriptor slots last_used: %p\n",
		mv_chan->slots_allocated, mv_chan->last_used);

	return mv_chan->slots_allocated ? : -ENOMEM;
}

static struct dma_async_tx_descriptor *
mv_xor_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
		size_t len, unsigned long flags)
{
	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
	struct mv_xor_desc_slot *sw_desc, *grp_start;
	int slot_cnt;

580
	dev_dbg(mv_chan_to_devp(mv_chan),
581 582
		"%s dest: %pad src %pad len: %u flags: %ld\n",
		__func__, &dest, &src, len, flags);
583 584 585
	if (unlikely(len < MV_XOR_MIN_BYTE_COUNT))
		return NULL;

586
	BUG_ON(len > MV_XOR_MAX_BYTE_COUNT);
587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603

	spin_lock_bh(&mv_chan->lock);
	slot_cnt = mv_chan_memcpy_slot_count(len);
	sw_desc = mv_xor_alloc_slots(mv_chan, slot_cnt, 1);
	if (sw_desc) {
		sw_desc->type = DMA_MEMCPY;
		sw_desc->async_tx.flags = flags;
		grp_start = sw_desc->group_head;
		mv_desc_init(grp_start, flags);
		mv_desc_set_byte_count(grp_start, len);
		mv_desc_set_dest_addr(sw_desc->group_head, dest);
		mv_desc_set_src_addr(grp_start, 0, src);
		sw_desc->unmap_src_cnt = 1;
		sw_desc->unmap_len = len;
	}
	spin_unlock_bh(&mv_chan->lock);

604
	dev_dbg(mv_chan_to_devp(mv_chan),
605
		"%s sw_desc %p async_tx %p\n",
J
Jingoo Han 已提交
606
		__func__, sw_desc, sw_desc ? &sw_desc->async_tx : NULL);
607 608 609 610 611 612 613 614 615 616 617 618 619 620 621

	return sw_desc ? &sw_desc->async_tx : NULL;
}

static struct dma_async_tx_descriptor *
mv_xor_prep_dma_xor(struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
		    unsigned int src_cnt, size_t len, unsigned long flags)
{
	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
	struct mv_xor_desc_slot *sw_desc, *grp_start;
	int slot_cnt;

	if (unlikely(len < MV_XOR_MIN_BYTE_COUNT))
		return NULL;

622
	BUG_ON(len > MV_XOR_MAX_BYTE_COUNT);
623

624
	dev_dbg(mv_chan_to_devp(mv_chan),
625 626
		"%s src_cnt: %d len: %u dest %pad flags: %ld\n",
		__func__, src_cnt, len, &dest, flags);
627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644

	spin_lock_bh(&mv_chan->lock);
	slot_cnt = mv_chan_xor_slot_count(len, src_cnt);
	sw_desc = mv_xor_alloc_slots(mv_chan, slot_cnt, 1);
	if (sw_desc) {
		sw_desc->type = DMA_XOR;
		sw_desc->async_tx.flags = flags;
		grp_start = sw_desc->group_head;
		mv_desc_init(grp_start, flags);
		/* the byte count field is the same as in memcpy desc*/
		mv_desc_set_byte_count(grp_start, len);
		mv_desc_set_dest_addr(sw_desc->group_head, dest);
		sw_desc->unmap_src_cnt = src_cnt;
		sw_desc->unmap_len = len;
		while (src_cnt--)
			mv_desc_set_src_addr(grp_start, src_cnt, src[src_cnt]);
	}
	spin_unlock_bh(&mv_chan->lock);
645
	dev_dbg(mv_chan_to_devp(mv_chan),
646 647 648 649 650 651 652 653 654 655 656 657
		"%s sw_desc %p async_tx %p \n",
		__func__, sw_desc, &sw_desc->async_tx);
	return sw_desc ? &sw_desc->async_tx : NULL;
}

static void mv_xor_free_chan_resources(struct dma_chan *chan)
{
	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
	struct mv_xor_desc_slot *iter, *_iter;
	int in_use_descs = 0;

	spin_lock_bh(&mv_chan->lock);
658

659
	mv_xor_slot_cleanup(mv_chan);
660

661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678
	list_for_each_entry_safe(iter, _iter, &mv_chan->chain,
					chain_node) {
		in_use_descs++;
		list_del(&iter->chain_node);
	}
	list_for_each_entry_safe(iter, _iter, &mv_chan->completed_slots,
				 completed_node) {
		in_use_descs++;
		list_del(&iter->completed_node);
	}
	list_for_each_entry_safe_reverse(
		iter, _iter, &mv_chan->all_slots, slot_node) {
		list_del(&iter->slot_node);
		kfree(iter);
		mv_chan->slots_allocated--;
	}
	mv_chan->last_used = NULL;

679
	dev_dbg(mv_chan_to_devp(mv_chan), "%s slots_allocated %d\n",
680 681 682 683
		__func__, mv_chan->slots_allocated);
	spin_unlock_bh(&mv_chan->lock);

	if (in_use_descs)
684
		dev_err(mv_chan_to_devp(mv_chan),
685 686 687 688
			"freeing %d in use descriptors!\n", in_use_descs);
}

/**
689
 * mv_xor_status - poll the status of an XOR transaction
690 691
 * @chan: XOR channel handle
 * @cookie: XOR transaction identifier
692
 * @txstate: XOR transactions state holder (or NULL)
693
 */
694
static enum dma_status mv_xor_status(struct dma_chan *chan,
695
					  dma_cookie_t cookie,
696
					  struct dma_tx_state *txstate)
697 698 699 700
{
	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
	enum dma_status ret;

701
	ret = dma_cookie_status(chan, cookie, txstate);
702
	if (ret == DMA_COMPLETE)
703
		return ret;
704 705

	spin_lock_bh(&mv_chan->lock);
706
	mv_xor_slot_cleanup(mv_chan);
707
	spin_unlock_bh(&mv_chan->lock);
708

709
	return dma_cookie_status(chan, cookie, txstate);
710 711 712 713 714 715
}

static void mv_dump_xor_regs(struct mv_xor_chan *chan)
{
	u32 val;

716
	val = readl_relaxed(XOR_CONFIG(chan));
717
	dev_err(mv_chan_to_devp(chan), "config       0x%08x\n", val);
718

719
	val = readl_relaxed(XOR_ACTIVATION(chan));
720
	dev_err(mv_chan_to_devp(chan), "activation   0x%08x\n", val);
721

722
	val = readl_relaxed(XOR_INTR_CAUSE(chan));
723
	dev_err(mv_chan_to_devp(chan), "intr cause   0x%08x\n", val);
724

725
	val = readl_relaxed(XOR_INTR_MASK(chan));
726
	dev_err(mv_chan_to_devp(chan), "intr mask    0x%08x\n", val);
727

728
	val = readl_relaxed(XOR_ERROR_CAUSE(chan));
729
	dev_err(mv_chan_to_devp(chan), "error cause  0x%08x\n", val);
730

731
	val = readl_relaxed(XOR_ERROR_ADDR(chan));
732
	dev_err(mv_chan_to_devp(chan), "error addr   0x%08x\n", val);
733 734 735 736 737 738
}

static void mv_xor_err_interrupt_handler(struct mv_xor_chan *chan,
					 u32 intr_cause)
{
	if (intr_cause & (1 << 4)) {
739
	     dev_dbg(mv_chan_to_devp(chan),
740 741 742 743
		     "ignore this error\n");
	     return;
	}

744
	dev_err(mv_chan_to_devp(chan),
745
		"error on chan %d. intr cause 0x%08x\n",
746
		chan->idx, intr_cause);
747 748 749 750 751 752 753 754 755 756

	mv_dump_xor_regs(chan);
	BUG();
}

static irqreturn_t mv_xor_interrupt_handler(int irq, void *data)
{
	struct mv_xor_chan *chan = data;
	u32 intr_cause = mv_chan_get_intr_cause(chan);

757
	dev_dbg(mv_chan_to_devp(chan), "intr cause %x\n", intr_cause);
758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782

	if (mv_is_err_intr(intr_cause))
		mv_xor_err_interrupt_handler(chan, intr_cause);

	tasklet_schedule(&chan->irq_tasklet);

	mv_xor_device_clear_eoc_cause(chan);

	return IRQ_HANDLED;
}

static void mv_xor_issue_pending(struct dma_chan *chan)
{
	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);

	if (mv_chan->pending >= MV_XOR_THRESHOLD) {
		mv_chan->pending = 0;
		mv_chan_activate(mv_chan);
	}
}

/*
 * Perform a transaction to verify the HW works.
 */

783
static int mv_xor_memcpy_self_test(struct mv_xor_chan *mv_chan)
784
{
785
	int i, ret;
786 787 788 789 790
	void *src, *dest;
	dma_addr_t src_dma, dest_dma;
	struct dma_chan *dma_chan;
	dma_cookie_t cookie;
	struct dma_async_tx_descriptor *tx;
791
	struct dmaengine_unmap_data *unmap;
792 793
	int err = 0;

794
	src = kmalloc(sizeof(u8) * PAGE_SIZE, GFP_KERNEL);
795 796 797
	if (!src)
		return -ENOMEM;

798
	dest = kzalloc(sizeof(u8) * PAGE_SIZE, GFP_KERNEL);
799 800 801 802 803 804
	if (!dest) {
		kfree(src);
		return -ENOMEM;
	}

	/* Fill in src buffer */
805
	for (i = 0; i < PAGE_SIZE; i++)
806 807
		((u8 *) src)[i] = (u8)i;

808
	dma_chan = &mv_chan->dmachan;
809
	if (mv_xor_alloc_chan_resources(dma_chan) < 1) {
810 811 812 813
		err = -ENODEV;
		goto out;
	}

814 815 816 817 818 819 820 821 822
	unmap = dmaengine_get_unmap_data(dma_chan->device->dev, 2, GFP_KERNEL);
	if (!unmap) {
		err = -ENOMEM;
		goto free_resources;
	}

	src_dma = dma_map_page(dma_chan->device->dev, virt_to_page(src), 0,
				 PAGE_SIZE, DMA_TO_DEVICE);
	unmap->addr[0] = src_dma;
823

824 825 826 827 828 829 830
	ret = dma_mapping_error(dma_chan->device->dev, src_dma);
	if (ret) {
		err = -ENOMEM;
		goto free_resources;
	}
	unmap->to_cnt = 1;

831 832 833 834
	dest_dma = dma_map_page(dma_chan->device->dev, virt_to_page(dest), 0,
				  PAGE_SIZE, DMA_FROM_DEVICE);
	unmap->addr[1] = dest_dma;

835 836 837 838 839 840
	ret = dma_mapping_error(dma_chan->device->dev, dest_dma);
	if (ret) {
		err = -ENOMEM;
		goto free_resources;
	}
	unmap->from_cnt = 1;
841
	unmap->len = PAGE_SIZE;
842 843

	tx = mv_xor_prep_dma_memcpy(dma_chan, dest_dma, src_dma,
844
				    PAGE_SIZE, 0);
845 846 847 848 849 850 851
	if (!tx) {
		dev_err(dma_chan->device->dev,
			"Self-test cannot prepare operation, disabling\n");
		err = -ENODEV;
		goto free_resources;
	}

852
	cookie = mv_xor_tx_submit(tx);
853 854 855 856 857 858 859
	if (dma_submit_error(cookie)) {
		dev_err(dma_chan->device->dev,
			"Self-test submit error, disabling\n");
		err = -ENODEV;
		goto free_resources;
	}

860 861 862 863
	mv_xor_issue_pending(dma_chan);
	async_tx_ack(tx);
	msleep(1);

864
	if (mv_xor_status(dma_chan, cookie, NULL) !=
865
	    DMA_COMPLETE) {
866 867
		dev_err(dma_chan->device->dev,
			"Self-test copy timed out, disabling\n");
868 869 870 871
		err = -ENODEV;
		goto free_resources;
	}

872
	dma_sync_single_for_cpu(dma_chan->device->dev, dest_dma,
873 874
				PAGE_SIZE, DMA_FROM_DEVICE);
	if (memcmp(src, dest, PAGE_SIZE)) {
875 876
		dev_err(dma_chan->device->dev,
			"Self-test copy failed compare, disabling\n");
877 878 879 880 881
		err = -ENODEV;
		goto free_resources;
	}

free_resources:
882
	dmaengine_unmap_put(unmap);
883 884 885 886 887 888 889 890
	mv_xor_free_chan_resources(dma_chan);
out:
	kfree(src);
	kfree(dest);
	return err;
}

#define MV_XOR_NUM_SRC_TEST 4 /* must be <= 15 */
B
Bill Pemberton 已提交
891
static int
892
mv_xor_xor_self_test(struct mv_xor_chan *mv_chan)
893
{
894
	int i, src_idx, ret;
895 896 897 898 899
	struct page *dest;
	struct page *xor_srcs[MV_XOR_NUM_SRC_TEST];
	dma_addr_t dma_srcs[MV_XOR_NUM_SRC_TEST];
	dma_addr_t dest_dma;
	struct dma_async_tx_descriptor *tx;
900
	struct dmaengine_unmap_data *unmap;
901 902 903 904 905
	struct dma_chan *dma_chan;
	dma_cookie_t cookie;
	u8 cmp_byte = 0;
	u32 cmp_word;
	int err = 0;
906
	int src_count = MV_XOR_NUM_SRC_TEST;
907

908
	for (src_idx = 0; src_idx < src_count; src_idx++) {
909
		xor_srcs[src_idx] = alloc_page(GFP_KERNEL);
910 911
		if (!xor_srcs[src_idx]) {
			while (src_idx--)
912
				__free_page(xor_srcs[src_idx]);
913 914
			return -ENOMEM;
		}
915 916 917
	}

	dest = alloc_page(GFP_KERNEL);
918 919
	if (!dest) {
		while (src_idx--)
920
			__free_page(xor_srcs[src_idx]);
921 922
		return -ENOMEM;
	}
923 924

	/* Fill in src buffers */
925
	for (src_idx = 0; src_idx < src_count; src_idx++) {
926 927 928 929 930
		u8 *ptr = page_address(xor_srcs[src_idx]);
		for (i = 0; i < PAGE_SIZE; i++)
			ptr[i] = (1 << src_idx);
	}

931
	for (src_idx = 0; src_idx < src_count; src_idx++)
932 933 934 935 936 937 938
		cmp_byte ^= (u8) (1 << src_idx);

	cmp_word = (cmp_byte << 24) | (cmp_byte << 16) |
		(cmp_byte << 8) | cmp_byte;

	memset(page_address(dest), 0, PAGE_SIZE);

939
	dma_chan = &mv_chan->dmachan;
940
	if (mv_xor_alloc_chan_resources(dma_chan) < 1) {
941 942 943 944
		err = -ENODEV;
		goto out;
	}

945 946 947 948 949 950 951
	unmap = dmaengine_get_unmap_data(dma_chan->device->dev, src_count + 1,
					 GFP_KERNEL);
	if (!unmap) {
		err = -ENOMEM;
		goto free_resources;
	}

952
	/* test xor */
953 954 955 956
	for (i = 0; i < src_count; i++) {
		unmap->addr[i] = dma_map_page(dma_chan->device->dev, xor_srcs[i],
					      0, PAGE_SIZE, DMA_TO_DEVICE);
		dma_srcs[i] = unmap->addr[i];
957 958 959 960 961
		ret = dma_mapping_error(dma_chan->device->dev, unmap->addr[i]);
		if (ret) {
			err = -ENOMEM;
			goto free_resources;
		}
962 963
		unmap->to_cnt++;
	}
964

965 966 967
	unmap->addr[src_count] = dma_map_page(dma_chan->device->dev, dest, 0, PAGE_SIZE,
				      DMA_FROM_DEVICE);
	dest_dma = unmap->addr[src_count];
968 969 970 971 972
	ret = dma_mapping_error(dma_chan->device->dev, unmap->addr[src_count]);
	if (ret) {
		err = -ENOMEM;
		goto free_resources;
	}
973 974
	unmap->from_cnt = 1;
	unmap->len = PAGE_SIZE;
975 976

	tx = mv_xor_prep_dma_xor(dma_chan, dest_dma, dma_srcs,
977
				 src_count, PAGE_SIZE, 0);
978 979 980 981 982 983
	if (!tx) {
		dev_err(dma_chan->device->dev,
			"Self-test cannot prepare operation, disabling\n");
		err = -ENODEV;
		goto free_resources;
	}
984 985

	cookie = mv_xor_tx_submit(tx);
986 987 988 989 990 991 992
	if (dma_submit_error(cookie)) {
		dev_err(dma_chan->device->dev,
			"Self-test submit error, disabling\n");
		err = -ENODEV;
		goto free_resources;
	}

993 994 995 996
	mv_xor_issue_pending(dma_chan);
	async_tx_ack(tx);
	msleep(8);

997
	if (mv_xor_status(dma_chan, cookie, NULL) !=
998
	    DMA_COMPLETE) {
999 1000
		dev_err(dma_chan->device->dev,
			"Self-test xor timed out, disabling\n");
1001 1002 1003 1004
		err = -ENODEV;
		goto free_resources;
	}

1005
	dma_sync_single_for_cpu(dma_chan->device->dev, dest_dma,
1006 1007 1008 1009
				PAGE_SIZE, DMA_FROM_DEVICE);
	for (i = 0; i < (PAGE_SIZE / sizeof(u32)); i++) {
		u32 *ptr = page_address(dest);
		if (ptr[i] != cmp_word) {
1010
			dev_err(dma_chan->device->dev,
1011 1012
				"Self-test xor failed compare, disabling. index %d, data %x, expected %x\n",
				i, ptr[i], cmp_word);
1013 1014 1015 1016 1017 1018
			err = -ENODEV;
			goto free_resources;
		}
	}

free_resources:
1019
	dmaengine_unmap_put(unmap);
1020 1021
	mv_xor_free_chan_resources(dma_chan);
out:
1022
	src_idx = src_count;
1023 1024 1025 1026 1027 1028
	while (src_idx--)
		__free_page(xor_srcs[src_idx]);
	__free_page(dest);
	return err;
}

1029 1030 1031 1032 1033 1034 1035 1036
/* This driver does not implement any of the optional DMA operations. */
static int
mv_xor_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
	       unsigned long arg)
{
	return -ENOSYS;
}

1037
static int mv_xor_channel_remove(struct mv_xor_chan *mv_chan)
1038 1039
{
	struct dma_chan *chan, *_chan;
1040
	struct device *dev = mv_chan->dmadev.dev;
1041

1042
	dma_async_device_unregister(&mv_chan->dmadev);
1043

1044
	dma_free_coherent(dev, MV_XOR_POOL_SIZE,
1045
			  mv_chan->dma_desc_pool_virt, mv_chan->dma_desc_pool);
1046

1047
	list_for_each_entry_safe(chan, _chan, &mv_chan->dmadev.channels,
1048
				 device_node) {
1049 1050 1051
		list_del(&chan->device_node);
	}

1052 1053
	free_irq(mv_chan->irq, mv_chan);

1054 1055 1056
	return 0;
}

1057
static struct mv_xor_chan *
1058
mv_xor_channel_add(struct mv_xor_device *xordev,
1059
		   struct platform_device *pdev,
1060
		   int idx, dma_cap_mask_t cap_mask, int irq)
1061 1062 1063 1064 1065
{
	int ret = 0;
	struct mv_xor_chan *mv_chan;
	struct dma_device *dma_dev;

1066
	mv_chan = devm_kzalloc(&pdev->dev, sizeof(*mv_chan), GFP_KERNEL);
1067 1068
	if (!mv_chan)
		return ERR_PTR(-ENOMEM);
1069

1070
	mv_chan->idx = idx;
1071
	mv_chan->irq = irq;
1072

1073
	dma_dev = &mv_chan->dmadev;
1074 1075 1076 1077 1078

	/* allocate coherent memory for hardware descriptors
	 * note: writecombine gives slightly better performance, but
	 * requires that we explicitly flush the writes
	 */
1079
	mv_chan->dma_desc_pool_virt =
1080
	  dma_alloc_writecombine(&pdev->dev, MV_XOR_POOL_SIZE,
1081 1082
				 &mv_chan->dma_desc_pool, GFP_KERNEL);
	if (!mv_chan->dma_desc_pool_virt)
1083
		return ERR_PTR(-ENOMEM);
1084 1085

	/* discover transaction capabilites from the platform data */
1086
	dma_dev->cap_mask = cap_mask;
1087 1088 1089 1090 1091 1092

	INIT_LIST_HEAD(&dma_dev->channels);

	/* set base routines */
	dma_dev->device_alloc_chan_resources = mv_xor_alloc_chan_resources;
	dma_dev->device_free_chan_resources = mv_xor_free_chan_resources;
1093
	dma_dev->device_tx_status = mv_xor_status;
1094
	dma_dev->device_issue_pending = mv_xor_issue_pending;
1095
	dma_dev->device_control = mv_xor_control;
1096 1097 1098 1099 1100 1101
	dma_dev->dev = &pdev->dev;

	/* set prep routines based on capability */
	if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask))
		dma_dev->device_prep_dma_memcpy = mv_xor_prep_dma_memcpy;
	if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) {
1102
		dma_dev->max_xor = 8;
1103 1104 1105
		dma_dev->device_prep_dma_xor = mv_xor_prep_dma_xor;
	}

1106
	mv_chan->mmr_base = xordev->xor_base;
1107
	mv_chan->mmr_high_base = xordev->xor_high_base;
1108 1109 1110 1111 1112 1113
	tasklet_init(&mv_chan->irq_tasklet, mv_xor_tasklet, (unsigned long)
		     mv_chan);

	/* clear errors before enabling interrupts */
	mv_xor_device_clear_err_status(mv_chan);

1114 1115
	ret = request_irq(mv_chan->irq, mv_xor_interrupt_handler,
			  0, dev_name(&pdev->dev), mv_chan);
1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126
	if (ret)
		goto err_free_dma;

	mv_chan_unmask_interrupts(mv_chan);

	mv_set_mode(mv_chan, DMA_MEMCPY);

	spin_lock_init(&mv_chan->lock);
	INIT_LIST_HEAD(&mv_chan->chain);
	INIT_LIST_HEAD(&mv_chan->completed_slots);
	INIT_LIST_HEAD(&mv_chan->all_slots);
1127 1128
	mv_chan->dmachan.device = dma_dev;
	dma_cookie_init(&mv_chan->dmachan);
1129

1130
	list_add_tail(&mv_chan->dmachan.device_node, &dma_dev->channels);
1131 1132

	if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask)) {
1133
		ret = mv_xor_memcpy_self_test(mv_chan);
1134 1135
		dev_dbg(&pdev->dev, "memcpy self test returned %d\n", ret);
		if (ret)
1136
			goto err_free_irq;
1137 1138 1139
	}

	if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) {
1140
		ret = mv_xor_xor_self_test(mv_chan);
1141 1142
		dev_dbg(&pdev->dev, "xor self test returned %d\n", ret);
		if (ret)
1143
			goto err_free_irq;
1144 1145
	}

1146
	dev_info(&pdev->dev, "Marvell XOR: ( %s%s%s)\n",
1147 1148 1149
		 dma_has_cap(DMA_XOR, dma_dev->cap_mask) ? "xor " : "",
		 dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask) ? "cpy " : "",
		 dma_has_cap(DMA_INTERRUPT, dma_dev->cap_mask) ? "intr " : "");
1150 1151

	dma_async_device_register(dma_dev);
1152
	return mv_chan;
1153

1154 1155
err_free_irq:
	free_irq(mv_chan->irq, mv_chan);
1156
 err_free_dma:
1157
	dma_free_coherent(&pdev->dev, MV_XOR_POOL_SIZE,
1158
			  mv_chan->dma_desc_pool_virt, mv_chan->dma_desc_pool);
1159
	return ERR_PTR(ret);
1160 1161 1162
}

static void
1163
mv_xor_conf_mbus_windows(struct mv_xor_device *xordev,
1164
			 const struct mbus_dram_target_info *dram)
1165
{
1166
	void __iomem *base = xordev->xor_high_base;
1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
	u32 win_enable = 0;
	int i;

	for (i = 0; i < 8; i++) {
		writel(0, base + WINDOW_BASE(i));
		writel(0, base + WINDOW_SIZE(i));
		if (i < 4)
			writel(0, base + WINDOW_REMAP_HIGH(i));
	}

	for (i = 0; i < dram->num_cs; i++) {
1178
		const struct mbus_dram_window *cs = dram->cs + i;
1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190

		writel((cs->base & 0xffff0000) |
		       (cs->mbus_attr << 8) |
		       dram->mbus_dram_target_id, base + WINDOW_BASE(i));
		writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));

		win_enable |= (1 << i);
		win_enable |= 3 << (16 + (2 * i));
	}

	writel(win_enable, base + WINDOW_BAR_ENABLE(0));
	writel(win_enable, base + WINDOW_BAR_ENABLE(1));
1191 1192
	writel(0, base + WINDOW_OVERRIDE_CTRL(0));
	writel(0, base + WINDOW_OVERRIDE_CTRL(1));
1193 1194
}

1195
static int mv_xor_probe(struct platform_device *pdev)
1196
{
1197
	const struct mbus_dram_target_info *dram;
1198
	struct mv_xor_device *xordev;
J
Jingoo Han 已提交
1199
	struct mv_xor_platform_data *pdata = dev_get_platdata(&pdev->dev);
1200
	struct resource *res;
1201
	int i, ret;
1202

1203
	dev_notice(&pdev->dev, "Marvell shared XOR driver\n");
1204

1205 1206
	xordev = devm_kzalloc(&pdev->dev, sizeof(*xordev), GFP_KERNEL);
	if (!xordev)
1207 1208 1209 1210 1211 1212
		return -ENOMEM;

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!res)
		return -ENODEV;

1213 1214 1215
	xordev->xor_base = devm_ioremap(&pdev->dev, res->start,
					resource_size(res));
	if (!xordev->xor_base)
1216 1217 1218 1219 1220 1221
		return -EBUSY;

	res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
	if (!res)
		return -ENODEV;

1222 1223 1224
	xordev->xor_high_base = devm_ioremap(&pdev->dev, res->start,
					     resource_size(res));
	if (!xordev->xor_high_base)
1225 1226
		return -EBUSY;

1227
	platform_set_drvdata(pdev, xordev);
1228 1229 1230 1231

	/*
	 * (Re-)program MBUS remapping windows if we are asked to.
	 */
1232 1233
	dram = mv_mbus_dram_info();
	if (dram)
1234
		mv_xor_conf_mbus_windows(xordev, dram);
1235

1236 1237 1238
	/* Not all platforms can gate the clock, so it is not
	 * an error if the clock does not exists.
	 */
1239 1240 1241
	xordev->clk = clk_get(&pdev->dev, NULL);
	if (!IS_ERR(xordev->clk))
		clk_prepare_enable(xordev->clk);
1242

1243 1244 1245 1246 1247
	if (pdev->dev.of_node) {
		struct device_node *np;
		int i = 0;

		for_each_child_of_node(pdev->dev.of_node, np) {
1248
			struct mv_xor_chan *chan;
1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260
			dma_cap_mask_t cap_mask;
			int irq;

			dma_cap_zero(cap_mask);
			if (of_property_read_bool(np, "dmacap,memcpy"))
				dma_cap_set(DMA_MEMCPY, cap_mask);
			if (of_property_read_bool(np, "dmacap,xor"))
				dma_cap_set(DMA_XOR, cap_mask);
			if (of_property_read_bool(np, "dmacap,interrupt"))
				dma_cap_set(DMA_INTERRUPT, cap_mask);

			irq = irq_of_parse_and_map(np, 0);
1261 1262
			if (!irq) {
				ret = -ENODEV;
1263 1264 1265
				goto err_channel_add;
			}

1266 1267 1268 1269
			chan = mv_xor_channel_add(xordev, pdev, i,
						  cap_mask, irq);
			if (IS_ERR(chan)) {
				ret = PTR_ERR(chan);
1270 1271 1272 1273
				irq_dispose_mapping(irq);
				goto err_channel_add;
			}

1274
			xordev->channels[i] = chan;
1275 1276 1277
			i++;
		}
	} else if (pdata && pdata->channels) {
1278
		for (i = 0; i < MV_XOR_MAX_CHANNELS; i++) {
1279
			struct mv_xor_channel_data *cd;
1280
			struct mv_xor_chan *chan;
1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
			int irq;

			cd = &pdata->channels[i];
			if (!cd) {
				ret = -ENODEV;
				goto err_channel_add;
			}

			irq = platform_get_irq(pdev, i);
			if (irq < 0) {
				ret = irq;
				goto err_channel_add;
			}

1295 1296 1297 1298
			chan = mv_xor_channel_add(xordev, pdev, i,
						  cd->cap_mask, irq);
			if (IS_ERR(chan)) {
				ret = PTR_ERR(chan);
1299 1300
				goto err_channel_add;
			}
1301 1302

			xordev->channels[i] = chan;
1303 1304
		}
	}
1305

1306
	return 0;
1307 1308 1309

err_channel_add:
	for (i = 0; i < MV_XOR_MAX_CHANNELS; i++)
1310
		if (xordev->channels[i]) {
1311
			mv_xor_channel_remove(xordev->channels[i]);
1312 1313 1314
			if (pdev->dev.of_node)
				irq_dispose_mapping(xordev->channels[i]->irq);
		}
1315

1316 1317 1318 1319 1320
	if (!IS_ERR(xordev->clk)) {
		clk_disable_unprepare(xordev->clk);
		clk_put(xordev->clk);
	}

1321
	return ret;
1322 1323
}

1324
static int mv_xor_remove(struct platform_device *pdev)
1325
{
1326
	struct mv_xor_device *xordev = platform_get_drvdata(pdev);
1327 1328 1329
	int i;

	for (i = 0; i < MV_XOR_MAX_CHANNELS; i++) {
1330 1331
		if (xordev->channels[i])
			mv_xor_channel_remove(xordev->channels[i]);
1332
	}
1333

1334 1335 1336
	if (!IS_ERR(xordev->clk)) {
		clk_disable_unprepare(xordev->clk);
		clk_put(xordev->clk);
1337 1338
	}

1339 1340 1341
	return 0;
}

1342
#ifdef CONFIG_OF
1343
static struct of_device_id mv_xor_dt_ids[] = {
1344 1345 1346 1347 1348 1349
       { .compatible = "marvell,orion-xor", },
       {},
};
MODULE_DEVICE_TABLE(of, mv_xor_dt_ids);
#endif

1350 1351
static struct platform_driver mv_xor_driver = {
	.probe		= mv_xor_probe,
1352
	.remove		= mv_xor_remove,
1353
	.driver		= {
1354 1355 1356
		.owner	        = THIS_MODULE,
		.name	        = MV_XOR_NAME,
		.of_match_table = of_match_ptr(mv_xor_dt_ids),
1357 1358 1359 1360 1361 1362
	},
};


static int __init mv_xor_init(void)
{
1363
	return platform_driver_register(&mv_xor_driver);
1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380
}
module_init(mv_xor_init);

/* it's currently unsafe to unload this module */
#if 0
static void __exit mv_xor_exit(void)
{
	platform_driver_unregister(&mv_xor_driver);
	return;
}

module_exit(mv_xor_exit);
#endif

MODULE_AUTHOR("Saeed Bishara <saeed@marvell.com>");
MODULE_DESCRIPTION("DMA engine driver for Marvell's XOR engine");
MODULE_LICENSE("GPL");