imx28.dtsi 28.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11
/*
 * Copyright 2012 Freescale Semiconductor, Inc.
 *
 * The code contained herein is licensed under the GNU General Public
 * License. You may obtain a copy of the GNU General Public License
 * Version 2 or later at the following locations:
 *
 * http://www.opensource.org/licenses/gpl-license.html
 * http://www.gnu.org/copyleft/gpl.html
 */

12 13
#include "skeleton.dtsi"
#include "imx28-pinfunc.h"
14 15 16 17

/ {
	interrupt-parent = <&icoll>;

18
	aliases {
F
Fabio Estevam 已提交
19 20
		ethernet0 = &mac0;
		ethernet1 = &mac1;
21 22 23 24 25
		gpio0 = &gpio0;
		gpio1 = &gpio1;
		gpio2 = &gpio2;
		gpio3 = &gpio3;
		gpio4 = &gpio4;
26 27
		saif0 = &saif0;
		saif1 = &saif1;
28 29 30 31 32
		serial0 = &auart0;
		serial1 = &auart1;
		serial2 = &auart2;
		serial3 = &auart3;
		serial4 = &auart4;
F
Fabio Estevam 已提交
33 34
		spi0 = &ssp1;
		spi1 = &ssp2;
35 36
	};

37
	cpus {
38 39 40 41 42 43
		#address-cells = <0>;
		#size-cells = <0>;

		cpu {
			compatible = "arm,arm926ej-s";
			device_type = "cpu";
44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61
		};
	};

	apb@80000000 {
		compatible = "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		reg = <0x80000000 0x80000>;
		ranges;

		apbh@80000000 {
			compatible = "simple-bus";
			#address-cells = <1>;
			#size-cells = <1>;
			reg = <0x80000000 0x3c900>;
			ranges;

			icoll: interrupt-controller@80000000 {
62
				compatible = "fsl,imx28-icoll", "fsl,icoll";
63 64 65 66 67
				interrupt-controller;
				#interrupt-cells = <1>;
				reg = <0x80000000 0x2000>;
			};

68
			hsadc: hsadc@80002000 {
F
Fabio Estevam 已提交
69
				reg = <0x80002000 0x2000>;
70
				interrupts = <13>;
71 72
				dmas = <&dma_apbh 12>;
				dma-names = "rx";
73 74 75
				status = "disabled";
			};

76
			dma_apbh: dma-apbh@80004000 {
D
Dong Aisheng 已提交
77
				compatible = "fsl,imx28-dma-apbh";
F
Fabio Estevam 已提交
78
				reg = <0x80004000 0x2000>;
79 80 81 82 83 84 85 86 87 88
				interrupts = <82 83 84 85
					      88 88 88 88
					      88 88 88 88
					      87 86 0 0>;
				interrupt-names = "ssp0", "ssp1", "ssp2", "ssp3",
						  "gpmi0", "gmpi1", "gpmi2", "gmpi3",
						  "gpmi4", "gmpi5", "gpmi6", "gmpi7",
						  "hsadc", "lcdif", "empty", "empty";
				#dma-cells = <1>;
				dma-channels = <16>;
89
				clocks = <&clks 25>;
90 91
			};

92
			perfmon: perfmon@80006000 {
F
Fabio Estevam 已提交
93
				reg = <0x80006000 0x800>;
94 95 96 97
				interrupts = <27>;
				status = "disabled";
			};

98
			gpmi: gpmi-nand@8000c000 {
H
Huang Shijie 已提交
99 100 101
				compatible = "fsl,imx28-gpmi-nand";
				#address-cells = <1>;
				#size-cells = <1>;
F
Fabio Estevam 已提交
102
				reg = <0x8000c000 0x2000>, <0x8000a000 0x2000>;
H
Huang Shijie 已提交
103
				reg-names = "gpmi-nand", "bch";
104 105
				interrupts = <41>;
				interrupt-names = "bch";
106
				clocks = <&clks 50>;
107
				clock-names = "gpmi_io";
108 109
				dmas = <&dma_apbh 4>;
				dma-names = "rx-tx";
110 111 112 113
				status = "disabled";
			};

			ssp0: ssp@80010000 {
114 115
				#address-cells = <1>;
				#size-cells = <0>;
F
Fabio Estevam 已提交
116
				reg = <0x80010000 0x2000>;
117
				interrupts = <96>;
118
				clocks = <&clks 46>;
119 120
				dmas = <&dma_apbh 0>;
				dma-names = "rx-tx";
121 122 123 124
				status = "disabled";
			};

			ssp1: ssp@80012000 {
125 126
				#address-cells = <1>;
				#size-cells = <0>;
F
Fabio Estevam 已提交
127
				reg = <0x80012000 0x2000>;
128
				interrupts = <97>;
129
				clocks = <&clks 47>;
130 131
				dmas = <&dma_apbh 1>;
				dma-names = "rx-tx";
132 133 134 135
				status = "disabled";
			};

			ssp2: ssp@80014000 {
136 137
				#address-cells = <1>;
				#size-cells = <0>;
F
Fabio Estevam 已提交
138
				reg = <0x80014000 0x2000>;
139
				interrupts = <98>;
140
				clocks = <&clks 48>;
141 142
				dmas = <&dma_apbh 2>;
				dma-names = "rx-tx";
143 144 145 146
				status = "disabled";
			};

			ssp3: ssp@80016000 {
147 148
				#address-cells = <1>;
				#size-cells = <0>;
F
Fabio Estevam 已提交
149
				reg = <0x80016000 0x2000>;
150
				interrupts = <99>;
151
				clocks = <&clks 49>;
152 153
				dmas = <&dma_apbh 3>;
				dma-names = "rx-tx";
154 155 156
				status = "disabled";
			};

157
			pinctrl: pinctrl@80018000 {
158 159
				#address-cells = <1>;
				#size-cells = <0>;
160
				compatible = "fsl,imx28-pinctrl", "simple-bus";
F
Fabio Estevam 已提交
161
				reg = <0x80018000 0x2000>;
162

163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207
				gpio0: gpio@0 {
					compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
					interrupts = <127>;
					gpio-controller;
					#gpio-cells = <2>;
					interrupt-controller;
					#interrupt-cells = <2>;
				};

				gpio1: gpio@1 {
					compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
					interrupts = <126>;
					gpio-controller;
					#gpio-cells = <2>;
					interrupt-controller;
					#interrupt-cells = <2>;
				};

				gpio2: gpio@2 {
					compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
					interrupts = <125>;
					gpio-controller;
					#gpio-cells = <2>;
					interrupt-controller;
					#interrupt-cells = <2>;
				};

				gpio3: gpio@3 {
					compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
					interrupts = <124>;
					gpio-controller;
					#gpio-cells = <2>;
					interrupt-controller;
					#interrupt-cells = <2>;
				};

				gpio4: gpio@4 {
					compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
					interrupts = <123>;
					gpio-controller;
					#gpio-cells = <2>;
					interrupt-controller;
					#interrupt-cells = <2>;
				};

208 209
				duart_pins_a: duart@0 {
					reg = <0>;
210
					fsl,pinmux-ids = <
211 212
						MX28_PAD_PWM0__DUART_RX
						MX28_PAD_PWM1__DUART_TX
213
					>;
214 215 216
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
217 218
				};

219 220
				duart_pins_b: duart@1 {
					reg = <1>;
221
					fsl,pinmux-ids = <
222 223
						MX28_PAD_AUART0_CTS__DUART_RX
						MX28_PAD_AUART0_RTS__DUART_TX
224
					>;
225 226 227
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
228 229
				};

230 231 232
				duart_4pins_a: duart-4pins@0 {
					reg = <0>;
					fsl,pinmux-ids = <
233 234 235 236
						MX28_PAD_AUART0_CTS__DUART_RX
						MX28_PAD_AUART0_RTS__DUART_TX
						MX28_PAD_AUART0_RX__DUART_CTS
						MX28_PAD_AUART0_TX__DUART_RTS
237
					>;
238 239 240
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
241 242
				};

H
Huang Shijie 已提交
243 244
				gpmi_pins_a: gpmi-nand@0 {
					reg = <0>;
245
					fsl,pinmux-ids = <
246 247 248 249 250 251 252 253 254 255 256 257 258 259 260
						MX28_PAD_GPMI_D00__GPMI_D0
						MX28_PAD_GPMI_D01__GPMI_D1
						MX28_PAD_GPMI_D02__GPMI_D2
						MX28_PAD_GPMI_D03__GPMI_D3
						MX28_PAD_GPMI_D04__GPMI_D4
						MX28_PAD_GPMI_D05__GPMI_D5
						MX28_PAD_GPMI_D06__GPMI_D6
						MX28_PAD_GPMI_D07__GPMI_D7
						MX28_PAD_GPMI_CE0N__GPMI_CE0N
						MX28_PAD_GPMI_RDY0__GPMI_READY0
						MX28_PAD_GPMI_RDN__GPMI_RDN
						MX28_PAD_GPMI_WRN__GPMI_WRN
						MX28_PAD_GPMI_ALE__GPMI_ALE
						MX28_PAD_GPMI_CLE__GPMI_CLE
						MX28_PAD_GPMI_RESETN__GPMI_RESETN
261
					>;
262 263 264
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
H
Huang Shijie 已提交
265 266 267
				};

				gpmi_status_cfg: gpmi-status-cfg {
268
					fsl,pinmux-ids = <
269 270 271
						MX28_PAD_GPMI_RDN__GPMI_RDN
						MX28_PAD_GPMI_WRN__GPMI_WRN
						MX28_PAD_GPMI_RESETN__GPMI_RESETN
272
					>;
273
					fsl,drive-strength = <MXS_DRIVE_12mA>;
H
Huang Shijie 已提交
274 275
				};

276 277
				auart0_pins_a: auart0@0 {
					reg = <0>;
278
					fsl,pinmux-ids = <
279 280 281 282
						MX28_PAD_AUART0_RX__AUART0_RX
						MX28_PAD_AUART0_TX__AUART0_TX
						MX28_PAD_AUART0_CTS__AUART0_CTS
						MX28_PAD_AUART0_RTS__AUART0_RTS
283
					>;
284 285 286
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
287 288 289 290 291
				};

				auart0_2pins_a: auart0-2pins@0 {
					reg = <0>;
					fsl,pinmux-ids = <
292 293
						MX28_PAD_AUART0_RX__AUART0_RX
						MX28_PAD_AUART0_TX__AUART0_TX
294
					>;
295 296 297
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
298 299
				};

300 301 302
				auart1_pins_a: auart1@0 {
					reg = <0>;
					fsl,pinmux-ids = <
303 304 305 306
						MX28_PAD_AUART1_RX__AUART1_RX
						MX28_PAD_AUART1_TX__AUART1_TX
						MX28_PAD_AUART1_CTS__AUART1_CTS
						MX28_PAD_AUART1_RTS__AUART1_RTS
307
					>;
308 309 310
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
311 312
				};

313 314 315
				auart1_2pins_a: auart1-2pins@0 {
					reg = <0>;
					fsl,pinmux-ids = <
316 317
						MX28_PAD_AUART1_RX__AUART1_RX
						MX28_PAD_AUART1_TX__AUART1_TX
318
					>;
319 320 321
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
322 323 324 325 326
				};

				auart2_2pins_a: auart2-2pins@0 {
					reg = <0>;
					fsl,pinmux-ids = <
327 328
						MX28_PAD_SSP2_SCK__AUART2_RX
						MX28_PAD_SSP2_MOSI__AUART2_TX
329
					>;
330 331 332
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
333 334
				};

335 336 337
				auart2_2pins_b: auart2-2pins@1 {
					reg = <1>;
					fsl,pinmux-ids = <
338 339
						MX28_PAD_AUART2_RX__AUART2_RX
						MX28_PAD_AUART2_TX__AUART2_TX
340
					>;
341 342 343
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
344 345
				};

346 347 348 349 350 351 352 353 354 355 356 357 358
				auart2_pins_a: auart2-pins@0 {
					reg = <0>;
					fsl,pinmux-ids = <
						MX28_PAD_AUART2_RX__AUART2_RX
						MX28_PAD_AUART2_TX__AUART2_TX
						MX28_PAD_AUART2_CTS__AUART2_CTS
						MX28_PAD_AUART2_RTS__AUART2_RTS
					>;
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
				};

359 360
				auart3_pins_a: auart3@0 {
					reg = <0>;
361
					fsl,pinmux-ids = <
362 363 364 365
						MX28_PAD_AUART3_RX__AUART3_RX
						MX28_PAD_AUART3_TX__AUART3_TX
						MX28_PAD_AUART3_CTS__AUART3_CTS
						MX28_PAD_AUART3_RTS__AUART3_RTS
366
					>;
367 368 369
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
370 371
				};

372 373 374
				auart3_2pins_a: auart3-2pins@0 {
					reg = <0>;
					fsl,pinmux-ids = <
375 376
						MX28_PAD_SSP2_MISO__AUART3_RX
						MX28_PAD_SSP2_SS0__AUART3_TX
377
					>;
378 379 380
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
381 382
				};

383 384 385
				auart3_2pins_b: auart3-2pins@1 {
					reg = <1>;
					fsl,pinmux-ids = <
386 387
						MX28_PAD_AUART3_RX__AUART3_RX
						MX28_PAD_AUART3_TX__AUART3_TX
388
					>;
389 390 391
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
392 393
				};

394 395 396
				auart4_2pins_a: auart4@0 {
					reg = <0>;
					fsl,pinmux-ids = <
397 398
						MX28_PAD_SSP3_SCK__AUART4_TX
						MX28_PAD_SSP3_MOSI__AUART4_RX
399
					>;
400 401 402
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
403 404
				};

405 406
				mac0_pins_a: mac0@0 {
					reg = <0>;
407
					fsl,pinmux-ids = <
408 409 410 411 412 413 414 415 416
						MX28_PAD_ENET0_MDC__ENET0_MDC
						MX28_PAD_ENET0_MDIO__ENET0_MDIO
						MX28_PAD_ENET0_RX_EN__ENET0_RX_EN
						MX28_PAD_ENET0_RXD0__ENET0_RXD0
						MX28_PAD_ENET0_RXD1__ENET0_RXD1
						MX28_PAD_ENET0_TX_EN__ENET0_TX_EN
						MX28_PAD_ENET0_TXD0__ENET0_TXD0
						MX28_PAD_ENET0_TXD1__ENET0_TXD1
						MX28_PAD_ENET_CLK__CLKCTRL_ENET
417
					>;
418 419 420
					fsl,drive-strength = <MXS_DRIVE_8mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_ENABLE>;
421 422 423 424
				};

				mac1_pins_a: mac1@0 {
					reg = <0>;
425
					fsl,pinmux-ids = <
426 427 428 429 430 431
						MX28_PAD_ENET0_CRS__ENET1_RX_EN
						MX28_PAD_ENET0_RXD2__ENET1_RXD0
						MX28_PAD_ENET0_RXD3__ENET1_RXD1
						MX28_PAD_ENET0_COL__ENET1_TX_EN
						MX28_PAD_ENET0_TXD2__ENET1_TXD0
						MX28_PAD_ENET0_TXD3__ENET1_TXD1
432
					>;
433 434 435
					fsl,drive-strength = <MXS_DRIVE_8mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_ENABLE>;
436
				};
S
Shawn Guo 已提交
437 438 439

				mmc0_8bit_pins_a: mmc0-8bit@0 {
					reg = <0>;
440
					fsl,pinmux-ids = <
441 442 443 444 445 446 447 448 449 450 451
						MX28_PAD_SSP0_DATA0__SSP0_D0
						MX28_PAD_SSP0_DATA1__SSP0_D1
						MX28_PAD_SSP0_DATA2__SSP0_D2
						MX28_PAD_SSP0_DATA3__SSP0_D3
						MX28_PAD_SSP0_DATA4__SSP0_D4
						MX28_PAD_SSP0_DATA5__SSP0_D5
						MX28_PAD_SSP0_DATA6__SSP0_D6
						MX28_PAD_SSP0_DATA7__SSP0_D7
						MX28_PAD_SSP0_CMD__SSP0_CMD
						MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT
						MX28_PAD_SSP0_SCK__SSP0_SCK
452
					>;
453 454 455
					fsl,drive-strength = <MXS_DRIVE_8mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_ENABLE>;
S
Shawn Guo 已提交
456 457
				};

458 459
				mmc0_4bit_pins_a: mmc0-4bit@0 {
					reg = <0>;
460
					fsl,pinmux-ids = <
461 462 463 464 465 466 467
						MX28_PAD_SSP0_DATA0__SSP0_D0
						MX28_PAD_SSP0_DATA1__SSP0_D1
						MX28_PAD_SSP0_DATA2__SSP0_D2
						MX28_PAD_SSP0_DATA3__SSP0_D3
						MX28_PAD_SSP0_CMD__SSP0_CMD
						MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT
						MX28_PAD_SSP0_SCK__SSP0_SCK
468
					>;
469 470 471
					fsl,drive-strength = <MXS_DRIVE_8mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_ENABLE>;
472 473
				};

S
Shawn Guo 已提交
474
				mmc0_cd_cfg: mmc0-cd-cfg {
475
					fsl,pinmux-ids = <
476
						MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT
477
					>;
478
					fsl,pull-up = <MXS_PULL_DISABLE>;
S
Shawn Guo 已提交
479 480 481
				};

				mmc0_sck_cfg: mmc0-sck-cfg {
482
					fsl,pinmux-ids = <
483
						MX28_PAD_SSP0_SCK__SSP0_SCK
484
					>;
485 486
					fsl,drive-strength = <MXS_DRIVE_12mA>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
S
Shawn Guo 已提交
487
				};
488

489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517
				mmc2_4bit_pins_a: mmc2-4bit@0 {
					reg = <0>;
					fsl,pinmux-ids = <
						MX28_PAD_SSP0_DATA4__SSP2_D0
						MX28_PAD_SSP1_SCK__SSP2_D1
						MX28_PAD_SSP1_CMD__SSP2_D2
						MX28_PAD_SSP0_DATA5__SSP2_D3
						MX28_PAD_SSP0_DATA6__SSP2_CMD
						MX28_PAD_AUART1_RX__SSP2_CARD_DETECT
						MX28_PAD_SSP0_DATA7__SSP2_SCK
					>;
					fsl,drive-strength = <MXS_DRIVE_8mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_ENABLE>;
				};

				mmc2_cd_cfg: mmc2-cd-cfg {
					fsl,pinmux-ids = <
						MX28_PAD_AUART1_RX__SSP2_CARD_DETECT
					>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
				};

				mmc2_sck_cfg: mmc2-sck-cfg {
					fsl,pinmux-ids = <
						MX28_PAD_SSP0_DATA7__SSP2_SCK
					>;
					fsl,drive-strength = <MXS_DRIVE_12mA>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
S
Shawn Guo 已提交
518
				};
519 520 521

				i2c0_pins_a: i2c0@0 {
					reg = <0>;
522
					fsl,pinmux-ids = <
523 524
						MX28_PAD_I2C0_SCL__I2C0_SCL
						MX28_PAD_I2C0_SDA__I2C0_SDA
525
					>;
526 527 528
					fsl,drive-strength = <MXS_DRIVE_8mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_ENABLE>;
529
				};
530

531 532 533
				i2c0_pins_b: i2c0@1 {
					reg = <1>;
					fsl,pinmux-ids = <
534 535
						MX28_PAD_AUART0_RX__I2C0_SCL
						MX28_PAD_AUART0_TX__I2C0_SDA
536
					>;
537 538 539
					fsl,drive-strength = <MXS_DRIVE_8mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_ENABLE>;
540 541
				};

542 543 544
				i2c1_pins_a: i2c1@0 {
					reg = <0>;
					fsl,pinmux-ids = <
545 546
						MX28_PAD_PWM0__I2C1_SCL
						MX28_PAD_PWM1__I2C1_SDA
547
					>;
548 549 550
					fsl,drive-strength = <MXS_DRIVE_8mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_ENABLE>;
551 552
				};

553 554
				saif0_pins_a: saif0@0 {
					reg = <0>;
555
					fsl,pinmux-ids = <
556 557 558 559
						MX28_PAD_SAIF0_MCLK__SAIF0_MCLK
						MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK
						MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK
						MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0
560
					>;
561 562 563
					fsl,drive-strength = <MXS_DRIVE_12mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_ENABLE>;
564 565
				};

566 567 568
				saif0_pins_b: saif0@1 {
					reg = <1>;
					fsl,pinmux-ids = <
569 570 571
						MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK
						MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK
						MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0
572
					>;
573 574 575
					fsl,drive-strength = <MXS_DRIVE_12mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_ENABLE>;
576 577
				};

578 579
				saif1_pins_a: saif1@0 {
					reg = <0>;
580
					fsl,pinmux-ids = <
581
						MX28_PAD_SAIF1_SDATA0__SAIF1_SDATA0
582
					>;
583 584 585
					fsl,drive-strength = <MXS_DRIVE_12mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_ENABLE>;
586
				};
587

588 589 590
				pwm0_pins_a: pwm0@0 {
					reg = <0>;
					fsl,pinmux-ids = <
591
						MX28_PAD_PWM0__PWM_0
592
					>;
593 594 595
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
596 597
				};

598 599 600
				pwm2_pins_a: pwm2@0 {
					reg = <0>;
					fsl,pinmux-ids = <
601
						MX28_PAD_PWM2__PWM_2
602
					>;
603 604 605
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
606
				};
607

608 609 610
				pwm3_pins_a: pwm3@0 {
					reg = <0>;
					fsl,pinmux-ids = <
611
						MX28_PAD_PWM3__PWM_3
612
					>;
613 614 615
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
616 617
				};

618 619 620
				pwm3_pins_b: pwm3@1 {
					reg = <1>;
					fsl,pinmux-ids = <
621
						MX28_PAD_SAIF0_MCLK__PWM_3
622
					>;
623 624 625
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
626 627
				};

628 629 630
				pwm4_pins_a: pwm4@0 {
					reg = <0>;
					fsl,pinmux-ids = <
631
						MX28_PAD_PWM4__PWM_4
632
					>;
633 634 635
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
636 637
				};

638 639 640
				lcdif_24bit_pins_a: lcdif-24bit@0 {
					reg = <0>;
					fsl,pinmux-ids = <
641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664
						MX28_PAD_LCD_D00__LCD_D0
						MX28_PAD_LCD_D01__LCD_D1
						MX28_PAD_LCD_D02__LCD_D2
						MX28_PAD_LCD_D03__LCD_D3
						MX28_PAD_LCD_D04__LCD_D4
						MX28_PAD_LCD_D05__LCD_D5
						MX28_PAD_LCD_D06__LCD_D6
						MX28_PAD_LCD_D07__LCD_D7
						MX28_PAD_LCD_D08__LCD_D8
						MX28_PAD_LCD_D09__LCD_D9
						MX28_PAD_LCD_D10__LCD_D10
						MX28_PAD_LCD_D11__LCD_D11
						MX28_PAD_LCD_D12__LCD_D12
						MX28_PAD_LCD_D13__LCD_D13
						MX28_PAD_LCD_D14__LCD_D14
						MX28_PAD_LCD_D15__LCD_D15
						MX28_PAD_LCD_D16__LCD_D16
						MX28_PAD_LCD_D17__LCD_D17
						MX28_PAD_LCD_D18__LCD_D18
						MX28_PAD_LCD_D19__LCD_D19
						MX28_PAD_LCD_D20__LCD_D20
						MX28_PAD_LCD_D21__LCD_D21
						MX28_PAD_LCD_D22__LCD_D22
						MX28_PAD_LCD_D23__LCD_D23
665
					>;
666 667 668
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
669
				};
670

671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697
				lcdif_18bit_pins_a: lcdif-18bit@0 {
					reg = <0>;
					fsl,pinmux-ids = <
						MX28_PAD_LCD_D00__LCD_D0
						MX28_PAD_LCD_D01__LCD_D1
						MX28_PAD_LCD_D02__LCD_D2
						MX28_PAD_LCD_D03__LCD_D3
						MX28_PAD_LCD_D04__LCD_D4
						MX28_PAD_LCD_D05__LCD_D5
						MX28_PAD_LCD_D06__LCD_D6
						MX28_PAD_LCD_D07__LCD_D7
						MX28_PAD_LCD_D08__LCD_D8
						MX28_PAD_LCD_D09__LCD_D9
						MX28_PAD_LCD_D10__LCD_D10
						MX28_PAD_LCD_D11__LCD_D11
						MX28_PAD_LCD_D12__LCD_D12
						MX28_PAD_LCD_D13__LCD_D13
						MX28_PAD_LCD_D14__LCD_D14
						MX28_PAD_LCD_D15__LCD_D15
						MX28_PAD_LCD_D16__LCD_D16
						MX28_PAD_LCD_D17__LCD_D17
					>;
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
				};

698 699 700
				lcdif_16bit_pins_a: lcdif-16bit@0 {
					reg = <0>;
					fsl,pinmux-ids = <
701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716
						MX28_PAD_LCD_D00__LCD_D0
						MX28_PAD_LCD_D01__LCD_D1
						MX28_PAD_LCD_D02__LCD_D2
						MX28_PAD_LCD_D03__LCD_D3
						MX28_PAD_LCD_D04__LCD_D4
						MX28_PAD_LCD_D05__LCD_D5
						MX28_PAD_LCD_D06__LCD_D6
						MX28_PAD_LCD_D07__LCD_D7
						MX28_PAD_LCD_D08__LCD_D8
						MX28_PAD_LCD_D09__LCD_D9
						MX28_PAD_LCD_D10__LCD_D10
						MX28_PAD_LCD_D11__LCD_D11
						MX28_PAD_LCD_D12__LCD_D12
						MX28_PAD_LCD_D13__LCD_D13
						MX28_PAD_LCD_D14__LCD_D14
						MX28_PAD_LCD_D15__LCD_D15
717
					>;
718 719 720
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
721 722
				};

723 724 725
				lcdif_sync_pins_a: lcdif-sync@0 {
					reg = <0>;
					fsl,pinmux-ids = <
726 727 728 729
						MX28_PAD_LCD_RS__LCD_DOTCLK
						MX28_PAD_LCD_CS__LCD_ENABLE
						MX28_PAD_LCD_RD_E__LCD_VSYNC
						MX28_PAD_LCD_WR_RWN__LCD_HSYNC
730
					>;
731 732 733
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
734 735
				};

736 737 738
				can0_pins_a: can0@0 {
					reg = <0>;
					fsl,pinmux-ids = <
739 740
						MX28_PAD_GPMI_RDY2__CAN0_TX
						MX28_PAD_GPMI_RDY3__CAN0_RX
741
					>;
742 743 744
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
745 746 747 748 749
				};

				can1_pins_a: can1@0 {
					reg = <0>;
					fsl,pinmux-ids = <
750 751
						MX28_PAD_GPMI_CE2N__CAN1_TX
						MX28_PAD_GPMI_CE3N__CAN1_RX
752
					>;
753 754 755
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
756
				};
757 758 759 760

				spi2_pins_a: spi2@0 {
					reg = <0>;
					fsl,pinmux-ids = <
761 762 763 764
						MX28_PAD_SSP2_SCK__SSP2_SCK
						MX28_PAD_SSP2_MOSI__SSP2_CMD
						MX28_PAD_SSP2_MISO__SSP2_D0
						MX28_PAD_SSP2_SS0__SSP2_D3
765
					>;
766 767 768
					fsl,drive-strength = <MXS_DRIVE_8mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_ENABLE>;
769
				};
770

771 772 773
				spi3_pins_a: spi3@0 {
					reg = <0>;
					fsl,pinmux-ids = <
774 775 776 777 778 779
						MX28_PAD_AUART2_RX__SSP3_D4
						MX28_PAD_AUART2_TX__SSP3_D5
						MX28_PAD_SSP3_SCK__SSP3_SCK
						MX28_PAD_SSP3_MOSI__SSP3_CMD
						MX28_PAD_SSP3_MISO__SSP3_D0
						MX28_PAD_SSP3_SS0__SSP3_D3
780
					>;
781 782 783
					fsl,drive-strength = <MXS_DRIVE_8mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
784 785
				};

786 787 788
				usbphy0_pins_a: usbphy0@0 {
					reg = <0>;
					fsl,pinmux-ids = <
789
						MX28_PAD_SSP2_SS2__USB0_OVERCURRENT
790
					>;
791 792 793
					fsl,drive-strength = <MXS_DRIVE_12mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
794 795 796 797 798
				};

				usbphy0_pins_b: usbphy0@1 {
					reg = <1>;
					fsl,pinmux-ids = <
799
						MX28_PAD_AUART1_CTS__USB0_OVERCURRENT
800
					>;
801 802 803
					fsl,drive-strength = <MXS_DRIVE_12mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
804 805 806 807 808
				};

				usbphy1_pins_a: usbphy1@0 {
					reg = <0>;
					fsl,pinmux-ids = <
809
						MX28_PAD_SSP2_SS1__USB1_OVERCURRENT
810
					>;
811 812 813
					fsl,drive-strength = <MXS_DRIVE_12mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
814
				};
815 816 817 818

				usb0_id_pins_a: usb0id@0 {
					reg = <0>;
					fsl,pinmux-ids = <
819
						MX28_PAD_AUART1_RTS__USB0_ID
820
					>;
821 822 823
					fsl,drive-strength = <MXS_DRIVE_12mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_ENABLE>;
824
				};
825 826
			};

827
			digctl: digctl@8001c000 {
828
				compatible = "fsl,imx28-digctl", "fsl,imx23-digctl";
F
Fabio Estevam 已提交
829
				reg = <0x8001c000 0x2000>;
830 831 832 833
				interrupts = <89>;
				status = "disabled";
			};

834
			etm: etm@80022000 {
F
Fabio Estevam 已提交
835
				reg = <0x80022000 0x2000>;
836 837 838
				status = "disabled";
			};

839
			dma_apbx: dma-apbx@80024000 {
D
Dong Aisheng 已提交
840
				compatible = "fsl,imx28-dma-apbx";
F
Fabio Estevam 已提交
841
				reg = <0x80024000 0x2000>;
842 843 844 845 846 847 848 849 850 851
				interrupts = <78 79 66 0
					      80 81 68 69
					      70 71 72 73
					      74 75 76 77>;
				interrupt-names = "auart4-rx", "aurat4-tx", "spdif-tx", "empty",
						  "saif0", "saif1", "i2c0", "i2c1",
						  "auart0-rx", "auart0-tx", "auart1-rx", "auart1-tx",
						  "auart2-rx", "auart2-tx", "auart3-rx", "auart3-tx";
				#dma-cells = <1>;
				dma-channels = <16>;
852
				clocks = <&clks 26>;
853 854
			};

855
			dcp: dcp@80028000 {
M
Marek Vasut 已提交
856
				compatible = "fsl,imx28-dcp", "fsl,imx23-dcp";
F
Fabio Estevam 已提交
857
				reg = <0x80028000 0x2000>;
858
				interrupts = <52 53 54>;
M
Marek Vasut 已提交
859
				status = "okay";
860 861
			};

862
			pxp: pxp@8002a000 {
F
Fabio Estevam 已提交
863
				reg = <0x8002a000 0x2000>;
864 865 866 867
				interrupts = <39>;
				status = "disabled";
			};

868
			ocotp: ocotp@8002c000 {
869
				compatible = "fsl,ocotp";
F
Fabio Estevam 已提交
870
				reg = <0x8002c000 0x2000>;
871 872 873 874
				status = "disabled";
			};

			axi-ahb@8002e000 {
F
Fabio Estevam 已提交
875
				reg = <0x8002e000 0x2000>;
876 877 878
				status = "disabled";
			};

879
			lcdif: lcdif@80030000 {
880
				compatible = "fsl,imx28-lcdif";
F
Fabio Estevam 已提交
881
				reg = <0x80030000 0x2000>;
882
				interrupts = <38>;
883
				clocks = <&clks 55>;
884 885
				dmas = <&dma_apbh 13>;
				dma-names = "rx";
886 887 888 889
				status = "disabled";
			};

			can0: can@80032000 {
890
				compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
F
Fabio Estevam 已提交
891
				reg = <0x80032000 0x2000>;
892
				interrupts = <8>;
893 894
				clocks = <&clks 58>, <&clks 58>;
				clock-names = "ipg", "per";
895 896 897 898
				status = "disabled";
			};

			can1: can@80034000 {
899
				compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
F
Fabio Estevam 已提交
900
				reg = <0x80034000 0x2000>;
901
				interrupts = <9>;
902 903
				clocks = <&clks 59>, <&clks 59>;
				clock-names = "ipg", "per";
904 905 906
				status = "disabled";
			};

907
			simdbg: simdbg@8003c000 {
F
Fabio Estevam 已提交
908
				reg = <0x8003c000 0x200>;
909 910 911
				status = "disabled";
			};

912
			simgpmisel: simgpmisel@8003c200 {
F
Fabio Estevam 已提交
913
				reg = <0x8003c200 0x100>;
914 915 916
				status = "disabled";
			};

917
			simsspsel: simsspsel@8003c300 {
F
Fabio Estevam 已提交
918
				reg = <0x8003c300 0x100>;
919 920 921
				status = "disabled";
			};

922
			simmemsel: simmemsel@8003c400 {
F
Fabio Estevam 已提交
923
				reg = <0x8003c400 0x100>;
924 925 926
				status = "disabled";
			};

927
			gpiomon: gpiomon@8003c500 {
F
Fabio Estevam 已提交
928
				reg = <0x8003c500 0x100>;
929 930 931
				status = "disabled";
			};

932
			simenet: simenet@8003c700 {
F
Fabio Estevam 已提交
933
				reg = <0x8003c700 0x100>;
934 935 936
				status = "disabled";
			};

937
			armjtag: armjtag@8003c800 {
F
Fabio Estevam 已提交
938
				reg = <0x8003c800 0x100>;
939 940
				status = "disabled";
			};
941
		};
942 943 944 945 946 947 948 949

		apbx@80040000 {
			compatible = "simple-bus";
			#address-cells = <1>;
			#size-cells = <1>;
			reg = <0x80040000 0x40000>;
			ranges;

950
			clks: clkctrl@80040000 {
951
				compatible = "fsl,imx28-clkctrl", "fsl,clkctrl";
F
Fabio Estevam 已提交
952
				reg = <0x80040000 0x2000>;
953
				#clock-cells = <1>;
954 955 956
			};

			saif0: saif@80042000 {
957
				compatible = "fsl,imx28-saif";
F
Fabio Estevam 已提交
958
				reg = <0x80042000 0x2000>;
959
				interrupts = <59>;
960
				#clock-cells = <0>;
961
				clocks = <&clks 53>;
962 963
				dmas = <&dma_apbx 4>;
				dma-names = "rx-tx";
964 965 966
				status = "disabled";
			};

967
			power: power@80044000 {
F
Fabio Estevam 已提交
968
				reg = <0x80044000 0x2000>;
969 970 971 972
				status = "disabled";
			};

			saif1: saif@80046000 {
973
				compatible = "fsl,imx28-saif";
F
Fabio Estevam 已提交
974
				reg = <0x80046000 0x2000>;
975
				interrupts = <58>;
976
				clocks = <&clks 54>;
977 978
				dmas = <&dma_apbx 5>;
				dma-names = "rx-tx";
979 980 981
				status = "disabled";
			};

982
			lradc: lradc@80050000 {
983
				compatible = "fsl,imx28-lradc";
F
Fabio Estevam 已提交
984
				reg = <0x80050000 0x2000>;
985 986
				interrupts = <10 14 15 16 17 18 19
						20 21 22 23 24 25>;
987
				status = "disabled";
988
				clocks = <&clks 41>;
989 990
			};

991
			spdif: spdif@80054000 {
F
Fabio Estevam 已提交
992
				reg = <0x80054000 0x2000>;
993
				interrupts = <45>;
994 995
				dmas = <&dma_apbx 2>;
				dma-names = "tx";
996 997 998
				status = "disabled";
			};

999
			mxs_rtc: rtc@80056000 {
1000
				compatible = "fsl,imx28-rtc", "fsl,stmp3xxx-rtc";
F
Fabio Estevam 已提交
1001
				reg = <0x80056000 0x2000>;
1002
				interrupts = <29>;
1003 1004 1005
			};

			i2c0: i2c@80058000 {
1006 1007 1008
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "fsl,imx28-i2c";
F
Fabio Estevam 已提交
1009
				reg = <0x80058000 0x2000>;
1010
				interrupts = <111>;
1011
				clock-frequency = <100000>;
1012 1013
				dmas = <&dma_apbx 6>;
				dma-names = "rx-tx";
1014 1015 1016 1017
				status = "disabled";
			};

			i2c1: i2c@8005a000 {
1018 1019 1020
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "fsl,imx28-i2c";
F
Fabio Estevam 已提交
1021
				reg = <0x8005a000 0x2000>;
1022
				interrupts = <110>;
1023
				clock-frequency = <100000>;
1024 1025
				dmas = <&dma_apbx 7>;
				dma-names = "rx-tx";
1026 1027 1028
				status = "disabled";
			};

1029 1030
			pwm: pwm@80064000 {
				compatible = "fsl,imx28-pwm", "fsl,imx23-pwm";
F
Fabio Estevam 已提交
1031
				reg = <0x80064000 0x2000>;
1032
				clocks = <&clks 44>;
1033 1034
				#pwm-cells = <2>;
				fsl,pwm-number = <8>;
1035 1036 1037
				status = "disabled";
			};

1038
			timer: timrot@80068000 {
1039
				compatible = "fsl,imx28-timrot", "fsl,timrot";
F
Fabio Estevam 已提交
1040
				reg = <0x80068000 0x2000>;
1041
				interrupts = <48 49 50 51>;
1042
				clocks = <&clks 26>;
1043 1044 1045
			};

			auart0: serial@8006a000 {
1046
				compatible = "fsl,imx28-auart", "fsl,imx23-auart";
1047
				reg = <0x8006a000 0x2000>;
1048
				interrupts = <112>;
1049 1050
				dmas = <&dma_apbx 8>, <&dma_apbx 9>;
				dma-names = "rx", "tx";
1051
				clocks = <&clks 45>;
1052 1053 1054 1055
				status = "disabled";
			};

			auart1: serial@8006c000 {
1056
				compatible = "fsl,imx28-auart", "fsl,imx23-auart";
1057
				reg = <0x8006c000 0x2000>;
1058
				interrupts = <113>;
1059 1060
				dmas = <&dma_apbx 10>, <&dma_apbx 11>;
				dma-names = "rx", "tx";
1061
				clocks = <&clks 45>;
1062 1063 1064 1065
				status = "disabled";
			};

			auart2: serial@8006e000 {
1066
				compatible = "fsl,imx28-auart", "fsl,imx23-auart";
1067
				reg = <0x8006e000 0x2000>;
1068
				interrupts = <114>;
1069 1070
				dmas = <&dma_apbx 12>, <&dma_apbx 13>;
				dma-names = "rx", "tx";
1071
				clocks = <&clks 45>;
1072 1073 1074 1075
				status = "disabled";
			};

			auart3: serial@80070000 {
1076
				compatible = "fsl,imx28-auart", "fsl,imx23-auart";
1077
				reg = <0x80070000 0x2000>;
1078
				interrupts = <115>;
1079 1080
				dmas = <&dma_apbx 14>, <&dma_apbx 15>;
				dma-names = "rx", "tx";
1081
				clocks = <&clks 45>;
1082 1083 1084 1085
				status = "disabled";
			};

			auart4: serial@80072000 {
1086
				compatible = "fsl,imx28-auart", "fsl,imx23-auart";
1087
				reg = <0x80072000 0x2000>;
1088
				interrupts = <116>;
1089 1090
				dmas = <&dma_apbx 0>, <&dma_apbx 1>;
				dma-names = "rx", "tx";
1091
				clocks = <&clks 45>;
1092 1093 1094 1095 1096 1097 1098
				status = "disabled";
			};

			duart: serial@80074000 {
				compatible = "arm,pl011", "arm,primecell";
				reg = <0x80074000 0x1000>;
				interrupts = <47>;
1099 1100
				clocks = <&clks 45>, <&clks 26>;
				clock-names = "uart", "apb_pclk";
1101 1102 1103 1104
				status = "disabled";
			};

			usbphy0: usbphy@8007c000 {
1105
				compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
1106
				reg = <0x8007c000 0x2000>;
1107
				clocks = <&clks 62>;
1108 1109 1110 1111
				status = "disabled";
			};

			usbphy1: usbphy@8007e000 {
1112
				compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
1113
				reg = <0x8007e000 0x2000>;
1114
				clocks = <&clks 63>;
1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126
				status = "disabled";
			};
		};
	};

	ahb@80080000 {
		compatible = "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		reg = <0x80080000 0x80000>;
		ranges;

1127 1128
		usb0: usb@80080000 {
			compatible = "fsl,imx28-usb", "fsl,imx27-usb";
1129
			reg = <0x80080000 0x10000>;
1130
			interrupts = <93>;
1131
			clocks = <&clks 60>;
1132
			fsl,usbphy = <&usbphy0>;
1133 1134 1135
			status = "disabled";
		};

1136 1137
		usb1: usb@80090000 {
			compatible = "fsl,imx28-usb", "fsl,imx27-usb";
1138
			reg = <0x80090000 0x10000>;
1139
			interrupts = <92>;
1140
			clocks = <&clks 61>;
1141
			fsl,usbphy = <&usbphy1>;
1142 1143 1144
			status = "disabled";
		};

1145
		dflpt: dflpt@800c0000 {
1146 1147 1148 1149 1150 1151 1152 1153
			reg = <0x800c0000 0x10000>;
			status = "disabled";
		};

		mac0: ethernet@800f0000 {
			compatible = "fsl,imx28-fec";
			reg = <0x800f0000 0x4000>;
			interrupts = <101>;
1154 1155
			clocks = <&clks 57>, <&clks 57>, <&clks 64>;
			clock-names = "ipg", "ahb", "enet_out";
1156 1157 1158 1159 1160 1161 1162
			status = "disabled";
		};

		mac1: ethernet@800f4000 {
			compatible = "fsl,imx28-fec";
			reg = <0x800f4000 0x4000>;
			interrupts = <102>;
1163 1164
			clocks = <&clks 57>, <&clks 57>;
			clock-names = "ipg", "ahb";
1165 1166 1167
			status = "disabled";
		};

1168
		etn_switch: switch@800f8000 {
1169 1170 1171 1172 1173
			reg = <0x800f8000 0x8000>;
			status = "disabled";
		};
	};
};