mcbsp.c 45.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * linux/arch/arm/plat-omap/mcbsp.c
 *
 * Copyright (C) 2004 Nokia Corporation
 * Author: Samuel Ortiz <samuel.ortiz@nokia.com>
 *
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * Multichannel mode not supported.
 */

#include <linux/module.h>
#include <linux/init.h>
#include <linux/device.h>
18
#include <linux/platform_device.h>
19 20 21 22
#include <linux/wait.h>
#include <linux/completion.h>
#include <linux/interrupt.h>
#include <linux/err.h>
23
#include <linux/clk.h>
24
#include <linux/delay.h>
25
#include <linux/io.h>
26
#include <linux/slab.h>
27

28 29
#include <plat/dma.h>
#include <plat/mcbsp.h>
30
#include <plat/omap_device.h>
31
#include <linux/pm_runtime.h>
32

33 34
/* XXX These "sideways" includes are a sign that something is wrong */
#include "../mach-omap2/cm2xxx_3xxx.h"
35 36
#include "../mach-omap2/cm-regbits-34xx.h"

37
struct omap_mcbsp **mcbsp_ptr;
38
int omap_mcbsp_count, omap_mcbsp_cache_size;
39

40
static void omap_mcbsp_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
41
{
42 43
	if (cpu_class_is_omap1()) {
		((u16 *)mcbsp->reg_cache)[reg / sizeof(u16)] = (u16)val;
44
		__raw_writew((u16)val, mcbsp->io_base + reg);
45 46 47 48 49
	} else if (cpu_is_omap2420()) {
		((u16 *)mcbsp->reg_cache)[reg / sizeof(u32)] = (u16)val;
		__raw_writew((u16)val, mcbsp->io_base + reg);
	} else {
		((u32 *)mcbsp->reg_cache)[reg / sizeof(u32)] = val;
50
		__raw_writel(val, mcbsp->io_base + reg);
51
	}
52 53
}

54
static int omap_mcbsp_read(struct omap_mcbsp *mcbsp, u16 reg, bool from_cache)
55
{
56 57 58 59 60 61 62 63 64 65
	if (cpu_class_is_omap1()) {
		return !from_cache ? __raw_readw(mcbsp->io_base + reg) :
				((u16 *)mcbsp->reg_cache)[reg / sizeof(u16)];
	} else if (cpu_is_omap2420()) {
		return !from_cache ? __raw_readw(mcbsp->io_base + reg) :
				((u16 *)mcbsp->reg_cache)[reg / sizeof(u32)];
	} else {
		return !from_cache ? __raw_readl(mcbsp->io_base + reg) :
				((u32 *)mcbsp->reg_cache)[reg / sizeof(u32)];
	}
66 67
}

68
#ifdef CONFIG_ARCH_OMAP3
69
static void omap_mcbsp_st_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
70 71 72 73
{
	__raw_writel(val, mcbsp->st_data->io_base_st + reg);
}

74
static int omap_mcbsp_st_read(struct omap_mcbsp *mcbsp, u16 reg)
75 76 77 78 79
{
	return __raw_readl(mcbsp->st_data->io_base_st + reg);
}
#endif

80
#define MCBSP_READ(mcbsp, reg) \
81
		omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 0)
82 83
#define MCBSP_WRITE(mcbsp, reg, val) \
		omap_mcbsp_write(mcbsp, OMAP_MCBSP_REG_##reg, val)
84 85
#define MCBSP_READ_CACHE(mcbsp, reg) \
		omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 1)
86

87 88 89 90 91
#define MCBSP_ST_READ(mcbsp, reg) \
			omap_mcbsp_st_read(mcbsp, OMAP_ST_REG_##reg)
#define MCBSP_ST_WRITE(mcbsp, reg, val) \
			omap_mcbsp_st_write(mcbsp, OMAP_ST_REG_##reg, val)

92 93
static void omap_mcbsp_dump_reg(u8 id)
{
94 95 96 97
	struct omap_mcbsp *mcbsp = id_to_mcbsp_ptr(id);

	dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id);
	dev_dbg(mcbsp->dev, "DRR2:  0x%04x\n",
98
			MCBSP_READ(mcbsp, DRR2));
99
	dev_dbg(mcbsp->dev, "DRR1:  0x%04x\n",
100
			MCBSP_READ(mcbsp, DRR1));
101
	dev_dbg(mcbsp->dev, "DXR2:  0x%04x\n",
102
			MCBSP_READ(mcbsp, DXR2));
103
	dev_dbg(mcbsp->dev, "DXR1:  0x%04x\n",
104
			MCBSP_READ(mcbsp, DXR1));
105
	dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n",
106
			MCBSP_READ(mcbsp, SPCR2));
107
	dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n",
108
			MCBSP_READ(mcbsp, SPCR1));
109
	dev_dbg(mcbsp->dev, "RCR2:  0x%04x\n",
110
			MCBSP_READ(mcbsp, RCR2));
111
	dev_dbg(mcbsp->dev, "RCR1:  0x%04x\n",
112
			MCBSP_READ(mcbsp, RCR1));
113
	dev_dbg(mcbsp->dev, "XCR2:  0x%04x\n",
114
			MCBSP_READ(mcbsp, XCR2));
115
	dev_dbg(mcbsp->dev, "XCR1:  0x%04x\n",
116
			MCBSP_READ(mcbsp, XCR1));
117
	dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n",
118
			MCBSP_READ(mcbsp, SRGR2));
119
	dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n",
120
			MCBSP_READ(mcbsp, SRGR1));
121
	dev_dbg(mcbsp->dev, "PCR0:  0x%04x\n",
122
			MCBSP_READ(mcbsp, PCR0));
123
	dev_dbg(mcbsp->dev, "***********************\n");
124 125
}

126
static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *dev_id)
127
{
128
	struct omap_mcbsp *mcbsp_tx = dev_id;
129
	u16 irqst_spcr2;
130

131
	irqst_spcr2 = MCBSP_READ(mcbsp_tx, SPCR2);
132
	dev_dbg(mcbsp_tx->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2);
133

134 135 136 137
	if (irqst_spcr2 & XSYNC_ERR) {
		dev_err(mcbsp_tx->dev, "TX Frame Sync Error! : 0x%x\n",
			irqst_spcr2);
		/* Writing zero to XSYNC_ERR clears the IRQ */
138
		MCBSP_WRITE(mcbsp_tx, SPCR2, MCBSP_READ_CACHE(mcbsp_tx, SPCR2));
139 140 141
	} else {
		complete(&mcbsp_tx->tx_irq_completion);
	}
142

143 144 145
	return IRQ_HANDLED;
}

146
static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *dev_id)
147
{
148
	struct omap_mcbsp *mcbsp_rx = dev_id;
149 150
	u16 irqst_spcr1;

151
	irqst_spcr1 = MCBSP_READ(mcbsp_rx, SPCR1);
152 153 154 155 156 157
	dev_dbg(mcbsp_rx->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1);

	if (irqst_spcr1 & RSYNC_ERR) {
		dev_err(mcbsp_rx->dev, "RX Frame Sync Error! : 0x%x\n",
			irqst_spcr1);
		/* Writing zero to RSYNC_ERR clears the IRQ */
158
		MCBSP_WRITE(mcbsp_rx, SPCR1, MCBSP_READ_CACHE(mcbsp_rx, SPCR1));
159
	} else {
160
		complete(&mcbsp_rx->rx_irq_completion);
161
	}
162

163 164 165 166 167
	return IRQ_HANDLED;
}

static void omap_mcbsp_tx_dma_callback(int lch, u16 ch_status, void *data)
{
168
	struct omap_mcbsp *mcbsp_dma_tx = data;
169

170
	dev_dbg(mcbsp_dma_tx->dev, "TX DMA callback : 0x%x\n",
171
		MCBSP_READ(mcbsp_dma_tx, SPCR2));
172 173 174 175 176 177 178 179 180 181

	/* We can free the channels */
	omap_free_dma(mcbsp_dma_tx->dma_tx_lch);
	mcbsp_dma_tx->dma_tx_lch = -1;

	complete(&mcbsp_dma_tx->tx_dma_completion);
}

static void omap_mcbsp_rx_dma_callback(int lch, u16 ch_status, void *data)
{
182
	struct omap_mcbsp *mcbsp_dma_rx = data;
183

184
	dev_dbg(mcbsp_dma_rx->dev, "RX DMA callback : 0x%x\n",
185
		MCBSP_READ(mcbsp_dma_rx, SPCR2));
186 187 188 189 190 191 192 193 194 195 196 197 198 199

	/* We can free the channels */
	omap_free_dma(mcbsp_dma_rx->dma_rx_lch);
	mcbsp_dma_rx->dma_rx_lch = -1;

	complete(&mcbsp_dma_rx->rx_dma_completion);
}

/*
 * omap_mcbsp_config simply write a config to the
 * appropriate McBSP.
 * You either call this function or set the McBSP registers
 * by yourself before calling omap_mcbsp_start().
 */
200
void omap_mcbsp_config(unsigned int id, const struct omap_mcbsp_reg_cfg *config)
201
{
202
	struct omap_mcbsp *mcbsp;
203

204 205 206 207
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return;
	}
208
	mcbsp = id_to_mcbsp_ptr(id);
209

210 211
	dev_dbg(mcbsp->dev, "Configuring McBSP%d  phys_base: 0x%08lx\n",
			mcbsp->id, mcbsp->phys_base);
212 213

	/* We write the given config */
214 215 216 217 218 219 220 221 222 223 224
	MCBSP_WRITE(mcbsp, SPCR2, config->spcr2);
	MCBSP_WRITE(mcbsp, SPCR1, config->spcr1);
	MCBSP_WRITE(mcbsp, RCR2, config->rcr2);
	MCBSP_WRITE(mcbsp, RCR1, config->rcr1);
	MCBSP_WRITE(mcbsp, XCR2, config->xcr2);
	MCBSP_WRITE(mcbsp, XCR1, config->xcr1);
	MCBSP_WRITE(mcbsp, SRGR2, config->srgr2);
	MCBSP_WRITE(mcbsp, SRGR1, config->srgr1);
	MCBSP_WRITE(mcbsp, MCR2, config->mcr2);
	MCBSP_WRITE(mcbsp, MCR1, config->mcr1);
	MCBSP_WRITE(mcbsp, PCR0, config->pcr0);
S
Syed Rafiuddin 已提交
225
	if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
226 227
		MCBSP_WRITE(mcbsp, XCCR, config->xccr);
		MCBSP_WRITE(mcbsp, RCCR, config->rccr);
228
	}
229
}
230
EXPORT_SYMBOL(omap_mcbsp_config);
231

232
#ifdef CONFIG_ARCH_OMAP3
233 234 235 236 237 238 239
static struct omap_device *find_omap_device_by_dev(struct device *dev)
{
	struct platform_device *pdev = container_of(dev,
					struct platform_device, dev);
	return container_of(pdev, struct omap_device, pdev);
}

240 241 242
static void omap_st_on(struct omap_mcbsp *mcbsp)
{
	unsigned int w;
243 244 245
	struct omap_device *od;

	od = find_omap_device_by_dev(mcbsp->dev);
246 247 248 249 250

	/*
	 * Sidetone uses McBSP ICLK - which must not idle when sidetones
	 * are enabled or sidetones start sounding ugly.
	 */
251
	w = omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
252
	w &= ~(1 << (mcbsp->id - 2));
253
	omap2_cm_write_mod_reg(w, OMAP3430_PER_MOD, CM_AUTOIDLE);
254 255 256 257 258 259 260 261 262 263 264 265 266

	/* Enable McBSP Sidetone */
	w = MCBSP_READ(mcbsp, SSELCR);
	MCBSP_WRITE(mcbsp, SSELCR, w | SIDETONEEN);

	/* Enable Sidetone from Sidetone Core */
	w = MCBSP_ST_READ(mcbsp, SSELCR);
	MCBSP_ST_WRITE(mcbsp, SSELCR, w | ST_SIDETONEEN);
}

static void omap_st_off(struct omap_mcbsp *mcbsp)
{
	unsigned int w;
267 268 269
	struct omap_device *od;

	od = find_omap_device_by_dev(mcbsp->dev);
270 271 272 273 274 275 276

	w = MCBSP_ST_READ(mcbsp, SSELCR);
	MCBSP_ST_WRITE(mcbsp, SSELCR, w & ~(ST_SIDETONEEN));

	w = MCBSP_READ(mcbsp, SSELCR);
	MCBSP_WRITE(mcbsp, SSELCR, w & ~(SIDETONEEN));

277
	w = omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
278
	w |= 1 << (mcbsp->id - 2);
279
	omap2_cm_write_mod_reg(w, OMAP3430_PER_MOD, CM_AUTOIDLE);
280 281 282 283 284
}

static void omap_st_fir_write(struct omap_mcbsp *mcbsp, s16 *fir)
{
	u16 val, i;
285
	struct omap_device *od;
286

287
	od = find_omap_device_by_dev(mcbsp->dev);
288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314

	val = MCBSP_ST_READ(mcbsp, SSELCR);

	if (val & ST_COEFFWREN)
		MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));

	MCBSP_ST_WRITE(mcbsp, SSELCR, val | ST_COEFFWREN);

	for (i = 0; i < 128; i++)
		MCBSP_ST_WRITE(mcbsp, SFIRCR, fir[i]);

	i = 0;

	val = MCBSP_ST_READ(mcbsp, SSELCR);
	while (!(val & ST_COEFFWRDONE) && (++i < 1000))
		val = MCBSP_ST_READ(mcbsp, SSELCR);

	MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));

	if (i == 1000)
		dev_err(mcbsp->dev, "McBSP FIR load error!\n");
}

static void omap_st_chgain(struct omap_mcbsp *mcbsp)
{
	u16 w;
	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
315
	struct omap_device *od;
316

317
	od = find_omap_device_by_dev(mcbsp->dev);
318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490

	w = MCBSP_ST_READ(mcbsp, SSELCR);

	MCBSP_ST_WRITE(mcbsp, SGAINCR, ST_CH0GAIN(st_data->ch0gain) | \
		      ST_CH1GAIN(st_data->ch1gain));
}

int omap_st_set_chgain(unsigned int id, int channel, s16 chgain)
{
	struct omap_mcbsp *mcbsp;
	struct omap_mcbsp_st_data *st_data;
	int ret = 0;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}

	mcbsp = id_to_mcbsp_ptr(id);
	st_data = mcbsp->st_data;

	if (!st_data)
		return -ENOENT;

	spin_lock_irq(&mcbsp->lock);
	if (channel == 0)
		st_data->ch0gain = chgain;
	else if (channel == 1)
		st_data->ch1gain = chgain;
	else
		ret = -EINVAL;

	if (st_data->enabled)
		omap_st_chgain(mcbsp);
	spin_unlock_irq(&mcbsp->lock);

	return ret;
}
EXPORT_SYMBOL(omap_st_set_chgain);

int omap_st_get_chgain(unsigned int id, int channel, s16 *chgain)
{
	struct omap_mcbsp *mcbsp;
	struct omap_mcbsp_st_data *st_data;
	int ret = 0;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}

	mcbsp = id_to_mcbsp_ptr(id);
	st_data = mcbsp->st_data;

	if (!st_data)
		return -ENOENT;

	spin_lock_irq(&mcbsp->lock);
	if (channel == 0)
		*chgain = st_data->ch0gain;
	else if (channel == 1)
		*chgain = st_data->ch1gain;
	else
		ret = -EINVAL;
	spin_unlock_irq(&mcbsp->lock);

	return ret;
}
EXPORT_SYMBOL(omap_st_get_chgain);

static int omap_st_start(struct omap_mcbsp *mcbsp)
{
	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;

	if (st_data && st_data->enabled && !st_data->running) {
		omap_st_fir_write(mcbsp, st_data->taps);
		omap_st_chgain(mcbsp);

		if (!mcbsp->free) {
			omap_st_on(mcbsp);
			st_data->running = 1;
		}
	}

	return 0;
}

int omap_st_enable(unsigned int id)
{
	struct omap_mcbsp *mcbsp;
	struct omap_mcbsp_st_data *st_data;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}

	mcbsp = id_to_mcbsp_ptr(id);
	st_data = mcbsp->st_data;

	if (!st_data)
		return -ENODEV;

	spin_lock_irq(&mcbsp->lock);
	st_data->enabled = 1;
	omap_st_start(mcbsp);
	spin_unlock_irq(&mcbsp->lock);

	return 0;
}
EXPORT_SYMBOL(omap_st_enable);

static int omap_st_stop(struct omap_mcbsp *mcbsp)
{
	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;

	if (st_data && st_data->running) {
		if (!mcbsp->free) {
			omap_st_off(mcbsp);
			st_data->running = 0;
		}
	}

	return 0;
}

int omap_st_disable(unsigned int id)
{
	struct omap_mcbsp *mcbsp;
	struct omap_mcbsp_st_data *st_data;
	int ret = 0;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}

	mcbsp = id_to_mcbsp_ptr(id);
	st_data = mcbsp->st_data;

	if (!st_data)
		return -ENODEV;

	spin_lock_irq(&mcbsp->lock);
	omap_st_stop(mcbsp);
	st_data->enabled = 0;
	spin_unlock_irq(&mcbsp->lock);

	return ret;
}
EXPORT_SYMBOL(omap_st_disable);

int omap_st_is_enabled(unsigned int id)
{
	struct omap_mcbsp *mcbsp;
	struct omap_mcbsp_st_data *st_data;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}

	mcbsp = id_to_mcbsp_ptr(id);
	st_data = mcbsp->st_data;

	if (!st_data)
		return -ENODEV;


	return st_data->enabled;
}
EXPORT_SYMBOL(omap_st_is_enabled);

491
/*
492 493 494
 * omap_mcbsp_set_rx_threshold configures the transmit threshold in words.
 * The threshold parameter is 1 based, and it is converted (threshold - 1)
 * for the THRSH2 register.
495 496 497 498 499
 */
void omap_mcbsp_set_tx_threshold(unsigned int id, u16 threshold)
{
	struct omap_mcbsp *mcbsp;

500
	if (!cpu_is_omap34xx() && !cpu_is_omap44xx())
501 502 503 504 505 506 507 508
		return;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return;
	}
	mcbsp = id_to_mcbsp_ptr(id);

509 510
	if (threshold && threshold <= mcbsp->max_tx_thres)
		MCBSP_WRITE(mcbsp, THRSH2, threshold - 1);
511 512 513 514
}
EXPORT_SYMBOL(omap_mcbsp_set_tx_threshold);

/*
515 516 517
 * omap_mcbsp_set_rx_threshold configures the receive threshold in words.
 * The threshold parameter is 1 based, and it is converted (threshold - 1)
 * for the THRSH1 register.
518 519 520 521 522
 */
void omap_mcbsp_set_rx_threshold(unsigned int id, u16 threshold)
{
	struct omap_mcbsp *mcbsp;

523
	if (!cpu_is_omap34xx() && !cpu_is_omap44xx())
524 525 526 527 528 529 530 531
		return;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return;
	}
	mcbsp = id_to_mcbsp_ptr(id);

532 533
	if (threshold && threshold <= mcbsp->max_rx_thres)
		MCBSP_WRITE(mcbsp, THRSH1, threshold - 1);
534 535
}
EXPORT_SYMBOL(omap_mcbsp_set_rx_threshold);
536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571

/*
 * omap_mcbsp_get_max_tx_thres just return the current configured
 * maximum threshold for transmission
 */
u16 omap_mcbsp_get_max_tx_threshold(unsigned int id)
{
	struct omap_mcbsp *mcbsp;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}
	mcbsp = id_to_mcbsp_ptr(id);

	return mcbsp->max_tx_thres;
}
EXPORT_SYMBOL(omap_mcbsp_get_max_tx_threshold);

/*
 * omap_mcbsp_get_max_rx_thres just return the current configured
 * maximum threshold for reception
 */
u16 omap_mcbsp_get_max_rx_threshold(unsigned int id)
{
	struct omap_mcbsp *mcbsp;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}
	mcbsp = id_to_mcbsp_ptr(id);

	return mcbsp->max_rx_thres;
}
EXPORT_SYMBOL(omap_mcbsp_get_max_rx_threshold);
572

573 574 575 576 577 578 579 580 581 582 583 584 585 586
u16 omap_mcbsp_get_fifo_size(unsigned int id)
{
	struct omap_mcbsp *mcbsp;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}
	mcbsp = id_to_mcbsp_ptr(id);

	return mcbsp->pdata->buffer_size;
}
EXPORT_SYMBOL(omap_mcbsp_get_fifo_size);

587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604
/*
 * omap_mcbsp_get_tx_delay returns the number of used slots in the McBSP FIFO
 */
u16 omap_mcbsp_get_tx_delay(unsigned int id)
{
	struct omap_mcbsp *mcbsp;
	u16 buffstat;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}
	mcbsp = id_to_mcbsp_ptr(id);

	/* Returns the number of free locations in the buffer */
	buffstat = MCBSP_READ(mcbsp, XBUFFSTAT);

	/* Number of slots are different in McBSP ports */
605
	return mcbsp->pdata->buffer_size - buffstat;
606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636
}
EXPORT_SYMBOL(omap_mcbsp_get_tx_delay);

/*
 * omap_mcbsp_get_rx_delay returns the number of free slots in the McBSP FIFO
 * to reach the threshold value (when the DMA will be triggered to read it)
 */
u16 omap_mcbsp_get_rx_delay(unsigned int id)
{
	struct omap_mcbsp *mcbsp;
	u16 buffstat, threshold;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}
	mcbsp = id_to_mcbsp_ptr(id);

	/* Returns the number of used locations in the buffer */
	buffstat = MCBSP_READ(mcbsp, RBUFFSTAT);
	/* RX threshold */
	threshold = MCBSP_READ(mcbsp, THRSH1);

	/* Return the number of location till we reach the threshold limit */
	if (threshold <= buffstat)
		return 0;
	else
		return threshold - buffstat;
}
EXPORT_SYMBOL(omap_mcbsp_get_rx_delay);

637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656
/*
 * omap_mcbsp_get_dma_op_mode just return the current configured
 * operating mode for the mcbsp channel
 */
int omap_mcbsp_get_dma_op_mode(unsigned int id)
{
	struct omap_mcbsp *mcbsp;
	int dma_op_mode;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%u)\n", __func__, id + 1);
		return -ENODEV;
	}
	mcbsp = id_to_mcbsp_ptr(id);

	dma_op_mode = mcbsp->dma_op_mode;

	return dma_op_mode;
}
EXPORT_SYMBOL(omap_mcbsp_get_dma_op_mode);
E
Eero Nurkkala 已提交
657 658 659

static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp)
{
660 661 662
	struct omap_device *od;

	od = find_omap_device_by_dev(mcbsp->dev);
E
Eero Nurkkala 已提交
663 664 665 666
	/*
	 * Enable wakup behavior, smart idle and all wakeups
	 * REVISIT: some wakeups may be unnecessary
	 */
667
	if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
668
		MCBSP_WRITE(mcbsp, WAKEUPEN, XRDYEN | RRDYEN);
E
Eero Nurkkala 已提交
669 670 671 672 673
	}
}

static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp)
{
674 675 676 677
	struct omap_device *od;

	od = find_omap_device_by_dev(mcbsp->dev);

E
Eero Nurkkala 已提交
678 679 680
	/*
	 * Disable wakup behavior, smart idle and all wakeups
	 */
681
	if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
682 683 684 685 686
		/*
		 * HW bug workaround - If no_idle mode is taken, we need to
		 * go to smart_idle before going to always_idle, or the
		 * device will not hit retention anymore.
		 */
E
Eero Nurkkala 已提交
687

688
		MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
E
Eero Nurkkala 已提交
689 690 691 692 693
	}
}
#else
static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp) {}
static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp) {}
694 695
static inline void omap_st_start(struct omap_mcbsp *mcbsp) {}
static inline void omap_st_stop(struct omap_mcbsp *mcbsp) {}
696 697
#endif

698 699 700 701 702 703
/*
 * We can choose between IRQ based or polled IO.
 * This needs to be called before omap_mcbsp_request().
 */
int omap_mcbsp_set_io_type(unsigned int id, omap_mcbsp_io_type_t io_type)
{
704 705
	struct omap_mcbsp *mcbsp;

706 707 708 709
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}
710
	mcbsp = id_to_mcbsp_ptr(id);
711

712
	spin_lock(&mcbsp->lock);
713

714 715 716 717
	if (!mcbsp->free) {
		dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
			mcbsp->id);
		spin_unlock(&mcbsp->lock);
718 719 720
		return -EINVAL;
	}

721
	mcbsp->io_type = io_type;
722

723
	spin_unlock(&mcbsp->lock);
724 725 726

	return 0;
}
727
EXPORT_SYMBOL(omap_mcbsp_set_io_type);
728 729 730

int omap_mcbsp_request(unsigned int id)
{
731
	struct omap_mcbsp *mcbsp;
732
	void *reg_cache;
733 734
	int err;

735 736 737
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
738
	}
739
	mcbsp = id_to_mcbsp_ptr(id);
740

741 742 743 744 745
	reg_cache = kzalloc(omap_mcbsp_cache_size, GFP_KERNEL);
	if (!reg_cache) {
		return -ENOMEM;
	}

746 747 748 749
	spin_lock(&mcbsp->lock);
	if (!mcbsp->free) {
		dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
			mcbsp->id);
750 751
		err = -EBUSY;
		goto err_kfree;
752 753
	}

754
	mcbsp->free = false;
755
	mcbsp->reg_cache = reg_cache;
756
	spin_unlock(&mcbsp->lock);
757

758 759 760
	if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->request)
		mcbsp->pdata->ops->request(id);

761
	pm_runtime_get_sync(mcbsp->dev);
762

E
Eero Nurkkala 已提交
763 764 765
	/* Do procedure specific to omap34xx arch, if applicable */
	omap34xx_mcbsp_request(mcbsp);

766 767 768 769
	/*
	 * Make sure that transmitter, receiver and sample-rate generator are
	 * not running before activating IRQs.
	 */
770 771
	MCBSP_WRITE(mcbsp, SPCR1, 0);
	MCBSP_WRITE(mcbsp, SPCR2, 0);
772

773
	if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
774
		/* We need to get IRQs here */
775
		init_completion(&mcbsp->tx_irq_completion);
776 777
		err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler,
					0, "McBSP", (void *)mcbsp);
778
		if (err != 0) {
779 780 781
			dev_err(mcbsp->dev, "Unable to request TX IRQ %d "
					"for McBSP%d\n", mcbsp->tx_irq,
					mcbsp->id);
782
			goto err_clk_disable;
783
		}
784

785 786 787 788
		if (mcbsp->rx_irq) {
			init_completion(&mcbsp->rx_irq_completion);
			err = request_irq(mcbsp->rx_irq,
					omap_mcbsp_rx_irq_handler,
789
					0, "McBSP", (void *)mcbsp);
790 791 792 793 794 795
			if (err != 0) {
				dev_err(mcbsp->dev, "Unable to request RX IRQ %d "
						"for McBSP%d\n", mcbsp->rx_irq,
						mcbsp->id);
				goto err_free_irq;
			}
796
		}
797 798 799
	}

	return 0;
800
err_free_irq:
801
	free_irq(mcbsp->tx_irq, (void *)mcbsp);
802
err_clk_disable:
803
	if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
804
		mcbsp->pdata->ops->free(id);
805 806 807 808

	/* Do procedure specific to omap34xx arch, if applicable */
	omap34xx_mcbsp_free(mcbsp);

809
	pm_runtime_put_sync(mcbsp->dev);
810

811
	spin_lock(&mcbsp->lock);
812
	mcbsp->free = true;
813 814 815 816
	mcbsp->reg_cache = NULL;
err_kfree:
	spin_unlock(&mcbsp->lock);
	kfree(reg_cache);
817 818

	return err;
819
}
820
EXPORT_SYMBOL(omap_mcbsp_request);
821 822 823

void omap_mcbsp_free(unsigned int id)
{
824
	struct omap_mcbsp *mcbsp;
825
	void *reg_cache;
826

827 828
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
829
		return;
830
	}
831
	mcbsp = id_to_mcbsp_ptr(id);
832

833 834
	if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
		mcbsp->pdata->ops->free(id);
835

E
Eero Nurkkala 已提交
836 837 838
	/* Do procedure specific to omap34xx arch, if applicable */
	omap34xx_mcbsp_free(mcbsp);

839
	pm_runtime_put_sync(mcbsp->dev);
840 841 842

	if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
		/* Free IRQs */
843 844
		if (mcbsp->rx_irq)
			free_irq(mcbsp->rx_irq, (void *)mcbsp);
845 846
		free_irq(mcbsp->tx_irq, (void *)mcbsp);
	}
847

848
	reg_cache = mcbsp->reg_cache;
849

850 851 852 853
	spin_lock(&mcbsp->lock);
	if (mcbsp->free)
		dev_err(mcbsp->dev, "McBSP%d was not reserved\n", mcbsp->id);
	else
854
		mcbsp->free = true;
855
	mcbsp->reg_cache = NULL;
856
	spin_unlock(&mcbsp->lock);
857 858 859

	if (reg_cache)
		kfree(reg_cache);
860
}
861
EXPORT_SYMBOL(omap_mcbsp_free);
862 863

/*
864 865 866
 * Here we start the McBSP, by enabling transmitter, receiver or both.
 * If no transmitter or receiver is active prior calling, then sample-rate
 * generator and frame sync are started.
867
 */
868
void omap_mcbsp_start(unsigned int id, int tx, int rx)
869
{
870
	struct omap_mcbsp *mcbsp;
871
	int enable_srg = 0;
872 873
	u16 w;

874 875
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
876
		return;
877
	}
878
	mcbsp = id_to_mcbsp_ptr(id);
879

880 881 882
	if (cpu_is_omap34xx())
		omap_st_start(mcbsp);

883 884
	mcbsp->rx_word_length = (MCBSP_READ_CACHE(mcbsp, RCR1) >> 5) & 0x7;
	mcbsp->tx_word_length = (MCBSP_READ_CACHE(mcbsp, XCR1) >> 5) & 0x7;
885

886 887 888 889 890
	/* Only enable SRG, if McBSP is master */
	w = MCBSP_READ_CACHE(mcbsp, PCR0);
	if (w & (FSXM | FSRM | CLKXM | CLKRM))
		enable_srg = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
				MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
891

892
	if (enable_srg) {
893
		/* Start the sample generator */
894
		w = MCBSP_READ_CACHE(mcbsp, SPCR2);
895
		MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 6));
896
	}
897 898

	/* Enable transmitter and receiver */
899
	tx &= 1;
900
	w = MCBSP_READ_CACHE(mcbsp, SPCR2);
901
	MCBSP_WRITE(mcbsp, SPCR2, w | tx);
902

903
	rx &= 1;
904
	w = MCBSP_READ_CACHE(mcbsp, SPCR1);
905
	MCBSP_WRITE(mcbsp, SPCR1, w | rx);
906

907 908 909 910 911 912 913
	/*
	 * Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec
	 * REVISIT: 100us may give enough time for two CLKSRG, however
	 * due to some unknown PM related, clock gating etc. reason it
	 * is now at 500us.
	 */
	udelay(500);
914

915
	if (enable_srg) {
916
		/* Start frame sync */
917
		w = MCBSP_READ_CACHE(mcbsp, SPCR2);
918
		MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 7));
919
	}
920

921
	if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
922
		/* Release the transmitter and receiver */
923
		w = MCBSP_READ_CACHE(mcbsp, XCCR);
924
		w &= ~(tx ? XDISABLE : 0);
925
		MCBSP_WRITE(mcbsp, XCCR, w);
926
		w = MCBSP_READ_CACHE(mcbsp, RCCR);
927
		w &= ~(rx ? RDISABLE : 0);
928
		MCBSP_WRITE(mcbsp, RCCR, w);
929 930
	}

931 932 933
	/* Dump McBSP Regs */
	omap_mcbsp_dump_reg(id);
}
934
EXPORT_SYMBOL(omap_mcbsp_start);
935

936
void omap_mcbsp_stop(unsigned int id, int tx, int rx)
937
{
938
	struct omap_mcbsp *mcbsp;
939
	int idle;
940 941
	u16 w;

942 943
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
944
		return;
945
	}
946

947
	mcbsp = id_to_mcbsp_ptr(id);
948

949
	/* Reset transmitter */
950
	tx &= 1;
951
	if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
952
		w = MCBSP_READ_CACHE(mcbsp, XCCR);
953
		w |= (tx ? XDISABLE : 0);
954
		MCBSP_WRITE(mcbsp, XCCR, w);
955
	}
956
	w = MCBSP_READ_CACHE(mcbsp, SPCR2);
957
	MCBSP_WRITE(mcbsp, SPCR2, w & ~tx);
958 959

	/* Reset receiver */
960
	rx &= 1;
961
	if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
962
		w = MCBSP_READ_CACHE(mcbsp, RCCR);
963
		w |= (rx ? RDISABLE : 0);
964
		MCBSP_WRITE(mcbsp, RCCR, w);
965
	}
966
	w = MCBSP_READ_CACHE(mcbsp, SPCR1);
967
	MCBSP_WRITE(mcbsp, SPCR1, w & ~rx);
968

969 970
	idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
			MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
971 972 973

	if (idle) {
		/* Reset the sample rate generator */
974
		w = MCBSP_READ_CACHE(mcbsp, SPCR2);
975
		MCBSP_WRITE(mcbsp, SPCR2, w & ~(1 << 6));
976
	}
977 978 979

	if (cpu_is_omap34xx())
		omap_st_stop(mcbsp);
980
}
981
EXPORT_SYMBOL(omap_mcbsp_stop);
982

983 984 985
/* polled mcbsp i/o operations */
int omap_mcbsp_pollwrite(unsigned int id, u16 buf)
{
986
	struct omap_mcbsp *mcbsp;
987 988 989 990 991 992

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}

993 994
	mcbsp = id_to_mcbsp_ptr(id);

995
	MCBSP_WRITE(mcbsp, DXR1, buf);
996
	/* if frame sync error - clear the error */
997
	if (MCBSP_READ(mcbsp, SPCR2) & XSYNC_ERR) {
998
		/* clear error */
999
		MCBSP_WRITE(mcbsp, SPCR2, MCBSP_READ_CACHE(mcbsp, SPCR2));
1000 1001 1002 1003 1004
		/* resend */
		return -1;
	} else {
		/* wait for transmit confirmation */
		int attemps = 0;
1005
		while (!(MCBSP_READ(mcbsp, SPCR2) & XRDY)) {
1006
			if (attemps++ > 1000) {
1007
				MCBSP_WRITE(mcbsp, SPCR2,
1008 1009
						MCBSP_READ_CACHE(mcbsp, SPCR2) &
						(~XRST));
1010
				udelay(10);
1011
				MCBSP_WRITE(mcbsp, SPCR2,
1012 1013
						MCBSP_READ_CACHE(mcbsp, SPCR2) |
						(XRST));
1014
				udelay(10);
1015 1016
				dev_err(mcbsp->dev, "Could not write to"
					" McBSP%d Register\n", mcbsp->id);
1017 1018 1019 1020
				return -2;
			}
		}
	}
1021

1022 1023
	return 0;
}
1024
EXPORT_SYMBOL(omap_mcbsp_pollwrite);
1025

1026
int omap_mcbsp_pollread(unsigned int id, u16 *buf)
1027
{
1028
	struct omap_mcbsp *mcbsp;
1029 1030 1031 1032 1033

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}
1034
	mcbsp = id_to_mcbsp_ptr(id);
1035

1036
	/* if frame sync error - clear the error */
1037
	if (MCBSP_READ(mcbsp, SPCR1) & RSYNC_ERR) {
1038
		/* clear error */
1039
		MCBSP_WRITE(mcbsp, SPCR1, MCBSP_READ_CACHE(mcbsp, SPCR1));
1040 1041 1042 1043 1044
		/* resend */
		return -1;
	} else {
		/* wait for recieve confirmation */
		int attemps = 0;
1045
		while (!(MCBSP_READ(mcbsp, SPCR1) & RRDY)) {
1046
			if (attemps++ > 1000) {
1047
				MCBSP_WRITE(mcbsp, SPCR1,
1048 1049
						MCBSP_READ_CACHE(mcbsp, SPCR1) &
						(~RRST));
1050
				udelay(10);
1051
				MCBSP_WRITE(mcbsp, SPCR1,
1052 1053
						MCBSP_READ_CACHE(mcbsp, SPCR1) |
						(RRST));
1054
				udelay(10);
1055 1056
				dev_err(mcbsp->dev, "Could not read from"
					" McBSP%d Register\n", mcbsp->id);
1057 1058 1059 1060
				return -2;
			}
		}
	}
1061
	*buf = MCBSP_READ(mcbsp, DRR1);
1062

1063 1064
	return 0;
}
1065
EXPORT_SYMBOL(omap_mcbsp_pollread);
1066

1067 1068 1069 1070 1071
/*
 * IRQ based word transmission.
 */
void omap_mcbsp_xmit_word(unsigned int id, u32 word)
{
1072
	struct omap_mcbsp *mcbsp;
1073
	omap_mcbsp_word_length word_length;
1074

1075 1076
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
1077
		return;
1078
	}
1079

1080 1081
	mcbsp = id_to_mcbsp_ptr(id);
	word_length = mcbsp->tx_word_length;
1082

1083
	wait_for_completion(&mcbsp->tx_irq_completion);
1084 1085

	if (word_length > OMAP_MCBSP_WORD_16)
1086 1087
		MCBSP_WRITE(mcbsp, DXR2, word >> 16);
	MCBSP_WRITE(mcbsp, DXR1, word & 0xffff);
1088
}
1089
EXPORT_SYMBOL(omap_mcbsp_xmit_word);
1090 1091 1092

u32 omap_mcbsp_recv_word(unsigned int id)
{
1093
	struct omap_mcbsp *mcbsp;
1094
	u16 word_lsb, word_msb = 0;
1095
	omap_mcbsp_word_length word_length;
1096

1097 1098 1099 1100
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}
1101
	mcbsp = id_to_mcbsp_ptr(id);
1102

1103
	word_length = mcbsp->rx_word_length;
1104

1105
	wait_for_completion(&mcbsp->rx_irq_completion);
1106 1107

	if (word_length > OMAP_MCBSP_WORD_16)
1108 1109
		word_msb = MCBSP_READ(mcbsp, DRR2);
	word_lsb = MCBSP_READ(mcbsp, DRR1);
1110 1111 1112

	return (word_lsb | (word_msb << 16));
}
1113
EXPORT_SYMBOL(omap_mcbsp_recv_word);
1114

1115 1116
int omap_mcbsp_spi_master_xmit_word_poll(unsigned int id, u32 word)
{
1117
	struct omap_mcbsp *mcbsp;
1118 1119
	omap_mcbsp_word_length tx_word_length;
	omap_mcbsp_word_length rx_word_length;
1120 1121
	u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;

1122 1123 1124 1125
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}
1126 1127 1128
	mcbsp = id_to_mcbsp_ptr(id);
	tx_word_length = mcbsp->tx_word_length;
	rx_word_length = mcbsp->rx_word_length;
1129

1130 1131 1132 1133
	if (tx_word_length != rx_word_length)
		return -EINVAL;

	/* First we wait for the transmitter to be ready */
1134
	spcr2 = MCBSP_READ(mcbsp, SPCR2);
1135
	while (!(spcr2 & XRDY)) {
1136
		spcr2 = MCBSP_READ(mcbsp, SPCR2);
1137 1138
		if (attempts++ > 1000) {
			/* We must reset the transmitter */
1139 1140
			MCBSP_WRITE(mcbsp, SPCR2,
				    MCBSP_READ_CACHE(mcbsp, SPCR2) & (~XRST));
1141
			udelay(10);
1142 1143
			MCBSP_WRITE(mcbsp, SPCR2,
				    MCBSP_READ_CACHE(mcbsp, SPCR2) | XRST);
1144
			udelay(10);
1145 1146
			dev_err(mcbsp->dev, "McBSP%d transmitter not "
				"ready\n", mcbsp->id);
1147 1148 1149 1150 1151 1152
			return -EAGAIN;
		}
	}

	/* Now we can push the data */
	if (tx_word_length > OMAP_MCBSP_WORD_16)
1153 1154
		MCBSP_WRITE(mcbsp, DXR2, word >> 16);
	MCBSP_WRITE(mcbsp, DXR1, word & 0xffff);
1155 1156

	/* We wait for the receiver to be ready */
1157
	spcr1 = MCBSP_READ(mcbsp, SPCR1);
1158
	while (!(spcr1 & RRDY)) {
1159
		spcr1 = MCBSP_READ(mcbsp, SPCR1);
1160 1161
		if (attempts++ > 1000) {
			/* We must reset the receiver */
1162 1163
			MCBSP_WRITE(mcbsp, SPCR1,
				    MCBSP_READ_CACHE(mcbsp, SPCR1) & (~RRST));
1164
			udelay(10);
1165 1166
			MCBSP_WRITE(mcbsp, SPCR1,
				    MCBSP_READ_CACHE(mcbsp, SPCR1) | RRST);
1167
			udelay(10);
1168 1169
			dev_err(mcbsp->dev, "McBSP%d receiver not "
				"ready\n", mcbsp->id);
1170 1171 1172 1173 1174 1175
			return -EAGAIN;
		}
	}

	/* Receiver is ready, let's read the dummy data */
	if (rx_word_length > OMAP_MCBSP_WORD_16)
1176 1177
		word_msb = MCBSP_READ(mcbsp, DRR2);
	word_lsb = MCBSP_READ(mcbsp, DRR1);
1178 1179 1180

	return 0;
}
1181
EXPORT_SYMBOL(omap_mcbsp_spi_master_xmit_word_poll);
1182

1183
int omap_mcbsp_spi_master_recv_word_poll(unsigned int id, u32 *word)
1184
{
1185
	struct omap_mcbsp *mcbsp;
1186
	u32 clock_word = 0;
1187 1188
	omap_mcbsp_word_length tx_word_length;
	omap_mcbsp_word_length rx_word_length;
1189 1190
	u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;

1191 1192 1193 1194 1195
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}

1196 1197 1198 1199
	mcbsp = id_to_mcbsp_ptr(id);

	tx_word_length = mcbsp->tx_word_length;
	rx_word_length = mcbsp->rx_word_length;
1200

1201 1202 1203 1204
	if (tx_word_length != rx_word_length)
		return -EINVAL;

	/* First we wait for the transmitter to be ready */
1205
	spcr2 = MCBSP_READ(mcbsp, SPCR2);
1206
	while (!(spcr2 & XRDY)) {
1207
		spcr2 = MCBSP_READ(mcbsp, SPCR2);
1208 1209
		if (attempts++ > 1000) {
			/* We must reset the transmitter */
1210 1211
			MCBSP_WRITE(mcbsp, SPCR2,
				    MCBSP_READ_CACHE(mcbsp, SPCR2) & (~XRST));
1212
			udelay(10);
1213 1214
			MCBSP_WRITE(mcbsp, SPCR2,
				    MCBSP_READ_CACHE(mcbsp, SPCR2) | XRST);
1215
			udelay(10);
1216 1217
			dev_err(mcbsp->dev, "McBSP%d transmitter not "
				"ready\n", mcbsp->id);
1218 1219 1220 1221 1222 1223
			return -EAGAIN;
		}
	}

	/* We first need to enable the bus clock */
	if (tx_word_length > OMAP_MCBSP_WORD_16)
1224 1225
		MCBSP_WRITE(mcbsp, DXR2, clock_word >> 16);
	MCBSP_WRITE(mcbsp, DXR1, clock_word & 0xffff);
1226 1227

	/* We wait for the receiver to be ready */
1228
	spcr1 = MCBSP_READ(mcbsp, SPCR1);
1229
	while (!(spcr1 & RRDY)) {
1230
		spcr1 = MCBSP_READ(mcbsp, SPCR1);
1231 1232
		if (attempts++ > 1000) {
			/* We must reset the receiver */
1233 1234
			MCBSP_WRITE(mcbsp, SPCR1,
				    MCBSP_READ_CACHE(mcbsp, SPCR1) & (~RRST));
1235
			udelay(10);
1236 1237
			MCBSP_WRITE(mcbsp, SPCR1,
				    MCBSP_READ_CACHE(mcbsp, SPCR1) | RRST);
1238
			udelay(10);
1239 1240
			dev_err(mcbsp->dev, "McBSP%d receiver not "
				"ready\n", mcbsp->id);
1241 1242 1243 1244 1245 1246
			return -EAGAIN;
		}
	}

	/* Receiver is ready, there is something for us */
	if (rx_word_length > OMAP_MCBSP_WORD_16)
1247 1248
		word_msb = MCBSP_READ(mcbsp, DRR2);
	word_lsb = MCBSP_READ(mcbsp, DRR1);
1249 1250 1251 1252 1253

	word[0] = (word_lsb | (word_msb << 16));

	return 0;
}
1254
EXPORT_SYMBOL(omap_mcbsp_spi_master_recv_word_poll);
1255

1256 1257 1258 1259 1260 1261 1262
/*
 * Simple DMA based buffer rx/tx routines.
 * Nothing fancy, just a single buffer tx/rx through DMA.
 * The DMA resources are released once the transfer is done.
 * For anything fancier, you should use your own customized DMA
 * routines and callbacks.
 */
1263 1264
int omap_mcbsp_xmit_buffer(unsigned int id, dma_addr_t buffer,
				unsigned int length)
1265
{
1266
	struct omap_mcbsp *mcbsp;
1267
	int dma_tx_ch;
1268 1269 1270
	int src_port = 0;
	int dest_port = 0;
	int sync_dev = 0;
1271

1272 1273 1274 1275
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}
1276
	mcbsp = id_to_mcbsp_ptr(id);
1277

1278
	if (omap_request_dma(mcbsp->dma_tx_sync, "McBSP TX",
1279
				omap_mcbsp_tx_dma_callback,
1280
				mcbsp,
1281
				&dma_tx_ch)) {
1282
		dev_err(mcbsp->dev, " Unable to request DMA channel for "
1283
				"McBSP%d TX. Trying IRQ based TX\n",
1284
				mcbsp->id);
1285 1286
		return -EAGAIN;
	}
1287
	mcbsp->dma_tx_lch = dma_tx_ch;
1288

1289
	dev_err(mcbsp->dev, "McBSP%d TX DMA on channel %d\n", mcbsp->id,
1290
		dma_tx_ch);
1291

1292
	init_completion(&mcbsp->tx_dma_completion);
1293

1294 1295 1296 1297
	if (cpu_class_is_omap1()) {
		src_port = OMAP_DMA_PORT_TIPB;
		dest_port = OMAP_DMA_PORT_EMIFF;
	}
1298
	if (cpu_class_is_omap2())
1299
		sync_dev = mcbsp->dma_tx_sync;
1300

1301
	omap_set_dma_transfer_params(mcbsp->dma_tx_lch,
1302 1303
				     OMAP_DMA_DATA_TYPE_S16,
				     length >> 1, 1,
1304
				     OMAP_DMA_SYNC_ELEMENT,
1305
	 sync_dev, 0);
1306

1307
	omap_set_dma_dest_params(mcbsp->dma_tx_lch,
1308
				 src_port,
1309
				 OMAP_DMA_AMODE_CONSTANT,
1310
				 mcbsp->phys_base + OMAP_MCBSP_REG_DXR1,
1311
				 0, 0);
1312

1313
	omap_set_dma_src_params(mcbsp->dma_tx_lch,
1314
				dest_port,
1315
				OMAP_DMA_AMODE_POST_INC,
1316 1317
				buffer,
				0, 0);
1318

1319 1320
	omap_start_dma(mcbsp->dma_tx_lch);
	wait_for_completion(&mcbsp->tx_dma_completion);
1321

1322 1323
	return 0;
}
1324
EXPORT_SYMBOL(omap_mcbsp_xmit_buffer);
1325

1326 1327
int omap_mcbsp_recv_buffer(unsigned int id, dma_addr_t buffer,
				unsigned int length)
1328
{
1329
	struct omap_mcbsp *mcbsp;
1330
	int dma_rx_ch;
1331 1332 1333
	int src_port = 0;
	int dest_port = 0;
	int sync_dev = 0;
1334

1335 1336 1337 1338
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}
1339
	mcbsp = id_to_mcbsp_ptr(id);
1340

1341
	if (omap_request_dma(mcbsp->dma_rx_sync, "McBSP RX",
1342
				omap_mcbsp_rx_dma_callback,
1343
				mcbsp,
1344
				&dma_rx_ch)) {
1345
		dev_err(mcbsp->dev, "Unable to request DMA channel for "
1346
				"McBSP%d RX. Trying IRQ based RX\n",
1347
				mcbsp->id);
1348 1349
		return -EAGAIN;
	}
1350
	mcbsp->dma_rx_lch = dma_rx_ch;
1351

1352
	dev_err(mcbsp->dev, "McBSP%d RX DMA on channel %d\n", mcbsp->id,
1353
		dma_rx_ch);
1354

1355
	init_completion(&mcbsp->rx_dma_completion);
1356

1357 1358 1359 1360
	if (cpu_class_is_omap1()) {
		src_port = OMAP_DMA_PORT_TIPB;
		dest_port = OMAP_DMA_PORT_EMIFF;
	}
1361
	if (cpu_class_is_omap2())
1362
		sync_dev = mcbsp->dma_rx_sync;
1363

1364
	omap_set_dma_transfer_params(mcbsp->dma_rx_lch,
1365 1366 1367 1368
					OMAP_DMA_DATA_TYPE_S16,
					length >> 1, 1,
					OMAP_DMA_SYNC_ELEMENT,
					sync_dev, 0);
1369

1370
	omap_set_dma_src_params(mcbsp->dma_rx_lch,
1371
				src_port,
1372
				OMAP_DMA_AMODE_CONSTANT,
1373
				mcbsp->phys_base + OMAP_MCBSP_REG_DRR1,
1374
				0, 0);
1375

1376
	omap_set_dma_dest_params(mcbsp->dma_rx_lch,
1377 1378 1379 1380
					dest_port,
					OMAP_DMA_AMODE_POST_INC,
					buffer,
					0, 0);
1381

1382 1383
	omap_start_dma(mcbsp->dma_rx_lch);
	wait_for_completion(&mcbsp->rx_dma_completion);
1384

1385 1386
	return 0;
}
1387
EXPORT_SYMBOL(omap_mcbsp_recv_buffer);
1388 1389 1390 1391 1392 1393 1394

/*
 * SPI wrapper.
 * Since SPI setup is much simpler than the generic McBSP one,
 * this wrapper just need an omap_mcbsp_spi_cfg structure as an input.
 * Once this is done, you can call omap_mcbsp_start().
 */
1395 1396
void omap_mcbsp_set_spi_mode(unsigned int id,
				const struct omap_mcbsp_spi_cfg *spi_cfg)
1397
{
1398
	struct omap_mcbsp *mcbsp;
1399 1400
	struct omap_mcbsp_reg_cfg mcbsp_cfg;

1401 1402
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
1403
		return;
1404
	}
1405
	mcbsp = id_to_mcbsp_ptr(id);
1406 1407 1408 1409 1410 1411 1412

	memset(&mcbsp_cfg, 0, sizeof(struct omap_mcbsp_reg_cfg));

	/* SPI has only one frame */
	mcbsp_cfg.rcr1 |= (RWDLEN1(spi_cfg->word_length) | RFRLEN1(0));
	mcbsp_cfg.xcr1 |= (XWDLEN1(spi_cfg->word_length) | XFRLEN1(0));

1413
	/* Clock stop mode */
1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441
	if (spi_cfg->clk_stp_mode == OMAP_MCBSP_CLK_STP_MODE_NO_DELAY)
		mcbsp_cfg.spcr1 |= (1 << 12);
	else
		mcbsp_cfg.spcr1 |= (3 << 11);

	/* Set clock parities */
	if (spi_cfg->rx_clock_polarity == OMAP_MCBSP_CLK_RISING)
		mcbsp_cfg.pcr0 |= CLKRP;
	else
		mcbsp_cfg.pcr0 &= ~CLKRP;

	if (spi_cfg->tx_clock_polarity == OMAP_MCBSP_CLK_RISING)
		mcbsp_cfg.pcr0 &= ~CLKXP;
	else
		mcbsp_cfg.pcr0 |= CLKXP;

	/* Set SCLKME to 0 and CLKSM to 1 */
	mcbsp_cfg.pcr0 &= ~SCLKME;
	mcbsp_cfg.srgr2 |= CLKSM;

	/* Set FSXP */
	if (spi_cfg->fsx_polarity == OMAP_MCBSP_FS_ACTIVE_HIGH)
		mcbsp_cfg.pcr0 &= ~FSXP;
	else
		mcbsp_cfg.pcr0 |= FSXP;

	if (spi_cfg->spi_mode == OMAP_MCBSP_SPI_MASTER) {
		mcbsp_cfg.pcr0 |= CLKXM;
1442
		mcbsp_cfg.srgr1 |= CLKGDV(spi_cfg->clk_div - 1);
1443 1444 1445 1446
		mcbsp_cfg.pcr0 |= FSXM;
		mcbsp_cfg.srgr2 &= ~FSGM;
		mcbsp_cfg.xcr2 |= XDATDLY(1);
		mcbsp_cfg.rcr2 |= RDATDLY(1);
1447
	} else {
1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459
		mcbsp_cfg.pcr0 &= ~CLKXM;
		mcbsp_cfg.srgr1 |= CLKGDV(1);
		mcbsp_cfg.pcr0 &= ~FSXM;
		mcbsp_cfg.xcr2 &= ~XDATDLY(3);
		mcbsp_cfg.rcr2 &= ~RDATDLY(3);
	}

	mcbsp_cfg.xcr2 &= ~XPHASE;
	mcbsp_cfg.rcr2 &= ~RPHASE;

	omap_mcbsp_config(id, &mcbsp_cfg);
}
1460
EXPORT_SYMBOL(omap_mcbsp_set_spi_mode);
1461

1462
#ifdef CONFIG_ARCH_OMAP3
1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497
#define max_thres(m)			(mcbsp->pdata->buffer_size)
#define valid_threshold(m, val)		((val) <= max_thres(m))
#define THRESHOLD_PROP_BUILDER(prop)					\
static ssize_t prop##_show(struct device *dev,				\
			struct device_attribute *attr, char *buf)	\
{									\
	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);		\
									\
	return sprintf(buf, "%u\n", mcbsp->prop);			\
}									\
									\
static ssize_t prop##_store(struct device *dev,				\
				struct device_attribute *attr,		\
				const char *buf, size_t size)		\
{									\
	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);		\
	unsigned long val;						\
	int status;							\
									\
	status = strict_strtoul(buf, 0, &val);				\
	if (status)							\
		return status;						\
									\
	if (!valid_threshold(mcbsp, val))				\
		return -EDOM;						\
									\
	mcbsp->prop = val;						\
	return size;							\
}									\
									\
static DEVICE_ATTR(prop, 0644, prop##_show, prop##_store);

THRESHOLD_PROP_BUILDER(max_tx_thres);
THRESHOLD_PROP_BUILDER(max_rx_thres);

1498 1499 1500 1501
static const char *dma_op_modes[] = {
	"element", "threshold", "frame",
};

1502 1503 1504 1505
static ssize_t dma_op_mode_show(struct device *dev,
			struct device_attribute *attr, char *buf)
{
	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
1506 1507 1508
	int dma_op_mode, i = 0;
	ssize_t len = 0;
	const char * const *s;
1509 1510 1511

	dma_op_mode = mcbsp->dma_op_mode;

1512 1513 1514 1515 1516 1517 1518 1519 1520
	for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++) {
		if (dma_op_mode == i)
			len += sprintf(buf + len, "[%s] ", *s);
		else
			len += sprintf(buf + len, "%s ", *s);
	}
	len += sprintf(buf + len, "\n");

	return len;
1521 1522 1523 1524 1525 1526 1527
}

static ssize_t dma_op_mode_store(struct device *dev,
				struct device_attribute *attr,
				const char *buf, size_t size)
{
	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
1528 1529
	const char * const *s;
	int i = 0;
1530

1531 1532 1533
	for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++)
		if (sysfs_streq(buf, *s))
			break;
1534

1535 1536
	if (i == ARRAY_SIZE(dma_op_modes))
		return -EINVAL;
1537

1538
	spin_lock_irq(&mcbsp->lock);
1539 1540 1541 1542
	if (!mcbsp->free) {
		size = -EBUSY;
		goto unlock;
	}
1543
	mcbsp->dma_op_mode = i;
1544 1545 1546 1547 1548 1549 1550 1551 1552

unlock:
	spin_unlock_irq(&mcbsp->lock);

	return size;
}

static DEVICE_ATTR(dma_op_mode, 0644, dma_op_mode_show, dma_op_mode_store);

1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610
static ssize_t st_taps_show(struct device *dev,
			    struct device_attribute *attr, char *buf)
{
	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
	ssize_t status = 0;
	int i;

	spin_lock_irq(&mcbsp->lock);
	for (i = 0; i < st_data->nr_taps; i++)
		status += sprintf(&buf[status], (i ? ", %d" : "%d"),
				  st_data->taps[i]);
	if (i)
		status += sprintf(&buf[status], "\n");
	spin_unlock_irq(&mcbsp->lock);

	return status;
}

static ssize_t st_taps_store(struct device *dev,
			     struct device_attribute *attr,
			     const char *buf, size_t size)
{
	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
	int val, tmp, status, i = 0;

	spin_lock_irq(&mcbsp->lock);
	memset(st_data->taps, 0, sizeof(st_data->taps));
	st_data->nr_taps = 0;

	do {
		status = sscanf(buf, "%d%n", &val, &tmp);
		if (status < 0 || status == 0) {
			size = -EINVAL;
			goto out;
		}
		if (val < -32768 || val > 32767) {
			size = -EINVAL;
			goto out;
		}
		st_data->taps[i++] = val;
		buf += tmp;
		if (*buf != ',')
			break;
		buf++;
	} while (1);

	st_data->nr_taps = i;

out:
	spin_unlock_irq(&mcbsp->lock);

	return size;
}

static DEVICE_ATTR(st_taps, 0644, st_taps_show, st_taps_store);

1611
static const struct attribute *additional_attrs[] = {
1612 1613
	&dev_attr_max_tx_thres.attr,
	&dev_attr_max_rx_thres.attr,
1614
	&dev_attr_dma_op_mode.attr,
1615 1616 1617
	NULL,
};

1618 1619
static const struct attribute_group additional_attr_group = {
	.attrs = (struct attribute **)additional_attrs,
1620 1621
};

1622
static inline int __devinit omap_additional_add(struct device *dev)
1623
{
1624
	return sysfs_create_group(&dev->kobj, &additional_attr_group);
1625 1626
}

1627
static inline void __devexit omap_additional_remove(struct device *dev)
1628
{
1629
	sysfs_remove_group(&dev->kobj, &additional_attr_group);
1630 1631
}

1632 1633 1634 1635 1636 1637 1638 1639 1640
static const struct attribute *sidetone_attrs[] = {
	&dev_attr_st_taps.attr,
	NULL,
};

static const struct attribute_group sidetone_attr_group = {
	.attrs = (struct attribute **)sidetone_attrs,
};

1641
static int __devinit omap_st_add(struct omap_mcbsp *mcbsp)
1642
{
1643 1644
	struct platform_device *pdev;
	struct resource *res;
1645 1646 1647 1648 1649 1650 1651 1652 1653
	struct omap_mcbsp_st_data *st_data;
	int err;

	st_data = kzalloc(sizeof(*mcbsp->st_data), GFP_KERNEL);
	if (!st_data) {
		err = -ENOMEM;
		goto err1;
	}

1654 1655 1656 1657
	pdev = container_of(mcbsp->dev, struct platform_device, dev);

	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "sidetone");
	st_data->io_base_st = ioremap(res->start, resource_size(res));
1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689
	if (!st_data->io_base_st) {
		err = -ENOMEM;
		goto err2;
	}

	err = sysfs_create_group(&mcbsp->dev->kobj, &sidetone_attr_group);
	if (err)
		goto err3;

	mcbsp->st_data = st_data;
	return 0;

err3:
	iounmap(st_data->io_base_st);
err2:
	kfree(st_data);
err1:
	return err;

}

static void __devexit omap_st_remove(struct omap_mcbsp *mcbsp)
{
	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;

	if (st_data) {
		sysfs_remove_group(&mcbsp->dev->kobj, &sidetone_attr_group);
		iounmap(st_data->io_base_st);
		kfree(st_data);
	}
}

1690 1691
static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp)
{
1692
	mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT;
1693
	if (cpu_is_omap34xx()) {
1694 1695 1696 1697 1698 1699 1700 1701 1702 1703
		/*
		 * Initially configure the maximum thresholds to a safe value.
		 * The McBSP FIFO usage with these values should not go under
		 * 16 locations.
		 * If the whole FIFO without safety buffer is used, than there
		 * is a possibility that the DMA will be not able to push the
		 * new data on time, causing channel shifts in runtime.
		 */
		mcbsp->max_tx_thres = max_thres(mcbsp) - 0x10;
		mcbsp->max_rx_thres = max_thres(mcbsp) - 0x10;
1704 1705 1706 1707
		/*
		 * REVISIT: Set dmap_op_mode to THRESHOLD as default
		 * for mcbsp2 instances.
		 */
1708
		if (omap_additional_add(mcbsp->dev))
1709
			dev_warn(mcbsp->dev,
1710
				"Unable to create additional controls\n");
1711 1712 1713 1714 1715 1716

		if (mcbsp->id == 2 || mcbsp->id == 3)
			if (omap_st_add(mcbsp))
				dev_warn(mcbsp->dev,
				 "Unable to create sidetone controls\n");

1717 1718 1719 1720 1721 1722 1723 1724
	} else {
		mcbsp->max_tx_thres = -EINVAL;
		mcbsp->max_rx_thres = -EINVAL;
	}
}

static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp)
{
1725
	if (cpu_is_omap34xx()) {
1726
		omap_additional_remove(mcbsp->dev);
1727 1728 1729 1730

		if (mcbsp->id == 2 || mcbsp->id == 3)
			omap_st_remove(mcbsp);
	}
1731 1732 1733 1734
}
#else
static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp) {}
static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp) {}
1735
#endif /* CONFIG_ARCH_OMAP3 */
1736

1737 1738 1739 1740
/*
 * McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
 * 730 has only 2 McBSP, and both of them are MPU peripherals.
 */
1741
static int __devinit omap_mcbsp_probe(struct platform_device *pdev)
1742 1743
{
	struct omap_mcbsp_platform_data *pdata = pdev->dev.platform_data;
1744
	struct omap_mcbsp *mcbsp;
1745
	int id = pdev->id - 1;
1746
	struct resource *res;
1747
	int ret = 0;
1748

1749 1750 1751 1752 1753 1754 1755 1756 1757
	if (!pdata) {
		dev_err(&pdev->dev, "McBSP device initialized without"
				"platform data\n");
		ret = -EINVAL;
		goto exit;
	}

	dev_dbg(&pdev->dev, "Initializing OMAP McBSP (%d).\n", pdev->id);

1758
	if (id >= omap_mcbsp_count) {
1759 1760 1761 1762 1763
		dev_err(&pdev->dev, "Invalid McBSP device id (%d)\n", id);
		ret = -EINVAL;
		goto exit;
	}

1764 1765 1766 1767 1768 1769 1770 1771
	mcbsp = kzalloc(sizeof(struct omap_mcbsp), GFP_KERNEL);
	if (!mcbsp) {
		ret = -ENOMEM;
		goto exit;
	}

	spin_lock_init(&mcbsp->lock);
	mcbsp->id = id + 1;
1772
	mcbsp->free = true;
1773 1774
	mcbsp->dma_tx_lch = -1;
	mcbsp->dma_rx_lch = -1;
1775

1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788
	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
	if (!res) {
		res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
		if (!res) {
			dev_err(&pdev->dev, "%s:mcbsp%d has invalid memory"
					"resource\n", __func__, pdev->id);
			ret = -ENOMEM;
			goto exit;
		}
	}
	mcbsp->phys_base = res->start;
	omap_mcbsp_cache_size = resource_size(res);
	mcbsp->io_base = ioremap(res->start, resource_size(res));
1789
	if (!mcbsp->io_base) {
1790 1791 1792 1793
		ret = -ENOMEM;
		goto err_ioremap;
	}

1794 1795 1796 1797 1798 1799
	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dma");
	if (!res)
		mcbsp->phys_dma_base = mcbsp->phys_base;
	else
		mcbsp->phys_dma_base = res->start;

1800
	/* Default I/O is IRQ based */
1801
	mcbsp->io_type = OMAP_MCBSP_IRQ_IO;
1802 1803 1804 1805

	mcbsp->tx_irq = platform_get_irq_byname(pdev, "tx");
	mcbsp->rx_irq = platform_get_irq_byname(pdev, "rx");

1806 1807 1808 1809
	/* From OMAP4 there will be a single irq line */
	if (mcbsp->tx_irq == -ENXIO)
		mcbsp->tx_irq = platform_get_irq(pdev, 0);

1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826
	res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
	if (!res) {
		dev_err(&pdev->dev, "%s:mcbsp%d has invalid rx DMA channel\n",
					__func__, pdev->id);
		ret = -ENODEV;
		goto err_res;
	}
	mcbsp->dma_rx_sync = res->start;

	res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
	if (!res) {
		dev_err(&pdev->dev, "%s:mcbsp%d has invalid tx DMA channel\n",
					__func__, pdev->id);
		ret = -ENODEV;
		goto err_res;
	}
	mcbsp->dma_tx_sync = res->start;
1827

1828 1829 1830 1831
	mcbsp->fclk = clk_get(&pdev->dev, "fck");
	if (IS_ERR(mcbsp->fclk)) {
		ret = PTR_ERR(mcbsp->fclk);
		dev_err(&pdev->dev, "unable to get fck: %d\n", ret);
1832
		goto err_res;
1833 1834
	}

1835 1836
	mcbsp->pdata = pdata;
	mcbsp->dev = &pdev->dev;
1837
	mcbsp_ptr[id] = mcbsp;
1838
	platform_set_drvdata(pdev, mcbsp);
1839
	pm_runtime_enable(mcbsp->dev);
1840 1841 1842 1843

	/* Initialize mcbsp properties for OMAP34XX if needed / applicable */
	omap34xx_device_init(mcbsp);

1844
	return 0;
1845

1846
err_res:
1847
	iounmap(mcbsp->io_base);
1848
err_ioremap:
1849
	kfree(mcbsp);
1850 1851 1852
exit:
	return ret;
}
1853

1854
static int __devexit omap_mcbsp_remove(struct platform_device *pdev)
1855
{
1856
	struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
1857

1858 1859
	platform_set_drvdata(pdev, NULL);
	if (mcbsp) {
1860

1861 1862 1863
		if (mcbsp->pdata && mcbsp->pdata->ops &&
				mcbsp->pdata->ops->free)
			mcbsp->pdata->ops->free(mcbsp->id);
1864

1865 1866
		omap34xx_device_exit(mcbsp);

1867
		clk_put(mcbsp->fclk);
1868

1869
		iounmap(mcbsp->io_base);
1870
		kfree(mcbsp);
1871 1872 1873 1874 1875
	}

	return 0;
}

1876 1877
static struct platform_driver omap_mcbsp_driver = {
	.probe		= omap_mcbsp_probe,
1878
	.remove		= __devexit_p(omap_mcbsp_remove),
1879 1880 1881 1882 1883 1884 1885 1886 1887 1888
	.driver		= {
		.name	= "omap-mcbsp",
	},
};

int __init omap_mcbsp_init(void)
{
	/* Register the McBSP driver */
	return platform_driver_register(&omap_mcbsp_driver);
}