mcbsp.c 42.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * linux/arch/arm/plat-omap/mcbsp.c
 *
 * Copyright (C) 2004 Nokia Corporation
 * Author: Samuel Ortiz <samuel.ortiz@nokia.com>
 *
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * Multichannel mode not supported.
 */

#include <linux/module.h>
#include <linux/init.h>
#include <linux/device.h>
18
#include <linux/platform_device.h>
19 20 21 22
#include <linux/wait.h>
#include <linux/completion.h>
#include <linux/interrupt.h>
#include <linux/err.h>
23
#include <linux/clk.h>
24
#include <linux/delay.h>
25
#include <linux/io.h>
26

27 28
#include <plat/dma.h>
#include <plat/mcbsp.h>
29

30 31
#include "../mach-omap2/cm-regbits-34xx.h"

32
struct omap_mcbsp **mcbsp_ptr;
33
int omap_mcbsp_count, omap_mcbsp_cache_size;
34

35
void omap_mcbsp_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
36
{
37 38
	if (cpu_class_is_omap1()) {
		((u16 *)mcbsp->reg_cache)[reg / sizeof(u16)] = (u16)val;
39
		__raw_writew((u16)val, mcbsp->io_base + reg);
40 41 42 43 44
	} else if (cpu_is_omap2420()) {
		((u16 *)mcbsp->reg_cache)[reg / sizeof(u32)] = (u16)val;
		__raw_writew((u16)val, mcbsp->io_base + reg);
	} else {
		((u32 *)mcbsp->reg_cache)[reg / sizeof(u32)] = val;
45
		__raw_writel(val, mcbsp->io_base + reg);
46
	}
47 48
}

49
int omap_mcbsp_read(struct omap_mcbsp *mcbsp, u16 reg, bool from_cache)
50
{
51 52 53 54 55 56 57 58 59 60
	if (cpu_class_is_omap1()) {
		return !from_cache ? __raw_readw(mcbsp->io_base + reg) :
				((u16 *)mcbsp->reg_cache)[reg / sizeof(u16)];
	} else if (cpu_is_omap2420()) {
		return !from_cache ? __raw_readw(mcbsp->io_base + reg) :
				((u16 *)mcbsp->reg_cache)[reg / sizeof(u32)];
	} else {
		return !from_cache ? __raw_readl(mcbsp->io_base + reg) :
				((u32 *)mcbsp->reg_cache)[reg / sizeof(u32)];
	}
61 62
}

63 64 65 66 67 68 69 70 71 72 73 74
#ifdef CONFIG_ARCH_OMAP3
void omap_mcbsp_st_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
{
	__raw_writel(val, mcbsp->st_data->io_base_st + reg);
}

int omap_mcbsp_st_read(struct omap_mcbsp *mcbsp, u16 reg)
{
	return __raw_readl(mcbsp->st_data->io_base_st + reg);
}
#endif

75
#define MCBSP_READ(mcbsp, reg) \
76
		omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 0)
77 78
#define MCBSP_WRITE(mcbsp, reg, val) \
		omap_mcbsp_write(mcbsp, OMAP_MCBSP_REG_##reg, val)
79 80
#define MCBSP_READ_CACHE(mcbsp, reg) \
		omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 1)
81 82 83

#define omap_mcbsp_check_valid_id(id)	(id < omap_mcbsp_count)
#define id_to_mcbsp_ptr(id)		mcbsp_ptr[id];
84

85 86 87 88 89
#define MCBSP_ST_READ(mcbsp, reg) \
			omap_mcbsp_st_read(mcbsp, OMAP_ST_REG_##reg)
#define MCBSP_ST_WRITE(mcbsp, reg, val) \
			omap_mcbsp_st_write(mcbsp, OMAP_ST_REG_##reg, val)

90 91
static void omap_mcbsp_dump_reg(u8 id)
{
92 93 94 95
	struct omap_mcbsp *mcbsp = id_to_mcbsp_ptr(id);

	dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id);
	dev_dbg(mcbsp->dev, "DRR2:  0x%04x\n",
96
			MCBSP_READ(mcbsp, DRR2));
97
	dev_dbg(mcbsp->dev, "DRR1:  0x%04x\n",
98
			MCBSP_READ(mcbsp, DRR1));
99
	dev_dbg(mcbsp->dev, "DXR2:  0x%04x\n",
100
			MCBSP_READ(mcbsp, DXR2));
101
	dev_dbg(mcbsp->dev, "DXR1:  0x%04x\n",
102
			MCBSP_READ(mcbsp, DXR1));
103
	dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n",
104
			MCBSP_READ(mcbsp, SPCR2));
105
	dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n",
106
			MCBSP_READ(mcbsp, SPCR1));
107
	dev_dbg(mcbsp->dev, "RCR2:  0x%04x\n",
108
			MCBSP_READ(mcbsp, RCR2));
109
	dev_dbg(mcbsp->dev, "RCR1:  0x%04x\n",
110
			MCBSP_READ(mcbsp, RCR1));
111
	dev_dbg(mcbsp->dev, "XCR2:  0x%04x\n",
112
			MCBSP_READ(mcbsp, XCR2));
113
	dev_dbg(mcbsp->dev, "XCR1:  0x%04x\n",
114
			MCBSP_READ(mcbsp, XCR1));
115
	dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n",
116
			MCBSP_READ(mcbsp, SRGR2));
117
	dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n",
118
			MCBSP_READ(mcbsp, SRGR1));
119
	dev_dbg(mcbsp->dev, "PCR0:  0x%04x\n",
120
			MCBSP_READ(mcbsp, PCR0));
121
	dev_dbg(mcbsp->dev, "***********************\n");
122 123
}

124
static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *dev_id)
125
{
126
	struct omap_mcbsp *mcbsp_tx = dev_id;
127
	u16 irqst_spcr2;
128

129
	irqst_spcr2 = MCBSP_READ(mcbsp_tx, SPCR2);
130
	dev_dbg(mcbsp_tx->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2);
131

132 133 134 135
	if (irqst_spcr2 & XSYNC_ERR) {
		dev_err(mcbsp_tx->dev, "TX Frame Sync Error! : 0x%x\n",
			irqst_spcr2);
		/* Writing zero to XSYNC_ERR clears the IRQ */
136 137
		MCBSP_WRITE(mcbsp_tx, SPCR2,
			    MCBSP_READ_CACHE(mcbsp_tx, SPCR2) & ~(XSYNC_ERR));
138 139 140
	} else {
		complete(&mcbsp_tx->tx_irq_completion);
	}
141

142 143 144
	return IRQ_HANDLED;
}

145
static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *dev_id)
146
{
147
	struct omap_mcbsp *mcbsp_rx = dev_id;
148 149
	u16 irqst_spcr1;

150
	irqst_spcr1 = MCBSP_READ(mcbsp_rx, SPCR1);
151 152 153 154 155 156
	dev_dbg(mcbsp_rx->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1);

	if (irqst_spcr1 & RSYNC_ERR) {
		dev_err(mcbsp_rx->dev, "RX Frame Sync Error! : 0x%x\n",
			irqst_spcr1);
		/* Writing zero to RSYNC_ERR clears the IRQ */
157 158
		MCBSP_WRITE(mcbsp_rx, SPCR1,
			    MCBSP_READ_CACHE(mcbsp_rx, SPCR1) & ~(RSYNC_ERR));
159 160 161
	} else {
		complete(&mcbsp_rx->tx_irq_completion);
	}
162

163 164 165 166 167
	return IRQ_HANDLED;
}

static void omap_mcbsp_tx_dma_callback(int lch, u16 ch_status, void *data)
{
168
	struct omap_mcbsp *mcbsp_dma_tx = data;
169

170
	dev_dbg(mcbsp_dma_tx->dev, "TX DMA callback : 0x%x\n",
171
		MCBSP_READ(mcbsp_dma_tx, SPCR2));
172 173 174 175 176 177 178 179 180 181

	/* We can free the channels */
	omap_free_dma(mcbsp_dma_tx->dma_tx_lch);
	mcbsp_dma_tx->dma_tx_lch = -1;

	complete(&mcbsp_dma_tx->tx_dma_completion);
}

static void omap_mcbsp_rx_dma_callback(int lch, u16 ch_status, void *data)
{
182
	struct omap_mcbsp *mcbsp_dma_rx = data;
183

184
	dev_dbg(mcbsp_dma_rx->dev, "RX DMA callback : 0x%x\n",
185
		MCBSP_READ(mcbsp_dma_rx, SPCR2));
186 187 188 189 190 191 192 193 194 195 196 197 198 199

	/* We can free the channels */
	omap_free_dma(mcbsp_dma_rx->dma_rx_lch);
	mcbsp_dma_rx->dma_rx_lch = -1;

	complete(&mcbsp_dma_rx->rx_dma_completion);
}

/*
 * omap_mcbsp_config simply write a config to the
 * appropriate McBSP.
 * You either call this function or set the McBSP registers
 * by yourself before calling omap_mcbsp_start().
 */
200
void omap_mcbsp_config(unsigned int id, const struct omap_mcbsp_reg_cfg *config)
201
{
202
	struct omap_mcbsp *mcbsp;
203

204 205 206 207
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return;
	}
208
	mcbsp = id_to_mcbsp_ptr(id);
209

210 211
	dev_dbg(mcbsp->dev, "Configuring McBSP%d  phys_base: 0x%08lx\n",
			mcbsp->id, mcbsp->phys_base);
212 213

	/* We write the given config */
214 215 216 217 218 219 220 221 222 223 224
	MCBSP_WRITE(mcbsp, SPCR2, config->spcr2);
	MCBSP_WRITE(mcbsp, SPCR1, config->spcr1);
	MCBSP_WRITE(mcbsp, RCR2, config->rcr2);
	MCBSP_WRITE(mcbsp, RCR1, config->rcr1);
	MCBSP_WRITE(mcbsp, XCR2, config->xcr2);
	MCBSP_WRITE(mcbsp, XCR1, config->xcr1);
	MCBSP_WRITE(mcbsp, SRGR2, config->srgr2);
	MCBSP_WRITE(mcbsp, SRGR1, config->srgr1);
	MCBSP_WRITE(mcbsp, MCR2, config->mcr2);
	MCBSP_WRITE(mcbsp, MCR1, config->mcr1);
	MCBSP_WRITE(mcbsp, PCR0, config->pcr0);
S
Syed Rafiuddin 已提交
225
	if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
226 227
		MCBSP_WRITE(mcbsp, XCCR, config->xccr);
		MCBSP_WRITE(mcbsp, RCCR, config->rccr);
228
	}
229
}
230
EXPORT_SYMBOL(omap_mcbsp_config);
231

232
#ifdef CONFIG_ARCH_OMAP3
233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483
static void omap_st_on(struct omap_mcbsp *mcbsp)
{
	unsigned int w;

	/*
	 * Sidetone uses McBSP ICLK - which must not idle when sidetones
	 * are enabled or sidetones start sounding ugly.
	 */
	w = cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
	w &= ~(1 << (mcbsp->id - 2));
	cm_write_mod_reg(w, OMAP3430_PER_MOD, CM_AUTOIDLE);

	/* Enable McBSP Sidetone */
	w = MCBSP_READ(mcbsp, SSELCR);
	MCBSP_WRITE(mcbsp, SSELCR, w | SIDETONEEN);

	w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
	MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w & ~(ST_AUTOIDLE));

	/* Enable Sidetone from Sidetone Core */
	w = MCBSP_ST_READ(mcbsp, SSELCR);
	MCBSP_ST_WRITE(mcbsp, SSELCR, w | ST_SIDETONEEN);
}

static void omap_st_off(struct omap_mcbsp *mcbsp)
{
	unsigned int w;

	w = MCBSP_ST_READ(mcbsp, SSELCR);
	MCBSP_ST_WRITE(mcbsp, SSELCR, w & ~(ST_SIDETONEEN));

	w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
	MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w | ST_AUTOIDLE);

	w = MCBSP_READ(mcbsp, SSELCR);
	MCBSP_WRITE(mcbsp, SSELCR, w & ~(SIDETONEEN));

	w = cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
	w |= 1 << (mcbsp->id - 2);
	cm_write_mod_reg(w, OMAP3430_PER_MOD, CM_AUTOIDLE);
}

static void omap_st_fir_write(struct omap_mcbsp *mcbsp, s16 *fir)
{
	u16 val, i;

	val = MCBSP_ST_READ(mcbsp, SYSCONFIG);
	MCBSP_ST_WRITE(mcbsp, SYSCONFIG, val & ~(ST_AUTOIDLE));

	val = MCBSP_ST_READ(mcbsp, SSELCR);

	if (val & ST_COEFFWREN)
		MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));

	MCBSP_ST_WRITE(mcbsp, SSELCR, val | ST_COEFFWREN);

	for (i = 0; i < 128; i++)
		MCBSP_ST_WRITE(mcbsp, SFIRCR, fir[i]);

	i = 0;

	val = MCBSP_ST_READ(mcbsp, SSELCR);
	while (!(val & ST_COEFFWRDONE) && (++i < 1000))
		val = MCBSP_ST_READ(mcbsp, SSELCR);

	MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));

	if (i == 1000)
		dev_err(mcbsp->dev, "McBSP FIR load error!\n");
}

static void omap_st_chgain(struct omap_mcbsp *mcbsp)
{
	u16 w;
	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;

	w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
	MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w & ~(ST_AUTOIDLE));

	w = MCBSP_ST_READ(mcbsp, SSELCR);

	MCBSP_ST_WRITE(mcbsp, SGAINCR, ST_CH0GAIN(st_data->ch0gain) | \
		      ST_CH1GAIN(st_data->ch1gain));
}

int omap_st_set_chgain(unsigned int id, int channel, s16 chgain)
{
	struct omap_mcbsp *mcbsp;
	struct omap_mcbsp_st_data *st_data;
	int ret = 0;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}

	mcbsp = id_to_mcbsp_ptr(id);
	st_data = mcbsp->st_data;

	if (!st_data)
		return -ENOENT;

	spin_lock_irq(&mcbsp->lock);
	if (channel == 0)
		st_data->ch0gain = chgain;
	else if (channel == 1)
		st_data->ch1gain = chgain;
	else
		ret = -EINVAL;

	if (st_data->enabled)
		omap_st_chgain(mcbsp);
	spin_unlock_irq(&mcbsp->lock);

	return ret;
}
EXPORT_SYMBOL(omap_st_set_chgain);

int omap_st_get_chgain(unsigned int id, int channel, s16 *chgain)
{
	struct omap_mcbsp *mcbsp;
	struct omap_mcbsp_st_data *st_data;
	int ret = 0;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}

	mcbsp = id_to_mcbsp_ptr(id);
	st_data = mcbsp->st_data;

	if (!st_data)
		return -ENOENT;

	spin_lock_irq(&mcbsp->lock);
	if (channel == 0)
		*chgain = st_data->ch0gain;
	else if (channel == 1)
		*chgain = st_data->ch1gain;
	else
		ret = -EINVAL;
	spin_unlock_irq(&mcbsp->lock);

	return ret;
}
EXPORT_SYMBOL(omap_st_get_chgain);

static int omap_st_start(struct omap_mcbsp *mcbsp)
{
	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;

	if (st_data && st_data->enabled && !st_data->running) {
		omap_st_fir_write(mcbsp, st_data->taps);
		omap_st_chgain(mcbsp);

		if (!mcbsp->free) {
			omap_st_on(mcbsp);
			st_data->running = 1;
		}
	}

	return 0;
}

int omap_st_enable(unsigned int id)
{
	struct omap_mcbsp *mcbsp;
	struct omap_mcbsp_st_data *st_data;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}

	mcbsp = id_to_mcbsp_ptr(id);
	st_data = mcbsp->st_data;

	if (!st_data)
		return -ENODEV;

	spin_lock_irq(&mcbsp->lock);
	st_data->enabled = 1;
	omap_st_start(mcbsp);
	spin_unlock_irq(&mcbsp->lock);

	return 0;
}
EXPORT_SYMBOL(omap_st_enable);

static int omap_st_stop(struct omap_mcbsp *mcbsp)
{
	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;

	if (st_data && st_data->running) {
		if (!mcbsp->free) {
			omap_st_off(mcbsp);
			st_data->running = 0;
		}
	}

	return 0;
}

int omap_st_disable(unsigned int id)
{
	struct omap_mcbsp *mcbsp;
	struct omap_mcbsp_st_data *st_data;
	int ret = 0;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}

	mcbsp = id_to_mcbsp_ptr(id);
	st_data = mcbsp->st_data;

	if (!st_data)
		return -ENODEV;

	spin_lock_irq(&mcbsp->lock);
	omap_st_stop(mcbsp);
	st_data->enabled = 0;
	spin_unlock_irq(&mcbsp->lock);

	return ret;
}
EXPORT_SYMBOL(omap_st_disable);

int omap_st_is_enabled(unsigned int id)
{
	struct omap_mcbsp *mcbsp;
	struct omap_mcbsp_st_data *st_data;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}

	mcbsp = id_to_mcbsp_ptr(id);
	st_data = mcbsp->st_data;

	if (!st_data)
		return -ENODEV;


	return st_data->enabled;
}
EXPORT_SYMBOL(omap_st_is_enabled);

484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501
/*
 * omap_mcbsp_set_tx_threshold configures how to deal
 * with transmit threshold. the threshold value and handler can be
 * configure in here.
 */
void omap_mcbsp_set_tx_threshold(unsigned int id, u16 threshold)
{
	struct omap_mcbsp *mcbsp;

	if (!cpu_is_omap34xx())
		return;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return;
	}
	mcbsp = id_to_mcbsp_ptr(id);

502
	MCBSP_WRITE(mcbsp, THRSH2, threshold);
503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523
}
EXPORT_SYMBOL(omap_mcbsp_set_tx_threshold);

/*
 * omap_mcbsp_set_rx_threshold configures how to deal
 * with receive threshold. the threshold value and handler can be
 * configure in here.
 */
void omap_mcbsp_set_rx_threshold(unsigned int id, u16 threshold)
{
	struct omap_mcbsp *mcbsp;

	if (!cpu_is_omap34xx())
		return;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return;
	}
	mcbsp = id_to_mcbsp_ptr(id);

524
	MCBSP_WRITE(mcbsp, THRSH1, threshold);
525 526
}
EXPORT_SYMBOL(omap_mcbsp_set_rx_threshold);
527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562

/*
 * omap_mcbsp_get_max_tx_thres just return the current configured
 * maximum threshold for transmission
 */
u16 omap_mcbsp_get_max_tx_threshold(unsigned int id)
{
	struct omap_mcbsp *mcbsp;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}
	mcbsp = id_to_mcbsp_ptr(id);

	return mcbsp->max_tx_thres;
}
EXPORT_SYMBOL(omap_mcbsp_get_max_tx_threshold);

/*
 * omap_mcbsp_get_max_rx_thres just return the current configured
 * maximum threshold for reception
 */
u16 omap_mcbsp_get_max_rx_threshold(unsigned int id)
{
	struct omap_mcbsp *mcbsp;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}
	mcbsp = id_to_mcbsp_ptr(id);

	return mcbsp->max_rx_thres;
}
EXPORT_SYMBOL(omap_mcbsp_get_max_rx_threshold);
563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583

/*
 * omap_mcbsp_get_dma_op_mode just return the current configured
 * operating mode for the mcbsp channel
 */
int omap_mcbsp_get_dma_op_mode(unsigned int id)
{
	struct omap_mcbsp *mcbsp;
	int dma_op_mode;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%u)\n", __func__, id + 1);
		return -ENODEV;
	}
	mcbsp = id_to_mcbsp_ptr(id);

	dma_op_mode = mcbsp->dma_op_mode;

	return dma_op_mode;
}
EXPORT_SYMBOL(omap_mcbsp_get_dma_op_mode);
E
Eero Nurkkala 已提交
584 585 586 587 588 589 590 591 592 593

static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp)
{
	/*
	 * Enable wakup behavior, smart idle and all wakeups
	 * REVISIT: some wakeups may be unnecessary
	 */
	if (cpu_is_omap34xx()) {
		u16 syscon;

594
		syscon = MCBSP_READ(mcbsp, SYSCON);
595
		syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
596

597 598 599
		if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) {
			syscon |= (ENAWAKEUP | SIDLEMODE(0x02) |
					CLOCKACTIVITY(0x02));
600
			MCBSP_WRITE(mcbsp, WAKEUPEN, XRDYEN | RRDYEN);
601
		} else {
602
			syscon |= SIDLEMODE(0x01);
603
		}
604

605
		MCBSP_WRITE(mcbsp, SYSCON, syscon);
E
Eero Nurkkala 已提交
606 607 608 609 610 611 612 613 614 615 616
	}
}

static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp)
{
	/*
	 * Disable wakup behavior, smart idle and all wakeups
	 */
	if (cpu_is_omap34xx()) {
		u16 syscon;

617
		syscon = MCBSP_READ(mcbsp, SYSCON);
618
		syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
619 620 621 622 623 624
		/*
		 * HW bug workaround - If no_idle mode is taken, we need to
		 * go to smart_idle before going to always_idle, or the
		 * device will not hit retention anymore.
		 */
		syscon |= SIDLEMODE(0x02);
625
		MCBSP_WRITE(mcbsp, SYSCON, syscon);
626 627

		syscon &= ~(SIDLEMODE(0x03));
628
		MCBSP_WRITE(mcbsp, SYSCON, syscon);
E
Eero Nurkkala 已提交
629

630
		MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
E
Eero Nurkkala 已提交
631 632 633 634 635
	}
}
#else
static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp) {}
static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp) {}
636 637
static inline void omap_st_start(struct omap_mcbsp *mcbsp) {}
static inline void omap_st_stop(struct omap_mcbsp *mcbsp) {}
638 639
#endif

640 641 642 643 644 645
/*
 * We can choose between IRQ based or polled IO.
 * This needs to be called before omap_mcbsp_request().
 */
int omap_mcbsp_set_io_type(unsigned int id, omap_mcbsp_io_type_t io_type)
{
646 647
	struct omap_mcbsp *mcbsp;

648 649 650 651
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}
652
	mcbsp = id_to_mcbsp_ptr(id);
653

654
	spin_lock(&mcbsp->lock);
655

656 657 658 659
	if (!mcbsp->free) {
		dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
			mcbsp->id);
		spin_unlock(&mcbsp->lock);
660 661 662
		return -EINVAL;
	}

663
	mcbsp->io_type = io_type;
664

665
	spin_unlock(&mcbsp->lock);
666 667 668

	return 0;
}
669
EXPORT_SYMBOL(omap_mcbsp_set_io_type);
670 671 672

int omap_mcbsp_request(unsigned int id)
{
673
	struct omap_mcbsp *mcbsp;
674
	void *reg_cache;
675 676
	int err;

677 678 679
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
680
	}
681
	mcbsp = id_to_mcbsp_ptr(id);
682

683 684 685 686 687
	reg_cache = kzalloc(omap_mcbsp_cache_size, GFP_KERNEL);
	if (!reg_cache) {
		return -ENOMEM;
	}

688 689 690 691
	spin_lock(&mcbsp->lock);
	if (!mcbsp->free) {
		dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
			mcbsp->id);
692 693
		err = -EBUSY;
		goto err_kfree;
694 695
	}

696
	mcbsp->free = 0;
697
	mcbsp->reg_cache = reg_cache;
698
	spin_unlock(&mcbsp->lock);
699

700 701 702 703 704 705
	if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->request)
		mcbsp->pdata->ops->request(id);

	clk_enable(mcbsp->iclk);
	clk_enable(mcbsp->fclk);

E
Eero Nurkkala 已提交
706 707 708
	/* Do procedure specific to omap34xx arch, if applicable */
	omap34xx_mcbsp_request(mcbsp);

709 710 711 712
	/*
	 * Make sure that transmitter, receiver and sample-rate generator are
	 * not running before activating IRQs.
	 */
713 714
	MCBSP_WRITE(mcbsp, SPCR1, 0);
	MCBSP_WRITE(mcbsp, SPCR2, 0);
715

716
	if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
717
		/* We need to get IRQs here */
718
		init_completion(&mcbsp->tx_irq_completion);
719 720
		err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler,
					0, "McBSP", (void *)mcbsp);
721
		if (err != 0) {
722 723 724
			dev_err(mcbsp->dev, "Unable to request TX IRQ %d "
					"for McBSP%d\n", mcbsp->tx_irq,
					mcbsp->id);
725
			goto err_clk_disable;
726
		}
727

728
		init_completion(&mcbsp->rx_irq_completion);
729 730
		err = request_irq(mcbsp->rx_irq, omap_mcbsp_rx_irq_handler,
					0, "McBSP", (void *)mcbsp);
731
		if (err != 0) {
732 733 734
			dev_err(mcbsp->dev, "Unable to request RX IRQ %d "
					"for McBSP%d\n", mcbsp->rx_irq,
					mcbsp->id);
735
			goto err_free_irq;
736
		}
737 738 739
	}

	return 0;
740
err_free_irq:
741
	free_irq(mcbsp->tx_irq, (void *)mcbsp);
742
err_clk_disable:
743
	if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
744
		mcbsp->pdata->ops->free(id);
745 746 747 748 749 750 751

	/* Do procedure specific to omap34xx arch, if applicable */
	omap34xx_mcbsp_free(mcbsp);

	clk_disable(mcbsp->fclk);
	clk_disable(mcbsp->iclk);

752
	spin_lock(&mcbsp->lock);
753
	mcbsp->free = 1;
754 755 756 757
	mcbsp->reg_cache = NULL;
err_kfree:
	spin_unlock(&mcbsp->lock);
	kfree(reg_cache);
758 759

	return err;
760
}
761
EXPORT_SYMBOL(omap_mcbsp_request);
762 763 764

void omap_mcbsp_free(unsigned int id)
{
765
	struct omap_mcbsp *mcbsp;
766
	void *reg_cache;
767

768 769
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
770
		return;
771
	}
772
	mcbsp = id_to_mcbsp_ptr(id);
773

774 775
	if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
		mcbsp->pdata->ops->free(id);
776

E
Eero Nurkkala 已提交
777 778 779
	/* Do procedure specific to omap34xx arch, if applicable */
	omap34xx_mcbsp_free(mcbsp);

780 781 782 783 784 785 786 787
	clk_disable(mcbsp->fclk);
	clk_disable(mcbsp->iclk);

	if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
		/* Free IRQs */
		free_irq(mcbsp->rx_irq, (void *)mcbsp);
		free_irq(mcbsp->tx_irq, (void *)mcbsp);
	}
788

789
	reg_cache = mcbsp->reg_cache;
790

791 792 793 794 795 796
	spin_lock(&mcbsp->lock);
	if (mcbsp->free)
		dev_err(mcbsp->dev, "McBSP%d was not reserved\n", mcbsp->id);
	else
		mcbsp->free = 1;
	mcbsp->reg_cache = NULL;
797
	spin_unlock(&mcbsp->lock);
798 799 800

	if (reg_cache)
		kfree(reg_cache);
801
}
802
EXPORT_SYMBOL(omap_mcbsp_free);
803 804

/*
805 806 807
 * Here we start the McBSP, by enabling transmitter, receiver or both.
 * If no transmitter or receiver is active prior calling, then sample-rate
 * generator and frame sync are started.
808
 */
809
void omap_mcbsp_start(unsigned int id, int tx, int rx)
810
{
811
	struct omap_mcbsp *mcbsp;
812
	int idle;
813 814
	u16 w;

815 816
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
817
		return;
818
	}
819
	mcbsp = id_to_mcbsp_ptr(id);
820

821 822 823
	if (cpu_is_omap34xx())
		omap_st_start(mcbsp);

824 825
	mcbsp->rx_word_length = (MCBSP_READ_CACHE(mcbsp, RCR1) >> 5) & 0x7;
	mcbsp->tx_word_length = (MCBSP_READ_CACHE(mcbsp, XCR1) >> 5) & 0x7;
826

827 828
	idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
			MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
829 830 831

	if (idle) {
		/* Start the sample generator */
832
		w = MCBSP_READ_CACHE(mcbsp, SPCR2);
833
		MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 6));
834
	}
835 836

	/* Enable transmitter and receiver */
837
	tx &= 1;
838
	w = MCBSP_READ_CACHE(mcbsp, SPCR2);
839
	MCBSP_WRITE(mcbsp, SPCR2, w | tx);
840

841
	rx &= 1;
842
	w = MCBSP_READ_CACHE(mcbsp, SPCR1);
843
	MCBSP_WRITE(mcbsp, SPCR1, w | rx);
844

845 846 847 848 849 850 851
	/*
	 * Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec
	 * REVISIT: 100us may give enough time for two CLKSRG, however
	 * due to some unknown PM related, clock gating etc. reason it
	 * is now at 500us.
	 */
	udelay(500);
852

853 854
	if (idle) {
		/* Start frame sync */
855
		w = MCBSP_READ_CACHE(mcbsp, SPCR2);
856
		MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 7));
857
	}
858

859 860
	if (cpu_is_omap2430() || cpu_is_omap34xx()) {
		/* Release the transmitter and receiver */
861
		w = MCBSP_READ_CACHE(mcbsp, XCCR);
862
		w &= ~(tx ? XDISABLE : 0);
863
		MCBSP_WRITE(mcbsp, XCCR, w);
864
		w = MCBSP_READ_CACHE(mcbsp, RCCR);
865
		w &= ~(rx ? RDISABLE : 0);
866
		MCBSP_WRITE(mcbsp, RCCR, w);
867 868
	}

869 870 871
	/* Dump McBSP Regs */
	omap_mcbsp_dump_reg(id);
}
872
EXPORT_SYMBOL(omap_mcbsp_start);
873

874
void omap_mcbsp_stop(unsigned int id, int tx, int rx)
875
{
876
	struct omap_mcbsp *mcbsp;
877
	int idle;
878 879
	u16 w;

880 881
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
882
		return;
883
	}
884

885
	mcbsp = id_to_mcbsp_ptr(id);
886

887
	/* Reset transmitter */
888 889
	tx &= 1;
	if (cpu_is_omap2430() || cpu_is_omap34xx()) {
890
		w = MCBSP_READ_CACHE(mcbsp, XCCR);
891
		w |= (tx ? XDISABLE : 0);
892
		MCBSP_WRITE(mcbsp, XCCR, w);
893
	}
894
	w = MCBSP_READ_CACHE(mcbsp, SPCR2);
895
	MCBSP_WRITE(mcbsp, SPCR2, w & ~tx);
896 897

	/* Reset receiver */
898 899
	rx &= 1;
	if (cpu_is_omap2430() || cpu_is_omap34xx()) {
900
		w = MCBSP_READ_CACHE(mcbsp, RCCR);
901
		w |= (rx ? RDISABLE : 0);
902
		MCBSP_WRITE(mcbsp, RCCR, w);
903
	}
904
	w = MCBSP_READ_CACHE(mcbsp, SPCR1);
905
	MCBSP_WRITE(mcbsp, SPCR1, w & ~rx);
906

907 908
	idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
			MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
909 910 911

	if (idle) {
		/* Reset the sample rate generator */
912
		w = MCBSP_READ_CACHE(mcbsp, SPCR2);
913
		MCBSP_WRITE(mcbsp, SPCR2, w & ~(1 << 6));
914
	}
915 916 917

	if (cpu_is_omap34xx())
		omap_st_stop(mcbsp);
918
}
919
EXPORT_SYMBOL(omap_mcbsp_stop);
920

921 922 923
/* polled mcbsp i/o operations */
int omap_mcbsp_pollwrite(unsigned int id, u16 buf)
{
924
	struct omap_mcbsp *mcbsp;
925 926 927 928 929 930

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}

931 932
	mcbsp = id_to_mcbsp_ptr(id);

933
	MCBSP_WRITE(mcbsp, DXR1, buf);
934
	/* if frame sync error - clear the error */
935
	if (MCBSP_READ(mcbsp, SPCR2) & XSYNC_ERR) {
936
		/* clear error */
937
		MCBSP_WRITE(mcbsp, SPCR2,
938
				MCBSP_READ_CACHE(mcbsp, SPCR2) & (~XSYNC_ERR));
939 940 941 942 943
		/* resend */
		return -1;
	} else {
		/* wait for transmit confirmation */
		int attemps = 0;
944
		while (!(MCBSP_READ(mcbsp, SPCR2) & XRDY)) {
945
			if (attemps++ > 1000) {
946
				MCBSP_WRITE(mcbsp, SPCR2,
947 948
						MCBSP_READ_CACHE(mcbsp, SPCR2) &
						(~XRST));
949
				udelay(10);
950
				MCBSP_WRITE(mcbsp, SPCR2,
951 952
						MCBSP_READ_CACHE(mcbsp, SPCR2) |
						(XRST));
953
				udelay(10);
954 955
				dev_err(mcbsp->dev, "Could not write to"
					" McBSP%d Register\n", mcbsp->id);
956 957 958 959
				return -2;
			}
		}
	}
960

961 962
	return 0;
}
963
EXPORT_SYMBOL(omap_mcbsp_pollwrite);
964

965
int omap_mcbsp_pollread(unsigned int id, u16 *buf)
966
{
967
	struct omap_mcbsp *mcbsp;
968 969 970 971 972

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}
973
	mcbsp = id_to_mcbsp_ptr(id);
974

975
	/* if frame sync error - clear the error */
976
	if (MCBSP_READ(mcbsp, SPCR1) & RSYNC_ERR) {
977
		/* clear error */
978
		MCBSP_WRITE(mcbsp, SPCR1,
979
				MCBSP_READ_CACHE(mcbsp, SPCR1) & (~RSYNC_ERR));
980 981 982 983 984
		/* resend */
		return -1;
	} else {
		/* wait for recieve confirmation */
		int attemps = 0;
985
		while (!(MCBSP_READ(mcbsp, SPCR1) & RRDY)) {
986
			if (attemps++ > 1000) {
987
				MCBSP_WRITE(mcbsp, SPCR1,
988 989
						MCBSP_READ_CACHE(mcbsp, SPCR1) &
						(~RRST));
990
				udelay(10);
991
				MCBSP_WRITE(mcbsp, SPCR1,
992 993
						MCBSP_READ_CACHE(mcbsp, SPCR1) |
						(RRST));
994
				udelay(10);
995 996
				dev_err(mcbsp->dev, "Could not read from"
					" McBSP%d Register\n", mcbsp->id);
997 998 999 1000
				return -2;
			}
		}
	}
1001
	*buf = MCBSP_READ(mcbsp, DRR1);
1002

1003 1004
	return 0;
}
1005
EXPORT_SYMBOL(omap_mcbsp_pollread);
1006

1007 1008 1009 1010 1011
/*
 * IRQ based word transmission.
 */
void omap_mcbsp_xmit_word(unsigned int id, u32 word)
{
1012
	struct omap_mcbsp *mcbsp;
1013
	omap_mcbsp_word_length word_length;
1014

1015 1016
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
1017
		return;
1018
	}
1019

1020 1021
	mcbsp = id_to_mcbsp_ptr(id);
	word_length = mcbsp->tx_word_length;
1022

1023
	wait_for_completion(&mcbsp->tx_irq_completion);
1024 1025

	if (word_length > OMAP_MCBSP_WORD_16)
1026 1027
		MCBSP_WRITE(mcbsp, DXR2, word >> 16);
	MCBSP_WRITE(mcbsp, DXR1, word & 0xffff);
1028
}
1029
EXPORT_SYMBOL(omap_mcbsp_xmit_word);
1030 1031 1032

u32 omap_mcbsp_recv_word(unsigned int id)
{
1033
	struct omap_mcbsp *mcbsp;
1034
	u16 word_lsb, word_msb = 0;
1035
	omap_mcbsp_word_length word_length;
1036

1037 1038 1039 1040
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}
1041
	mcbsp = id_to_mcbsp_ptr(id);
1042

1043
	word_length = mcbsp->rx_word_length;
1044

1045
	wait_for_completion(&mcbsp->rx_irq_completion);
1046 1047

	if (word_length > OMAP_MCBSP_WORD_16)
1048 1049
		word_msb = MCBSP_READ(mcbsp, DRR2);
	word_lsb = MCBSP_READ(mcbsp, DRR1);
1050 1051 1052

	return (word_lsb | (word_msb << 16));
}
1053
EXPORT_SYMBOL(omap_mcbsp_recv_word);
1054

1055 1056
int omap_mcbsp_spi_master_xmit_word_poll(unsigned int id, u32 word)
{
1057
	struct omap_mcbsp *mcbsp;
1058 1059
	omap_mcbsp_word_length tx_word_length;
	omap_mcbsp_word_length rx_word_length;
1060 1061
	u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;

1062 1063 1064 1065
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}
1066 1067 1068
	mcbsp = id_to_mcbsp_ptr(id);
	tx_word_length = mcbsp->tx_word_length;
	rx_word_length = mcbsp->rx_word_length;
1069

1070 1071 1072 1073
	if (tx_word_length != rx_word_length)
		return -EINVAL;

	/* First we wait for the transmitter to be ready */
1074
	spcr2 = MCBSP_READ(mcbsp, SPCR2);
1075
	while (!(spcr2 & XRDY)) {
1076
		spcr2 = MCBSP_READ(mcbsp, SPCR2);
1077 1078
		if (attempts++ > 1000) {
			/* We must reset the transmitter */
1079 1080
			MCBSP_WRITE(mcbsp, SPCR2,
				    MCBSP_READ_CACHE(mcbsp, SPCR2) & (~XRST));
1081
			udelay(10);
1082 1083
			MCBSP_WRITE(mcbsp, SPCR2,
				    MCBSP_READ_CACHE(mcbsp, SPCR2) | XRST);
1084
			udelay(10);
1085 1086
			dev_err(mcbsp->dev, "McBSP%d transmitter not "
				"ready\n", mcbsp->id);
1087 1088 1089 1090 1091 1092
			return -EAGAIN;
		}
	}

	/* Now we can push the data */
	if (tx_word_length > OMAP_MCBSP_WORD_16)
1093 1094
		MCBSP_WRITE(mcbsp, DXR2, word >> 16);
	MCBSP_WRITE(mcbsp, DXR1, word & 0xffff);
1095 1096

	/* We wait for the receiver to be ready */
1097
	spcr1 = MCBSP_READ(mcbsp, SPCR1);
1098
	while (!(spcr1 & RRDY)) {
1099
		spcr1 = MCBSP_READ(mcbsp, SPCR1);
1100 1101
		if (attempts++ > 1000) {
			/* We must reset the receiver */
1102 1103
			MCBSP_WRITE(mcbsp, SPCR1,
				    MCBSP_READ_CACHE(mcbsp, SPCR1) & (~RRST));
1104
			udelay(10);
1105 1106
			MCBSP_WRITE(mcbsp, SPCR1,
				    MCBSP_READ_CACHE(mcbsp, SPCR1) | RRST);
1107
			udelay(10);
1108 1109
			dev_err(mcbsp->dev, "McBSP%d receiver not "
				"ready\n", mcbsp->id);
1110 1111 1112 1113 1114 1115
			return -EAGAIN;
		}
	}

	/* Receiver is ready, let's read the dummy data */
	if (rx_word_length > OMAP_MCBSP_WORD_16)
1116 1117
		word_msb = MCBSP_READ(mcbsp, DRR2);
	word_lsb = MCBSP_READ(mcbsp, DRR1);
1118 1119 1120

	return 0;
}
1121
EXPORT_SYMBOL(omap_mcbsp_spi_master_xmit_word_poll);
1122

1123
int omap_mcbsp_spi_master_recv_word_poll(unsigned int id, u32 *word)
1124
{
1125
	struct omap_mcbsp *mcbsp;
1126
	u32 clock_word = 0;
1127 1128
	omap_mcbsp_word_length tx_word_length;
	omap_mcbsp_word_length rx_word_length;
1129 1130
	u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;

1131 1132 1133 1134 1135
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}

1136 1137 1138 1139
	mcbsp = id_to_mcbsp_ptr(id);

	tx_word_length = mcbsp->tx_word_length;
	rx_word_length = mcbsp->rx_word_length;
1140

1141 1142 1143 1144
	if (tx_word_length != rx_word_length)
		return -EINVAL;

	/* First we wait for the transmitter to be ready */
1145
	spcr2 = MCBSP_READ(mcbsp, SPCR2);
1146
	while (!(spcr2 & XRDY)) {
1147
		spcr2 = MCBSP_READ(mcbsp, SPCR2);
1148 1149
		if (attempts++ > 1000) {
			/* We must reset the transmitter */
1150 1151
			MCBSP_WRITE(mcbsp, SPCR2,
				    MCBSP_READ_CACHE(mcbsp, SPCR2) & (~XRST));
1152
			udelay(10);
1153 1154
			MCBSP_WRITE(mcbsp, SPCR2,
				    MCBSP_READ_CACHE(mcbsp, SPCR2) | XRST);
1155
			udelay(10);
1156 1157
			dev_err(mcbsp->dev, "McBSP%d transmitter not "
				"ready\n", mcbsp->id);
1158 1159 1160 1161 1162 1163
			return -EAGAIN;
		}
	}

	/* We first need to enable the bus clock */
	if (tx_word_length > OMAP_MCBSP_WORD_16)
1164 1165
		MCBSP_WRITE(mcbsp, DXR2, clock_word >> 16);
	MCBSP_WRITE(mcbsp, DXR1, clock_word & 0xffff);
1166 1167

	/* We wait for the receiver to be ready */
1168
	spcr1 = MCBSP_READ(mcbsp, SPCR1);
1169
	while (!(spcr1 & RRDY)) {
1170
		spcr1 = MCBSP_READ(mcbsp, SPCR1);
1171 1172
		if (attempts++ > 1000) {
			/* We must reset the receiver */
1173 1174
			MCBSP_WRITE(mcbsp, SPCR1,
				    MCBSP_READ_CACHE(mcbsp, SPCR1) & (~RRST));
1175
			udelay(10);
1176 1177
			MCBSP_WRITE(mcbsp, SPCR1,
				    MCBSP_READ_CACHE(mcbsp, SPCR1) | RRST);
1178
			udelay(10);
1179 1180
			dev_err(mcbsp->dev, "McBSP%d receiver not "
				"ready\n", mcbsp->id);
1181 1182 1183 1184 1185 1186
			return -EAGAIN;
		}
	}

	/* Receiver is ready, there is something for us */
	if (rx_word_length > OMAP_MCBSP_WORD_16)
1187 1188
		word_msb = MCBSP_READ(mcbsp, DRR2);
	word_lsb = MCBSP_READ(mcbsp, DRR1);
1189 1190 1191 1192 1193

	word[0] = (word_lsb | (word_msb << 16));

	return 0;
}
1194
EXPORT_SYMBOL(omap_mcbsp_spi_master_recv_word_poll);
1195

1196 1197 1198 1199 1200 1201 1202
/*
 * Simple DMA based buffer rx/tx routines.
 * Nothing fancy, just a single buffer tx/rx through DMA.
 * The DMA resources are released once the transfer is done.
 * For anything fancier, you should use your own customized DMA
 * routines and callbacks.
 */
1203 1204
int omap_mcbsp_xmit_buffer(unsigned int id, dma_addr_t buffer,
				unsigned int length)
1205
{
1206
	struct omap_mcbsp *mcbsp;
1207
	int dma_tx_ch;
1208 1209 1210
	int src_port = 0;
	int dest_port = 0;
	int sync_dev = 0;
1211

1212 1213 1214 1215
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}
1216
	mcbsp = id_to_mcbsp_ptr(id);
1217

1218
	if (omap_request_dma(mcbsp->dma_tx_sync, "McBSP TX",
1219
				omap_mcbsp_tx_dma_callback,
1220
				mcbsp,
1221
				&dma_tx_ch)) {
1222
		dev_err(mcbsp->dev, " Unable to request DMA channel for "
1223
				"McBSP%d TX. Trying IRQ based TX\n",
1224
				mcbsp->id);
1225 1226
		return -EAGAIN;
	}
1227
	mcbsp->dma_tx_lch = dma_tx_ch;
1228

1229
	dev_err(mcbsp->dev, "McBSP%d TX DMA on channel %d\n", mcbsp->id,
1230
		dma_tx_ch);
1231

1232
	init_completion(&mcbsp->tx_dma_completion);
1233

1234 1235 1236 1237
	if (cpu_class_is_omap1()) {
		src_port = OMAP_DMA_PORT_TIPB;
		dest_port = OMAP_DMA_PORT_EMIFF;
	}
1238
	if (cpu_class_is_omap2())
1239
		sync_dev = mcbsp->dma_tx_sync;
1240

1241
	omap_set_dma_transfer_params(mcbsp->dma_tx_lch,
1242 1243
				     OMAP_DMA_DATA_TYPE_S16,
				     length >> 1, 1,
1244
				     OMAP_DMA_SYNC_ELEMENT,
1245
	 sync_dev, 0);
1246

1247
	omap_set_dma_dest_params(mcbsp->dma_tx_lch,
1248
				 src_port,
1249
				 OMAP_DMA_AMODE_CONSTANT,
1250
				 mcbsp->phys_base + OMAP_MCBSP_REG_DXR1,
1251
				 0, 0);
1252

1253
	omap_set_dma_src_params(mcbsp->dma_tx_lch,
1254
				dest_port,
1255
				OMAP_DMA_AMODE_POST_INC,
1256 1257
				buffer,
				0, 0);
1258

1259 1260
	omap_start_dma(mcbsp->dma_tx_lch);
	wait_for_completion(&mcbsp->tx_dma_completion);
1261

1262 1263
	return 0;
}
1264
EXPORT_SYMBOL(omap_mcbsp_xmit_buffer);
1265

1266 1267
int omap_mcbsp_recv_buffer(unsigned int id, dma_addr_t buffer,
				unsigned int length)
1268
{
1269
	struct omap_mcbsp *mcbsp;
1270
	int dma_rx_ch;
1271 1272 1273
	int src_port = 0;
	int dest_port = 0;
	int sync_dev = 0;
1274

1275 1276 1277 1278
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}
1279
	mcbsp = id_to_mcbsp_ptr(id);
1280

1281
	if (omap_request_dma(mcbsp->dma_rx_sync, "McBSP RX",
1282
				omap_mcbsp_rx_dma_callback,
1283
				mcbsp,
1284
				&dma_rx_ch)) {
1285
		dev_err(mcbsp->dev, "Unable to request DMA channel for "
1286
				"McBSP%d RX. Trying IRQ based RX\n",
1287
				mcbsp->id);
1288 1289
		return -EAGAIN;
	}
1290
	mcbsp->dma_rx_lch = dma_rx_ch;
1291

1292
	dev_err(mcbsp->dev, "McBSP%d RX DMA on channel %d\n", mcbsp->id,
1293
		dma_rx_ch);
1294

1295
	init_completion(&mcbsp->rx_dma_completion);
1296

1297 1298 1299 1300
	if (cpu_class_is_omap1()) {
		src_port = OMAP_DMA_PORT_TIPB;
		dest_port = OMAP_DMA_PORT_EMIFF;
	}
1301
	if (cpu_class_is_omap2())
1302
		sync_dev = mcbsp->dma_rx_sync;
1303

1304
	omap_set_dma_transfer_params(mcbsp->dma_rx_lch,
1305 1306 1307 1308
					OMAP_DMA_DATA_TYPE_S16,
					length >> 1, 1,
					OMAP_DMA_SYNC_ELEMENT,
					sync_dev, 0);
1309

1310
	omap_set_dma_src_params(mcbsp->dma_rx_lch,
1311
				src_port,
1312
				OMAP_DMA_AMODE_CONSTANT,
1313
				mcbsp->phys_base + OMAP_MCBSP_REG_DRR1,
1314
				0, 0);
1315

1316
	omap_set_dma_dest_params(mcbsp->dma_rx_lch,
1317 1318 1319 1320
					dest_port,
					OMAP_DMA_AMODE_POST_INC,
					buffer,
					0, 0);
1321

1322 1323
	omap_start_dma(mcbsp->dma_rx_lch);
	wait_for_completion(&mcbsp->rx_dma_completion);
1324

1325 1326
	return 0;
}
1327
EXPORT_SYMBOL(omap_mcbsp_recv_buffer);
1328 1329 1330 1331 1332 1333 1334

/*
 * SPI wrapper.
 * Since SPI setup is much simpler than the generic McBSP one,
 * this wrapper just need an omap_mcbsp_spi_cfg structure as an input.
 * Once this is done, you can call omap_mcbsp_start().
 */
1335 1336
void omap_mcbsp_set_spi_mode(unsigned int id,
				const struct omap_mcbsp_spi_cfg *spi_cfg)
1337
{
1338
	struct omap_mcbsp *mcbsp;
1339 1340
	struct omap_mcbsp_reg_cfg mcbsp_cfg;

1341 1342
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
1343
		return;
1344
	}
1345
	mcbsp = id_to_mcbsp_ptr(id);
1346 1347 1348 1349 1350 1351 1352

	memset(&mcbsp_cfg, 0, sizeof(struct omap_mcbsp_reg_cfg));

	/* SPI has only one frame */
	mcbsp_cfg.rcr1 |= (RWDLEN1(spi_cfg->word_length) | RFRLEN1(0));
	mcbsp_cfg.xcr1 |= (XWDLEN1(spi_cfg->word_length) | XFRLEN1(0));

1353
	/* Clock stop mode */
1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381
	if (spi_cfg->clk_stp_mode == OMAP_MCBSP_CLK_STP_MODE_NO_DELAY)
		mcbsp_cfg.spcr1 |= (1 << 12);
	else
		mcbsp_cfg.spcr1 |= (3 << 11);

	/* Set clock parities */
	if (spi_cfg->rx_clock_polarity == OMAP_MCBSP_CLK_RISING)
		mcbsp_cfg.pcr0 |= CLKRP;
	else
		mcbsp_cfg.pcr0 &= ~CLKRP;

	if (spi_cfg->tx_clock_polarity == OMAP_MCBSP_CLK_RISING)
		mcbsp_cfg.pcr0 &= ~CLKXP;
	else
		mcbsp_cfg.pcr0 |= CLKXP;

	/* Set SCLKME to 0 and CLKSM to 1 */
	mcbsp_cfg.pcr0 &= ~SCLKME;
	mcbsp_cfg.srgr2 |= CLKSM;

	/* Set FSXP */
	if (spi_cfg->fsx_polarity == OMAP_MCBSP_FS_ACTIVE_HIGH)
		mcbsp_cfg.pcr0 &= ~FSXP;
	else
		mcbsp_cfg.pcr0 |= FSXP;

	if (spi_cfg->spi_mode == OMAP_MCBSP_SPI_MASTER) {
		mcbsp_cfg.pcr0 |= CLKXM;
1382
		mcbsp_cfg.srgr1 |= CLKGDV(spi_cfg->clk_div - 1);
1383 1384 1385 1386
		mcbsp_cfg.pcr0 |= FSXM;
		mcbsp_cfg.srgr2 &= ~FSGM;
		mcbsp_cfg.xcr2 |= XDATDLY(1);
		mcbsp_cfg.rcr2 |= RDATDLY(1);
1387
	} else {
1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399
		mcbsp_cfg.pcr0 &= ~CLKXM;
		mcbsp_cfg.srgr1 |= CLKGDV(1);
		mcbsp_cfg.pcr0 &= ~FSXM;
		mcbsp_cfg.xcr2 &= ~XDATDLY(3);
		mcbsp_cfg.rcr2 &= ~RDATDLY(3);
	}

	mcbsp_cfg.xcr2 &= ~XPHASE;
	mcbsp_cfg.rcr2 &= ~RPHASE;

	omap_mcbsp_config(id, &mcbsp_cfg);
}
1400
EXPORT_SYMBOL(omap_mcbsp_set_spi_mode);
1401

1402
#ifdef CONFIG_ARCH_OMAP3
1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437
#define max_thres(m)			(mcbsp->pdata->buffer_size)
#define valid_threshold(m, val)		((val) <= max_thres(m))
#define THRESHOLD_PROP_BUILDER(prop)					\
static ssize_t prop##_show(struct device *dev,				\
			struct device_attribute *attr, char *buf)	\
{									\
	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);		\
									\
	return sprintf(buf, "%u\n", mcbsp->prop);			\
}									\
									\
static ssize_t prop##_store(struct device *dev,				\
				struct device_attribute *attr,		\
				const char *buf, size_t size)		\
{									\
	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);		\
	unsigned long val;						\
	int status;							\
									\
	status = strict_strtoul(buf, 0, &val);				\
	if (status)							\
		return status;						\
									\
	if (!valid_threshold(mcbsp, val))				\
		return -EDOM;						\
									\
	mcbsp->prop = val;						\
	return size;							\
}									\
									\
static DEVICE_ATTR(prop, 0644, prop##_show, prop##_store);

THRESHOLD_PROP_BUILDER(max_tx_thres);
THRESHOLD_PROP_BUILDER(max_rx_thres);

1438 1439 1440 1441
static const char *dma_op_modes[] = {
	"element", "threshold", "frame",
};

1442 1443 1444 1445
static ssize_t dma_op_mode_show(struct device *dev,
			struct device_attribute *attr, char *buf)
{
	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
1446 1447 1448
	int dma_op_mode, i = 0;
	ssize_t len = 0;
	const char * const *s;
1449 1450 1451

	dma_op_mode = mcbsp->dma_op_mode;

1452 1453 1454 1455 1456 1457 1458 1459 1460
	for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++) {
		if (dma_op_mode == i)
			len += sprintf(buf + len, "[%s] ", *s);
		else
			len += sprintf(buf + len, "%s ", *s);
	}
	len += sprintf(buf + len, "\n");

	return len;
1461 1462 1463 1464 1465 1466 1467
}

static ssize_t dma_op_mode_store(struct device *dev,
				struct device_attribute *attr,
				const char *buf, size_t size)
{
	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
1468 1469
	const char * const *s;
	int i = 0;
1470

1471 1472 1473
	for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++)
		if (sysfs_streq(buf, *s))
			break;
1474

1475 1476
	if (i == ARRAY_SIZE(dma_op_modes))
		return -EINVAL;
1477

1478
	spin_lock_irq(&mcbsp->lock);
1479 1480 1481 1482
	if (!mcbsp->free) {
		size = -EBUSY;
		goto unlock;
	}
1483
	mcbsp->dma_op_mode = i;
1484 1485 1486 1487 1488 1489 1490 1491 1492

unlock:
	spin_unlock_irq(&mcbsp->lock);

	return size;
}

static DEVICE_ATTR(dma_op_mode, 0644, dma_op_mode_show, dma_op_mode_store);

1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550
static ssize_t st_taps_show(struct device *dev,
			    struct device_attribute *attr, char *buf)
{
	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
	ssize_t status = 0;
	int i;

	spin_lock_irq(&mcbsp->lock);
	for (i = 0; i < st_data->nr_taps; i++)
		status += sprintf(&buf[status], (i ? ", %d" : "%d"),
				  st_data->taps[i]);
	if (i)
		status += sprintf(&buf[status], "\n");
	spin_unlock_irq(&mcbsp->lock);

	return status;
}

static ssize_t st_taps_store(struct device *dev,
			     struct device_attribute *attr,
			     const char *buf, size_t size)
{
	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
	int val, tmp, status, i = 0;

	spin_lock_irq(&mcbsp->lock);
	memset(st_data->taps, 0, sizeof(st_data->taps));
	st_data->nr_taps = 0;

	do {
		status = sscanf(buf, "%d%n", &val, &tmp);
		if (status < 0 || status == 0) {
			size = -EINVAL;
			goto out;
		}
		if (val < -32768 || val > 32767) {
			size = -EINVAL;
			goto out;
		}
		st_data->taps[i++] = val;
		buf += tmp;
		if (*buf != ',')
			break;
		buf++;
	} while (1);

	st_data->nr_taps = i;

out:
	spin_unlock_irq(&mcbsp->lock);

	return size;
}

static DEVICE_ATTR(st_taps, 0644, st_taps_show, st_taps_store);

1551
static const struct attribute *additional_attrs[] = {
1552 1553
	&dev_attr_max_tx_thres.attr,
	&dev_attr_max_rx_thres.attr,
1554
	&dev_attr_dma_op_mode.attr,
1555 1556 1557
	NULL,
};

1558 1559
static const struct attribute_group additional_attr_group = {
	.attrs = (struct attribute **)additional_attrs,
1560 1561
};

1562
static inline int __devinit omap_additional_add(struct device *dev)
1563
{
1564
	return sysfs_create_group(&dev->kobj, &additional_attr_group);
1565 1566
}

1567
static inline void __devexit omap_additional_remove(struct device *dev)
1568
{
1569
	sysfs_remove_group(&dev->kobj, &additional_attr_group);
1570 1571
}

1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625
static const struct attribute *sidetone_attrs[] = {
	&dev_attr_st_taps.attr,
	NULL,
};

static const struct attribute_group sidetone_attr_group = {
	.attrs = (struct attribute **)sidetone_attrs,
};

int __devinit omap_st_add(struct omap_mcbsp *mcbsp)
{
	struct omap_mcbsp_platform_data *pdata = mcbsp->pdata;
	struct omap_mcbsp_st_data *st_data;
	int err;

	st_data = kzalloc(sizeof(*mcbsp->st_data), GFP_KERNEL);
	if (!st_data) {
		err = -ENOMEM;
		goto err1;
	}

	st_data->io_base_st = ioremap(pdata->phys_base_st, SZ_4K);
	if (!st_data->io_base_st) {
		err = -ENOMEM;
		goto err2;
	}

	err = sysfs_create_group(&mcbsp->dev->kobj, &sidetone_attr_group);
	if (err)
		goto err3;

	mcbsp->st_data = st_data;
	return 0;

err3:
	iounmap(st_data->io_base_st);
err2:
	kfree(st_data);
err1:
	return err;

}

static void __devexit omap_st_remove(struct omap_mcbsp *mcbsp)
{
	struct omap_mcbsp_st_data *st_data = mcbsp->st_data;

	if (st_data) {
		sysfs_remove_group(&mcbsp->dev->kobj, &sidetone_attr_group);
		iounmap(st_data->io_base_st);
		kfree(st_data);
	}
}

1626 1627
static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp)
{
1628
	mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT;
1629 1630 1631
	if (cpu_is_omap34xx()) {
		mcbsp->max_tx_thres = max_thres(mcbsp);
		mcbsp->max_rx_thres = max_thres(mcbsp);
1632 1633 1634 1635
		/*
		 * REVISIT: Set dmap_op_mode to THRESHOLD as default
		 * for mcbsp2 instances.
		 */
1636
		if (omap_additional_add(mcbsp->dev))
1637
			dev_warn(mcbsp->dev,
1638
				"Unable to create additional controls\n");
1639 1640 1641 1642 1643 1644

		if (mcbsp->id == 2 || mcbsp->id == 3)
			if (omap_st_add(mcbsp))
				dev_warn(mcbsp->dev,
				 "Unable to create sidetone controls\n");

1645 1646 1647 1648 1649 1650 1651 1652
	} else {
		mcbsp->max_tx_thres = -EINVAL;
		mcbsp->max_rx_thres = -EINVAL;
	}
}

static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp)
{
1653
	if (cpu_is_omap34xx()) {
1654
		omap_additional_remove(mcbsp->dev);
1655 1656 1657 1658

		if (mcbsp->id == 2 || mcbsp->id == 3)
			omap_st_remove(mcbsp);
	}
1659 1660 1661 1662
}
#else
static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp) {}
static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp) {}
1663
#endif /* CONFIG_ARCH_OMAP3 */
1664

1665 1666 1667 1668
/*
 * McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
 * 730 has only 2 McBSP, and both of them are MPU peripherals.
 */
1669
static int __devinit omap_mcbsp_probe(struct platform_device *pdev)
1670 1671
{
	struct omap_mcbsp_platform_data *pdata = pdev->dev.platform_data;
1672
	struct omap_mcbsp *mcbsp;
1673 1674
	int id = pdev->id - 1;
	int ret = 0;
1675

1676 1677 1678 1679 1680 1681 1682 1683 1684
	if (!pdata) {
		dev_err(&pdev->dev, "McBSP device initialized without"
				"platform data\n");
		ret = -EINVAL;
		goto exit;
	}

	dev_dbg(&pdev->dev, "Initializing OMAP McBSP (%d).\n", pdev->id);

1685
	if (id >= omap_mcbsp_count) {
1686 1687 1688 1689 1690
		dev_err(&pdev->dev, "Invalid McBSP device id (%d)\n", id);
		ret = -EINVAL;
		goto exit;
	}

1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701
	mcbsp = kzalloc(sizeof(struct omap_mcbsp), GFP_KERNEL);
	if (!mcbsp) {
		ret = -ENOMEM;
		goto exit;
	}

	spin_lock_init(&mcbsp->lock);
	mcbsp->id = id + 1;
	mcbsp->free = 1;
	mcbsp->dma_tx_lch = -1;
	mcbsp->dma_rx_lch = -1;
1702

1703 1704 1705
	mcbsp->phys_base = pdata->phys_base;
	mcbsp->io_base = ioremap(pdata->phys_base, SZ_4K);
	if (!mcbsp->io_base) {
1706 1707 1708 1709
		ret = -ENOMEM;
		goto err_ioremap;
	}

1710
	/* Default I/O is IRQ based */
1711 1712 1713 1714 1715
	mcbsp->io_type = OMAP_MCBSP_IRQ_IO;
	mcbsp->tx_irq = pdata->tx_irq;
	mcbsp->rx_irq = pdata->rx_irq;
	mcbsp->dma_rx_sync = pdata->dma_rx_sync;
	mcbsp->dma_tx_sync = pdata->dma_tx_sync;
1716

1717 1718 1719 1720 1721 1722
	mcbsp->iclk = clk_get(&pdev->dev, "ick");
	if (IS_ERR(mcbsp->iclk)) {
		ret = PTR_ERR(mcbsp->iclk);
		dev_err(&pdev->dev, "unable to get ick: %d\n", ret);
		goto err_iclk;
	}
1723

1724 1725 1726 1727 1728
	mcbsp->fclk = clk_get(&pdev->dev, "fck");
	if (IS_ERR(mcbsp->fclk)) {
		ret = PTR_ERR(mcbsp->fclk);
		dev_err(&pdev->dev, "unable to get fck: %d\n", ret);
		goto err_fclk;
1729 1730
	}

1731 1732
	mcbsp->pdata = pdata;
	mcbsp->dev = &pdev->dev;
1733
	mcbsp_ptr[id] = mcbsp;
1734
	platform_set_drvdata(pdev, mcbsp);
1735 1736 1737 1738

	/* Initialize mcbsp properties for OMAP34XX if needed / applicable */
	omap34xx_device_init(mcbsp);

1739
	return 0;
1740

1741 1742 1743
err_fclk:
	clk_put(mcbsp->iclk);
err_iclk:
1744
	iounmap(mcbsp->io_base);
1745
err_ioremap:
1746
	kfree(mcbsp);
1747 1748 1749
exit:
	return ret;
}
1750

1751
static int __devexit omap_mcbsp_remove(struct platform_device *pdev)
1752
{
1753
	struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
1754

1755 1756
	platform_set_drvdata(pdev, NULL);
	if (mcbsp) {
1757

1758 1759 1760
		if (mcbsp->pdata && mcbsp->pdata->ops &&
				mcbsp->pdata->ops->free)
			mcbsp->pdata->ops->free(mcbsp->id);
1761

1762 1763
		omap34xx_device_exit(mcbsp);

1764 1765 1766 1767
		clk_disable(mcbsp->fclk);
		clk_disable(mcbsp->iclk);
		clk_put(mcbsp->fclk);
		clk_put(mcbsp->iclk);
1768

1769 1770
		iounmap(mcbsp->io_base);

1771 1772
		mcbsp->fclk = NULL;
		mcbsp->iclk = NULL;
1773 1774
		mcbsp->free = 0;
		mcbsp->dev = NULL;
1775 1776 1777 1778 1779
	}

	return 0;
}

1780 1781
static struct platform_driver omap_mcbsp_driver = {
	.probe		= omap_mcbsp_probe,
1782
	.remove		= __devexit_p(omap_mcbsp_remove),
1783 1784 1785 1786 1787 1788 1789 1790 1791 1792
	.driver		= {
		.name	= "omap-mcbsp",
	},
};

int __init omap_mcbsp_init(void)
{
	/* Register the McBSP driver */
	return platform_driver_register(&omap_mcbsp_driver);
}