mce_amd.c 33.2 KB
Newer Older
1
/*
2
 *  (c) 2005-2016 Advanced Micro Devices, Inc.
3 4 5 6 7
 *  Your use of this code is subject to the terms and conditions of the
 *  GNU general public license version 2. See "COPYING" or
 *  http://www.gnu.org/licenses/gpl.html
 *
 *  Written by Jacob Shin - AMD, Inc.
8
 *  Maintained by: Borislav Petkov <bp@alien8.de>
9
 *
B
Borislav Petkov 已提交
10
 *  All MC4_MISCi registers are shared between cores on a node.
11 12 13
 */
#include <linux/interrupt.h>
#include <linux/notifier.h>
I
Ingo Molnar 已提交
14
#include <linux/kobject.h>
15
#include <linux/percpu.h>
I
Ingo Molnar 已提交
16 17
#include <linux/errno.h>
#include <linux/sched.h>
18
#include <linux/sysfs.h>
19
#include <linux/slab.h>
I
Ingo Molnar 已提交
20 21 22
#include <linux/init.h>
#include <linux/cpu.h>
#include <linux/smp.h>
23
#include <linux/string.h>
I
Ingo Molnar 已提交
24

25
#include <asm/amd_nb.h>
26 27 28
#include <asm/apic.h>
#include <asm/mce.h>
#include <asm/msr.h>
29
#include <asm/trace/irq_vectors.h>
30

31
#define NR_BLOCKS         5
J
Jacob Shin 已提交
32 33 34
#define THRESHOLD_MAX     0xFFF
#define INT_TYPE_APIC     0x00020000
#define MASK_VALID_HI     0x80000000
35 36
#define MASK_CNTP_HI      0x40000000
#define MASK_LOCKED_HI    0x20000000
J
Jacob Shin 已提交
37 38 39 40
#define MASK_LVTOFF_HI    0x00F00000
#define MASK_COUNT_EN_HI  0x00080000
#define MASK_INT_TYPE_HI  0x00060000
#define MASK_OVERFLOW_HI  0x00010000
41
#define MASK_ERR_COUNT_HI 0x00000FFF
42 43
#define MASK_BLKPTR_LO    0xFF000000
#define MCG_XBLK_ADDR     0xC0000400
44

45 46 47 48 49 50 51
/* Deferred error settings */
#define MSR_CU_DEF_ERR		0xC0000410
#define MASK_DEF_LVTOFF		0x000000F0
#define MASK_DEF_INT_TYPE	0x00000006
#define DEF_LVT_OFF		0x2
#define DEF_INT_TYPE_APIC	0x2

52 53 54 55 56
/* Scalable MCA: */

/* Threshold LVT offset is at MSR0xC0000410[15:12] */
#define SMCA_THR_LVT_OFF	0xF000

57 58
static bool thresholding_en;

59 60 61 62 63 64 65 66 67
static const char * const th_names[] = {
	"load_store",
	"insn_fetch",
	"combined_unit",
	"",
	"northbridge",
	"execution_unit",
};

68 69 70 71 72
static const char * const smca_umc_block_names[] = {
	"dram_ecc",
	"misc_umc"
};

B
Borislav Petkov 已提交
73 74 75 76 77 78
struct smca_bank_name {
	const char *name;	/* Short name for sysfs */
	const char *long_name;	/* Long name for pretty-printing */
};

static struct smca_bank_name smca_names[] = {
79 80 81 82 83 84 85 86 87 88 89 90 91
	[SMCA_LS]	= { "load_store",	"Load Store Unit" },
	[SMCA_IF]	= { "insn_fetch",	"Instruction Fetch Unit" },
	[SMCA_L2_CACHE]	= { "l2_cache",		"L2 Cache" },
	[SMCA_DE]	= { "decode_unit",	"Decode Unit" },
	[SMCA_EX]	= { "execution_unit",	"Execution Unit" },
	[SMCA_FP]	= { "floating_point",	"Floating Point Unit" },
	[SMCA_L3_CACHE]	= { "l3_cache",		"L3 Cache" },
	[SMCA_CS]	= { "coherent_slave",	"Coherent Slave" },
	[SMCA_PIE]	= { "pie",		"Power, Interrupts, etc." },
	[SMCA_UMC]	= { "umc",		"Unified Memory Controller" },
	[SMCA_PB]	= { "param_block",	"Parameter Block" },
	[SMCA_PSP]	= { "psp",		"Platform Security Processor" },
	[SMCA_SMU]	= { "smu",		"System Management Unit" },
92
};
B
Borislav Petkov 已提交
93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109

const char *smca_get_name(enum smca_bank_types t)
{
	if (t >= N_SMCA_BANK_TYPES)
		return NULL;

	return smca_names[t].name;
}

const char *smca_get_long_name(enum smca_bank_types t)
{
	if (t >= N_SMCA_BANK_TYPES)
		return NULL;

	return smca_names[t].long_name;
}
EXPORT_SYMBOL_GPL(smca_get_long_name);
110

111
static struct smca_hwid smca_hwid_mcatypes[] = {
112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
	/* { bank_type, hwid_mcatype, xec_bitmap } */

	/* ZN Core (HWID=0xB0) MCA types */
	{ SMCA_LS,	 HWID_MCATYPE(0xB0, 0x0), 0x1FFFEF },
	{ SMCA_IF,	 HWID_MCATYPE(0xB0, 0x1), 0x3FFF },
	{ SMCA_L2_CACHE, HWID_MCATYPE(0xB0, 0x2), 0xF },
	{ SMCA_DE,	 HWID_MCATYPE(0xB0, 0x3), 0x1FF },
	/* HWID 0xB0 MCATYPE 0x4 is Reserved */
	{ SMCA_EX,	 HWID_MCATYPE(0xB0, 0x5), 0x7FF },
	{ SMCA_FP,	 HWID_MCATYPE(0xB0, 0x6), 0x7F },
	{ SMCA_L3_CACHE, HWID_MCATYPE(0xB0, 0x7), 0xFF },

	/* Data Fabric MCA types */
	{ SMCA_CS,	 HWID_MCATYPE(0x2E, 0x0), 0x1FF },
	{ SMCA_PIE,	 HWID_MCATYPE(0x2E, 0x1), 0xF },

	/* Unified Memory Controller MCA type */
	{ SMCA_UMC,	 HWID_MCATYPE(0x96, 0x0), 0x3F },

	/* Parameter Block MCA type */
	{ SMCA_PB,	 HWID_MCATYPE(0x05, 0x0), 0x1 },
133

134 135 136 137 138
	/* Platform Security Processor MCA type */
	{ SMCA_PSP,	 HWID_MCATYPE(0xFF, 0x0), 0x1 },

	/* System Management Unit MCA type */
	{ SMCA_SMU,	 HWID_MCATYPE(0x01, 0x0), 0x1 },
139
};
140

141
struct smca_bank smca_banks[MAX_NR_BANKS];
142
EXPORT_SYMBOL_GPL(smca_banks);
143

144 145 146 147 148 149 150 151 152 153 154
/*
 * In SMCA enabled processors, we can have multiple banks for a given IP type.
 * So to define a unique name for each bank, we use a temp c-string to append
 * the MCA_IPID[InstanceId] to type's name in get_name().
 *
 * InstanceId is 32 bits which is 8 characters. Make sure MAX_MCATYPE_NAME_LEN
 * is greater than 8 plus 1 (for underscore) plus length of longest type name.
 */
#define MAX_MCATYPE_NAME_LEN	30
static char buf_mcatype[MAX_MCATYPE_NAME_LEN];

155
static DEFINE_PER_CPU(struct threshold_bank **, threshold_banks);
156
static DEFINE_PER_CPU(unsigned int, bank_map);	/* see which banks are on */
157

158
static void amd_threshold_interrupt(void);
159 160 161 162 163 164 165
static void amd_deferred_error_interrupt(void);

static void default_deferred_error_interrupt(void)
{
	pr_err("Unexpected deferred interrupt at vector %x\n", DEFERRED_ERROR_VECTOR);
}
void (*deferred_error_int_vector)(void) = default_deferred_error_interrupt;
166

167 168 169
static void get_smca_bank_info(unsigned int bank)
{
	unsigned int i, hwid_mcatype, cpu = smp_processor_id();
170
	struct smca_hwid *s_hwid;
171
	u32 high, instance_id;
172 173 174 175 176

	/* Collect bank_info using CPU 0 for now. */
	if (cpu)
		return;

177
	if (rdmsr_safe_on_cpu(cpu, MSR_AMD64_SMCA_MCx_IPID(bank), &instance_id, &high)) {
178 179 180 181
		pr_warn("Failed to read MCA_IPID for bank %d\n", bank);
		return;
	}

182 183
	hwid_mcatype = HWID_MCATYPE(high & MCI_IPID_HWID,
				    (high & MCI_IPID_MCATYPE) >> 16);
184 185

	for (i = 0; i < ARRAY_SIZE(smca_hwid_mcatypes); i++) {
186 187
		s_hwid = &smca_hwid_mcatypes[i];
		if (hwid_mcatype == s_hwid->hwid_mcatype) {
B
Borislav Petkov 已提交
188 189 190 191 192

			WARN(smca_banks[bank].hwid,
			     "Bank %s already initialized!\n",
			     smca_get_name(s_hwid->bank_type));

193
			smca_banks[bank].hwid = s_hwid;
194
			smca_banks[bank].id = instance_id;
195 196 197 198 199
			break;
		}
	}
}

200
struct thresh_restart {
I
Ingo Molnar 已提交
201 202
	struct threshold_block	*b;
	int			reset;
203 204
	int			set_lvt_off;
	int			lvt_off;
I
Ingo Molnar 已提交
205
	u16			old_limit;
206 207
};

208 209
static inline bool is_shared_bank(int bank)
{
210 211 212 213 214 215 216
	/*
	 * Scalable MCA provides for only one core to have access to the MSRs of
	 * a shared bank.
	 */
	if (mce_flags.smca)
		return false;

217 218 219 220
	/* Bank 4 is for northbridge reporting and is thus shared */
	return (bank == 4);
}

221
static const char *bank4_names(const struct threshold_block *b)
222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240
{
	switch (b->address) {
	/* MSR4_MISC0 */
	case 0x00000413:
		return "dram";

	case 0xc0000408:
		return "ht_links";

	case 0xc0000409:
		return "l3_cache";

	default:
		WARN(1, "Funny MSR: 0x%08x\n", b->address);
		return "";
	}
};


241 242 243 244 245 246 247 248 249 250 251 252 253 254 255
static bool lvt_interrupt_supported(unsigned int bank, u32 msr_high_bits)
{
	/*
	 * bank 4 supports APIC LVT interrupts implicitly since forever.
	 */
	if (bank == 4)
		return true;

	/*
	 * IntP: interrupt present; if this bit is set, the thresholding
	 * bank can generate APIC LVT interrupts
	 */
	return msr_high_bits & BIT(28);
}

256 257 258 259 260 261 262 263 264 265 266 267
static int lvt_off_valid(struct threshold_block *b, int apic, u32 lo, u32 hi)
{
	int msr = (hi & MASK_LVTOFF_HI) >> 20;

	if (apic < 0) {
		pr_err(FW_BUG "cpu %d, failed to setup threshold interrupt "
		       "for bank %d, block %d (MSR%08X=0x%x%08x)\n", b->cpu,
		       b->bank, b->block, b->address, hi, lo);
		return 0;
	}

	if (apic != msr) {
268 269 270 271 272 273 274 275
		/*
		 * On SMCA CPUs, LVT offset is programmed at a different MSR, and
		 * the BIOS provides the value. The original field where LVT offset
		 * was set is reserved. Return early here:
		 */
		if (mce_flags.smca)
			return 0;

276 277 278 279 280 281 282 283 284
		pr_err(FW_BUG "cpu %d, invalid threshold interrupt offset %d "
		       "for bank %d, block %d (MSR%08X=0x%x%08x)\n",
		       b->cpu, apic, b->bank, b->block, b->address, hi, lo);
		return 0;
	}

	return 1;
};

285
/* Reprogram MCx_MISC MSR behind this threshold bank. */
286
static void threshold_restart_bank(void *_tr)
287
{
288
	struct thresh_restart *tr = _tr;
289
	u32 hi, lo;
290

291
	rdmsr(tr->b->address, lo, hi);
292

293
	if (tr->b->threshold_limit < (hi & THRESHOLD_MAX))
294
		tr->reset = 1;	/* limit cannot be lower than err count */
295

296
	if (tr->reset) {		/* reset err count and overflow bit */
297 298
		hi =
		    (hi & ~(MASK_ERR_COUNT_HI | MASK_OVERFLOW_HI)) |
299 300
		    (THRESHOLD_MAX - tr->b->threshold_limit);
	} else if (tr->old_limit) {	/* change limit w/o reset */
301
		int new_count = (hi & THRESHOLD_MAX) +
302
		    (tr->old_limit - tr->b->threshold_limit);
I
Ingo Molnar 已提交
303

304
		hi = (hi & ~MASK_ERR_COUNT_HI) |
305 306 307
		    (new_count & THRESHOLD_MAX);
	}

308 309 310 311 312 313
	/* clear IntType */
	hi &= ~MASK_INT_TYPE_HI;

	if (!tr->b->interrupt_capable)
		goto done;

314
	if (tr->set_lvt_off) {
315 316 317 318 319
		if (lvt_off_valid(tr->b, tr->lvt_off, lo, hi)) {
			/* set new lvt offset */
			hi &= ~MASK_LVTOFF_HI;
			hi |= tr->lvt_off << 20;
		}
320 321
	}

322 323 324 325
	if (tr->b->interrupt_enable)
		hi |= INT_TYPE_APIC;

 done:
326

327 328
	hi |= MASK_COUNT_EN_HI;
	wrmsr(tr->b->address, lo, hi);
329 330
}

331 332 333 334 335 336 337 338 339 340 341 342
static void mce_threshold_block_init(struct threshold_block *b, int offset)
{
	struct thresh_restart tr = {
		.b			= b,
		.set_lvt_off		= 1,
		.lvt_off		= offset,
	};

	b->threshold_limit		= THRESHOLD_MAX;
	threshold_restart_bank(&tr);
};

343
static int setup_APIC_mce_threshold(int reserved, int new)
344 345 346 347 348 349 350 351
{
	if (reserved < 0 && !setup_APIC_eilvt(new, THRESHOLD_APIC_VECTOR,
					      APIC_EILVT_MSG_FIX, 0))
		return new;

	return reserved;
}

352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384
static int setup_APIC_deferred_error(int reserved, int new)
{
	if (reserved < 0 && !setup_APIC_eilvt(new, DEFERRED_ERROR_VECTOR,
					      APIC_EILVT_MSG_FIX, 0))
		return new;

	return reserved;
}

static void deferred_error_interrupt_enable(struct cpuinfo_x86 *c)
{
	u32 low = 0, high = 0;
	int def_offset = -1, def_new;

	if (rdmsr_safe(MSR_CU_DEF_ERR, &low, &high))
		return;

	def_new = (low & MASK_DEF_LVTOFF) >> 4;
	if (!(low & MASK_DEF_LVTOFF)) {
		pr_err(FW_BUG "Your BIOS is not setting up LVT offset 0x2 for deferred error IRQs correctly.\n");
		def_new = DEF_LVT_OFF;
		low = (low & ~MASK_DEF_LVTOFF) | (DEF_LVT_OFF << 4);
	}

	def_offset = setup_APIC_deferred_error(def_offset, def_new);
	if ((def_offset == def_new) &&
	    (deferred_error_int_vector != amd_deferred_error_interrupt))
		deferred_error_int_vector = amd_deferred_error_interrupt;

	low = (low & ~MASK_DEF_INT_TYPE) | DEF_INT_TYPE_APIC;
	wrmsr(MSR_CU_DEF_ERR, low, high);
}

385
static u32 get_block_address(unsigned int cpu, u32 current_addr, u32 low, u32 high,
386 387 388 389 390 391 392 393 394 395 396 397 398 399 400
			     unsigned int bank, unsigned int block)
{
	u32 addr = 0, offset = 0;

	if (mce_flags.smca) {
		if (!block) {
			addr = MSR_AMD64_SMCA_MCx_MISC(bank);
		} else {
			/*
			 * For SMCA enabled processors, BLKPTR field of the
			 * first MISC register (MCx_MISC0) indicates presence of
			 * additional MISC register set (MISC1-4).
			 */
			u32 low, high;

401
			if (rdmsr_safe_on_cpu(cpu, MSR_AMD64_SMCA_MCx_CONFIG(bank), &low, &high))
402 403 404 405 406
				return addr;

			if (!(low & MCI_CONFIG_MCAX))
				return addr;

407
			if (!rdmsr_safe_on_cpu(cpu, MSR_AMD64_SMCA_MCx_MISC(bank), &low, &high) &&
408 409 410 411 412 413 414 415 416
			    (low & MASK_BLKPTR_LO))
				addr = MSR_AMD64_SMCA_MCx_MISCy(bank, block - 1);
		}
		return addr;
	}

	/* Fall back to method we used for older processors: */
	switch (block) {
	case 0:
417
		addr = msr_ops.misc(bank);
418 419 420 421 422 423 424 425 426 427 428 429
		break;
	case 1:
		offset = ((low & MASK_BLKPTR_LO) >> 21);
		if (offset)
			addr = MCG_XBLK_ADDR + offset;
		break;
	default:
		addr = ++current_addr;
	}
	return addr;
}

430 431 432 433 434
static int
prepare_threshold_block(unsigned int bank, unsigned int block, u32 addr,
			int offset, u32 misc_high)
{
	unsigned int cpu = smp_processor_id();
435
	u32 smca_low, smca_high, smca_addr;
436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453
	struct threshold_block b;
	int new;

	if (!block)
		per_cpu(bank_map, cpu) |= (1 << bank);

	memset(&b, 0, sizeof(b));
	b.cpu			= cpu;
	b.bank			= bank;
	b.block			= block;
	b.address		= addr;
	b.interrupt_capable	= lvt_interrupt_supported(bank, misc_high);

	if (!b.interrupt_capable)
		goto done;

	b.interrupt_enable = 1;

454 455 456 457
	if (!mce_flags.smca) {
		new = (misc_high & MASK_LVTOFF_HI) >> 20;
		goto set_offset;
	}
458

459
	smca_addr = MSR_AMD64_SMCA_MCx_CONFIG(bank);
460

461 462 463 464 465 466 467 468 469 470 471
	if (!rdmsr_safe(smca_addr, &smca_low, &smca_high)) {
		/*
		 * OS is required to set the MCAX bit to acknowledge that it is
		 * now using the new MSR ranges and new registers under each
		 * bank. It also means that the OS will configure deferred
		 * errors in the new MCx_CONFIG register. If the bit is not set,
		 * uncorrectable errors will cause a system panic.
		 *
		 * MCA_CONFIG[MCAX] is bit 32 (0 in the high portion of the MSR.)
		 */
		smca_high |= BIT(0);
472

473 474 475 476 477 478 479 480 481 482 483 484 485
		/*
		 * SMCA logs Deferred Error information in MCA_DE{STAT,ADDR}
		 * registers with the option of additionally logging to
		 * MCA_{STATUS,ADDR} if MCA_CONFIG[LogDeferredInMcaStat] is set.
		 *
		 * This bit is usually set by BIOS to retain the old behavior
		 * for OSes that don't use the new registers. Linux supports the
		 * new registers so let's disable that additional logging here.
		 *
		 * MCA_CONFIG[LogDeferredInMcaStat] is bit 34 (bit 2 in the high
		 * portion of the MSR).
		 */
		smca_high &= ~BIT(2);
486

487 488 489 490 491 492 493 494 495 496 497 498 499 500
		/*
		 * SMCA sets the Deferred Error Interrupt type per bank.
		 *
		 * MCA_CONFIG[DeferredIntTypeSupported] is bit 5, and tells us
		 * if the DeferredIntType bit field is available.
		 *
		 * MCA_CONFIG[DeferredIntType] is bits [38:37] ([6:5] in the
		 * high portion of the MSR). OS should set this to 0x1 to enable
		 * APIC based interrupt. First, check that no interrupt has been
		 * set.
		 */
		if ((smca_low & BIT(5)) && !((smca_high >> 5) & 0x3))
			smca_high |= BIT(5);

501
		wrmsr(smca_addr, smca_low, smca_high);
502 503
	}

504 505 506 507 508 509 510
	/* Gather LVT offset for thresholding: */
	if (rdmsr_safe(MSR_CU_DEF_ERR, &smca_low, &smca_high))
		goto out;

	new = (smca_low & SMCA_THR_LVT_OFF) >> 12;

set_offset:
511 512 513 514 515 516 517 518 519 520 521 522
	offset = setup_APIC_mce_threshold(offset, new);

	if ((offset == new) && (mce_threshold_vector != amd_threshold_interrupt))
		mce_threshold_vector = amd_threshold_interrupt;

done:
	mce_threshold_block_init(&b, offset);

out:
	return offset;
}

523
/* cpu init entry point, called from mce.c with preempt off */
524
void mce_amd_feature_init(struct cpuinfo_x86 *c)
525
{
526
	u32 low = 0, high = 0, address = 0;
527
	unsigned int bank, block, cpu = smp_processor_id();
528
	int offset = -1;
529

530
	for (bank = 0; bank < mca_cfg.banks; ++bank) {
531 532 533
		if (mce_flags.smca)
			get_smca_bank_info(bank);

534
		for (block = 0; block < NR_BLOCKS; ++block) {
535
			address = get_block_address(cpu, address, low, high, bank, block);
536 537
			if (!address)
				break;
538 539

			if (rdmsr_safe(address, &low, &high))
540
				break;
541

542 543
			if (!(high & MASK_VALID_HI))
				continue;
544

545 546
			if (!(high & MASK_CNTP_HI)  ||
			     (high & MASK_LOCKED_HI))
547 548
				continue;

549
			offset = prepare_threshold_block(bank, block, address, offset, high);
550
		}
551
	}
552 553 554

	if (mce_flags.succor)
		deferred_error_interrupt_enable(c);
555 556
}

557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756
int umc_normaddr_to_sysaddr(u64 norm_addr, u16 nid, u8 umc, u64 *sys_addr)
{
	u64 dram_base_addr, dram_limit_addr, dram_hole_base;
	/* We start from the normalized address */
	u64 ret_addr = norm_addr;

	u32 tmp;

	u8 die_id_shift, die_id_mask, socket_id_shift, socket_id_mask;
	u8 intlv_num_dies, intlv_num_chan, intlv_num_sockets;
	u8 intlv_addr_sel, intlv_addr_bit;
	u8 num_intlv_bits, hashed_bit;
	u8 lgcy_mmio_hole_en, base = 0;
	u8 cs_mask, cs_id = 0;
	bool hash_enabled = false;

	/* Read D18F0x1B4 (DramOffset), check if base 1 is used. */
	if (amd_df_indirect_read(nid, 0, 0x1B4, umc, &tmp))
		goto out_err;

	/* Remove HiAddrOffset from normalized address, if enabled: */
	if (tmp & BIT(0)) {
		u64 hi_addr_offset = (tmp & GENMASK_ULL(31, 20)) << 8;

		if (norm_addr >= hi_addr_offset) {
			ret_addr -= hi_addr_offset;
			base = 1;
		}
	}

	/* Read D18F0x110 (DramBaseAddress). */
	if (amd_df_indirect_read(nid, 0, 0x110 + (8 * base), umc, &tmp))
		goto out_err;

	/* Check if address range is valid. */
	if (!(tmp & BIT(0))) {
		pr_err("%s: Invalid DramBaseAddress range: 0x%x.\n",
			__func__, tmp);
		goto out_err;
	}

	lgcy_mmio_hole_en = tmp & BIT(1);
	intlv_num_chan	  = (tmp >> 4) & 0xF;
	intlv_addr_sel	  = (tmp >> 8) & 0x7;
	dram_base_addr	  = (tmp & GENMASK_ULL(31, 12)) << 16;

	/* {0, 1, 2, 3} map to address bits {8, 9, 10, 11} respectively */
	if (intlv_addr_sel > 3) {
		pr_err("%s: Invalid interleave address select %d.\n",
			__func__, intlv_addr_sel);
		goto out_err;
	}

	/* Read D18F0x114 (DramLimitAddress). */
	if (amd_df_indirect_read(nid, 0, 0x114 + (8 * base), umc, &tmp))
		goto out_err;

	intlv_num_sockets = (tmp >> 8) & 0x1;
	intlv_num_dies	  = (tmp >> 10) & 0x3;
	dram_limit_addr	  = ((tmp & GENMASK_ULL(31, 12)) << 16) | GENMASK_ULL(27, 0);

	intlv_addr_bit = intlv_addr_sel + 8;

	/* Re-use intlv_num_chan by setting it equal to log2(#channels) */
	switch (intlv_num_chan) {
	case 0:	intlv_num_chan = 0; break;
	case 1: intlv_num_chan = 1; break;
	case 3: intlv_num_chan = 2; break;
	case 5:	intlv_num_chan = 3; break;
	case 7:	intlv_num_chan = 4; break;

	case 8: intlv_num_chan = 1;
		hash_enabled = true;
		break;
	default:
		pr_err("%s: Invalid number of interleaved channels %d.\n",
			__func__, intlv_num_chan);
		goto out_err;
	}

	num_intlv_bits = intlv_num_chan;

	if (intlv_num_dies > 2) {
		pr_err("%s: Invalid number of interleaved nodes/dies %d.\n",
			__func__, intlv_num_dies);
		goto out_err;
	}

	num_intlv_bits += intlv_num_dies;

	/* Add a bit if sockets are interleaved. */
	num_intlv_bits += intlv_num_sockets;

	/* Assert num_intlv_bits <= 4 */
	if (num_intlv_bits > 4) {
		pr_err("%s: Invalid interleave bits %d.\n",
			__func__, num_intlv_bits);
		goto out_err;
	}

	if (num_intlv_bits > 0) {
		u64 temp_addr_x, temp_addr_i, temp_addr_y;
		u8 die_id_bit, sock_id_bit, cs_fabric_id;

		/*
		 * Read FabricBlockInstanceInformation3_CS[BlockFabricID].
		 * This is the fabric id for this coherent slave. Use
		 * umc/channel# as instance id of the coherent slave
		 * for FICAA.
		 */
		if (amd_df_indirect_read(nid, 0, 0x50, umc, &tmp))
			goto out_err;

		cs_fabric_id = (tmp >> 8) & 0xFF;
		die_id_bit   = 0;

		/* If interleaved over more than 1 channel: */
		if (intlv_num_chan) {
			die_id_bit = intlv_num_chan;
			cs_mask	   = (1 << die_id_bit) - 1;
			cs_id	   = cs_fabric_id & cs_mask;
		}

		sock_id_bit = die_id_bit;

		/* Read D18F1x208 (SystemFabricIdMask). */
		if (intlv_num_dies || intlv_num_sockets)
			if (amd_df_indirect_read(nid, 1, 0x208, umc, &tmp))
				goto out_err;

		/* If interleaved over more than 1 die. */
		if (intlv_num_dies) {
			sock_id_bit  = die_id_bit + intlv_num_dies;
			die_id_shift = (tmp >> 24) & 0xF;
			die_id_mask  = (tmp >> 8) & 0xFF;

			cs_id |= ((cs_fabric_id & die_id_mask) >> die_id_shift) << die_id_bit;
		}

		/* If interleaved over more than 1 socket. */
		if (intlv_num_sockets) {
			socket_id_shift	= (tmp >> 28) & 0xF;
			socket_id_mask	= (tmp >> 16) & 0xFF;

			cs_id |= ((cs_fabric_id & socket_id_mask) >> socket_id_shift) << sock_id_bit;
		}

		/*
		 * The pre-interleaved address consists of XXXXXXIIIYYYYY
		 * where III is the ID for this CS, and XXXXXXYYYYY are the
		 * address bits from the post-interleaved address.
		 * "num_intlv_bits" has been calculated to tell us how many "I"
		 * bits there are. "intlv_addr_bit" tells us how many "Y" bits
		 * there are (where "I" starts).
		 */
		temp_addr_y = ret_addr & GENMASK_ULL(intlv_addr_bit-1, 0);
		temp_addr_i = (cs_id << intlv_addr_bit);
		temp_addr_x = (ret_addr & GENMASK_ULL(63, intlv_addr_bit)) << num_intlv_bits;
		ret_addr    = temp_addr_x | temp_addr_i | temp_addr_y;
	}

	/* Add dram base address */
	ret_addr += dram_base_addr;

	/* If legacy MMIO hole enabled */
	if (lgcy_mmio_hole_en) {
		if (amd_df_indirect_read(nid, 0, 0x104, umc, &tmp))
			goto out_err;

		dram_hole_base = tmp & GENMASK(31, 24);
		if (ret_addr >= dram_hole_base)
			ret_addr += (BIT_ULL(32) - dram_hole_base);
	}

	if (hash_enabled) {
		/* Save some parentheses and grab ls-bit at the end. */
		hashed_bit =	(ret_addr >> 12) ^
				(ret_addr >> 18) ^
				(ret_addr >> 21) ^
				(ret_addr >> 30) ^
				cs_id;

		hashed_bit &= BIT(0);

		if (hashed_bit != ((ret_addr >> intlv_addr_bit) & BIT(0)))
			ret_addr ^= BIT(intlv_addr_bit);
	}

	/* Is calculated system address is above DRAM limit address? */
	if (ret_addr > dram_limit_addr)
		goto out_err;

	*sys_addr = ret_addr;
	return 0;

out_err:
	return -EINVAL;
}
EXPORT_SYMBOL_GPL(umc_normaddr_to_sysaddr);

757 758
static void
__log_error(unsigned int bank, bool deferred_err, bool threshold_err, u64 misc)
759
{
760 761
	u32 msr_status = msr_ops.status(bank);
	u32 msr_addr = msr_ops.addr(bank);
762 763 764
	struct mce m;
	u64 status;

765 766 767 768 769 770 771 772 773
	WARN_ON_ONCE(deferred_err && threshold_err);

	if (deferred_err && mce_flags.smca) {
		msr_status = MSR_AMD64_SMCA_MCx_DESTAT(bank);
		msr_addr = MSR_AMD64_SMCA_MCx_DEADDR(bank);
	}

	rdmsrl(msr_status, status);

774 775 776 777 778 779 780
	if (!(status & MCI_STATUS_VAL))
		return;

	mce_setup(&m);

	m.status = status;
	m.bank = bank;
781

782 783 784
	if (threshold_err)
		m.misc = misc;

785
	if (m.status & MCI_STATUS_ADDRV) {
786
		rdmsrl(msr_addr, m.addr);
787

788 789 790 791 792 793 794 795 796 797 798
		/*
		 * Extract [55:<lsb>] where lsb is the least significant
		 * *valid* bit of the address bits.
		 */
		if (mce_flags.smca) {
			u8 lsb = (m.addr >> 56) & 0x3f;

			m.addr &= GENMASK_ULL(55, lsb);
		}
	}

799 800 801 802 803 804
	if (mce_flags.smca) {
		rdmsrl(MSR_AMD64_SMCA_MCx_IPID(bank), m.ipid);

		if (m.status & MCI_STATUS_SYNDV)
			rdmsrl(MSR_AMD64_SMCA_MCx_SYND(bank), m.synd);
	}
805

806
	mce_log(&m);
807 808

	wrmsrl(msr_status, 0);
809 810
}

811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836
static inline void __smp_deferred_error_interrupt(void)
{
	inc_irq_stat(irq_deferred_error_count);
	deferred_error_int_vector();
}

asmlinkage __visible void smp_deferred_error_interrupt(void)
{
	entering_irq();
	__smp_deferred_error_interrupt();
	exiting_ack_irq();
}

asmlinkage __visible void smp_trace_deferred_error_interrupt(void)
{
	entering_irq();
	trace_deferred_error_apic_entry(DEFERRED_ERROR_VECTOR);
	__smp_deferred_error_interrupt();
	trace_deferred_error_apic_exit(DEFERRED_ERROR_VECTOR);
	exiting_ack_irq();
}

/* APIC interrupt handler for deferred errors */
static void amd_deferred_error_interrupt(void)
{
	unsigned int bank;
837 838
	u32 msr_status;
	u64 status;
839 840

	for (bank = 0; bank < mca_cfg.banks; ++bank) {
841 842 843 844
		msr_status = (mce_flags.smca) ? MSR_AMD64_SMCA_MCx_DESTAT(bank)
					      : msr_ops.status(bank);

		rdmsrl(msr_status, status);
845 846 847 848 849

		if (!(status & MCI_STATUS_VAL) ||
		    !(status & MCI_STATUS_DEFERRED))
			continue;

850
		__log_error(bank, true, false, 0);
851 852 853 854
		break;
	}
}

855 856 857 858 859 860 861 862 863
/*
 * APIC Interrupt Handler
 */

/*
 * threshold interrupt handler will service THRESHOLD_APIC_VECTOR.
 * the interrupt goes off when error_count reaches threshold_limit.
 * the handler will simply log mcelog w/ software defined bank number.
 */
864

865
static void amd_threshold_interrupt(void)
866
{
I
Ingo Molnar 已提交
867
	u32 low = 0, high = 0, address = 0;
868
	unsigned int bank, block, cpu = smp_processor_id();
869
	struct thresh_restart tr;
870 871

	/* assume first bank caused it */
872
	for (bank = 0; bank < mca_cfg.banks; ++bank) {
873
		if (!(per_cpu(bank_map, cpu) & (1 << bank)))
874
			continue;
875
		for (block = 0; block < NR_BLOCKS; ++block) {
876
			address = get_block_address(cpu, address, low, high, bank, block);
877 878
			if (!address)
				break;
879 880

			if (rdmsr_safe(address, &low, &high))
881
				break;
882 883 884 885 886 887 888 889

			if (!(high & MASK_VALID_HI)) {
				if (block)
					continue;
				else
					break;
			}

890 891
			if (!(high & MASK_CNTP_HI)  ||
			     (high & MASK_LOCKED_HI))
892 893
				continue;

I
Ingo Molnar 已提交
894 895 896 897
			/*
			 * Log the machine check that caused the threshold
			 * event.
			 */
898 899
			if (high & MASK_OVERFLOW_HI)
				goto log;
900 901
		}
	}
902 903 904
	return;

log:
905
	__log_error(bank, false, true, ((u64)high << 32) | low);
906 907 908 909 910

	/* Reset threshold block after logging error. */
	memset(&tr, 0, sizeof(tr));
	tr.b = &per_cpu(threshold_banks, cpu)[bank]->blocks[block];
	threshold_restart_bank(&tr);
911 912 913 914 915 916 917
}

/*
 * Sysfs Interface
 */

struct threshold_attr {
J
Jacob Shin 已提交
918
	struct attribute attr;
I
Ingo Molnar 已提交
919 920
	ssize_t (*show) (struct threshold_block *, char *);
	ssize_t (*store) (struct threshold_block *, const char *, size_t count);
921 922
};

I
Ingo Molnar 已提交
923 924 925
#define SHOW_FIELDS(name)						\
static ssize_t show_ ## name(struct threshold_block *b, char *buf)	\
{									\
926
	return sprintf(buf, "%lu\n", (unsigned long) b->name);		\
J
Jacob Shin 已提交
927
}
928 929 930
SHOW_FIELDS(interrupt_enable)
SHOW_FIELDS(threshold_limit)

I
Ingo Molnar 已提交
931
static ssize_t
H
Hidetoshi Seto 已提交
932
store_interrupt_enable(struct threshold_block *b, const char *buf, size_t size)
933
{
934
	struct thresh_restart tr;
I
Ingo Molnar 已提交
935 936
	unsigned long new;

937 938 939
	if (!b->interrupt_capable)
		return -EINVAL;

940
	if (kstrtoul(buf, 0, &new) < 0)
941
		return -EINVAL;
I
Ingo Molnar 已提交
942

943 944
	b->interrupt_enable = !!new;

945
	memset(&tr, 0, sizeof(tr));
I
Ingo Molnar 已提交
946 947
	tr.b		= b;

948
	smp_call_function_single(b->cpu, threshold_restart_bank, &tr, 1);
949

H
Hidetoshi Seto 已提交
950
	return size;
951 952
}

I
Ingo Molnar 已提交
953
static ssize_t
H
Hidetoshi Seto 已提交
954
store_threshold_limit(struct threshold_block *b, const char *buf, size_t size)
955
{
956
	struct thresh_restart tr;
I
Ingo Molnar 已提交
957 958
	unsigned long new;

959
	if (kstrtoul(buf, 0, &new) < 0)
960
		return -EINVAL;
I
Ingo Molnar 已提交
961

962 963 964 965
	if (new > THRESHOLD_MAX)
		new = THRESHOLD_MAX;
	if (new < 1)
		new = 1;
I
Ingo Molnar 已提交
966

967
	memset(&tr, 0, sizeof(tr));
968
	tr.old_limit = b->threshold_limit;
969
	b->threshold_limit = new;
970
	tr.b = b;
971

972
	smp_call_function_single(b->cpu, threshold_restart_bank, &tr, 1);
973

H
Hidetoshi Seto 已提交
974
	return size;
975 976
}

977 978
static ssize_t show_error_count(struct threshold_block *b, char *buf)
{
979 980 981
	u32 lo, hi;

	rdmsr_on_cpu(b->cpu, b->address, &lo, &hi);
982

983 984
	return sprintf(buf, "%u\n", ((hi & THRESHOLD_MAX) -
				     (THRESHOLD_MAX - b->threshold_limit)));
985 986
}

987 988 989 990
static struct threshold_attr error_count = {
	.attr = {.name = __stringify(error_count), .mode = 0444 },
	.show = show_error_count,
};
991

992 993 994 995 996
#define RW_ATTR(val)							\
static struct threshold_attr val = {					\
	.attr	= {.name = __stringify(val), .mode = 0644 },		\
	.show	= show_## val,						\
	.store	= store_## val,						\
997 998
};

J
Jacob Shin 已提交
999 1000
RW_ATTR(interrupt_enable);
RW_ATTR(threshold_limit);
1001 1002 1003 1004

static struct attribute *default_attrs[] = {
	&threshold_limit.attr,
	&error_count.attr,
1005 1006
	NULL,	/* possibly interrupt_enable if supported, see below */
	NULL,
1007 1008
};

I
Ingo Molnar 已提交
1009 1010
#define to_block(k)	container_of(k, struct threshold_block, kobj)
#define to_attr(a)	container_of(a, struct threshold_attr, attr)
1011 1012 1013

static ssize_t show(struct kobject *kobj, struct attribute *attr, char *buf)
{
1014
	struct threshold_block *b = to_block(kobj);
1015 1016
	struct threshold_attr *a = to_attr(attr);
	ssize_t ret;
I
Ingo Molnar 已提交
1017

1018
	ret = a->show ? a->show(b, buf) : -EIO;
I
Ingo Molnar 已提交
1019

1020 1021 1022 1023 1024 1025
	return ret;
}

static ssize_t store(struct kobject *kobj, struct attribute *attr,
		     const char *buf, size_t count)
{
1026
	struct threshold_block *b = to_block(kobj);
1027 1028
	struct threshold_attr *a = to_attr(attr);
	ssize_t ret;
I
Ingo Molnar 已提交
1029

1030
	ret = a->store ? a->store(b, buf, count) : -EIO;
I
Ingo Molnar 已提交
1031

1032 1033 1034
	return ret;
}

1035
static const struct sysfs_ops threshold_ops = {
I
Ingo Molnar 已提交
1036 1037
	.show			= show,
	.store			= store,
1038 1039 1040
};

static struct kobj_type threshold_ktype = {
I
Ingo Molnar 已提交
1041 1042
	.sysfs_ops		= &threshold_ops,
	.default_attrs		= default_attrs,
1043 1044
};

1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055
static const char *get_name(unsigned int bank, struct threshold_block *b)
{
	unsigned int bank_type;

	if (!mce_flags.smca) {
		if (b && bank == 4)
			return bank4_names(b);

		return th_names[bank];
	}

1056
	if (!smca_banks[bank].hwid)
1057 1058
		return NULL;

1059
	bank_type = smca_banks[bank].hwid->bank_type;
1060 1061 1062 1063 1064 1065 1066 1067

	if (b && bank_type == SMCA_UMC) {
		if (b->block < ARRAY_SIZE(smca_umc_block_names))
			return smca_umc_block_names[b->block];
		return NULL;
	}

	snprintf(buf_mcatype, MAX_MCATYPE_NAME_LEN,
B
Borislav Petkov 已提交
1068
		 "%s_%x", smca_get_name(bank_type),
1069
			  smca_banks[bank].id);
1070 1071 1072
	return buf_mcatype;
}

1073 1074
static int allocate_threshold_blocks(unsigned int cpu, unsigned int bank,
				     unsigned int block, u32 address)
1075 1076
{
	struct threshold_block *b = NULL;
I
Ingo Molnar 已提交
1077 1078
	u32 low, high;
	int err;
1079

1080
	if ((bank >= mca_cfg.banks) || (block >= NR_BLOCKS))
1081 1082
		return 0;

1083
	if (rdmsr_safe_on_cpu(cpu, address, &low, &high))
1084
		return 0;
1085 1086 1087 1088 1089 1090 1091 1092

	if (!(high & MASK_VALID_HI)) {
		if (block)
			goto recurse;
		else
			return 0;
	}

1093 1094
	if (!(high & MASK_CNTP_HI)  ||
	     (high & MASK_LOCKED_HI))
1095 1096 1097 1098 1099 1100
		goto recurse;

	b = kzalloc(sizeof(struct threshold_block), GFP_KERNEL);
	if (!b)
		return -ENOMEM;

I
Ingo Molnar 已提交
1101 1102 1103 1104 1105
	b->block		= block;
	b->bank			= bank;
	b->cpu			= cpu;
	b->address		= address;
	b->interrupt_enable	= 0;
1106
	b->interrupt_capable	= lvt_interrupt_supported(bank, high);
I
Ingo Molnar 已提交
1107
	b->threshold_limit	= THRESHOLD_MAX;
1108

1109
	if (b->interrupt_capable) {
1110
		threshold_ktype.default_attrs[2] = &interrupt_enable.attr;
1111 1112
		b->interrupt_enable = 1;
	} else {
1113
		threshold_ktype.default_attrs[2] = NULL;
1114
	}
1115

1116 1117
	INIT_LIST_HEAD(&b->miscj);

I
Ingo Molnar 已提交
1118
	if (per_cpu(threshold_banks, cpu)[bank]->blocks) {
1119 1120
		list_add(&b->miscj,
			 &per_cpu(threshold_banks, cpu)[bank]->blocks->miscj);
I
Ingo Molnar 已提交
1121
	} else {
1122
		per_cpu(threshold_banks, cpu)[bank]->blocks = b;
I
Ingo Molnar 已提交
1123
	}
1124

1125 1126
	err = kobject_init_and_add(&b->kobj, &threshold_ktype,
				   per_cpu(threshold_banks, cpu)[bank]->kobj,
1127
				   get_name(bank, b));
1128 1129 1130
	if (err)
		goto out_free;
recurse:
1131
	address = get_block_address(cpu, address, low, high, bank, ++block);
1132 1133
	if (!address)
		return 0;
1134

1135
	err = allocate_threshold_blocks(cpu, bank, block, address);
1136 1137 1138
	if (err)
		goto out_free;

1139 1140
	if (b)
		kobject_uevent(&b->kobj, KOBJ_ADD);
1141

1142 1143 1144 1145
	return err;

out_free:
	if (b) {
1146
		kobject_put(&b->kobj);
1147
		list_del(&b->miscj);
1148 1149 1150 1151 1152
		kfree(b);
	}
	return err;
}

1153
static int __threshold_add_blocks(struct threshold_bank *b)
1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176
{
	struct list_head *head = &b->blocks->miscj;
	struct threshold_block *pos = NULL;
	struct threshold_block *tmp = NULL;
	int err = 0;

	err = kobject_add(&b->blocks->kobj, b->kobj, b->blocks->kobj.name);
	if (err)
		return err;

	list_for_each_entry_safe(pos, tmp, head, miscj) {

		err = kobject_add(&pos->kobj, b->kobj, pos->kobj.name);
		if (err) {
			list_for_each_entry_safe_reverse(pos, tmp, head, miscj)
				kobject_del(&pos->kobj);

			return err;
		}
	}
	return err;
}

1177
static int threshold_create_bank(unsigned int cpu, unsigned int bank)
1178
{
1179
	struct device *dev = per_cpu(mce_device, cpu);
1180
	struct amd_northbridge *nb = NULL;
1181
	struct threshold_bank *b = NULL;
1182
	const char *name = get_name(bank, NULL);
1183
	int err = 0;
1184

1185 1186 1187
	if (!dev)
		return -ENODEV;

1188
	if (is_shared_bank(bank)) {
1189 1190 1191
		nb = node_to_amd_nb(amd_get_nb_id(cpu));

		/* threshold descriptor already initialized on this node? */
1192
		if (nb && nb->bank4) {
1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207
			/* yes, use it */
			b = nb->bank4;
			err = kobject_add(b->kobj, &dev->kobj, name);
			if (err)
				goto out;

			per_cpu(threshold_banks, cpu)[bank] = b;
			atomic_inc(&b->cpus);

			err = __threshold_add_blocks(b);

			goto out;
		}
	}

1208
	b = kzalloc(sizeof(struct threshold_bank), GFP_KERNEL);
1209 1210 1211 1212 1213
	if (!b) {
		err = -ENOMEM;
		goto out;
	}

1214
	b->kobj = kobject_create_and_add(name, &dev->kobj);
1215 1216
	if (!b->kobj) {
		err = -EINVAL;
1217
		goto out_free;
1218
	}
1219

1220
	per_cpu(threshold_banks, cpu)[bank] = b;
1221

1222
	if (is_shared_bank(bank)) {
1223 1224 1225
		atomic_set(&b->cpus, 1);

		/* nb is already initialized, see above */
1226 1227 1228 1229
		if (nb) {
			WARN_ON(nb->bank4);
			nb->bank4 = b;
		}
1230 1231
	}

1232
	err = allocate_threshold_blocks(cpu, bank, 0, msr_ops.misc(bank));
1233 1234
	if (!err)
		goto out;
1235

1236
 out_free:
1237
	kfree(b);
1238 1239

 out:
1240 1241 1242
	return err;
}

1243
static void deallocate_threshold_block(unsigned int cpu,
1244 1245 1246 1247 1248 1249 1250 1251 1252 1253
						 unsigned int bank)
{
	struct threshold_block *pos = NULL;
	struct threshold_block *tmp = NULL;
	struct threshold_bank *head = per_cpu(threshold_banks, cpu)[bank];

	if (!head)
		return;

	list_for_each_entry_safe(pos, tmp, &head->blocks->miscj, miscj) {
1254
		kobject_put(&pos->kobj);
1255 1256 1257 1258 1259 1260 1261 1262
		list_del(&pos->miscj);
		kfree(pos);
	}

	kfree(per_cpu(threshold_banks, cpu)[bank]->blocks);
	per_cpu(threshold_banks, cpu)[bank]->blocks = NULL;
}

1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273
static void __threshold_remove_blocks(struct threshold_bank *b)
{
	struct threshold_block *pos = NULL;
	struct threshold_block *tmp = NULL;

	kobject_del(b->kobj);

	list_for_each_entry_safe(pos, tmp, &b->blocks->miscj, miscj)
		kobject_del(&pos->kobj);
}

1274
static void threshold_remove_bank(unsigned int cpu, int bank)
1275
{
1276
	struct amd_northbridge *nb;
1277 1278 1279 1280 1281
	struct threshold_bank *b;

	b = per_cpu(threshold_banks, cpu)[bank];
	if (!b)
		return;
1282

1283 1284 1285
	if (!b->blocks)
		goto free_out;

1286
	if (is_shared_bank(bank)) {
1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300
		if (!atomic_dec_and_test(&b->cpus)) {
			__threshold_remove_blocks(b);
			per_cpu(threshold_banks, cpu)[bank] = NULL;
			return;
		} else {
			/*
			 * the last CPU on this node using the shared bank is
			 * going away, remove that bank now.
			 */
			nb = node_to_amd_nb(amd_get_nb_id(cpu));
			nb->bank4 = NULL;
		}
	}

1301 1302 1303
	deallocate_threshold_block(cpu, bank);

free_out:
1304
	kobject_del(b->kobj);
1305
	kobject_put(b->kobj);
1306 1307
	kfree(b);
	per_cpu(threshold_banks, cpu)[bank] = NULL;
1308 1309
}

1310
int mce_threshold_remove_device(unsigned int cpu)
1311
{
J
Jacob Shin 已提交
1312
	unsigned int bank;
1313

1314 1315 1316
	if (!thresholding_en)
		return 0;

1317
	for (bank = 0; bank < mca_cfg.banks; ++bank) {
1318
		if (!(per_cpu(bank_map, cpu) & (1 << bank)))
1319 1320 1321
			continue;
		threshold_remove_bank(cpu, bank);
	}
1322
	kfree(per_cpu(threshold_banks, cpu));
1323
	per_cpu(threshold_banks, cpu) = NULL;
1324
	return 0;
1325 1326
}

1327
/* create dir/files for all valid threshold banks */
1328
int mce_threshold_create_device(unsigned int cpu)
1329
{
1330 1331 1332 1333
	unsigned int bank;
	struct threshold_bank **bp;
	int err = 0;

1334 1335 1336
	if (!thresholding_en)
		return 0;

1337 1338 1339 1340
	bp = per_cpu(threshold_banks, cpu);
	if (bp)
		return 0;

1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352
	bp = kzalloc(sizeof(struct threshold_bank *) * mca_cfg.banks,
		     GFP_KERNEL);
	if (!bp)
		return -ENOMEM;

	per_cpu(threshold_banks, cpu) = bp;

	for (bank = 0; bank < mca_cfg.banks; ++bank) {
		if (!(per_cpu(bank_map, cpu) & (1 << bank)))
			continue;
		err = threshold_create_bank(cpu, bank);
		if (err)
1353
			goto err;
1354
	}
1355 1356
	return err;
err:
1357
	mce_threshold_remove_device(cpu);
1358
	return err;
1359 1360 1361 1362
}

static __init int threshold_init_device(void)
{
J
Jacob Shin 已提交
1363
	unsigned lcpu = 0;
1364

1365 1366 1367
	if (mce_threshold_vector == amd_threshold_interrupt)
		thresholding_en = true;

1368 1369
	/* to hit CPUs online before the notifier is up */
	for_each_online_cpu(lcpu) {
1370
		int err = mce_threshold_create_device(lcpu);
I
Ingo Molnar 已提交
1371

1372
		if (err)
1373
			return err;
1374
	}
I
Ingo Molnar 已提交
1375

1376
	return 0;
1377
}
1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398
/*
 * there are 3 funcs which need to be _initcalled in a logic sequence:
 * 1. xen_late_init_mcelog
 * 2. mcheck_init_device
 * 3. threshold_init_device
 *
 * xen_late_init_mcelog must register xen_mce_chrdev_device before
 * native mce_chrdev_device registration if running under xen platform;
 *
 * mcheck_init_device should be inited before threshold_init_device to
 * initialize mce_device, otherwise a NULL ptr dereference will cause panic.
 *
 * so we use following _initcalls
 * 1. device_initcall(xen_late_init_mcelog);
 * 2. device_initcall_sync(mcheck_init_device);
 * 3. late_initcall(threshold_init_device);
 *
 * when running under xen, the initcall order is 1,2,3;
 * on baremetal, we skip 1 and we do only 2 and 3.
 */
late_initcall(threshold_init_device);