mce_amd.c 22.8 KB
Newer Older
1
/*
2
 *  (c) 2005-2016 Advanced Micro Devices, Inc.
3 4 5 6 7
 *  Your use of this code is subject to the terms and conditions of the
 *  GNU general public license version 2. See "COPYING" or
 *  http://www.gnu.org/licenses/gpl.html
 *
 *  Written by Jacob Shin - AMD, Inc.
8
 *  Maintained by: Borislav Petkov <bp@alien8.de>
9
 *
B
Borislav Petkov 已提交
10
 *  All MC4_MISCi registers are shared between cores on a node.
11 12 13
 */
#include <linux/interrupt.h>
#include <linux/notifier.h>
I
Ingo Molnar 已提交
14
#include <linux/kobject.h>
15
#include <linux/percpu.h>
I
Ingo Molnar 已提交
16 17
#include <linux/errno.h>
#include <linux/sched.h>
18
#include <linux/sysfs.h>
19
#include <linux/slab.h>
I
Ingo Molnar 已提交
20 21 22 23
#include <linux/init.h>
#include <linux/cpu.h>
#include <linux/smp.h>

24
#include <asm/amd_nb.h>
25
#include <asm/apic.h>
I
Ingo Molnar 已提交
26
#include <asm/idle.h>
27 28
#include <asm/mce.h>
#include <asm/msr.h>
29
#include <asm/trace/irq_vectors.h>
30

31
#define NR_BLOCKS         5
J
Jacob Shin 已提交
32 33 34
#define THRESHOLD_MAX     0xFFF
#define INT_TYPE_APIC     0x00020000
#define MASK_VALID_HI     0x80000000
35 36
#define MASK_CNTP_HI      0x40000000
#define MASK_LOCKED_HI    0x20000000
J
Jacob Shin 已提交
37 38 39 40
#define MASK_LVTOFF_HI    0x00F00000
#define MASK_COUNT_EN_HI  0x00080000
#define MASK_INT_TYPE_HI  0x00060000
#define MASK_OVERFLOW_HI  0x00010000
41
#define MASK_ERR_COUNT_HI 0x00000FFF
42 43
#define MASK_BLKPTR_LO    0xFF000000
#define MCG_XBLK_ADDR     0xC0000400
44

45 46 47 48 49 50 51
/* Deferred error settings */
#define MSR_CU_DEF_ERR		0xC0000410
#define MASK_DEF_LVTOFF		0x000000F0
#define MASK_DEF_INT_TYPE	0x00000006
#define DEF_LVT_OFF		0x2
#define DEF_INT_TYPE_APIC	0x2

52 53 54 55 56
/* Scalable MCA: */

/* Threshold LVT offset is at MSR0xC0000410[15:12] */
#define SMCA_THR_LVT_OFF	0xF000

57 58 59 60 61 62 63 64
/*
 * OS is required to set the MCAX bit to acknowledge that it is now using the
 * new MSR ranges and new registers under each bank. It also means that the OS
 * will configure deferred errors in the new MCx_CONFIG register. If the bit is
 * not set, uncorrectable errors will cause a system panic.
 */
#define SMCA_MCAX_EN_OFF	0x1

65 66 67 68 69 70 71 72 73
static const char * const th_names[] = {
	"load_store",
	"insn_fetch",
	"combined_unit",
	"",
	"northbridge",
	"execution_unit",
};

74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102
/* Define HWID to IP type mappings for Scalable MCA */
struct amd_hwid amd_hwids[] = {
	[SMCA_F17H_CORE]	= { "f17h_core",	0xB0 },
	[SMCA_DF]		= { "data_fabric",	0x2E },
	[SMCA_UMC]		= { "umc",		0x96 },
	[SMCA_PB]		= { "param_block",	0x5 },
	[SMCA_PSP]		= { "psp",		0xFF },
	[SMCA_SMU]		= { "smu",		0x1 },
};
EXPORT_SYMBOL_GPL(amd_hwids);

const char * const amd_core_mcablock_names[] = {
	[SMCA_LS]		= "load_store",
	[SMCA_IF]		= "insn_fetch",
	[SMCA_L2_CACHE]		= "l2_cache",
	[SMCA_DE]		= "decode_unit",
	[RES]			= "",
	[SMCA_EX]		= "execution_unit",
	[SMCA_FP]		= "floating_point",
	[SMCA_L3_CACHE]		= "l3_cache",
};
EXPORT_SYMBOL_GPL(amd_core_mcablock_names);

const char * const amd_df_mcablock_names[] = {
	[SMCA_CS]		= "coherent_slave",
	[SMCA_PIE]		= "pie",
};
EXPORT_SYMBOL_GPL(amd_df_mcablock_names);

103
static DEFINE_PER_CPU(struct threshold_bank **, threshold_banks);
104 105
static DEFINE_PER_CPU(unsigned char, bank_map);	/* see which banks are on */

106
static void amd_threshold_interrupt(void);
107 108 109 110 111 112 113
static void amd_deferred_error_interrupt(void);

static void default_deferred_error_interrupt(void)
{
	pr_err("Unexpected deferred interrupt at vector %x\n", DEFERRED_ERROR_VECTOR);
}
void (*deferred_error_int_vector)(void) = default_deferred_error_interrupt;
114

115 116 117 118
/*
 * CPU Initialization
 */

119
struct thresh_restart {
I
Ingo Molnar 已提交
120 121
	struct threshold_block	*b;
	int			reset;
122 123
	int			set_lvt_off;
	int			lvt_off;
I
Ingo Molnar 已提交
124
	u16			old_limit;
125 126
};

127 128
static inline bool is_shared_bank(int bank)
{
129 130 131 132 133 134 135
	/*
	 * Scalable MCA provides for only one core to have access to the MSRs of
	 * a shared bank.
	 */
	if (mce_flags.smca)
		return false;

136 137 138 139
	/* Bank 4 is for northbridge reporting and is thus shared */
	return (bank == 4);
}

140
static const char *bank4_names(const struct threshold_block *b)
141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159
{
	switch (b->address) {
	/* MSR4_MISC0 */
	case 0x00000413:
		return "dram";

	case 0xc0000408:
		return "ht_links";

	case 0xc0000409:
		return "l3_cache";

	default:
		WARN(1, "Funny MSR: 0x%08x\n", b->address);
		return "";
	}
};


160 161 162 163 164 165 166 167 168 169 170 171 172 173 174
static bool lvt_interrupt_supported(unsigned int bank, u32 msr_high_bits)
{
	/*
	 * bank 4 supports APIC LVT interrupts implicitly since forever.
	 */
	if (bank == 4)
		return true;

	/*
	 * IntP: interrupt present; if this bit is set, the thresholding
	 * bank can generate APIC LVT interrupts
	 */
	return msr_high_bits & BIT(28);
}

175 176 177 178 179 180 181 182 183 184 185 186
static int lvt_off_valid(struct threshold_block *b, int apic, u32 lo, u32 hi)
{
	int msr = (hi & MASK_LVTOFF_HI) >> 20;

	if (apic < 0) {
		pr_err(FW_BUG "cpu %d, failed to setup threshold interrupt "
		       "for bank %d, block %d (MSR%08X=0x%x%08x)\n", b->cpu,
		       b->bank, b->block, b->address, hi, lo);
		return 0;
	}

	if (apic != msr) {
187 188 189 190 191 192 193 194
		/*
		 * On SMCA CPUs, LVT offset is programmed at a different MSR, and
		 * the BIOS provides the value. The original field where LVT offset
		 * was set is reserved. Return early here:
		 */
		if (mce_flags.smca)
			return 0;

195 196 197 198 199 200 201 202 203
		pr_err(FW_BUG "cpu %d, invalid threshold interrupt offset %d "
		       "for bank %d, block %d (MSR%08X=0x%x%08x)\n",
		       b->cpu, apic, b->bank, b->block, b->address, hi, lo);
		return 0;
	}

	return 1;
};

204
/* Reprogram MCx_MISC MSR behind this threshold bank. */
205
static void threshold_restart_bank(void *_tr)
206
{
207
	struct thresh_restart *tr = _tr;
208
	u32 hi, lo;
209

210
	rdmsr(tr->b->address, lo, hi);
211

212
	if (tr->b->threshold_limit < (hi & THRESHOLD_MAX))
213
		tr->reset = 1;	/* limit cannot be lower than err count */
214

215
	if (tr->reset) {		/* reset err count and overflow bit */
216 217
		hi =
		    (hi & ~(MASK_ERR_COUNT_HI | MASK_OVERFLOW_HI)) |
218 219
		    (THRESHOLD_MAX - tr->b->threshold_limit);
	} else if (tr->old_limit) {	/* change limit w/o reset */
220
		int new_count = (hi & THRESHOLD_MAX) +
221
		    (tr->old_limit - tr->b->threshold_limit);
I
Ingo Molnar 已提交
222

223
		hi = (hi & ~MASK_ERR_COUNT_HI) |
224 225 226
		    (new_count & THRESHOLD_MAX);
	}

227 228 229 230 231 232
	/* clear IntType */
	hi &= ~MASK_INT_TYPE_HI;

	if (!tr->b->interrupt_capable)
		goto done;

233
	if (tr->set_lvt_off) {
234 235 236 237 238
		if (lvt_off_valid(tr->b, tr->lvt_off, lo, hi)) {
			/* set new lvt offset */
			hi &= ~MASK_LVTOFF_HI;
			hi |= tr->lvt_off << 20;
		}
239 240
	}

241 242 243 244
	if (tr->b->interrupt_enable)
		hi |= INT_TYPE_APIC;

 done:
245

246 247
	hi |= MASK_COUNT_EN_HI;
	wrmsr(tr->b->address, lo, hi);
248 249
}

250 251 252 253 254 255 256 257 258 259 260 261
static void mce_threshold_block_init(struct threshold_block *b, int offset)
{
	struct thresh_restart tr = {
		.b			= b,
		.set_lvt_off		= 1,
		.lvt_off		= offset,
	};

	b->threshold_limit		= THRESHOLD_MAX;
	threshold_restart_bank(&tr);
};

262
static int setup_APIC_mce_threshold(int reserved, int new)
263 264 265 266 267 268 269 270
{
	if (reserved < 0 && !setup_APIC_eilvt(new, THRESHOLD_APIC_VECTOR,
					      APIC_EILVT_MSG_FIX, 0))
		return new;

	return reserved;
}

271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303
static int setup_APIC_deferred_error(int reserved, int new)
{
	if (reserved < 0 && !setup_APIC_eilvt(new, DEFERRED_ERROR_VECTOR,
					      APIC_EILVT_MSG_FIX, 0))
		return new;

	return reserved;
}

static void deferred_error_interrupt_enable(struct cpuinfo_x86 *c)
{
	u32 low = 0, high = 0;
	int def_offset = -1, def_new;

	if (rdmsr_safe(MSR_CU_DEF_ERR, &low, &high))
		return;

	def_new = (low & MASK_DEF_LVTOFF) >> 4;
	if (!(low & MASK_DEF_LVTOFF)) {
		pr_err(FW_BUG "Your BIOS is not setting up LVT offset 0x2 for deferred error IRQs correctly.\n");
		def_new = DEF_LVT_OFF;
		low = (low & ~MASK_DEF_LVTOFF) | (DEF_LVT_OFF << 4);
	}

	def_offset = setup_APIC_deferred_error(def_offset, def_new);
	if ((def_offset == def_new) &&
	    (deferred_error_int_vector != amd_deferred_error_interrupt))
		deferred_error_int_vector = amd_deferred_error_interrupt;

	low = (low & ~MASK_DEF_INT_TYPE) | DEF_INT_TYPE_APIC;
	wrmsr(MSR_CU_DEF_ERR, low, high);
}

304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335
static u32 get_block_address(u32 current_addr, u32 low, u32 high,
			     unsigned int bank, unsigned int block)
{
	u32 addr = 0, offset = 0;

	if (mce_flags.smca) {
		if (!block) {
			addr = MSR_AMD64_SMCA_MCx_MISC(bank);
		} else {
			/*
			 * For SMCA enabled processors, BLKPTR field of the
			 * first MISC register (MCx_MISC0) indicates presence of
			 * additional MISC register set (MISC1-4).
			 */
			u32 low, high;

			if (rdmsr_safe(MSR_AMD64_SMCA_MCx_CONFIG(bank), &low, &high))
				return addr;

			if (!(low & MCI_CONFIG_MCAX))
				return addr;

			if (!rdmsr_safe(MSR_AMD64_SMCA_MCx_MISC(bank), &low, &high) &&
			    (low & MASK_BLKPTR_LO))
				addr = MSR_AMD64_SMCA_MCx_MISCy(bank, block - 1);
		}
		return addr;
	}

	/* Fall back to method we used for older processors: */
	switch (block) {
	case 0:
336
		addr = msr_ops.misc(bank);
337 338 339 340 341 342 343 344 345 346 347 348
		break;
	case 1:
		offset = ((low & MASK_BLKPTR_LO) >> 21);
		if (offset)
			addr = MCG_XBLK_ADDR + offset;
		break;
	default:
		addr = ++current_addr;
	}
	return addr;
}

349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373
static int
prepare_threshold_block(unsigned int bank, unsigned int block, u32 addr,
			int offset, u32 misc_high)
{
	unsigned int cpu = smp_processor_id();
	struct threshold_block b;
	int new;

	if (!block)
		per_cpu(bank_map, cpu) |= (1 << bank);

	memset(&b, 0, sizeof(b));
	b.cpu			= cpu;
	b.bank			= bank;
	b.block			= block;
	b.address		= addr;
	b.interrupt_capable	= lvt_interrupt_supported(bank, misc_high);

	if (!b.interrupt_capable)
		goto done;

	b.interrupt_enable = 1;

	if (mce_flags.smca) {
		u32 smca_low, smca_high;
374 375 376 377 378 379
		u32 smca_addr = MSR_AMD64_SMCA_MCx_CONFIG(bank);

		if (!rdmsr_safe(smca_addr, &smca_low, &smca_high)) {
			smca_high |= SMCA_MCAX_EN_OFF;
			wrmsr(smca_addr, smca_low, smca_high);
		}
380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401

		/* Gather LVT offset for thresholding: */
		if (rdmsr_safe(MSR_CU_DEF_ERR, &smca_low, &smca_high))
			goto out;

		new = (smca_low & SMCA_THR_LVT_OFF) >> 12;
	} else {
		new = (misc_high & MASK_LVTOFF_HI) >> 20;
	}

	offset = setup_APIC_mce_threshold(offset, new);

	if ((offset == new) && (mce_threshold_vector != amd_threshold_interrupt))
		mce_threshold_vector = amd_threshold_interrupt;

done:
	mce_threshold_block_init(&b, offset);

out:
	return offset;
}

402
/* cpu init entry point, called from mce.c with preempt off */
403
void mce_amd_feature_init(struct cpuinfo_x86 *c)
404
{
405
	u32 low = 0, high = 0, address = 0;
I
Ingo Molnar 已提交
406
	unsigned int bank, block;
407
	int offset = -1;
408

409
	for (bank = 0; bank < mca_cfg.banks; ++bank) {
410
		for (block = 0; block < NR_BLOCKS; ++block) {
411 412 413
			address = get_block_address(address, low, high, bank, block);
			if (!address)
				break;
414 415

			if (rdmsr_safe(address, &low, &high))
416
				break;
417

418 419
			if (!(high & MASK_VALID_HI))
				continue;
420

421 422
			if (!(high & MASK_CNTP_HI)  ||
			     (high & MASK_LOCKED_HI))
423 424
				continue;

425
			offset = prepare_threshold_block(bank, block, address, offset, high);
426
		}
427
	}
428 429 430

	if (mce_flags.succor)
		deferred_error_interrupt_enable(c);
431 432
}

433 434
static void
__log_error(unsigned int bank, bool deferred_err, bool threshold_err, u64 misc)
435
{
436 437
	u32 msr_status = msr_ops.status(bank);
	u32 msr_addr = msr_ops.addr(bank);
438 439 440
	struct mce m;
	u64 status;

441 442 443 444 445 446 447 448 449
	WARN_ON_ONCE(deferred_err && threshold_err);

	if (deferred_err && mce_flags.smca) {
		msr_status = MSR_AMD64_SMCA_MCx_DESTAT(bank);
		msr_addr = MSR_AMD64_SMCA_MCx_DEADDR(bank);
	}

	rdmsrl(msr_status, status);

450 451 452 453 454 455 456
	if (!(status & MCI_STATUS_VAL))
		return;

	mce_setup(&m);

	m.status = status;
	m.bank = bank;
457

458 459 460
	if (threshold_err)
		m.misc = misc;

461
	if (m.status & MCI_STATUS_ADDRV)
462
		rdmsrl(msr_addr, m.addr);
463

464
	mce_log(&m);
465 466

	wrmsrl(msr_status, 0);
467 468
}

469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494
static inline void __smp_deferred_error_interrupt(void)
{
	inc_irq_stat(irq_deferred_error_count);
	deferred_error_int_vector();
}

asmlinkage __visible void smp_deferred_error_interrupt(void)
{
	entering_irq();
	__smp_deferred_error_interrupt();
	exiting_ack_irq();
}

asmlinkage __visible void smp_trace_deferred_error_interrupt(void)
{
	entering_irq();
	trace_deferred_error_apic_entry(DEFERRED_ERROR_VECTOR);
	__smp_deferred_error_interrupt();
	trace_deferred_error_apic_exit(DEFERRED_ERROR_VECTOR);
	exiting_ack_irq();
}

/* APIC interrupt handler for deferred errors */
static void amd_deferred_error_interrupt(void)
{
	unsigned int bank;
495 496
	u32 msr_status;
	u64 status;
497 498

	for (bank = 0; bank < mca_cfg.banks; ++bank) {
499 500 501 502
		msr_status = (mce_flags.smca) ? MSR_AMD64_SMCA_MCx_DESTAT(bank)
					      : msr_ops.status(bank);

		rdmsrl(msr_status, status);
503 504 505 506 507

		if (!(status & MCI_STATUS_VAL) ||
		    !(status & MCI_STATUS_DEFERRED))
			continue;

508
		__log_error(bank, true, false, 0);
509 510 511 512
		break;
	}
}

513 514 515 516 517 518 519 520 521
/*
 * APIC Interrupt Handler
 */

/*
 * threshold interrupt handler will service THRESHOLD_APIC_VECTOR.
 * the interrupt goes off when error_count reaches threshold_limit.
 * the handler will simply log mcelog w/ software defined bank number.
 */
522

523
static void amd_threshold_interrupt(void)
524
{
I
Ingo Molnar 已提交
525
	u32 low = 0, high = 0, address = 0;
526
	int cpu = smp_processor_id();
527
	unsigned int bank, block;
528 529

	/* assume first bank caused it */
530
	for (bank = 0; bank < mca_cfg.banks; ++bank) {
531
		if (!(per_cpu(bank_map, cpu) & (1 << bank)))
532
			continue;
533
		for (block = 0; block < NR_BLOCKS; ++block) {
534 535 536
			address = get_block_address(address, low, high, bank, block);
			if (!address)
				break;
537 538

			if (rdmsr_safe(address, &low, &high))
539
				break;
540 541 542 543 544 545 546 547

			if (!(high & MASK_VALID_HI)) {
				if (block)
					continue;
				else
					break;
			}

548 549
			if (!(high & MASK_CNTP_HI)  ||
			     (high & MASK_LOCKED_HI))
550 551
				continue;

I
Ingo Molnar 已提交
552 553 554 555
			/*
			 * Log the machine check that caused the threshold
			 * event.
			 */
556 557
			if (high & MASK_OVERFLOW_HI)
				goto log;
558 559
		}
	}
560 561 562
	return;

log:
563
	__log_error(bank, false, true, ((u64)high << 32) | low);
564 565 566 567 568 569 570
}

/*
 * Sysfs Interface
 */

struct threshold_attr {
J
Jacob Shin 已提交
571
	struct attribute attr;
I
Ingo Molnar 已提交
572 573
	ssize_t (*show) (struct threshold_block *, char *);
	ssize_t (*store) (struct threshold_block *, const char *, size_t count);
574 575
};

I
Ingo Molnar 已提交
576 577 578
#define SHOW_FIELDS(name)						\
static ssize_t show_ ## name(struct threshold_block *b, char *buf)	\
{									\
579
	return sprintf(buf, "%lu\n", (unsigned long) b->name);		\
J
Jacob Shin 已提交
580
}
581 582 583
SHOW_FIELDS(interrupt_enable)
SHOW_FIELDS(threshold_limit)

I
Ingo Molnar 已提交
584
static ssize_t
H
Hidetoshi Seto 已提交
585
store_interrupt_enable(struct threshold_block *b, const char *buf, size_t size)
586
{
587
	struct thresh_restart tr;
I
Ingo Molnar 已提交
588 589
	unsigned long new;

590 591 592
	if (!b->interrupt_capable)
		return -EINVAL;

593
	if (kstrtoul(buf, 0, &new) < 0)
594
		return -EINVAL;
I
Ingo Molnar 已提交
595

596 597
	b->interrupt_enable = !!new;

598
	memset(&tr, 0, sizeof(tr));
I
Ingo Molnar 已提交
599 600
	tr.b		= b;

601
	smp_call_function_single(b->cpu, threshold_restart_bank, &tr, 1);
602

H
Hidetoshi Seto 已提交
603
	return size;
604 605
}

I
Ingo Molnar 已提交
606
static ssize_t
H
Hidetoshi Seto 已提交
607
store_threshold_limit(struct threshold_block *b, const char *buf, size_t size)
608
{
609
	struct thresh_restart tr;
I
Ingo Molnar 已提交
610 611
	unsigned long new;

612
	if (kstrtoul(buf, 0, &new) < 0)
613
		return -EINVAL;
I
Ingo Molnar 已提交
614

615 616 617 618
	if (new > THRESHOLD_MAX)
		new = THRESHOLD_MAX;
	if (new < 1)
		new = 1;
I
Ingo Molnar 已提交
619

620
	memset(&tr, 0, sizeof(tr));
621
	tr.old_limit = b->threshold_limit;
622
	b->threshold_limit = new;
623
	tr.b = b;
624

625
	smp_call_function_single(b->cpu, threshold_restart_bank, &tr, 1);
626

H
Hidetoshi Seto 已提交
627
	return size;
628 629
}

630 631
static ssize_t show_error_count(struct threshold_block *b, char *buf)
{
632 633 634
	u32 lo, hi;

	rdmsr_on_cpu(b->cpu, b->address, &lo, &hi);
635

636 637
	return sprintf(buf, "%u\n", ((hi & THRESHOLD_MAX) -
				     (THRESHOLD_MAX - b->threshold_limit)));
638 639
}

640 641 642 643
static struct threshold_attr error_count = {
	.attr = {.name = __stringify(error_count), .mode = 0444 },
	.show = show_error_count,
};
644

645 646 647 648 649
#define RW_ATTR(val)							\
static struct threshold_attr val = {					\
	.attr	= {.name = __stringify(val), .mode = 0644 },		\
	.show	= show_## val,						\
	.store	= store_## val,						\
650 651
};

J
Jacob Shin 已提交
652 653
RW_ATTR(interrupt_enable);
RW_ATTR(threshold_limit);
654 655 656 657

static struct attribute *default_attrs[] = {
	&threshold_limit.attr,
	&error_count.attr,
658 659
	NULL,	/* possibly interrupt_enable if supported, see below */
	NULL,
660 661
};

I
Ingo Molnar 已提交
662 663
#define to_block(k)	container_of(k, struct threshold_block, kobj)
#define to_attr(a)	container_of(a, struct threshold_attr, attr)
664 665 666

static ssize_t show(struct kobject *kobj, struct attribute *attr, char *buf)
{
667
	struct threshold_block *b = to_block(kobj);
668 669
	struct threshold_attr *a = to_attr(attr);
	ssize_t ret;
I
Ingo Molnar 已提交
670

671
	ret = a->show ? a->show(b, buf) : -EIO;
I
Ingo Molnar 已提交
672

673 674 675 676 677 678
	return ret;
}

static ssize_t store(struct kobject *kobj, struct attribute *attr,
		     const char *buf, size_t count)
{
679
	struct threshold_block *b = to_block(kobj);
680 681
	struct threshold_attr *a = to_attr(attr);
	ssize_t ret;
I
Ingo Molnar 已提交
682

683
	ret = a->store ? a->store(b, buf, count) : -EIO;
I
Ingo Molnar 已提交
684

685 686 687
	return ret;
}

688
static const struct sysfs_ops threshold_ops = {
I
Ingo Molnar 已提交
689 690
	.show			= show,
	.store			= store,
691 692 693
};

static struct kobj_type threshold_ktype = {
I
Ingo Molnar 已提交
694 695
	.sysfs_ops		= &threshold_ops,
	.default_attrs		= default_attrs,
696 697
};

698 699
static int allocate_threshold_blocks(unsigned int cpu, unsigned int bank,
				     unsigned int block, u32 address)
700 701
{
	struct threshold_block *b = NULL;
I
Ingo Molnar 已提交
702 703
	u32 low, high;
	int err;
704

705
	if ((bank >= mca_cfg.banks) || (block >= NR_BLOCKS))
706 707
		return 0;

708
	if (rdmsr_safe_on_cpu(cpu, address, &low, &high))
709
		return 0;
710 711 712 713 714 715 716 717

	if (!(high & MASK_VALID_HI)) {
		if (block)
			goto recurse;
		else
			return 0;
	}

718 719
	if (!(high & MASK_CNTP_HI)  ||
	     (high & MASK_LOCKED_HI))
720 721 722 723 724 725
		goto recurse;

	b = kzalloc(sizeof(struct threshold_block), GFP_KERNEL);
	if (!b)
		return -ENOMEM;

I
Ingo Molnar 已提交
726 727 728 729 730
	b->block		= block;
	b->bank			= bank;
	b->cpu			= cpu;
	b->address		= address;
	b->interrupt_enable	= 0;
731
	b->interrupt_capable	= lvt_interrupt_supported(bank, high);
I
Ingo Molnar 已提交
732
	b->threshold_limit	= THRESHOLD_MAX;
733

734
	if (b->interrupt_capable) {
735
		threshold_ktype.default_attrs[2] = &interrupt_enable.attr;
736 737
		b->interrupt_enable = 1;
	} else {
738
		threshold_ktype.default_attrs[2] = NULL;
739
	}
740

741 742
	INIT_LIST_HEAD(&b->miscj);

I
Ingo Molnar 已提交
743
	if (per_cpu(threshold_banks, cpu)[bank]->blocks) {
744 745
		list_add(&b->miscj,
			 &per_cpu(threshold_banks, cpu)[bank]->blocks->miscj);
I
Ingo Molnar 已提交
746
	} else {
747
		per_cpu(threshold_banks, cpu)[bank]->blocks = b;
I
Ingo Molnar 已提交
748
	}
749

750 751
	err = kobject_init_and_add(&b->kobj, &threshold_ktype,
				   per_cpu(threshold_banks, cpu)[bank]->kobj,
752
				   (bank == 4 ? bank4_names(b) : th_names[bank]));
753 754 755
	if (err)
		goto out_free;
recurse:
756 757 758
	address = get_block_address(address, low, high, bank, ++block);
	if (!address)
		return 0;
759

760
	err = allocate_threshold_blocks(cpu, bank, block, address);
761 762 763
	if (err)
		goto out_free;

764 765
	if (b)
		kobject_uevent(&b->kobj, KOBJ_ADD);
766

767 768 769 770
	return err;

out_free:
	if (b) {
771
		kobject_put(&b->kobj);
772
		list_del(&b->miscj);
773 774 775 776 777
		kfree(b);
	}
	return err;
}

778
static int __threshold_add_blocks(struct threshold_bank *b)
779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801
{
	struct list_head *head = &b->blocks->miscj;
	struct threshold_block *pos = NULL;
	struct threshold_block *tmp = NULL;
	int err = 0;

	err = kobject_add(&b->blocks->kobj, b->kobj, b->blocks->kobj.name);
	if (err)
		return err;

	list_for_each_entry_safe(pos, tmp, head, miscj) {

		err = kobject_add(&pos->kobj, b->kobj, pos->kobj.name);
		if (err) {
			list_for_each_entry_safe_reverse(pos, tmp, head, miscj)
				kobject_del(&pos->kobj);

			return err;
		}
	}
	return err;
}

802
static int threshold_create_bank(unsigned int cpu, unsigned int bank)
803
{
804
	struct device *dev = per_cpu(mce_device, cpu);
805
	struct amd_northbridge *nb = NULL;
806
	struct threshold_bank *b = NULL;
807
	const char *name = th_names[bank];
808
	int err = 0;
809

810
	if (is_shared_bank(bank)) {
811 812 813
		nb = node_to_amd_nb(amd_get_nb_id(cpu));

		/* threshold descriptor already initialized on this node? */
814
		if (nb && nb->bank4) {
815 816 817 818 819 820 821 822 823 824 825 826 827 828 829
			/* yes, use it */
			b = nb->bank4;
			err = kobject_add(b->kobj, &dev->kobj, name);
			if (err)
				goto out;

			per_cpu(threshold_banks, cpu)[bank] = b;
			atomic_inc(&b->cpus);

			err = __threshold_add_blocks(b);

			goto out;
		}
	}

830
	b = kzalloc(sizeof(struct threshold_bank), GFP_KERNEL);
831 832 833 834 835
	if (!b) {
		err = -ENOMEM;
		goto out;
	}

836
	b->kobj = kobject_create_and_add(name, &dev->kobj);
837 838
	if (!b->kobj) {
		err = -EINVAL;
839
		goto out_free;
840
	}
841

842
	per_cpu(threshold_banks, cpu)[bank] = b;
843

844
	if (is_shared_bank(bank)) {
845 846 847
		atomic_set(&b->cpus, 1);

		/* nb is already initialized, see above */
848 849 850 851
		if (nb) {
			WARN_ON(nb->bank4);
			nb->bank4 = b;
		}
852 853
	}

854
	err = allocate_threshold_blocks(cpu, bank, 0, MSR_IA32_MCx_MISC(bank));
855 856
	if (!err)
		goto out;
857

858
 out_free:
859
	kfree(b);
860 861

 out:
862 863 864 865
	return err;
}

/* create dir/files for all valid threshold banks */
866
static int threshold_create_device(unsigned int cpu)
867
{
J
Jacob Shin 已提交
868
	unsigned int bank;
869
	struct threshold_bank **bp;
870 871
	int err = 0;

872 873 874 875 876 877 878 879
	bp = kzalloc(sizeof(struct threshold_bank *) * mca_cfg.banks,
		     GFP_KERNEL);
	if (!bp)
		return -ENOMEM;

	per_cpu(threshold_banks, cpu) = bp;

	for (bank = 0; bank < mca_cfg.banks; ++bank) {
880
		if (!(per_cpu(bank_map, cpu) & (1 << bank)))
881 882 883
			continue;
		err = threshold_create_bank(cpu, bank);
		if (err)
884
			return err;
885
	}
886

887 888 889
	return err;
}

890
static void deallocate_threshold_block(unsigned int cpu,
891 892 893 894 895 896 897 898 899 900
						 unsigned int bank)
{
	struct threshold_block *pos = NULL;
	struct threshold_block *tmp = NULL;
	struct threshold_bank *head = per_cpu(threshold_banks, cpu)[bank];

	if (!head)
		return;

	list_for_each_entry_safe(pos, tmp, &head->blocks->miscj, miscj) {
901
		kobject_put(&pos->kobj);
902 903 904 905 906 907 908 909
		list_del(&pos->miscj);
		kfree(pos);
	}

	kfree(per_cpu(threshold_banks, cpu)[bank]->blocks);
	per_cpu(threshold_banks, cpu)[bank]->blocks = NULL;
}

910 911 912 913 914 915 916 917 918 919 920
static void __threshold_remove_blocks(struct threshold_bank *b)
{
	struct threshold_block *pos = NULL;
	struct threshold_block *tmp = NULL;

	kobject_del(b->kobj);

	list_for_each_entry_safe(pos, tmp, &b->blocks->miscj, miscj)
		kobject_del(&pos->kobj);
}

921
static void threshold_remove_bank(unsigned int cpu, int bank)
922
{
923
	struct amd_northbridge *nb;
924 925 926 927 928
	struct threshold_bank *b;

	b = per_cpu(threshold_banks, cpu)[bank];
	if (!b)
		return;
929

930 931 932
	if (!b->blocks)
		goto free_out;

933
	if (is_shared_bank(bank)) {
934 935 936 937 938 939 940 941 942 943 944 945 946 947
		if (!atomic_dec_and_test(&b->cpus)) {
			__threshold_remove_blocks(b);
			per_cpu(threshold_banks, cpu)[bank] = NULL;
			return;
		} else {
			/*
			 * the last CPU on this node using the shared bank is
			 * going away, remove that bank now.
			 */
			nb = node_to_amd_nb(amd_get_nb_id(cpu));
			nb->bank4 = NULL;
		}
	}

948 949 950
	deallocate_threshold_block(cpu, bank);

free_out:
951
	kobject_del(b->kobj);
952
	kobject_put(b->kobj);
953 954
	kfree(b);
	per_cpu(threshold_banks, cpu)[bank] = NULL;
955 956
}

957
static void threshold_remove_device(unsigned int cpu)
958
{
J
Jacob Shin 已提交
959
	unsigned int bank;
960

961
	for (bank = 0; bank < mca_cfg.banks; ++bank) {
962
		if (!(per_cpu(bank_map, cpu) & (1 << bank)))
963 964 965
			continue;
		threshold_remove_bank(cpu, bank);
	}
966
	kfree(per_cpu(threshold_banks, cpu));
967 968 969
}

/* get notified when a cpu comes on/off */
970
static void
I
Ingo Molnar 已提交
971
amd_64_threshold_cpu_callback(unsigned long action, unsigned int cpu)
972 973 974
{
	switch (action) {
	case CPU_ONLINE:
975
	case CPU_ONLINE_FROZEN:
976 977 978
		threshold_create_device(cpu);
		break;
	case CPU_DEAD:
979
	case CPU_DEAD_FROZEN:
980 981 982 983 984 985 986 987 988
		threshold_remove_device(cpu);
		break;
	default:
		break;
	}
}

static __init int threshold_init_device(void)
{
J
Jacob Shin 已提交
989
	unsigned lcpu = 0;
990 991 992

	/* to hit CPUs online before the notifier is up */
	for_each_online_cpu(lcpu) {
993
		int err = threshold_create_device(lcpu);
I
Ingo Molnar 已提交
994

995
		if (err)
996
			return err;
997
	}
998
	threshold_cpu_callback = amd_64_threshold_cpu_callback;
I
Ingo Molnar 已提交
999

1000
	return 0;
1001
}
1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022
/*
 * there are 3 funcs which need to be _initcalled in a logic sequence:
 * 1. xen_late_init_mcelog
 * 2. mcheck_init_device
 * 3. threshold_init_device
 *
 * xen_late_init_mcelog must register xen_mce_chrdev_device before
 * native mce_chrdev_device registration if running under xen platform;
 *
 * mcheck_init_device should be inited before threshold_init_device to
 * initialize mce_device, otherwise a NULL ptr dereference will cause panic.
 *
 * so we use following _initcalls
 * 1. device_initcall(xen_late_init_mcelog);
 * 2. device_initcall_sync(mcheck_init_device);
 * 3. late_initcall(threshold_init_device);
 *
 * when running under xen, the initcall order is 1,2,3;
 * on baremetal, we skip 1 and we do only 2 and 3.
 */
late_initcall(threshold_init_device);