mce_amd.c 27.8 KB
Newer Older
1
/*
2
 *  (c) 2005-2016 Advanced Micro Devices, Inc.
3 4 5 6 7
 *  Your use of this code is subject to the terms and conditions of the
 *  GNU general public license version 2. See "COPYING" or
 *  http://www.gnu.org/licenses/gpl.html
 *
 *  Written by Jacob Shin - AMD, Inc.
8
 *  Maintained by: Borislav Petkov <bp@alien8.de>
9
 *
B
Borislav Petkov 已提交
10
 *  All MC4_MISCi registers are shared between cores on a node.
11 12 13
 */
#include <linux/interrupt.h>
#include <linux/notifier.h>
I
Ingo Molnar 已提交
14
#include <linux/kobject.h>
15
#include <linux/percpu.h>
I
Ingo Molnar 已提交
16 17
#include <linux/errno.h>
#include <linux/sched.h>
18
#include <linux/sysfs.h>
19
#include <linux/slab.h>
I
Ingo Molnar 已提交
20 21 22
#include <linux/init.h>
#include <linux/cpu.h>
#include <linux/smp.h>
23
#include <linux/string.h>
I
Ingo Molnar 已提交
24

25
#include <asm/amd_nb.h>
26
#include <asm/apic.h>
I
Ingo Molnar 已提交
27
#include <asm/idle.h>
28 29
#include <asm/mce.h>
#include <asm/msr.h>
30
#include <asm/trace/irq_vectors.h>
31

32
#define NR_BLOCKS         5
J
Jacob Shin 已提交
33 34 35
#define THRESHOLD_MAX     0xFFF
#define INT_TYPE_APIC     0x00020000
#define MASK_VALID_HI     0x80000000
36 37
#define MASK_CNTP_HI      0x40000000
#define MASK_LOCKED_HI    0x20000000
J
Jacob Shin 已提交
38 39 40 41
#define MASK_LVTOFF_HI    0x00F00000
#define MASK_COUNT_EN_HI  0x00080000
#define MASK_INT_TYPE_HI  0x00060000
#define MASK_OVERFLOW_HI  0x00010000
42
#define MASK_ERR_COUNT_HI 0x00000FFF
43 44
#define MASK_BLKPTR_LO    0xFF000000
#define MCG_XBLK_ADDR     0xC0000400
45

46 47 48 49 50 51 52
/* Deferred error settings */
#define MSR_CU_DEF_ERR		0xC0000410
#define MASK_DEF_LVTOFF		0x000000F0
#define MASK_DEF_INT_TYPE	0x00000006
#define DEF_LVT_OFF		0x2
#define DEF_INT_TYPE_APIC	0x2

53 54 55 56 57
/* Scalable MCA: */

/* Threshold LVT offset is at MSR0xC0000410[15:12] */
#define SMCA_THR_LVT_OFF	0xF000

58 59 60 61 62 63 64 65 66
static const char * const th_names[] = {
	"load_store",
	"insn_fetch",
	"combined_unit",
	"",
	"northbridge",
	"execution_unit",
};

67 68 69 70 71
static const char * const smca_umc_block_names[] = {
	"dram_ecc",
	"misc_umc"
};

B
Borislav Petkov 已提交
72 73 74 75 76 77
struct smca_bank_name {
	const char *name;	/* Short name for sysfs */
	const char *long_name;	/* Long name for pretty-printing */
};

static struct smca_bank_name smca_names[] = {
78 79 80 81 82 83 84 85 86 87 88 89 90
	[SMCA_LS]	= { "load_store",	"Load Store Unit" },
	[SMCA_IF]	= { "insn_fetch",	"Instruction Fetch Unit" },
	[SMCA_L2_CACHE]	= { "l2_cache",		"L2 Cache" },
	[SMCA_DE]	= { "decode_unit",	"Decode Unit" },
	[SMCA_EX]	= { "execution_unit",	"Execution Unit" },
	[SMCA_FP]	= { "floating_point",	"Floating Point Unit" },
	[SMCA_L3_CACHE]	= { "l3_cache",		"L3 Cache" },
	[SMCA_CS]	= { "coherent_slave",	"Coherent Slave" },
	[SMCA_PIE]	= { "pie",		"Power, Interrupts, etc." },
	[SMCA_UMC]	= { "umc",		"Unified Memory Controller" },
	[SMCA_PB]	= { "param_block",	"Parameter Block" },
	[SMCA_PSP]	= { "psp",		"Platform Security Processor" },
	[SMCA_SMU]	= { "smu",		"System Management Unit" },
91
};
B
Borislav Petkov 已提交
92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108

const char *smca_get_name(enum smca_bank_types t)
{
	if (t >= N_SMCA_BANK_TYPES)
		return NULL;

	return smca_names[t].name;
}

const char *smca_get_long_name(enum smca_bank_types t)
{
	if (t >= N_SMCA_BANK_TYPES)
		return NULL;

	return smca_names[t].long_name;
}
EXPORT_SYMBOL_GPL(smca_get_long_name);
109

110
static struct smca_hwid smca_hwid_mcatypes[] = {
111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131
	/* { bank_type, hwid_mcatype, xec_bitmap } */

	/* ZN Core (HWID=0xB0) MCA types */
	{ SMCA_LS,	 HWID_MCATYPE(0xB0, 0x0), 0x1FFFEF },
	{ SMCA_IF,	 HWID_MCATYPE(0xB0, 0x1), 0x3FFF },
	{ SMCA_L2_CACHE, HWID_MCATYPE(0xB0, 0x2), 0xF },
	{ SMCA_DE,	 HWID_MCATYPE(0xB0, 0x3), 0x1FF },
	/* HWID 0xB0 MCATYPE 0x4 is Reserved */
	{ SMCA_EX,	 HWID_MCATYPE(0xB0, 0x5), 0x7FF },
	{ SMCA_FP,	 HWID_MCATYPE(0xB0, 0x6), 0x7F },
	{ SMCA_L3_CACHE, HWID_MCATYPE(0xB0, 0x7), 0xFF },

	/* Data Fabric MCA types */
	{ SMCA_CS,	 HWID_MCATYPE(0x2E, 0x0), 0x1FF },
	{ SMCA_PIE,	 HWID_MCATYPE(0x2E, 0x1), 0xF },

	/* Unified Memory Controller MCA type */
	{ SMCA_UMC,	 HWID_MCATYPE(0x96, 0x0), 0x3F },

	/* Parameter Block MCA type */
	{ SMCA_PB,	 HWID_MCATYPE(0x05, 0x0), 0x1 },
132

133 134 135 136 137
	/* Platform Security Processor MCA type */
	{ SMCA_PSP,	 HWID_MCATYPE(0xFF, 0x0), 0x1 },

	/* System Management Unit MCA type */
	{ SMCA_SMU,	 HWID_MCATYPE(0x01, 0x0), 0x1 },
138
};
139

140
struct smca_bank smca_banks[MAX_NR_BANKS];
141
EXPORT_SYMBOL_GPL(smca_banks);
142

143 144 145 146 147 148 149 150 151 152 153
/*
 * In SMCA enabled processors, we can have multiple banks for a given IP type.
 * So to define a unique name for each bank, we use a temp c-string to append
 * the MCA_IPID[InstanceId] to type's name in get_name().
 *
 * InstanceId is 32 bits which is 8 characters. Make sure MAX_MCATYPE_NAME_LEN
 * is greater than 8 plus 1 (for underscore) plus length of longest type name.
 */
#define MAX_MCATYPE_NAME_LEN	30
static char buf_mcatype[MAX_MCATYPE_NAME_LEN];

154
static DEFINE_PER_CPU(struct threshold_bank **, threshold_banks);
155
static DEFINE_PER_CPU(unsigned int, bank_map);	/* see which banks are on */
156

157
static void amd_threshold_interrupt(void);
158 159 160 161 162 163 164
static void amd_deferred_error_interrupt(void);

static void default_deferred_error_interrupt(void)
{
	pr_err("Unexpected deferred interrupt at vector %x\n", DEFERRED_ERROR_VECTOR);
}
void (*deferred_error_int_vector)(void) = default_deferred_error_interrupt;
165

166 167 168
static void get_smca_bank_info(unsigned int bank)
{
	unsigned int i, hwid_mcatype, cpu = smp_processor_id();
169
	struct smca_hwid *s_hwid;
170
	u32 high, instance_id;
171 172 173 174 175

	/* Collect bank_info using CPU 0 for now. */
	if (cpu)
		return;

176
	if (rdmsr_safe_on_cpu(cpu, MSR_AMD64_SMCA_MCx_IPID(bank), &instance_id, &high)) {
177 178 179 180
		pr_warn("Failed to read MCA_IPID for bank %d\n", bank);
		return;
	}

181 182
	hwid_mcatype = HWID_MCATYPE(high & MCI_IPID_HWID,
				    (high & MCI_IPID_MCATYPE) >> 16);
183 184

	for (i = 0; i < ARRAY_SIZE(smca_hwid_mcatypes); i++) {
185 186
		s_hwid = &smca_hwid_mcatypes[i];
		if (hwid_mcatype == s_hwid->hwid_mcatype) {
B
Borislav Petkov 已提交
187 188 189 190 191

			WARN(smca_banks[bank].hwid,
			     "Bank %s already initialized!\n",
			     smca_get_name(s_hwid->bank_type));

192
			smca_banks[bank].hwid = s_hwid;
193
			smca_banks[bank].id = instance_id;
194 195 196 197 198
			break;
		}
	}
}

199
struct thresh_restart {
I
Ingo Molnar 已提交
200 201
	struct threshold_block	*b;
	int			reset;
202 203
	int			set_lvt_off;
	int			lvt_off;
I
Ingo Molnar 已提交
204
	u16			old_limit;
205 206
};

207 208
static inline bool is_shared_bank(int bank)
{
209 210 211 212 213 214 215
	/*
	 * Scalable MCA provides for only one core to have access to the MSRs of
	 * a shared bank.
	 */
	if (mce_flags.smca)
		return false;

216 217 218 219
	/* Bank 4 is for northbridge reporting and is thus shared */
	return (bank == 4);
}

220
static const char *bank4_names(const struct threshold_block *b)
221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239
{
	switch (b->address) {
	/* MSR4_MISC0 */
	case 0x00000413:
		return "dram";

	case 0xc0000408:
		return "ht_links";

	case 0xc0000409:
		return "l3_cache";

	default:
		WARN(1, "Funny MSR: 0x%08x\n", b->address);
		return "";
	}
};


240 241 242 243 244 245 246 247 248 249 250 251 252 253 254
static bool lvt_interrupt_supported(unsigned int bank, u32 msr_high_bits)
{
	/*
	 * bank 4 supports APIC LVT interrupts implicitly since forever.
	 */
	if (bank == 4)
		return true;

	/*
	 * IntP: interrupt present; if this bit is set, the thresholding
	 * bank can generate APIC LVT interrupts
	 */
	return msr_high_bits & BIT(28);
}

255 256 257 258 259 260 261 262 263 264 265 266
static int lvt_off_valid(struct threshold_block *b, int apic, u32 lo, u32 hi)
{
	int msr = (hi & MASK_LVTOFF_HI) >> 20;

	if (apic < 0) {
		pr_err(FW_BUG "cpu %d, failed to setup threshold interrupt "
		       "for bank %d, block %d (MSR%08X=0x%x%08x)\n", b->cpu,
		       b->bank, b->block, b->address, hi, lo);
		return 0;
	}

	if (apic != msr) {
267 268 269 270 271 272 273 274
		/*
		 * On SMCA CPUs, LVT offset is programmed at a different MSR, and
		 * the BIOS provides the value. The original field where LVT offset
		 * was set is reserved. Return early here:
		 */
		if (mce_flags.smca)
			return 0;

275 276 277 278 279 280 281 282 283
		pr_err(FW_BUG "cpu %d, invalid threshold interrupt offset %d "
		       "for bank %d, block %d (MSR%08X=0x%x%08x)\n",
		       b->cpu, apic, b->bank, b->block, b->address, hi, lo);
		return 0;
	}

	return 1;
};

284
/* Reprogram MCx_MISC MSR behind this threshold bank. */
285
static void threshold_restart_bank(void *_tr)
286
{
287
	struct thresh_restart *tr = _tr;
288
	u32 hi, lo;
289

290
	rdmsr(tr->b->address, lo, hi);
291

292
	if (tr->b->threshold_limit < (hi & THRESHOLD_MAX))
293
		tr->reset = 1;	/* limit cannot be lower than err count */
294

295
	if (tr->reset) {		/* reset err count and overflow bit */
296 297
		hi =
		    (hi & ~(MASK_ERR_COUNT_HI | MASK_OVERFLOW_HI)) |
298 299
		    (THRESHOLD_MAX - tr->b->threshold_limit);
	} else if (tr->old_limit) {	/* change limit w/o reset */
300
		int new_count = (hi & THRESHOLD_MAX) +
301
		    (tr->old_limit - tr->b->threshold_limit);
I
Ingo Molnar 已提交
302

303
		hi = (hi & ~MASK_ERR_COUNT_HI) |
304 305 306
		    (new_count & THRESHOLD_MAX);
	}

307 308 309 310 311 312
	/* clear IntType */
	hi &= ~MASK_INT_TYPE_HI;

	if (!tr->b->interrupt_capable)
		goto done;

313
	if (tr->set_lvt_off) {
314 315 316 317 318
		if (lvt_off_valid(tr->b, tr->lvt_off, lo, hi)) {
			/* set new lvt offset */
			hi &= ~MASK_LVTOFF_HI;
			hi |= tr->lvt_off << 20;
		}
319 320
	}

321 322 323 324
	if (tr->b->interrupt_enable)
		hi |= INT_TYPE_APIC;

 done:
325

326 327
	hi |= MASK_COUNT_EN_HI;
	wrmsr(tr->b->address, lo, hi);
328 329
}

330 331 332 333 334 335 336 337 338 339 340 341
static void mce_threshold_block_init(struct threshold_block *b, int offset)
{
	struct thresh_restart tr = {
		.b			= b,
		.set_lvt_off		= 1,
		.lvt_off		= offset,
	};

	b->threshold_limit		= THRESHOLD_MAX;
	threshold_restart_bank(&tr);
};

342
static int setup_APIC_mce_threshold(int reserved, int new)
343 344 345 346 347 348 349 350
{
	if (reserved < 0 && !setup_APIC_eilvt(new, THRESHOLD_APIC_VECTOR,
					      APIC_EILVT_MSG_FIX, 0))
		return new;

	return reserved;
}

351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383
static int setup_APIC_deferred_error(int reserved, int new)
{
	if (reserved < 0 && !setup_APIC_eilvt(new, DEFERRED_ERROR_VECTOR,
					      APIC_EILVT_MSG_FIX, 0))
		return new;

	return reserved;
}

static void deferred_error_interrupt_enable(struct cpuinfo_x86 *c)
{
	u32 low = 0, high = 0;
	int def_offset = -1, def_new;

	if (rdmsr_safe(MSR_CU_DEF_ERR, &low, &high))
		return;

	def_new = (low & MASK_DEF_LVTOFF) >> 4;
	if (!(low & MASK_DEF_LVTOFF)) {
		pr_err(FW_BUG "Your BIOS is not setting up LVT offset 0x2 for deferred error IRQs correctly.\n");
		def_new = DEF_LVT_OFF;
		low = (low & ~MASK_DEF_LVTOFF) | (DEF_LVT_OFF << 4);
	}

	def_offset = setup_APIC_deferred_error(def_offset, def_new);
	if ((def_offset == def_new) &&
	    (deferred_error_int_vector != amd_deferred_error_interrupt))
		deferred_error_int_vector = amd_deferred_error_interrupt;

	low = (low & ~MASK_DEF_INT_TYPE) | DEF_INT_TYPE_APIC;
	wrmsr(MSR_CU_DEF_ERR, low, high);
}

384
static u32 get_block_address(unsigned int cpu, u32 current_addr, u32 low, u32 high,
385 386 387 388 389 390 391 392 393 394 395 396 397 398 399
			     unsigned int bank, unsigned int block)
{
	u32 addr = 0, offset = 0;

	if (mce_flags.smca) {
		if (!block) {
			addr = MSR_AMD64_SMCA_MCx_MISC(bank);
		} else {
			/*
			 * For SMCA enabled processors, BLKPTR field of the
			 * first MISC register (MCx_MISC0) indicates presence of
			 * additional MISC register set (MISC1-4).
			 */
			u32 low, high;

400
			if (rdmsr_safe_on_cpu(cpu, MSR_AMD64_SMCA_MCx_CONFIG(bank), &low, &high))
401 402 403 404 405
				return addr;

			if (!(low & MCI_CONFIG_MCAX))
				return addr;

406
			if (!rdmsr_safe_on_cpu(cpu, MSR_AMD64_SMCA_MCx_MISC(bank), &low, &high) &&
407 408 409 410 411 412 413 414 415
			    (low & MASK_BLKPTR_LO))
				addr = MSR_AMD64_SMCA_MCx_MISCy(bank, block - 1);
		}
		return addr;
	}

	/* Fall back to method we used for older processors: */
	switch (block) {
	case 0:
416
		addr = msr_ops.misc(bank);
417 418 419 420 421 422 423 424 425 426 427 428
		break;
	case 1:
		offset = ((low & MASK_BLKPTR_LO) >> 21);
		if (offset)
			addr = MCG_XBLK_ADDR + offset;
		break;
	default:
		addr = ++current_addr;
	}
	return addr;
}

429 430 431 432 433
static int
prepare_threshold_block(unsigned int bank, unsigned int block, u32 addr,
			int offset, u32 misc_high)
{
	unsigned int cpu = smp_processor_id();
434
	u32 smca_low, smca_high, smca_addr;
435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452
	struct threshold_block b;
	int new;

	if (!block)
		per_cpu(bank_map, cpu) |= (1 << bank);

	memset(&b, 0, sizeof(b));
	b.cpu			= cpu;
	b.bank			= bank;
	b.block			= block;
	b.address		= addr;
	b.interrupt_capable	= lvt_interrupt_supported(bank, misc_high);

	if (!b.interrupt_capable)
		goto done;

	b.interrupt_enable = 1;

453 454 455 456
	if (!mce_flags.smca) {
		new = (misc_high & MASK_LVTOFF_HI) >> 20;
		goto set_offset;
	}
457

458
	smca_addr = MSR_AMD64_SMCA_MCx_CONFIG(bank);
459

460 461 462 463 464 465 466 467 468 469 470
	if (!rdmsr_safe(smca_addr, &smca_low, &smca_high)) {
		/*
		 * OS is required to set the MCAX bit to acknowledge that it is
		 * now using the new MSR ranges and new registers under each
		 * bank. It also means that the OS will configure deferred
		 * errors in the new MCx_CONFIG register. If the bit is not set,
		 * uncorrectable errors will cause a system panic.
		 *
		 * MCA_CONFIG[MCAX] is bit 32 (0 in the high portion of the MSR.)
		 */
		smca_high |= BIT(0);
471

472 473 474 475 476 477 478 479 480 481 482 483 484
		/*
		 * SMCA logs Deferred Error information in MCA_DE{STAT,ADDR}
		 * registers with the option of additionally logging to
		 * MCA_{STATUS,ADDR} if MCA_CONFIG[LogDeferredInMcaStat] is set.
		 *
		 * This bit is usually set by BIOS to retain the old behavior
		 * for OSes that don't use the new registers. Linux supports the
		 * new registers so let's disable that additional logging here.
		 *
		 * MCA_CONFIG[LogDeferredInMcaStat] is bit 34 (bit 2 in the high
		 * portion of the MSR).
		 */
		smca_high &= ~BIT(2);
485

486 487 488 489 490 491 492 493 494 495 496 497 498 499
		/*
		 * SMCA sets the Deferred Error Interrupt type per bank.
		 *
		 * MCA_CONFIG[DeferredIntTypeSupported] is bit 5, and tells us
		 * if the DeferredIntType bit field is available.
		 *
		 * MCA_CONFIG[DeferredIntType] is bits [38:37] ([6:5] in the
		 * high portion of the MSR). OS should set this to 0x1 to enable
		 * APIC based interrupt. First, check that no interrupt has been
		 * set.
		 */
		if ((smca_low & BIT(5)) && !((smca_high >> 5) & 0x3))
			smca_high |= BIT(5);

500
		wrmsr(smca_addr, smca_low, smca_high);
501 502
	}

503 504 505 506 507 508 509
	/* Gather LVT offset for thresholding: */
	if (rdmsr_safe(MSR_CU_DEF_ERR, &smca_low, &smca_high))
		goto out;

	new = (smca_low & SMCA_THR_LVT_OFF) >> 12;

set_offset:
510 511 512 513 514 515 516 517 518 519 520 521
	offset = setup_APIC_mce_threshold(offset, new);

	if ((offset == new) && (mce_threshold_vector != amd_threshold_interrupt))
		mce_threshold_vector = amd_threshold_interrupt;

done:
	mce_threshold_block_init(&b, offset);

out:
	return offset;
}

522
/* cpu init entry point, called from mce.c with preempt off */
523
void mce_amd_feature_init(struct cpuinfo_x86 *c)
524
{
525
	u32 low = 0, high = 0, address = 0;
526
	unsigned int bank, block, cpu = smp_processor_id();
527
	int offset = -1;
528

529
	for (bank = 0; bank < mca_cfg.banks; ++bank) {
530 531 532
		if (mce_flags.smca)
			get_smca_bank_info(bank);

533
		for (block = 0; block < NR_BLOCKS; ++block) {
534
			address = get_block_address(cpu, address, low, high, bank, block);
535 536
			if (!address)
				break;
537 538

			if (rdmsr_safe(address, &low, &high))
539
				break;
540

541 542
			if (!(high & MASK_VALID_HI))
				continue;
543

544 545
			if (!(high & MASK_CNTP_HI)  ||
			     (high & MASK_LOCKED_HI))
546 547
				continue;

548
			offset = prepare_threshold_block(bank, block, address, offset, high);
549
		}
550
	}
551 552 553

	if (mce_flags.succor)
		deferred_error_interrupt_enable(c);
554 555
}

556 557
static void
__log_error(unsigned int bank, bool deferred_err, bool threshold_err, u64 misc)
558
{
559 560
	u32 msr_status = msr_ops.status(bank);
	u32 msr_addr = msr_ops.addr(bank);
561 562 563
	struct mce m;
	u64 status;

564 565 566 567 568 569 570 571 572
	WARN_ON_ONCE(deferred_err && threshold_err);

	if (deferred_err && mce_flags.smca) {
		msr_status = MSR_AMD64_SMCA_MCx_DESTAT(bank);
		msr_addr = MSR_AMD64_SMCA_MCx_DEADDR(bank);
	}

	rdmsrl(msr_status, status);

573 574 575 576 577 578 579
	if (!(status & MCI_STATUS_VAL))
		return;

	mce_setup(&m);

	m.status = status;
	m.bank = bank;
580

581 582 583
	if (threshold_err)
		m.misc = misc;

584
	if (m.status & MCI_STATUS_ADDRV) {
585
		rdmsrl(msr_addr, m.addr);
586

587 588 589 590 591 592 593 594 595 596 597
		/*
		 * Extract [55:<lsb>] where lsb is the least significant
		 * *valid* bit of the address bits.
		 */
		if (mce_flags.smca) {
			u8 lsb = (m.addr >> 56) & 0x3f;

			m.addr &= GENMASK_ULL(55, lsb);
		}
	}

598 599 600 601 602 603
	if (mce_flags.smca) {
		rdmsrl(MSR_AMD64_SMCA_MCx_IPID(bank), m.ipid);

		if (m.status & MCI_STATUS_SYNDV)
			rdmsrl(MSR_AMD64_SMCA_MCx_SYND(bank), m.synd);
	}
604

605
	mce_log(&m);
606 607

	wrmsrl(msr_status, 0);
608 609
}

610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635
static inline void __smp_deferred_error_interrupt(void)
{
	inc_irq_stat(irq_deferred_error_count);
	deferred_error_int_vector();
}

asmlinkage __visible void smp_deferred_error_interrupt(void)
{
	entering_irq();
	__smp_deferred_error_interrupt();
	exiting_ack_irq();
}

asmlinkage __visible void smp_trace_deferred_error_interrupt(void)
{
	entering_irq();
	trace_deferred_error_apic_entry(DEFERRED_ERROR_VECTOR);
	__smp_deferred_error_interrupt();
	trace_deferred_error_apic_exit(DEFERRED_ERROR_VECTOR);
	exiting_ack_irq();
}

/* APIC interrupt handler for deferred errors */
static void amd_deferred_error_interrupt(void)
{
	unsigned int bank;
636 637
	u32 msr_status;
	u64 status;
638 639

	for (bank = 0; bank < mca_cfg.banks; ++bank) {
640 641 642 643
		msr_status = (mce_flags.smca) ? MSR_AMD64_SMCA_MCx_DESTAT(bank)
					      : msr_ops.status(bank);

		rdmsrl(msr_status, status);
644 645 646 647 648

		if (!(status & MCI_STATUS_VAL) ||
		    !(status & MCI_STATUS_DEFERRED))
			continue;

649
		__log_error(bank, true, false, 0);
650 651 652 653
		break;
	}
}

654 655 656 657 658 659 660 661 662
/*
 * APIC Interrupt Handler
 */

/*
 * threshold interrupt handler will service THRESHOLD_APIC_VECTOR.
 * the interrupt goes off when error_count reaches threshold_limit.
 * the handler will simply log mcelog w/ software defined bank number.
 */
663

664
static void amd_threshold_interrupt(void)
665
{
I
Ingo Molnar 已提交
666
	u32 low = 0, high = 0, address = 0;
667
	unsigned int bank, block, cpu = smp_processor_id();
668
	struct thresh_restart tr;
669 670

	/* assume first bank caused it */
671
	for (bank = 0; bank < mca_cfg.banks; ++bank) {
672
		if (!(per_cpu(bank_map, cpu) & (1 << bank)))
673
			continue;
674
		for (block = 0; block < NR_BLOCKS; ++block) {
675
			address = get_block_address(cpu, address, low, high, bank, block);
676 677
			if (!address)
				break;
678 679

			if (rdmsr_safe(address, &low, &high))
680
				break;
681 682 683 684 685 686 687 688

			if (!(high & MASK_VALID_HI)) {
				if (block)
					continue;
				else
					break;
			}

689 690
			if (!(high & MASK_CNTP_HI)  ||
			     (high & MASK_LOCKED_HI))
691 692
				continue;

I
Ingo Molnar 已提交
693 694 695 696
			/*
			 * Log the machine check that caused the threshold
			 * event.
			 */
697 698
			if (high & MASK_OVERFLOW_HI)
				goto log;
699 700
		}
	}
701 702 703
	return;

log:
704
	__log_error(bank, false, true, ((u64)high << 32) | low);
705 706 707 708 709

	/* Reset threshold block after logging error. */
	memset(&tr, 0, sizeof(tr));
	tr.b = &per_cpu(threshold_banks, cpu)[bank]->blocks[block];
	threshold_restart_bank(&tr);
710 711 712 713 714 715 716
}

/*
 * Sysfs Interface
 */

struct threshold_attr {
J
Jacob Shin 已提交
717
	struct attribute attr;
I
Ingo Molnar 已提交
718 719
	ssize_t (*show) (struct threshold_block *, char *);
	ssize_t (*store) (struct threshold_block *, const char *, size_t count);
720 721
};

I
Ingo Molnar 已提交
722 723 724
#define SHOW_FIELDS(name)						\
static ssize_t show_ ## name(struct threshold_block *b, char *buf)	\
{									\
725
	return sprintf(buf, "%lu\n", (unsigned long) b->name);		\
J
Jacob Shin 已提交
726
}
727 728 729
SHOW_FIELDS(interrupt_enable)
SHOW_FIELDS(threshold_limit)

I
Ingo Molnar 已提交
730
static ssize_t
H
Hidetoshi Seto 已提交
731
store_interrupt_enable(struct threshold_block *b, const char *buf, size_t size)
732
{
733
	struct thresh_restart tr;
I
Ingo Molnar 已提交
734 735
	unsigned long new;

736 737 738
	if (!b->interrupt_capable)
		return -EINVAL;

739
	if (kstrtoul(buf, 0, &new) < 0)
740
		return -EINVAL;
I
Ingo Molnar 已提交
741

742 743
	b->interrupt_enable = !!new;

744
	memset(&tr, 0, sizeof(tr));
I
Ingo Molnar 已提交
745 746
	tr.b		= b;

747
	smp_call_function_single(b->cpu, threshold_restart_bank, &tr, 1);
748

H
Hidetoshi Seto 已提交
749
	return size;
750 751
}

I
Ingo Molnar 已提交
752
static ssize_t
H
Hidetoshi Seto 已提交
753
store_threshold_limit(struct threshold_block *b, const char *buf, size_t size)
754
{
755
	struct thresh_restart tr;
I
Ingo Molnar 已提交
756 757
	unsigned long new;

758
	if (kstrtoul(buf, 0, &new) < 0)
759
		return -EINVAL;
I
Ingo Molnar 已提交
760

761 762 763 764
	if (new > THRESHOLD_MAX)
		new = THRESHOLD_MAX;
	if (new < 1)
		new = 1;
I
Ingo Molnar 已提交
765

766
	memset(&tr, 0, sizeof(tr));
767
	tr.old_limit = b->threshold_limit;
768
	b->threshold_limit = new;
769
	tr.b = b;
770

771
	smp_call_function_single(b->cpu, threshold_restart_bank, &tr, 1);
772

H
Hidetoshi Seto 已提交
773
	return size;
774 775
}

776 777
static ssize_t show_error_count(struct threshold_block *b, char *buf)
{
778 779 780
	u32 lo, hi;

	rdmsr_on_cpu(b->cpu, b->address, &lo, &hi);
781

782 783
	return sprintf(buf, "%u\n", ((hi & THRESHOLD_MAX) -
				     (THRESHOLD_MAX - b->threshold_limit)));
784 785
}

786 787 788 789
static struct threshold_attr error_count = {
	.attr = {.name = __stringify(error_count), .mode = 0444 },
	.show = show_error_count,
};
790

791 792 793 794 795
#define RW_ATTR(val)							\
static struct threshold_attr val = {					\
	.attr	= {.name = __stringify(val), .mode = 0644 },		\
	.show	= show_## val,						\
	.store	= store_## val,						\
796 797
};

J
Jacob Shin 已提交
798 799
RW_ATTR(interrupt_enable);
RW_ATTR(threshold_limit);
800 801 802 803

static struct attribute *default_attrs[] = {
	&threshold_limit.attr,
	&error_count.attr,
804 805
	NULL,	/* possibly interrupt_enable if supported, see below */
	NULL,
806 807
};

I
Ingo Molnar 已提交
808 809
#define to_block(k)	container_of(k, struct threshold_block, kobj)
#define to_attr(a)	container_of(a, struct threshold_attr, attr)
810 811 812

static ssize_t show(struct kobject *kobj, struct attribute *attr, char *buf)
{
813
	struct threshold_block *b = to_block(kobj);
814 815
	struct threshold_attr *a = to_attr(attr);
	ssize_t ret;
I
Ingo Molnar 已提交
816

817
	ret = a->show ? a->show(b, buf) : -EIO;
I
Ingo Molnar 已提交
818

819 820 821 822 823 824
	return ret;
}

static ssize_t store(struct kobject *kobj, struct attribute *attr,
		     const char *buf, size_t count)
{
825
	struct threshold_block *b = to_block(kobj);
826 827
	struct threshold_attr *a = to_attr(attr);
	ssize_t ret;
I
Ingo Molnar 已提交
828

829
	ret = a->store ? a->store(b, buf, count) : -EIO;
I
Ingo Molnar 已提交
830

831 832 833
	return ret;
}

834
static const struct sysfs_ops threshold_ops = {
I
Ingo Molnar 已提交
835 836
	.show			= show,
	.store			= store,
837 838 839
};

static struct kobj_type threshold_ktype = {
I
Ingo Molnar 已提交
840 841
	.sysfs_ops		= &threshold_ops,
	.default_attrs		= default_attrs,
842 843
};

844 845 846 847 848 849 850 851 852 853 854
static const char *get_name(unsigned int bank, struct threshold_block *b)
{
	unsigned int bank_type;

	if (!mce_flags.smca) {
		if (b && bank == 4)
			return bank4_names(b);

		return th_names[bank];
	}

855
	if (!smca_banks[bank].hwid)
856 857
		return NULL;

858
	bank_type = smca_banks[bank].hwid->bank_type;
859 860 861 862 863 864 865 866

	if (b && bank_type == SMCA_UMC) {
		if (b->block < ARRAY_SIZE(smca_umc_block_names))
			return smca_umc_block_names[b->block];
		return NULL;
	}

	snprintf(buf_mcatype, MAX_MCATYPE_NAME_LEN,
B
Borislav Petkov 已提交
867
		 "%s_%x", smca_get_name(bank_type),
868
			  smca_banks[bank].id);
869 870 871
	return buf_mcatype;
}

872 873
static int allocate_threshold_blocks(unsigned int cpu, unsigned int bank,
				     unsigned int block, u32 address)
874 875
{
	struct threshold_block *b = NULL;
I
Ingo Molnar 已提交
876 877
	u32 low, high;
	int err;
878

879
	if ((bank >= mca_cfg.banks) || (block >= NR_BLOCKS))
880 881
		return 0;

882
	if (rdmsr_safe_on_cpu(cpu, address, &low, &high))
883
		return 0;
884 885 886 887 888 889 890 891

	if (!(high & MASK_VALID_HI)) {
		if (block)
			goto recurse;
		else
			return 0;
	}

892 893
	if (!(high & MASK_CNTP_HI)  ||
	     (high & MASK_LOCKED_HI))
894 895 896 897 898 899
		goto recurse;

	b = kzalloc(sizeof(struct threshold_block), GFP_KERNEL);
	if (!b)
		return -ENOMEM;

I
Ingo Molnar 已提交
900 901 902 903 904
	b->block		= block;
	b->bank			= bank;
	b->cpu			= cpu;
	b->address		= address;
	b->interrupt_enable	= 0;
905
	b->interrupt_capable	= lvt_interrupt_supported(bank, high);
I
Ingo Molnar 已提交
906
	b->threshold_limit	= THRESHOLD_MAX;
907

908
	if (b->interrupt_capable) {
909
		threshold_ktype.default_attrs[2] = &interrupt_enable.attr;
910 911
		b->interrupt_enable = 1;
	} else {
912
		threshold_ktype.default_attrs[2] = NULL;
913
	}
914

915 916
	INIT_LIST_HEAD(&b->miscj);

I
Ingo Molnar 已提交
917
	if (per_cpu(threshold_banks, cpu)[bank]->blocks) {
918 919
		list_add(&b->miscj,
			 &per_cpu(threshold_banks, cpu)[bank]->blocks->miscj);
I
Ingo Molnar 已提交
920
	} else {
921
		per_cpu(threshold_banks, cpu)[bank]->blocks = b;
I
Ingo Molnar 已提交
922
	}
923

924 925
	err = kobject_init_and_add(&b->kobj, &threshold_ktype,
				   per_cpu(threshold_banks, cpu)[bank]->kobj,
926
				   get_name(bank, b));
927 928 929
	if (err)
		goto out_free;
recurse:
930
	address = get_block_address(cpu, address, low, high, bank, ++block);
931 932
	if (!address)
		return 0;
933

934
	err = allocate_threshold_blocks(cpu, bank, block, address);
935 936 937
	if (err)
		goto out_free;

938 939
	if (b)
		kobject_uevent(&b->kobj, KOBJ_ADD);
940

941 942 943 944
	return err;

out_free:
	if (b) {
945
		kobject_put(&b->kobj);
946
		list_del(&b->miscj);
947 948 949 950 951
		kfree(b);
	}
	return err;
}

952
static int __threshold_add_blocks(struct threshold_bank *b)
953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975
{
	struct list_head *head = &b->blocks->miscj;
	struct threshold_block *pos = NULL;
	struct threshold_block *tmp = NULL;
	int err = 0;

	err = kobject_add(&b->blocks->kobj, b->kobj, b->blocks->kobj.name);
	if (err)
		return err;

	list_for_each_entry_safe(pos, tmp, head, miscj) {

		err = kobject_add(&pos->kobj, b->kobj, pos->kobj.name);
		if (err) {
			list_for_each_entry_safe_reverse(pos, tmp, head, miscj)
				kobject_del(&pos->kobj);

			return err;
		}
	}
	return err;
}

976
static int threshold_create_bank(unsigned int cpu, unsigned int bank)
977
{
978
	struct device *dev = per_cpu(mce_device, cpu);
979
	struct amd_northbridge *nb = NULL;
980
	struct threshold_bank *b = NULL;
981
	const char *name = get_name(bank, NULL);
982
	int err = 0;
983

984
	if (is_shared_bank(bank)) {
985 986 987
		nb = node_to_amd_nb(amd_get_nb_id(cpu));

		/* threshold descriptor already initialized on this node? */
988
		if (nb && nb->bank4) {
989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003
			/* yes, use it */
			b = nb->bank4;
			err = kobject_add(b->kobj, &dev->kobj, name);
			if (err)
				goto out;

			per_cpu(threshold_banks, cpu)[bank] = b;
			atomic_inc(&b->cpus);

			err = __threshold_add_blocks(b);

			goto out;
		}
	}

1004
	b = kzalloc(sizeof(struct threshold_bank), GFP_KERNEL);
1005 1006 1007 1008 1009
	if (!b) {
		err = -ENOMEM;
		goto out;
	}

1010
	b->kobj = kobject_create_and_add(name, &dev->kobj);
1011 1012
	if (!b->kobj) {
		err = -EINVAL;
1013
		goto out_free;
1014
	}
1015

1016
	per_cpu(threshold_banks, cpu)[bank] = b;
1017

1018
	if (is_shared_bank(bank)) {
1019 1020 1021
		atomic_set(&b->cpus, 1);

		/* nb is already initialized, see above */
1022 1023 1024 1025
		if (nb) {
			WARN_ON(nb->bank4);
			nb->bank4 = b;
		}
1026 1027
	}

1028
	err = allocate_threshold_blocks(cpu, bank, 0, msr_ops.misc(bank));
1029 1030
	if (!err)
		goto out;
1031

1032
 out_free:
1033
	kfree(b);
1034 1035

 out:
1036 1037 1038 1039
	return err;
}

/* create dir/files for all valid threshold banks */
1040
static int threshold_create_device(unsigned int cpu)
1041
{
J
Jacob Shin 已提交
1042
	unsigned int bank;
1043
	struct threshold_bank **bp;
1044 1045
	int err = 0;

1046 1047 1048 1049 1050 1051 1052 1053
	bp = kzalloc(sizeof(struct threshold_bank *) * mca_cfg.banks,
		     GFP_KERNEL);
	if (!bp)
		return -ENOMEM;

	per_cpu(threshold_banks, cpu) = bp;

	for (bank = 0; bank < mca_cfg.banks; ++bank) {
1054
		if (!(per_cpu(bank_map, cpu) & (1 << bank)))
1055 1056 1057
			continue;
		err = threshold_create_bank(cpu, bank);
		if (err)
1058
			return err;
1059
	}
1060

1061 1062 1063
	return err;
}

1064
static void deallocate_threshold_block(unsigned int cpu,
1065 1066 1067 1068 1069 1070 1071 1072 1073 1074
						 unsigned int bank)
{
	struct threshold_block *pos = NULL;
	struct threshold_block *tmp = NULL;
	struct threshold_bank *head = per_cpu(threshold_banks, cpu)[bank];

	if (!head)
		return;

	list_for_each_entry_safe(pos, tmp, &head->blocks->miscj, miscj) {
1075
		kobject_put(&pos->kobj);
1076 1077 1078 1079 1080 1081 1082 1083
		list_del(&pos->miscj);
		kfree(pos);
	}

	kfree(per_cpu(threshold_banks, cpu)[bank]->blocks);
	per_cpu(threshold_banks, cpu)[bank]->blocks = NULL;
}

1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094
static void __threshold_remove_blocks(struct threshold_bank *b)
{
	struct threshold_block *pos = NULL;
	struct threshold_block *tmp = NULL;

	kobject_del(b->kobj);

	list_for_each_entry_safe(pos, tmp, &b->blocks->miscj, miscj)
		kobject_del(&pos->kobj);
}

1095
static void threshold_remove_bank(unsigned int cpu, int bank)
1096
{
1097
	struct amd_northbridge *nb;
1098 1099 1100 1101 1102
	struct threshold_bank *b;

	b = per_cpu(threshold_banks, cpu)[bank];
	if (!b)
		return;
1103

1104 1105 1106
	if (!b->blocks)
		goto free_out;

1107
	if (is_shared_bank(bank)) {
1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121
		if (!atomic_dec_and_test(&b->cpus)) {
			__threshold_remove_blocks(b);
			per_cpu(threshold_banks, cpu)[bank] = NULL;
			return;
		} else {
			/*
			 * the last CPU on this node using the shared bank is
			 * going away, remove that bank now.
			 */
			nb = node_to_amd_nb(amd_get_nb_id(cpu));
			nb->bank4 = NULL;
		}
	}

1122 1123 1124
	deallocate_threshold_block(cpu, bank);

free_out:
1125
	kobject_del(b->kobj);
1126
	kobject_put(b->kobj);
1127 1128
	kfree(b);
	per_cpu(threshold_banks, cpu)[bank] = NULL;
1129 1130
}

1131
static void threshold_remove_device(unsigned int cpu)
1132
{
J
Jacob Shin 已提交
1133
	unsigned int bank;
1134

1135
	for (bank = 0; bank < mca_cfg.banks; ++bank) {
1136
		if (!(per_cpu(bank_map, cpu) & (1 << bank)))
1137 1138 1139
			continue;
		threshold_remove_bank(cpu, bank);
	}
1140
	kfree(per_cpu(threshold_banks, cpu));
1141 1142 1143
}

/* get notified when a cpu comes on/off */
1144
static void
I
Ingo Molnar 已提交
1145
amd_64_threshold_cpu_callback(unsigned long action, unsigned int cpu)
1146 1147 1148
{
	switch (action) {
	case CPU_ONLINE:
1149
	case CPU_ONLINE_FROZEN:
1150 1151 1152
		threshold_create_device(cpu);
		break;
	case CPU_DEAD:
1153
	case CPU_DEAD_FROZEN:
1154 1155 1156 1157 1158 1159 1160 1161 1162
		threshold_remove_device(cpu);
		break;
	default:
		break;
	}
}

static __init int threshold_init_device(void)
{
J
Jacob Shin 已提交
1163
	unsigned lcpu = 0;
1164 1165 1166

	/* to hit CPUs online before the notifier is up */
	for_each_online_cpu(lcpu) {
1167
		int err = threshold_create_device(lcpu);
I
Ingo Molnar 已提交
1168

1169
		if (err)
1170
			return err;
1171
	}
1172
	threshold_cpu_callback = amd_64_threshold_cpu_callback;
I
Ingo Molnar 已提交
1173

1174
	return 0;
1175
}
1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196
/*
 * there are 3 funcs which need to be _initcalled in a logic sequence:
 * 1. xen_late_init_mcelog
 * 2. mcheck_init_device
 * 3. threshold_init_device
 *
 * xen_late_init_mcelog must register xen_mce_chrdev_device before
 * native mce_chrdev_device registration if running under xen platform;
 *
 * mcheck_init_device should be inited before threshold_init_device to
 * initialize mce_device, otherwise a NULL ptr dereference will cause panic.
 *
 * so we use following _initcalls
 * 1. device_initcall(xen_late_init_mcelog);
 * 2. device_initcall_sync(mcheck_init_device);
 * 3. late_initcall(threshold_init_device);
 *
 * when running under xen, the initcall order is 1,2,3;
 * on baremetal, we skip 1 and we do only 2 and 3.
 */
late_initcall(threshold_init_device);