hw.h 30.4 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2010 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#ifndef HW_H
#define HW_H

#include <linux/if_ether.h>
#include <linux/delay.h>
S
Sujith 已提交
22 23 24 25 26 27 28 29
#include <linux/io.h>

#include "mac.h"
#include "ani.h"
#include "eeprom.h"
#include "calib.h"
#include "reg.h"
#include "phy.h"
30
#include "btcoex.h"
S
Sujith 已提交
31

32
#include "../regd.h"
33

S
Sujith 已提交
34
#define ATHEROS_VENDOR_ID	0x168c
35

S
Sujith 已提交
36 37 38 39 40 41
#define AR5416_DEVID_PCI	0x0023
#define AR5416_DEVID_PCIE	0x0024
#define AR9160_DEVID_PCI	0x0027
#define AR9280_DEVID_PCI	0x0029
#define AR9280_DEVID_PCIE	0x002a
#define AR9285_DEVID_PCIE	0x002b
42
#define AR2427_DEVID_PCIE	0x002c
43 44 45
#define AR9287_DEVID_PCI	0x002d
#define AR9287_DEVID_PCIE	0x002e
#define AR9300_DEVID_PCIE	0x0030
46
#define AR9300_DEVID_AR9485_PCIE 0x0032
47

S
Sujith 已提交
48
#define AR5416_AR9100_DEVID	0x000b
49

S
Sujith 已提交
50 51 52 53
#define	AR_SUBVENDOR_ID_NOG	0x0e11
#define AR_SUBVENDOR_ID_NEW_A	0x7065
#define AR5416_MAGIC		0x19641014

54 55 56 57
#define AR9280_COEX2WIRE_SUBSYSID	0x309b
#define AT9285_COEX3WIRE_SA_SUBSYSID	0x30aa
#define AT9285_COEX3WIRE_DA_SUBSYSID	0x30ab

58 59
#define ATH_AMPDU_LIMIT_MAX        (64 * 1024 - 1)

60 61
#define	ATH_DEFAULT_NOISE_FLOOR -95

62
#define ATH9K_RSSI_BAD			-128
63

64 65
#define ATH9K_NUM_CHANNELS	38

S
Sujith 已提交
66
/* Register read/write primitives */
67 68 69 70 71
#define REG_WRITE(_ah, _reg, _val) \
	ath9k_hw_common(_ah)->ops->write((_ah), (_val), (_reg))

#define REG_READ(_ah, _reg) \
	ath9k_hw_common(_ah)->ops->read((_ah), (_reg))
S
Sujith 已提交
72

73 74 75
#define REG_READ_MULTI(_ah, _addr, _val, _cnt)		\
	ath9k_hw_common(_ah)->ops->multi_read((_ah), (_addr), (_val), (_cnt))

76 77
#define ENABLE_REGWRITE_BUFFER(_ah)					\
	do {								\
78
		if (ath9k_hw_common(_ah)->ops->enable_write_buffer)	\
79 80 81 82 83
			ath9k_hw_common(_ah)->ops->enable_write_buffer((_ah)); \
	} while (0)

#define REGWRITE_BUFFER_FLUSH(_ah)					\
	do {								\
84
		if (ath9k_hw_common(_ah)->ops->write_flush)		\
85 86 87
			ath9k_hw_common(_ah)->ops->write_flush((_ah));	\
	} while (0)

S
Sujith 已提交
88 89 90 91 92 93 94
#define SM(_v, _f)  (((_v) << _f##_S) & _f)
#define MS(_v, _f)  (((_v) & _f) >> _f##_S)
#define REG_RMW(_a, _r, _set, _clr)    \
	REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set))
#define REG_RMW_FIELD(_a, _r, _f, _v) \
	REG_WRITE(_a, _r, \
	(REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f))
95 96
#define REG_READ_FIELD(_a, _r, _f) \
	(((REG_READ(_a, _r) & _f) >> _f##_S))
S
Sujith 已提交
97
#define REG_SET_BIT(_a, _r, _f) \
98
	REG_WRITE(_a, _r, REG_READ(_a, _r) | (_f))
S
Sujith 已提交
99
#define REG_CLR_BIT(_a, _r, _f) \
100
	REG_WRITE(_a, _r, REG_READ(_a, _r) & ~(_f))
101

102 103 104 105 106
#define DO_DELAY(x) do {					\
		if (((++(x) % 64) == 0) &&			\
		    (ath9k_hw_common(ah)->bus_ops->ath_bus_type	\
			!= ATH_USB))				\
			udelay(1);				\
S
Sujith 已提交
107
	} while (0)
108

S
Sujith 已提交
109 110
#define REG_WRITE_ARRAY(iniarray, column, regWr) do {                   \
		int r;							\
111
		ENABLE_REGWRITE_BUFFER(ah);				\
S
Sujith 已提交
112 113 114 115 116
		for (r = 0; r < ((iniarray)->ia_rows); r++) {		\
			REG_WRITE(ah, INI_RA((iniarray), (r), 0),	\
				  INI_RA((iniarray), r, (column)));	\
			DO_DELAY(regWr);				\
		}							\
117
		REGWRITE_BUFFER_FLUSH(ah);				\
S
Sujith 已提交
118
	} while (0)
119

S
Sujith 已提交
120 121 122 123
#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT             0
#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED     2
#define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME           3
124
#define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL  4
S
Sujith 已提交
125 126
#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED    5
#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED      6
127

S
Sujith 已提交
128 129
#define AR_GPIOD_MASK               0x00001FFF
#define AR_GPIO_BIT(_gpio)          (1 << (_gpio))
130

S
Sujith 已提交
131
#define BASE_ACTIVATE_DELAY         100
132
#define RTC_PLL_SETTLE_DELAY        100
S
Sujith 已提交
133 134
#define COEF_SCALE_S                24
#define HT40_CHANNEL_CENTER_SHIFT   10
135

S
Sujith 已提交
136 137 138 139 140 141 142
#define ATH9K_ANTENNA0_CHAINMASK    0x1
#define ATH9K_ANTENNA1_CHAINMASK    0x2

#define ATH9K_NUM_DMA_DEBUG_REGS    8
#define ATH9K_NUM_QUEUES            10

#define MAX_RATE_POWER              63
S
Sujith 已提交
143
#define AH_WAIT_TIMEOUT             100000 /* (us) */
144
#define AH_TSF_WRITE_TIMEOUT        100    /* (us) */
S
Sujith 已提交
145 146
#define AH_TIME_QUANTUM             10
#define AR_KEYTABLE_SIZE            128
S
Sujith 已提交
147
#define POWER_UP_TIME               10000
S
Sujith 已提交
148 149 150 151 152 153 154 155 156 157 158 159 160
#define SPUR_RSSI_THRESH            40

#define CAB_TIMEOUT_VAL             10
#define BEACON_TIMEOUT_VAL          10
#define MIN_BEACON_TIMEOUT_VAL      1
#define SLEEP_SLOP                  3

#define INIT_CONFIG_STATUS          0x00000000
#define INIT_RSSI_THR               0x00000700
#define INIT_BCON_CNTRL_REG         0x00000000

#define TU_TO_USEC(_tu)             ((_tu) << 10)

161 162 163
#define ATH9K_HW_RX_HP_QDEPTH	16
#define ATH9K_HW_RX_LP_QDEPTH	128

164 165 166
#define PAPRD_GAIN_TABLE_ENTRIES    32
#define PAPRD_TABLE_SZ              24

167 168 169 170 171 172 173
enum ath_hw_txq_subtype {
	ATH_TXQ_AC_BE = 0,
	ATH_TXQ_AC_BK = 1,
	ATH_TXQ_AC_VI = 2,
	ATH_TXQ_AC_VO = 3,
};

174 175 176 177 178 179 180
enum ath_ini_subsys {
	ATH_INI_PRE = 0,
	ATH_INI_CORE,
	ATH_INI_POST,
	ATH_INI_NUM_SPLIT,
};

S
Sujith 已提交
181
enum ath9k_hw_caps {
182 183 184 185 186 187 188 189 190 191 192 193 194
	ATH9K_HW_CAP_HT                         = BIT(0),
	ATH9K_HW_CAP_RFSILENT                   = BIT(1),
	ATH9K_HW_CAP_CST                        = BIT(2),
	ATH9K_HW_CAP_ENHANCEDPM                 = BIT(3),
	ATH9K_HW_CAP_AUTOSLEEP                  = BIT(4),
	ATH9K_HW_CAP_4KB_SPLITTRANS             = BIT(5),
	ATH9K_HW_CAP_EDMA			= BIT(6),
	ATH9K_HW_CAP_RAC_SUPPORTED		= BIT(7),
	ATH9K_HW_CAP_LDPC			= BIT(8),
	ATH9K_HW_CAP_FASTCLOCK			= BIT(9),
	ATH9K_HW_CAP_SGI_20			= BIT(10),
	ATH9K_HW_CAP_PAPRD			= BIT(11),
	ATH9K_HW_CAP_ANT_DIV_COMB		= BIT(12),
195 196
	ATH9K_HW_CAP_2GHZ			= BIT(13),
	ATH9K_HW_CAP_5GHZ			= BIT(14),
197
	ATH9K_HW_CAP_APM			= BIT(15),
S
Sujith 已提交
198
};
199

S
Sujith 已提交
200 201 202 203 204 205 206 207 208
struct ath9k_hw_capabilities {
	u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
	u16 total_queues;
	u16 keycache_size;
	u16 low_5ghz_chan, high_5ghz_chan;
	u16 low_2ghz_chan, high_2ghz_chan;
	u16 rts_aggr_limit;
	u8 tx_chainmask;
	u8 rx_chainmask;
209 210
	u8 max_txchains;
	u8 max_rxchains;
S
Sujith 已提交
211 212 213
	u16 tx_triglevel_max;
	u16 reg_cap;
	u8 num_gpio_pins;
214 215 216
	u8 rx_hp_qdepth;
	u8 rx_lp_qdepth;
	u8 rx_status_len;
217
	u8 tx_desc_len;
218
	u8 txs_len;
219 220
	u16 pcie_lcr_offset;
	bool pcie_lcr_extsync_en;
S
Sujith 已提交
221
};
222

S
Sujith 已提交
223 224 225 226 227
struct ath9k_ops_config {
	int dma_beacon_response_time;
	int sw_beacon_response_time;
	int additional_swba_backoff;
	int ack_6mb;
228
	u32 cwm_ignore_extcca;
S
Sujith 已提交
229
	u8 pcie_powersave_enable;
230
	bool pcieSerDesWrite;
S
Sujith 已提交
231 232 233 234
	u8 pcie_clock_req;
	u32 pcie_waen;
	u8 analog_shiftreg;
	u8 ht_enable;
235
	u8 paprd_disable;
S
Sujith 已提交
236 237 238 239 240 241
	u32 ofdm_trig_low;
	u32 ofdm_trig_high;
	u32 cck_trig_high;
	u32 cck_trig_low;
	u32 enable_ani;
	int serialize_regmode;
S
Sujith 已提交
242
	bool rx_intr_mitigation;
243
	bool tx_intr_mitigation;
S
Sujith 已提交
244 245 246 247 248 249 250 251 252 253 254 255
#define SPUR_DISABLE        	0
#define SPUR_ENABLE_IOCTL   	1
#define SPUR_ENABLE_EEPROM  	2
#define AR_SPUR_5413_1      	1640
#define AR_SPUR_5413_2      	1200
#define AR_NO_SPUR      	0x8000
#define AR_BASE_FREQ_2GHZ   	2300
#define AR_BASE_FREQ_5GHZ   	4900
#define AR_SPUR_FEEQ_BOUND_HT40 19
#define AR_SPUR_FEEQ_BOUND_HT20 10
	int spurmode;
	u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
256
	u8 max_txtrig_level;
257
	u16 ani_poll_interval; /* ANI poll interval in ms */
S
Sujith 已提交
258
};
259

S
Sujith 已提交
260 261 262
enum ath9k_int {
	ATH9K_INT_RX = 0x00000001,
	ATH9K_INT_RXDESC = 0x00000002,
F
Felix Fietkau 已提交
263 264
	ATH9K_INT_RXHP = 0x00000001,
	ATH9K_INT_RXLP = 0x00000002,
S
Sujith 已提交
265 266 267 268 269 270
	ATH9K_INT_RXNOFRM = 0x00000008,
	ATH9K_INT_RXEOL = 0x00000010,
	ATH9K_INT_RXORN = 0x00000020,
	ATH9K_INT_TX = 0x00000040,
	ATH9K_INT_TXDESC = 0x00000080,
	ATH9K_INT_TIM_TIMER = 0x00000100,
271
	ATH9K_INT_BB_WATCHDOG = 0x00000400,
S
Sujith 已提交
272 273 274 275 276 277 278 279 280 281 282 283
	ATH9K_INT_TXURN = 0x00000800,
	ATH9K_INT_MIB = 0x00001000,
	ATH9K_INT_RXPHY = 0x00004000,
	ATH9K_INT_RXKCM = 0x00008000,
	ATH9K_INT_SWBA = 0x00010000,
	ATH9K_INT_BMISS = 0x00040000,
	ATH9K_INT_BNR = 0x00100000,
	ATH9K_INT_TIM = 0x00200000,
	ATH9K_INT_DTIM = 0x00400000,
	ATH9K_INT_DTIMSYNC = 0x00800000,
	ATH9K_INT_GPIO = 0x01000000,
	ATH9K_INT_CABEND = 0x02000000,
284
	ATH9K_INT_TSFOOR = 0x04000000,
285
	ATH9K_INT_GENTIMER = 0x08000000,
S
Sujith 已提交
286 287 288 289 290 291 292
	ATH9K_INT_CST = 0x10000000,
	ATH9K_INT_GTT = 0x20000000,
	ATH9K_INT_FATAL = 0x40000000,
	ATH9K_INT_GLOBAL = 0x80000000,
	ATH9K_INT_BMISC = ATH9K_INT_TIM |
		ATH9K_INT_DTIM |
		ATH9K_INT_DTIMSYNC |
293
		ATH9K_INT_TSFOOR |
S
Sujith 已提交
294 295 296 297 298 299 300 301 302 303 304 305 306 307 308
		ATH9K_INT_CABEND,
	ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
		ATH9K_INT_RXDESC |
		ATH9K_INT_RXEOL |
		ATH9K_INT_RXORN |
		ATH9K_INT_TXURN |
		ATH9K_INT_TXDESC |
		ATH9K_INT_MIB |
		ATH9K_INT_RXPHY |
		ATH9K_INT_RXKCM |
		ATH9K_INT_SWBA |
		ATH9K_INT_BMISS |
		ATH9K_INT_GPIO,
	ATH9K_INT_NOCARD = 0xffffffff
};
309

S
Sujith 已提交
310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340
#define CHANNEL_CW_INT    0x00002
#define CHANNEL_CCK       0x00020
#define CHANNEL_OFDM      0x00040
#define CHANNEL_2GHZ      0x00080
#define CHANNEL_5GHZ      0x00100
#define CHANNEL_PASSIVE   0x00200
#define CHANNEL_DYN       0x00400
#define CHANNEL_HALF      0x04000
#define CHANNEL_QUARTER   0x08000
#define CHANNEL_HT20      0x10000
#define CHANNEL_HT40PLUS  0x20000
#define CHANNEL_HT40MINUS 0x40000

#define CHANNEL_A           (CHANNEL_5GHZ|CHANNEL_OFDM)
#define CHANNEL_B           (CHANNEL_2GHZ|CHANNEL_CCK)
#define CHANNEL_G           (CHANNEL_2GHZ|CHANNEL_OFDM)
#define CHANNEL_G_HT20      (CHANNEL_2GHZ|CHANNEL_HT20)
#define CHANNEL_A_HT20      (CHANNEL_5GHZ|CHANNEL_HT20)
#define CHANNEL_G_HT40PLUS  (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
#define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
#define CHANNEL_A_HT40PLUS  (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
#define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
#define CHANNEL_ALL				\
	(CHANNEL_OFDM|				\
	 CHANNEL_CCK|				\
	 CHANNEL_2GHZ |				\
	 CHANNEL_5GHZ |				\
	 CHANNEL_HT20 |				\
	 CHANNEL_HT40PLUS |			\
	 CHANNEL_HT40MINUS)

341
struct ath9k_hw_cal_data {
S
Sujith 已提交
342 343 344 345 346
	u16 channel;
	u32 channelFlags;
	int32_t CalValid;
	int8_t iCoff;
	int8_t qCoff;
347
	bool paprd_done;
348
	bool nfcal_pending;
349
	bool nfcal_interference;
350 351
	u16 small_signal_gain[AR9300_MAX_CHAINS];
	u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
352 353 354 355 356
	struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
};

struct ath9k_channel {
	struct ieee80211_channel *chan;
357
	struct ar5416AniState ani;
358 359 360
	u16 channel;
	u32 channelFlags;
	u32 chanmode;
361
	s16 noisefloor;
S
Sujith 已提交
362
};
363

S
Sujith 已提交
364 365 366 367 368 369 370 371 372
#define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
       (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
       (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
       (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
#define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
#define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
#define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
#define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
#define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
373
#define IS_CHAN_A_FAST_CLOCK(_ah, _c)			\
S
Sujith 已提交
374
	((((_c)->channelFlags & CHANNEL_5GHZ) != 0) &&	\
375
	 ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
S
Sujith 已提交
376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392

/* These macros check chanmode and not channelFlags */
#define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
#define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) ||	\
			  ((_c)->chanmode == CHANNEL_G_HT20))
#define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) ||	\
			  ((_c)->chanmode == CHANNEL_A_HT40MINUS) ||	\
			  ((_c)->chanmode == CHANNEL_G_HT40PLUS) ||	\
			  ((_c)->chanmode == CHANNEL_G_HT40MINUS))
#define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))

enum ath9k_power_mode {
	ATH9K_PM_AWAKE = 0,
	ATH9K_PM_FULL_SLEEP,
	ATH9K_PM_NETWORK_SLEEP,
	ATH9K_PM_UNDEFINED
};
393

S
Sujith 已提交
394 395 396 397 398 399 400
enum ath9k_tp_scale {
	ATH9K_TP_SCALE_MAX = 0,
	ATH9K_TP_SCALE_50,
	ATH9K_TP_SCALE_25,
	ATH9K_TP_SCALE_12,
	ATH9K_TP_SCALE_MIN
};
401

S
Sujith 已提交
402 403 404 405 406
enum ser_reg_mode {
	SER_REG_MODE_OFF = 0,
	SER_REG_MODE_ON = 1,
	SER_REG_MODE_AUTO = 2,
};
407

408 409 410 411 412 413
enum ath9k_rx_qtype {
	ATH9K_RX_QUEUE_HP,
	ATH9K_RX_QUEUE_LP,
	ATH9K_RX_QUEUE_MAX,
};

S
Sujith 已提交
414 415 416 417 418
struct ath9k_beacon_state {
	u32 bs_nexttbtt;
	u32 bs_nextdtim;
	u32 bs_intval;
#define ATH9K_BEACON_PERIOD       0x0000ffff
419
#define ATH9K_TSFOOR_THRESHOLD    0x00004240 /* 16k us */
S
Sujith 已提交
420 421 422 423 424 425 426
	u32 bs_dtimperiod;
	u16 bs_cfpperiod;
	u16 bs_cfpmaxduration;
	u32 bs_cfpnext;
	u16 bs_timoffset;
	u16 bs_bmissthreshold;
	u32 bs_sleepduration;
427
	u32 bs_tsfoor_threshold;
S
Sujith 已提交
428
};
429

S
Sujith 已提交
430 431 432 433 434
struct chan_centers {
	u16 synth_center;
	u16 ctl_center;
	u16 ext_center;
};
435

S
Sujith 已提交
436 437 438 439 440
enum {
	ATH9K_RESET_POWER_ON,
	ATH9K_RESET_WARM,
	ATH9K_RESET_COLD,
};
441

442 443 444 445 446 447 448 449 450
struct ath9k_hw_version {
	u32 magic;
	u16 devid;
	u16 subvendorid;
	u32 macVersion;
	u16 macRev;
	u16 phyRev;
	u16 analog5GhzRev;
	u16 analog2GhzRev;
451
	u16 subsysid;
452
	enum ath_usb_dev usbdev;
453
};
S
Sujith 已提交
454

455 456 457 458 459 460 461
/* Generic TSF timer definitions */

#define ATH_MAX_GEN_TIMER	16

#define AR_GENTMR_BIT(_index)	(1 << (_index))

/*
462
 * Using de Bruijin sequence to look up 1's index in a 32 bit number
463 464
 * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
 */
465
#define debruijn32 0x077CB531U
466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489

struct ath_gen_timer_configuration {
	u32 next_addr;
	u32 period_addr;
	u32 mode_addr;
	u32 mode_mask;
};

struct ath_gen_timer {
	void (*trigger)(void *arg);
	void (*overflow)(void *arg);
	void *arg;
	u8 index;
};

struct ath_gen_timer_table {
	u32 gen_timer_index[32];
	struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
	union {
		unsigned long timer_bits;
		u16 val;
	} timer_mask;
};

490 491 492 493 494 495
struct ath_hw_antcomb_conf {
	u8 main_lna_conf;
	u8 alt_lna_conf;
	u8 fast_div_bias;
};

496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529
/**
 * struct ath_hw_radar_conf - radar detection initialization parameters
 *
 * @pulse_inband: threshold for checking the ratio of in-band power
 *	to total power for short radar pulses (half dB steps)
 * @pulse_inband_step: threshold for checking an in-band power to total
 *	power ratio increase for short radar pulses (half dB steps)
 * @pulse_height: threshold for detecting the beginning of a short
 *	radar pulse (dB step)
 * @pulse_rssi: threshold for detecting if a short radar pulse is
 *	gone (dB step)
 * @pulse_maxlen: maximum pulse length (0.8 us steps)
 *
 * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
 * @radar_inband: threshold for checking the ratio of in-band power
 *	to total power for long radar pulses (half dB steps)
 * @fir_power: threshold for detecting the end of a long radar pulse (dB)
 *
 * @ext_channel: enable extension channel radar detection
 */
struct ath_hw_radar_conf {
	unsigned int pulse_inband;
	unsigned int pulse_inband_step;
	unsigned int pulse_height;
	unsigned int pulse_rssi;
	unsigned int pulse_maxlen;

	unsigned int radar_rssi;
	unsigned int radar_inband;
	int fir_power;

	bool ext_channel;
};

530 531 532 533 534 535
/**
 * struct ath_hw_private_ops - callbacks used internally by hardware code
 *
 * This structure contains private callbacks designed to only be used internally
 * by the hardware core.
 *
536 537 538
 * @init_cal_settings: setup types of calibrations supported
 * @init_cal: starts actual calibration
 *
539
 * @init_mode_regs: Initializes mode registers
540
 * @init_mode_gain_regs: Initialize TX/RX gain registers
541 542 543 544 545 546
 *
 * @rf_set_freq: change frequency
 * @spur_mitigate_freq: spur mitigation
 * @rf_alloc_ext_banks:
 * @rf_free_ext_banks:
 * @set_rf_regs:
547 548
 * @compute_pll_control: compute the PLL control value to use for
 *	AR_RTC_PLL_CONTROL for a given channel
549 550
 * @setup_calibration: set up calibration
 * @iscal_supported: used to query if a type of calibration is supported
551
 *
552 553
 * @ani_cache_ini_regs: cache the values for ANI from the initial
 *	register settings through the register initialization.
554 555
 */
struct ath_hw_private_ops {
556
	/* Calibration ops */
557
	void (*init_cal_settings)(struct ath_hw *ah);
558 559
	bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);

560
	void (*init_mode_regs)(struct ath_hw *ah);
561
	void (*init_mode_gain_regs)(struct ath_hw *ah);
562 563
	void (*setup_calibration)(struct ath_hw *ah,
				  struct ath9k_cal_list *currCal);
564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586

	/* PHY ops */
	int (*rf_set_freq)(struct ath_hw *ah,
			   struct ath9k_channel *chan);
	void (*spur_mitigate_freq)(struct ath_hw *ah,
				   struct ath9k_channel *chan);
	int (*rf_alloc_ext_banks)(struct ath_hw *ah);
	void (*rf_free_ext_banks)(struct ath_hw *ah);
	bool (*set_rf_regs)(struct ath_hw *ah,
			    struct ath9k_channel *chan,
			    u16 modesIndex);
	void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
	void (*init_bb)(struct ath_hw *ah,
			struct ath9k_channel *chan);
	int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
	void (*olc_init)(struct ath_hw *ah);
	void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
	void (*mark_phy_inactive)(struct ath_hw *ah);
	void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
	bool (*rfbus_req)(struct ath_hw *ah);
	void (*rfbus_done)(struct ath_hw *ah);
	void (*restore_chainmask)(struct ath_hw *ah);
	void (*set_diversity)(struct ath_hw *ah, bool value);
587 588
	u32 (*compute_pll_control)(struct ath_hw *ah,
				   struct ath9k_channel *chan);
589 590
	bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
			    int param);
591
	void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
592 593
	void (*set_radar_params)(struct ath_hw *ah,
				 struct ath_hw_radar_conf *conf);
594 595

	/* ANI */
596
	void (*ani_cache_ini_regs)(struct ath_hw *ah);
597 598 599 600 601 602 603 604 605
};

/**
 * struct ath_hw_ops - callbacks used by hardware code and driver code
 *
 * This structure contains callbacks designed to to be used internally by
 * hardware code and also by the lower level driver.
 *
 * @config_pci_powersave:
606
 * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
607 608 609 610 611
 */
struct ath_hw_ops {
	void (*config_pci_powersave)(struct ath_hw *ah,
				     int restore,
				     int power_off);
612
	void (*rx_enable)(struct ath_hw *ah);
613 614
	void (*set_desc_link)(void *ds, u32 link);
	void (*get_desc_link)(void *ds, u32 **link);
615 616 617 618
	bool (*calibrate)(struct ath_hw *ah,
			  struct ath9k_channel *chan,
			  u8 rxchainmask,
			  bool longcal);
619
	bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646
	void (*fill_txdesc)(struct ath_hw *ah, void *ds, u32 seglen,
			    bool is_firstseg, bool is_is_lastseg,
			    const void *ds0, dma_addr_t buf_addr,
			    unsigned int qcu);
	int (*proc_txdesc)(struct ath_hw *ah, void *ds,
			   struct ath_tx_status *ts);
	void (*set11n_txdesc)(struct ath_hw *ah, void *ds,
			      u32 pktLen, enum ath9k_pkt_type type,
			      u32 txPower, u32 keyIx,
			      enum ath9k_key_type keyType,
			      u32 flags);
	void (*set11n_ratescenario)(struct ath_hw *ah, void *ds,
				void *lastds,
				u32 durUpdateEn, u32 rtsctsRate,
				u32 rtsctsDuration,
				struct ath9k_11n_rate_series series[],
				u32 nseries, u32 flags);
	void (*set11n_aggr_first)(struct ath_hw *ah, void *ds,
				  u32 aggrLen);
	void (*set11n_aggr_middle)(struct ath_hw *ah, void *ds,
				   u32 numDelims);
	void (*set11n_aggr_last)(struct ath_hw *ah, void *ds);
	void (*clr11n_aggr)(struct ath_hw *ah, void *ds);
	void (*set11n_burstduration)(struct ath_hw *ah, void *ds,
				     u32 burstDuration);
	void (*set11n_virtualmorefrag)(struct ath_hw *ah, void *ds,
				       u32 vmf);
647 648
};

649 650 651 652 653 654
struct ath_nf_limits {
	s16 max;
	s16 min;
	s16 nominal;
};

655 656 657 658
/* ah_flags */
#define AH_USE_EEPROM   0x1
#define AH_UNPLUGGED    0x2 /* The card has been physically removed. */

659
struct ath_hw {
660
	struct ieee80211_hw *hw;
661
	struct ath_common common;
662
	struct ath9k_hw_version hw_version;
663 664
	struct ath9k_ops_config config;
	struct ath9k_hw_capabilities caps;
665
	struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
666
	struct ath9k_channel *curchan;
S
Sujith 已提交
667

668 669 670
	union {
		struct ar5416_eeprom_def def;
		struct ar5416_eeprom_4k map4k;
671
		struct ar9287_eeprom map9287;
672
		struct ar9300_eeprom ar9300_eep;
673
	} eeprom;
S
Sujith 已提交
674
	const struct eeprom_ops *eep_ops;
675 676

	bool sw_mgmt_crypto;
677
	bool is_pciexpress;
678
	bool is_monitoring;
679
	bool need_an_top2_fixup;
680
	u16 tx_trig_level;
681

682
	u32 nf_regs[6];
683 684
	struct ath_nf_limits nf_2g;
	struct ath_nf_limits nf_5g;
685 686 687
	u16 rfsilent;
	u32 rfkill_gpio;
	u32 rfkill_polarity;
688
	u32 ah_flags;
S
Sujith 已提交
689

690 691
	bool htc_reset_init;

692 693
	enum nl80211_iftype opmode;
	enum ath9k_power_mode power_mode;
694

695
	struct ath9k_hw_cal_data *caldata;
696
	struct ath9k_pacal_info pacal_info;
697 698 699 700
	struct ar5416Stats stats;
	struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];

	int16_t curchan_rad_index;
P
Pavel Roskin 已提交
701
	enum ath9k_int imask;
702
	u32 imrs2_reg;
703 704 705 706 707 708 709
	u32 txok_interrupt_mask;
	u32 txerr_interrupt_mask;
	u32 txdesc_interrupt_mask;
	u32 txeol_interrupt_mask;
	u32 txurn_interrupt_mask;
	bool chip_fullsleep;
	u32 atim_window;
S
Sujith 已提交
710 711

	/* Calibration */
712
	u32 supp_cals;
713 714 715
	struct ath9k_cal_list iq_caldata;
	struct ath9k_cal_list adcgain_caldata;
	struct ath9k_cal_list adcdc_caldata;
716
	struct ath9k_cal_list tempCompCalData;
717 718 719
	struct ath9k_cal_list *cal_list;
	struct ath9k_cal_list *cal_list_last;
	struct ath9k_cal_list *cal_list_curr;
720 721 722 723 724 725 726 727 728 729 730
#define totalPowerMeasI meas0.unsign
#define totalPowerMeasQ meas1.unsign
#define totalIqCorrMeas meas2.sign
#define totalAdcIOddPhase  meas0.unsign
#define totalAdcIEvenPhase meas1.unsign
#define totalAdcQOddPhase  meas2.unsign
#define totalAdcQEvenPhase meas3.unsign
#define totalAdcDcOffsetIOddPhase  meas0.sign
#define totalAdcDcOffsetIEvenPhase meas1.sign
#define totalAdcDcOffsetQOddPhase  meas2.sign
#define totalAdcDcOffsetQEvenPhase meas3.sign
731 732 733
	union {
		u32 unsign[AR5416_MAX_CHAINS];
		int32_t sign[AR5416_MAX_CHAINS];
734
	} meas0;
735 736 737
	union {
		u32 unsign[AR5416_MAX_CHAINS];
		int32_t sign[AR5416_MAX_CHAINS];
738
	} meas1;
739 740 741
	union {
		u32 unsign[AR5416_MAX_CHAINS];
		int32_t sign[AR5416_MAX_CHAINS];
742
	} meas2;
743 744 745
	union {
		u32 unsign[AR5416_MAX_CHAINS];
		int32_t sign[AR5416_MAX_CHAINS];
746 747
	} meas3;
	u16 cal_samples;
S
Sujith 已提交
748

749 750
	u32 sta_id1_defaults;
	u32 misc_mode;
751 752 753 754
	enum {
		AUTO_32KHZ,
		USE_32KHZ,
		DONT_USE_32KHZ,
755
	} enable_32kHz_clock;
S
Sujith 已提交
756

757 758 759 760 761
	/* Private to hardware code */
	struct ath_hw_private_ops private_ops;
	/* Accessed by the lower level driver */
	struct ath_hw_ops ops;

762
	/* Used to program the radio on non single-chip devices */
763 764 765 766 767 768 769 770 771 772
	u32 *analogBank0Data;
	u32 *analogBank1Data;
	u32 *analogBank2Data;
	u32 *analogBank3Data;
	u32 *analogBank6Data;
	u32 *analogBank6TPCData;
	u32 *analogBank7Data;
	u32 *addac5416_21;
	u32 *bank6Temp;

773
	u8 txpower_limit;
774
	int coverage_class;
775 776
	u32 slottime;
	u32 globaltxtimeout;
S
Sujith 已提交
777 778

	/* ANI */
779 780 781 782 783 784 785 786
	u32 proc_phyerr;
	u32 aniperiod;
	int totalSizeDesired[5];
	int coarse_high[5];
	int coarse_low[5];
	int firpwr[5];
	enum ath9k_ani_cmd ani_function;

787
	/* Bluetooth coexistance */
788
	struct ath_btcoex_hw btcoex_hw;
789

790 791 792 793
	u32 intr_txqs;
	u8 txchainmask;
	u8 rxchainmask;

794 795
	struct ath_hw_radar_conf radar_conf;

796 797 798
	u32 originalGain[22];
	int initPDADC;
	int PDADCdelta;
799
	int led_pin;
800 801
	u32 gpio_mask;
	u32 gpio_val;
802

803 804 805 806 807 808 809 810 811 812 813 814
	struct ar5416IniArray iniModes;
	struct ar5416IniArray iniCommon;
	struct ar5416IniArray iniBank0;
	struct ar5416IniArray iniBB_RfGain;
	struct ar5416IniArray iniBank1;
	struct ar5416IniArray iniBank2;
	struct ar5416IniArray iniBank3;
	struct ar5416IniArray iniBank6;
	struct ar5416IniArray iniBank6TPC;
	struct ar5416IniArray iniBank7;
	struct ar5416IniArray iniAddac;
	struct ar5416IniArray iniPcieSerdes;
815
	struct ar5416IniArray iniPcieSerdesLowPower;
816 817 818
	struct ar5416IniArray iniModesAdditional;
	struct ar5416IniArray iniModesRxGain;
	struct ar5416IniArray iniModesTxGain;
819
	struct ar5416IniArray iniModes_9271_1_0_only;
S
Sujith 已提交
820 821
	struct ar5416IniArray iniCckfirNormal;
	struct ar5416IniArray iniCckfirJapan2484;
822 823 824 825 826
	struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
	struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
	struct ar5416IniArray iniModes_9271_ANI_reg;
	struct ar5416IniArray iniModes_high_power_tx_gain_9271;
	struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
827

828 829 830 831 832
	struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
	struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
	struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
	struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];

833 834 835
	u32 intr_gen_timer_trigger;
	u32 intr_gen_timer_thresh;
	struct ath_gen_timer_table hw_gen_timers;
836 837 838 839 840 841 842

	struct ar9003_txs *ts_ring;
	void *ts_start;
	u32 ts_paddr_start;
	u32 ts_paddr_end;
	u16 ts_tail;
	u8 ts_size;
843 844 845

	u32 bb_watchdog_last_status;
	u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
846

847 848
	unsigned int paprd_target_power;
	unsigned int paprd_training_power;
849
	unsigned int paprd_ratemask;
850
	unsigned int paprd_ratemask_ht40;
851
	bool paprd_table_write_done;
852 853
	u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
	u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
854 855 856 857 858 859
	/*
	 * Store the permanent value of Reg 0x4004in WARegVal
	 * so we dont have to R/M/W. We should not be reading
	 * this register when in sleep states.
	 */
	u32 WARegVal;
860 861 862

	/* Enterprise mode cap */
	u32 ent_mode;
863 864
};

865 866 867 868 869 870 871 872 873 874
static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
{
	return &ah->common;
}

static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
{
	return &(ath9k_hw_common(ah)->regulatory);
}

875 876 877 878 879 880 881 882 883 884
static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
{
	return &ah->private_ops;
}

static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
{
	return &ah->ops;
}

885 886 887 888 889
static inline u8 get_streams(int mask)
{
	return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
}

890
/* Initialization, Detach, Reset */
S
Sujith 已提交
891
const char *ath9k_hw_probe(u16 vendorid, u16 devid);
S
Sujith 已提交
892
void ath9k_hw_deinit(struct ath_hw *ah);
893
int ath9k_hw_init(struct ath_hw *ah);
894
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
895
		   struct ath9k_hw_cal_data *caldata, bool bChannelChange);
896
int ath9k_hw_fill_cap_info(struct ath_hw *ah);
897
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
S
Sujith 已提交
898 899

/* GPIO / RFKILL / Antennae */
900 901 902
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
903
			 u32 ah_signal_type);
904 905 906
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
907 908 909 910
void ath9k_hw_antdiv_comb_conf_get(struct ath_hw *ah,
				   struct ath_hw_antcomb_conf *antconf);
void ath9k_hw_antdiv_comb_conf_set(struct ath_hw *ah,
				   struct ath_hw_antcomb_conf *antconf);
S
Sujith 已提交
911 912

/* General Operation */
S
Sujith 已提交
913
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
S
Sujith 已提交
914
u32 ath9k_hw_reverse_bits(u32 val, u32 n);
915
bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high);
916
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
917
			   u8 phy, int kbps,
S
Sujith 已提交
918
			   u32 frameLen, u16 rateix, bool shortPreamble);
919
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
920 921
				  struct ath9k_channel *chan,
				  struct chan_centers *centers);
922 923 924 925
u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
bool ath9k_hw_phy_disable(struct ath_hw *ah);
bool ath9k_hw_disable(struct ath_hw *ah);
926
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
927 928
void ath9k_hw_setopmode(struct ath_hw *ah);
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
929 930
void ath9k_hw_setbssidmask(struct ath_hw *ah);
void ath9k_hw_write_associd(struct ath_hw *ah);
931
u32 ath9k_hw_gettsf32(struct ath_hw *ah);
932 933 934
u64 ath9k_hw_gettsf64(struct ath_hw *ah);
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
void ath9k_hw_reset_tsf(struct ath_hw *ah);
S
Sujith 已提交
935
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
936
void ath9k_hw_init_global_settings(struct ath_hw *ah);
937
unsigned long ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
L
Luis R. Rodriguez 已提交
938
void ath9k_hw_set11nmac2040(struct ath_hw *ah);
939 940
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
941
				    const struct ath9k_beacon_state *bs);
942
bool ath9k_hw_check_alive(struct ath_hw *ah);
943

944
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
945

946 947 948 949 950 951
/* Generic hw timer primitives */
struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index);
952 953 954 955 956 957
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period);
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);

958 959 960
void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
void ath_gen_timer_isr(struct ath_hw *hw);

961
void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
962

963 964 965
/* HTC */
void ath9k_hw_htc_resetinit(struct ath_hw *ah);

966 967 968 969
/* PHY */
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent);

970 971 972 973
/*
 * Code Specific to AR5008, AR9001 or AR9002,
 * we stuff these here to avoid callbacks for AR9003.
 */
974
void ar9002_hw_cck_chan14_spread(struct ath_hw *ah);
975
int ar9002_hw_rf_claim(struct ath_hw *ah);
976
void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
S
Sujith 已提交
977
void ar9002_hw_update_async_fifo(struct ath_hw *ah);
978
void ar9002_hw_enable_wep_aggregation(struct ath_hw *ah);
979

980
/*
981
 * Code specific to AR9003, we stuff these here to avoid callbacks
982 983
 * for older families
 */
984 985 986
void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
987 988
void ar9003_paprd_enable(struct ath_hw *ah, bool val);
void ar9003_paprd_populate_single_table(struct ath_hw *ah,
989 990 991 992
					struct ath9k_hw_cal_data *caldata,
					int chain);
int ar9003_paprd_create_curve(struct ath_hw *ah,
			      struct ath9k_hw_cal_data *caldata, int chain);
993 994 995 996
int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
int ar9003_paprd_init_table(struct ath_hw *ah);
bool ar9003_paprd_is_done(struct ath_hw *ah);
void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains);
997 998

/* Hardware family op attach helpers */
999
void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
1000 1001
void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
1002

1003 1004 1005
void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
void ar9003_hw_attach_calib_ops(struct ath_hw *ah);

1006 1007 1008
void ar9002_hw_attach_ops(struct ath_hw *ah);
void ar9003_hw_attach_ops(struct ath_hw *ah);

1009
void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
1010 1011 1012 1013
/*
 * ANI work can be shared between all families but a next
 * generation implementation of ANI will be used only for AR9003 only
 * for now as the other families still need to be tested with the same
1014 1015
 * next generation ANI. Feel free to start testing it though for the
 * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani.
1016
 */
1017
extern int modparam_force_new_ani;
1018
void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
1019
void ath9k_hw_proc_mib_event(struct ath_hw *ah);
1020
void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
1021

1022 1023 1024 1025
#define ATH_PCIE_CAP_LINK_CTRL	0x70
#define ATH_PCIE_CAP_LINK_L0S	1
#define ATH_PCIE_CAP_LINK_L1	2

1026 1027 1028 1029 1030
#define ATH9K_CLOCK_RATE_CCK		22
#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
#define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44

1031
#endif