iwl-5000.c 53.2 KB
Newer Older
1 2
/******************************************************************************
 *
3
 * Copyright(c) 2007 - 2010 Intel Corporation. All rights reserved.
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc.,
 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
 *
 * The full GNU General Public License is included in this distribution in the
 * file called LICENSE.
 *
 * Contact Information:
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 *****************************************************************************/

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/init.h>
#include <linux/pci.h>
#include <linux/dma-mapping.h>
#include <linux/delay.h>
32
#include <linux/sched.h>
33 34 35 36 37 38 39 40
#include <linux/skbuff.h>
#include <linux/netdevice.h>
#include <linux/wireless.h>
#include <net/mac80211.h>
#include <linux/etherdevice.h>
#include <asm/unaligned.h>

#include "iwl-eeprom.h"
41
#include "iwl-dev.h"
42 43
#include "iwl-core.h"
#include "iwl-io.h"
44
#include "iwl-sta.h"
45
#include "iwl-helpers.h"
J
Johannes Berg 已提交
46
#include "iwl-agn-led.h"
47
#include "iwl-5000-hw.h"
48
#include "iwl-6000-hw.h"
49

50
/* Highest firmware API version supported */
51
#define IWL5000_UCODE_API_MAX 2
52
#define IWL5150_UCODE_API_MAX 2
53

54 55 56 57 58 59 60 61 62 63 64
/* Lowest firmware API version supported */
#define IWL5000_UCODE_API_MIN 1
#define IWL5150_UCODE_API_MIN 1

#define IWL5000_FW_PRE "iwlwifi-5000-"
#define _IWL5000_MODULE_FIRMWARE(api) IWL5000_FW_PRE #api ".ucode"
#define IWL5000_MODULE_FIRMWARE(api) _IWL5000_MODULE_FIRMWARE(api)

#define IWL5150_FW_PRE "iwlwifi-5150-"
#define _IWL5150_MODULE_FIRMWARE(api) IWL5150_FW_PRE #api ".ucode"
#define IWL5150_MODULE_FIRMWARE(api) _IWL5150_MODULE_FIRMWARE(api)
65

66 67 68 69 70 71 72 73 74 75
static const u16 iwl5000_default_queue_to_tx_fifo[] = {
	IWL_TX_FIFO_AC3,
	IWL_TX_FIFO_AC2,
	IWL_TX_FIFO_AC1,
	IWL_TX_FIFO_AC0,
	IWL50_CMD_FIFO_NUM,
	IWL_TX_FIFO_HCCA_1,
	IWL_TX_FIFO_HCCA_2
};

76
/* NIC configuration for 5000 series */
77
void iwl5000_nic_config(struct iwl_priv *priv)
78 79 80 81 82 83 84 85 86
{
	unsigned long flags;
	u16 radio_cfg;

	spin_lock_irqsave(&priv->lock, flags);

	radio_cfg = iwl_eeprom_query16(priv, EEPROM_RADIO_CONFIG);

	/* write radio config values to register */
87
	if (EEPROM_RF_CFG_TYPE_MSK(radio_cfg) < EEPROM_RF_CONFIG_TYPE_MAX)
88 89 90 91 92 93 94 95 96 97
		iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
			    EEPROM_RF_CFG_TYPE_MSK(radio_cfg) |
			    EEPROM_RF_CFG_STEP_MSK(radio_cfg) |
			    EEPROM_RF_CFG_DASH_MSK(radio_cfg));

	/* set CSR_HW_CONFIG_REG for uCode use */
	iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
		    CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI |
		    CSR_HW_IF_CONFIG_REG_BIT_MAC_SI);

T
Tomas Winkler 已提交
98 99 100 101
	/* W/A : NIC is stuck in a reset state after Early PCIe power off
	 * (PCIe power is lost before PERST# is asserted),
	 * causing ME FW to lose ownership and not being able to obtain it back.
	 */
102
	iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
T
Tomas Winkler 已提交
103 104 105
				APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS,
				~APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS);

W
Wey-Yi Guy 已提交
106

107 108 109 110
	spin_unlock_irqrestore(&priv->lock, flags);
}


111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140
/*
 * EEPROM
 */
static u32 eeprom_indirect_address(const struct iwl_priv *priv, u32 address)
{
	u16 offset = 0;

	if ((address & INDIRECT_ADDRESS) == 0)
		return address;

	switch (address & INDIRECT_TYPE_MSK) {
	case INDIRECT_HOST:
		offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_HOST);
		break;
	case INDIRECT_GENERAL:
		offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_GENERAL);
		break;
	case INDIRECT_REGULATORY:
		offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_REGULATORY);
		break;
	case INDIRECT_CALIBRATION:
		offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_CALIBRATION);
		break;
	case INDIRECT_PROCESS_ADJST:
		offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_PROCESS_ADJST);
		break;
	case INDIRECT_OTHERS:
		offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_OTHERS);
		break;
	default:
141
		IWL_ERR(priv, "illegal indirect type: 0x%X\n",
142 143 144 145 146 147 148 149
		address & INDIRECT_TYPE_MSK);
		break;
	}

	/* translate the offset from words to byte */
	return (address & ADDRESS_MSK) + (offset << 1);
}

150
u16 iwl5000_eeprom_calib_version(struct iwl_priv *priv)
151 152 153 154 155 156 157 158 159
{
	struct iwl_eeprom_calib_hdr {
		u8 version;
		u8 pa_type;
		u16 voltage;
	} *hdr;

	hdr = (struct iwl_eeprom_calib_hdr *)iwl_eeprom_query_addr(priv,
							EEPROM_5000_CALIB_ALL);
160
	return hdr->version;
161 162 163

}

164 165 166
static void iwl5000_gain_computation(struct iwl_priv *priv,
		u32 average_noise[NUM_RX_CHAINS],
		u16 min_average_noise_antenna_i,
167 168
		u32 min_average_noise,
		u8 default_chain)
169 170 171 172 173
{
	int i;
	s32 delta_g;
	struct iwl_chain_noise_data *data = &priv->chain_noise_data;

174 175 176 177
	/*
	 * Find Gain Code for the chains based on "default chain"
	 */
	for (i = default_chain + 1; i < NUM_RX_CHAINS; i++) {
178 179 180 181
		if ((data->disconn_array[i])) {
			data->delta_gain_code[i] = 0;
			continue;
		}
182 183 184

		delta_g = (priv->cfg->chain_noise_scale *
			((s32)average_noise[default_chain] -
185
			(s32)average_noise[i])) / 1500;
186

187 188
		/* bound gain by 2 bits value max, 3rd bit is sign */
		data->delta_gain_code[i] =
189
			min(abs(delta_g), (long) CHAIN_NOISE_MAX_DELTA_GAIN_CODE);
190 191

		if (delta_g < 0)
192 193 194 195 196 197 198 199
			/*
			 * set negative sign ...
			 * note to Intel developers:  This is uCode API format,
			 *   not the format of any internal device registers.
			 *   Do not change this format for e.g. 6050 or similar
			 *   devices.  Change format only if more resolution
			 *   (i.e. more than 2 bits magnitude) is needed.
			 */
200 201 202
			data->delta_gain_code[i] |= (1 << 2);
	}

203
	IWL_DEBUG_CALIB(priv, "Delta gains: ANT_B = %d  ANT_C = %d\n",
204 205 206
			data->delta_gain_code[1], data->delta_gain_code[2]);

	if (!data->radio_write) {
207
		struct iwl_calib_chain_noise_gain_cmd cmd;
208

209 210
		memset(&cmd, 0, sizeof(cmd));

211 212 213 214
		cmd.hdr.op_code = IWL_PHY_CALIBRATE_CHAIN_NOISE_GAIN_CMD;
		cmd.hdr.first_group = 0;
		cmd.hdr.groups_num = 1;
		cmd.hdr.data_valid = 1;
215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235
		cmd.delta_gain_1 = data->delta_gain_code[1];
		cmd.delta_gain_2 = data->delta_gain_code[2];
		iwl_send_cmd_pdu_async(priv, REPLY_PHY_CALIBRATION_CMD,
			sizeof(cmd), &cmd, NULL);

		data->radio_write = 1;
		data->state = IWL_CHAIN_NOISE_CALIBRATED;
	}

	data->chain_noise_a = 0;
	data->chain_noise_b = 0;
	data->chain_noise_c = 0;
	data->chain_signal_a = 0;
	data->chain_signal_b = 0;
	data->chain_signal_c = 0;
	data->beacon_count = 0;
}

static void iwl5000_chain_noise_reset(struct iwl_priv *priv)
{
	struct iwl_chain_noise_data *data = &priv->chain_noise_data;
236
	int ret;
237 238

	if ((data->state == IWL_CHAIN_NOISE_ALIVE) && iwl_is_associated(priv)) {
239
		struct iwl_calib_chain_noise_reset_cmd cmd;
240
		memset(&cmd, 0, sizeof(cmd));
241 242 243 244 245 246 247 248

		cmd.hdr.op_code = IWL_PHY_CALIBRATE_CHAIN_NOISE_RESET_CMD;
		cmd.hdr.first_group = 0;
		cmd.hdr.groups_num = 1;
		cmd.hdr.data_valid = 1;
		ret = iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
					sizeof(cmd), &cmd);
		if (ret)
249 250
			IWL_ERR(priv,
				"Could not send REPLY_PHY_CALIBRATION_CMD\n");
251
		data->state = IWL_CHAIN_NOISE_ACCUMULATE;
252
		IWL_DEBUG_CALIB(priv, "Run chain_noise_calibrate\n");
253 254 255
	}
}

256
void iwl5000_rts_tx_cmd_flag(struct ieee80211_tx_info *info,
257 258
			__le32 *tx_flags)
{
259 260
	if ((info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) ||
	    (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT))
261 262 263 264 265
		*tx_flags |= TX_CMD_FLG_RTS_CTS_MSK;
	else
		*tx_flags &= ~TX_CMD_FLG_RTS_CTS_MSK;
}

266 267
static struct iwl_sensitivity_ranges iwl5000_sensitivity = {
	.min_nrg_cck = 95,
268
	.max_nrg_cck = 0, /* not used, set to 0 */
269 270 271 272 273 274 275
	.auto_corr_min_ofdm = 90,
	.auto_corr_min_ofdm_mrc = 170,
	.auto_corr_min_ofdm_x1 = 120,
	.auto_corr_min_ofdm_mrc_x1 = 240,

	.auto_corr_max_ofdm = 120,
	.auto_corr_max_ofdm_mrc = 210,
276 277
	.auto_corr_max_ofdm_x1 = 120,
	.auto_corr_max_ofdm_mrc_x1 = 240,
278 279 280 281 282 283 284

	.auto_corr_min_cck = 125,
	.auto_corr_max_cck = 200,
	.auto_corr_min_cck_mrc = 170,
	.auto_corr_max_cck_mrc = 400,
	.nrg_th_cck = 95,
	.nrg_th_ofdm = 95,
285 286 287 288

	.barker_corr_th_min = 190,
	.barker_corr_th_min_mrc = 390,
	.nrg_th_cca = 62,
289 290
};

291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310
static struct iwl_sensitivity_ranges iwl5150_sensitivity = {
	.min_nrg_cck = 95,
	.max_nrg_cck = 0, /* not used, set to 0 */
	.auto_corr_min_ofdm = 90,
	.auto_corr_min_ofdm_mrc = 170,
	.auto_corr_min_ofdm_x1 = 105,
	.auto_corr_min_ofdm_mrc_x1 = 220,

	.auto_corr_max_ofdm = 120,
	.auto_corr_max_ofdm_mrc = 210,
	/* max = min for performance bug in 5150 DSP */
	.auto_corr_max_ofdm_x1 = 105,
	.auto_corr_max_ofdm_mrc_x1 = 220,

	.auto_corr_min_cck = 125,
	.auto_corr_max_cck = 200,
	.auto_corr_min_cck_mrc = 170,
	.auto_corr_max_cck_mrc = 400,
	.nrg_th_cck = 95,
	.nrg_th_ofdm = 95,
311 312 313 314

	.barker_corr_th_min = 190,
	.barker_corr_th_min_mrc = 390,
	.nrg_th_cca = 62,
315 316
};

317
const u8 *iwl5000_eeprom_query_addr(const struct iwl_priv *priv,
318 319 320 321 322 323 324
					   size_t offset)
{
	u32 address = eeprom_indirect_address(priv, offset);
	BUG_ON(address >= priv->cfg->eeprom_size);
	return &priv->eeprom[address];
}

325
static void iwl5150_set_ct_threshold(struct iwl_priv *priv)
326
{
327
	const s32 volt2temp_coef = IWL_5150_VOLTAGE_TO_TEMPERATURE_COEFF;
328
	s32 threshold = (s32)CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD_LEGACY) -
329 330 331 332 333 334 335 336
			iwl_temp_calib_to_offset(priv);

	priv->hw_params.ct_kill_threshold = threshold * volt2temp_coef;
}

static void iwl5000_set_ct_threshold(struct iwl_priv *priv)
{
	/* want Celsius */
337
	priv->hw_params.ct_kill_threshold = CT_KILL_THRESHOLD_LEGACY;
338 339
}

340 341 342
/*
 *  Calibration
 */
343
static int iwl5000_set_Xtal_calib(struct iwl_priv *priv)
344
{
345
	struct iwl_calib_xtal_freq_cmd cmd;
346 347
	__le16 *xtal_calib =
		(__le16 *)iwl_eeprom_query_addr(priv, EEPROM_5000_XTAL);
348

349 350 351 352
	cmd.hdr.op_code = IWL_PHY_CALIBRATE_CRYSTAL_FRQ_CMD;
	cmd.hdr.first_group = 0;
	cmd.hdr.groups_num = 1;
	cmd.hdr.data_valid = 1;
353 354
	cmd.cap_pin1 = le16_to_cpu(xtal_calib[0]);
	cmd.cap_pin2 = le16_to_cpu(xtal_calib[1]);
355
	return iwl_calib_set(&priv->calib_results[IWL_CALIB_XTAL],
356
			     (u8 *)&cmd, sizeof(cmd));
357 358 359 360
}

static int iwl5000_send_calib_cfg(struct iwl_priv *priv)
{
361
	struct iwl_calib_cfg_cmd calib_cfg_cmd;
362 363
	struct iwl_host_cmd cmd = {
		.id = CALIBRATION_CFG_CMD,
364
		.len = sizeof(struct iwl_calib_cfg_cmd),
365 366 367 368 369 370 371 372 373 374 375 376 377 378 379
		.data = &calib_cfg_cmd,
	};

	memset(&calib_cfg_cmd, 0, sizeof(calib_cfg_cmd));
	calib_cfg_cmd.ucd_calib_cfg.once.is_enable = IWL_CALIB_INIT_CFG_ALL;
	calib_cfg_cmd.ucd_calib_cfg.once.start = IWL_CALIB_INIT_CFG_ALL;
	calib_cfg_cmd.ucd_calib_cfg.once.send_res = IWL_CALIB_INIT_CFG_ALL;
	calib_cfg_cmd.ucd_calib_cfg.flags = IWL_CALIB_INIT_CFG_ALL;

	return iwl_send_cmd(priv, &cmd);
}

static void iwl5000_rx_calib_result(struct iwl_priv *priv,
			     struct iwl_rx_mem_buffer *rxb)
{
Z
Zhu Yi 已提交
380
	struct iwl_rx_packet *pkt = rxb_addr(rxb);
381
	struct iwl_calib_hdr *hdr = (struct iwl_calib_hdr *)pkt->u.raw;
382
	int len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
383
	int index;
384 385 386 387

	/* reduce the size of the length field itself */
	len -= 4;

388 389 390
	/* Define the order in which the results will be sent to the runtime
	 * uCode. iwl_send_calib_results sends them in a row according to their
	 * index. We sort them here */
391
	switch (hdr->op_code) {
392 393 394
	case IWL_PHY_CALIBRATE_DC_CMD:
		index = IWL_CALIB_DC;
		break;
395 396
	case IWL_PHY_CALIBRATE_LO_CMD:
		index = IWL_CALIB_LO;
397
		break;
398 399
	case IWL_PHY_CALIBRATE_TX_IQ_CMD:
		index = IWL_CALIB_TX_IQ;
400
		break;
401 402
	case IWL_PHY_CALIBRATE_TX_IQ_PERD_CMD:
		index = IWL_CALIB_TX_IQ_PERD;
403
		break;
404 405 406
	case IWL_PHY_CALIBRATE_BASE_BAND_CMD:
		index = IWL_CALIB_BASE_BAND;
		break;
407
	default:
408
		IWL_ERR(priv, "Unknown calibration notification %d\n",
409 410 411
			  hdr->op_code);
		return;
	}
412
	iwl_calib_set(&priv->calib_results[index], pkt->u.raw, len);
413 414 415 416 417
}

static void iwl5000_rx_calib_complete(struct iwl_priv *priv,
			       struct iwl_rx_mem_buffer *rxb)
{
418
	IWL_DEBUG_INFO(priv, "Init. calibration is completed, restarting fw.\n");
419 420 421
	queue_work(priv->workqueue, &priv->restart);
}

422 423 424
/*
 * ucode
 */
J
Johannes Berg 已提交
425 426
static int iwl5000_load_section(struct iwl_priv *priv, const char *name,
				struct fw_desc *image, u32 dst_addr)
427 428 429
{
	dma_addr_t phy_addr = image->p_addr;
	u32 byte_cnt = image->len;
J
Johannes Berg 已提交
430 431 432
	int ret;

	priv->ucode_write_complete = 0;
433 434 435 436 437 438 439 440 441 442 443 444 445

	iwl_write_direct32(priv,
		FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
		FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);

	iwl_write_direct32(priv,
		FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);

	iwl_write_direct32(priv,
		FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
		phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);

	iwl_write_direct32(priv,
446
		FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
T
Tomas Winkler 已提交
447
		(iwl_get_dma_hi_addr(phy_addr)
448 449
			<< FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);

450 451 452 453 454 455 456 457 458
	iwl_write_direct32(priv,
		FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
		1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
		1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
		FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);

	iwl_write_direct32(priv,
		FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
		FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE	|
459
		FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE	|
460 461
		FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);

J
Johannes Berg 已提交
462
	IWL_DEBUG_INFO(priv, "%s uCode section being loaded...\n", name);
463
	ret = wait_event_interruptible_timeout(priv->wait_command_queue,
464
					priv->ucode_write_complete, 5 * HZ);
465
	if (ret == -ERESTARTSYS) {
J
Johannes Berg 已提交
466 467
		IWL_ERR(priv, "Could not load the %s uCode section due "
			"to interrupt\n", name);
468 469 470
		return ret;
	}
	if (!ret) {
J
Johannes Berg 已提交
471 472
		IWL_ERR(priv, "Could not load the %s uCode section\n",
			name);
473 474 475
		return -ETIMEDOUT;
	}

J
Johannes Berg 已提交
476 477
	return 0;
}
478

J
Johannes Berg 已提交
479 480 481 482 483
static int iwl5000_load_given_ucode(struct iwl_priv *priv,
		struct fw_desc *inst_image,
		struct fw_desc *data_image)
{
	int ret = 0;
484

J
Johannes Berg 已提交
485 486 487
	ret = iwl5000_load_section(priv, "INST", inst_image,
				   IWL50_RTC_INST_LOWER_BOUND);
	if (ret)
488 489
		return ret;

J
Johannes Berg 已提交
490 491
	return iwl5000_load_section(priv, "DATA", data_image,
				    IWL50_RTC_DATA_LOWER_BOUND);
492 493
}

494
int iwl5000_load_ucode(struct iwl_priv *priv)
495 496 497 498 499
{
	int ret = 0;

	/* check whether init ucode should be loaded, or rather runtime ucode */
	if (priv->ucode_init.len && (priv->ucode_type == UCODE_NONE)) {
500
		IWL_DEBUG_INFO(priv, "Init ucode found. Loading init ucode...\n");
501 502 503
		ret = iwl5000_load_given_ucode(priv,
			&priv->ucode_init, &priv->ucode_init_data);
		if (!ret) {
504
			IWL_DEBUG_INFO(priv, "Init ucode load complete.\n");
505 506 507
			priv->ucode_type = UCODE_INIT;
		}
	} else {
508
		IWL_DEBUG_INFO(priv, "Init ucode not found, or already loaded. "
509 510 511 512
			"Loading runtime ucode...\n");
		ret = iwl5000_load_given_ucode(priv,
			&priv->ucode_code, &priv->ucode_data);
		if (!ret) {
513
			IWL_DEBUG_INFO(priv, "Runtime ucode load complete.\n");
514 515 516 517 518 519 520
			priv->ucode_type = UCODE_RT;
		}
	}

	return ret;
}

521
void iwl5000_init_alive_start(struct iwl_priv *priv)
522 523 524 525 526 527 528
{
	int ret = 0;

	/* Check alive response for "valid" sign from uCode */
	if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
		/* We had an error bringing up the hardware, so take it
		 * all the way back down so we can try again */
529
		IWL_DEBUG_INFO(priv, "Initialize Alive failed.\n");
530 531 532 533 534 535 536 537 538
		goto restart;
	}

	/* initialize uCode was loaded... verify inst image.
	 * This is a paranoid check, because we would not have gotten the
	 * "initialize" alive if code weren't properly loaded.  */
	if (iwl_verify_ucode(priv)) {
		/* Runtime instruction load was bad;
		 * take it all the way back down so we can try again */
539
		IWL_DEBUG_INFO(priv, "Bad \"initialize\" uCode load.\n");
540 541 542
		goto restart;
	}

543
	iwl_clear_stations_table(priv);
544 545
	ret = priv->cfg->ops->lib->alive_notify(priv);
	if (ret) {
546 547
		IWL_WARN(priv,
			"Could not complete ALIVE transition: %d\n", ret);
548 549 550
		goto restart;
	}

551
	iwl5000_send_calib_cfg(priv);
552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571
	return;

restart:
	/* real restart (first load init_ucode) */
	queue_work(priv->workqueue, &priv->restart);
}

static void iwl5000_set_wr_ptrs(struct iwl_priv *priv,
				int txq_id, u32 index)
{
	iwl_write_direct32(priv, HBUS_TARG_WRPTR,
			(index & 0xff) | (txq_id << 8));
	iwl_write_prph(priv, IWL50_SCD_QUEUE_RDPTR(txq_id), index);
}

static void iwl5000_tx_queue_set_status(struct iwl_priv *priv,
					struct iwl_tx_queue *txq,
					int tx_fifo_id, int scd_retry)
{
	int txq_id = txq->q.id;
T
Tomas Winkler 已提交
572
	int active = test_bit(txq_id, &priv->txq_ctx_active_msk) ? 1 : 0;
573 574 575 576 577 578 579 580 581

	iwl_write_prph(priv, IWL50_SCD_QUEUE_STATUS_BITS(txq_id),
			(active << IWL50_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
			(tx_fifo_id << IWL50_SCD_QUEUE_STTS_REG_POS_TXF) |
			(1 << IWL50_SCD_QUEUE_STTS_REG_POS_WSL) |
			IWL50_SCD_QUEUE_STTS_REG_MSK);

	txq->sched_retry = scd_retry;

582
	IWL_DEBUG_INFO(priv, "%s %s Queue %d on AC %d\n",
583 584 585 586
		       active ? "Activate" : "Deactivate",
		       scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
}

587
int iwl5000_alive_notify(struct iwl_priv *priv)
588 589 590
{
	u32 a;
	unsigned long flags;
591
	int i, chan;
W
Winkler, Tomas 已提交
592
	u32 reg_val;
593 594 595 596 597 598 599 600 601 602 603

	spin_lock_irqsave(&priv->lock, flags);

	priv->scd_base_addr = iwl_read_prph(priv, IWL50_SCD_SRAM_BASE_ADDR);
	a = priv->scd_base_addr + IWL50_SCD_CONTEXT_DATA_OFFSET;
	for (; a < priv->scd_base_addr + IWL50_SCD_TX_STTS_BITMAP_OFFSET;
		a += 4)
		iwl_write_targ_mem(priv, a, 0);
	for (; a < priv->scd_base_addr + IWL50_SCD_TRANSLATE_TBL_OFFSET;
		a += 4)
		iwl_write_targ_mem(priv, a, 0);
604 605
	for (; a < priv->scd_base_addr +
	       IWL50_SCD_TRANSLATE_TBL_OFFSET_QUEUE(priv->hw_params.max_txq_num); a += 4)
606 607 608
		iwl_write_targ_mem(priv, a, 0);

	iwl_write_prph(priv, IWL50_SCD_DRAM_BASE_ADDR,
609
		       priv->scd_bc_tbls.dma >> 10);
610 611 612 613 614 615 616

	/* Enable DMA channel */
	for (chan = 0; chan < FH50_TCSR_CHNL_NUM ; chan++)
		iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
				FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
				FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);

W
Winkler, Tomas 已提交
617 618 619 620 621
	/* Update FH chicken bits */
	reg_val = iwl_read_direct32(priv, FH_TX_CHICKEN_BITS_REG);
	iwl_write_direct32(priv, FH_TX_CHICKEN_BITS_REG,
			   reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);

622
	iwl_write_prph(priv, IWL50_SCD_QUEUECHAIN_SEL,
623
		IWL50_SCD_QUEUECHAIN_SEL_ALL(priv->hw_params.max_txq_num));
624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643
	iwl_write_prph(priv, IWL50_SCD_AGGR_SEL, 0);

	/* initiate the queues */
	for (i = 0; i < priv->hw_params.max_txq_num; i++) {
		iwl_write_prph(priv, IWL50_SCD_QUEUE_RDPTR(i), 0);
		iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
		iwl_write_targ_mem(priv, priv->scd_base_addr +
				IWL50_SCD_CONTEXT_QUEUE_OFFSET(i), 0);
		iwl_write_targ_mem(priv, priv->scd_base_addr +
				IWL50_SCD_CONTEXT_QUEUE_OFFSET(i) +
				sizeof(u32),
				((SCD_WIN_SIZE <<
				IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
				IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
				((SCD_FRAME_LIMIT <<
				IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
				IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
	}

	iwl_write_prph(priv, IWL50_SCD_INTERRUPT_MASK,
644
			IWL_MASK(0, priv->hw_params.max_txq_num));
645

646 647
	/* Activate all Tx DMA/FIFO channels */
	priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 7));
648 649

	iwl5000_set_wr_ptrs(priv, IWL_CMD_QUEUE_NUM, 0);
650

651 652 653 654 655 656
	/* map qos queues to fifos one-to-one */
	for (i = 0; i < ARRAY_SIZE(iwl5000_default_queue_to_tx_fifo); i++) {
		int ac = iwl5000_default_queue_to_tx_fifo[i];
		iwl_txq_ctx_activate(priv, i);
		iwl5000_tx_queue_set_status(priv, &priv->txq[i], ac, 0);
	}
657 658 659 660 661 662 663

	/*
	 * TODO - need to initialize these queues and map them to FIFOs
	 * in the loop above, not only mark them as active. We do this
	 * because we want the first aggregation queue to be queue #10,
	 * but do not use 8 or 9 otherwise yet.
	 */
664 665 666 667 668 669
	iwl_txq_ctx_activate(priv, 7);
	iwl_txq_ctx_activate(priv, 8);
	iwl_txq_ctx_activate(priv, 9);

	spin_unlock_irqrestore(&priv->lock, flags);

670

671
	iwl_send_wimax_coex(priv);
672

673 674
	iwl5000_set_Xtal_calib(priv);
	iwl_send_calib_results(priv);
675

676 677 678
	return 0;
}

679
int iwl5000_hw_set_hw_params(struct iwl_priv *priv)
680
{
681 682 683 684
	if (priv->cfg->mod_params->num_of_queues >= IWL_MIN_NUM_QUEUES &&
	    priv->cfg->mod_params->num_of_queues <= IWL50_NUM_QUEUES)
		priv->cfg->num_of_queues =
			priv->cfg->mod_params->num_of_queues;
685

686
	priv->hw_params.max_txq_num = priv->cfg->num_of_queues;
687
	priv->hw_params.dma_chnl_num = FH50_TCSR_CHNL_NUM;
688
	priv->hw_params.scd_bc_tbls_size =
689 690
			priv->cfg->num_of_queues *
			sizeof(struct iwl5000_scd_bc_tbl);
691
	priv->hw_params.tfd_size = sizeof(struct iwl_tfd);
692 693
	priv->hw_params.max_stations = IWL5000_STATION_COUNT;
	priv->hw_params.bcast_sta_id = IWL5000_BROADCAST_ID;
694

695 696
	priv->hw_params.max_data_size = IWL50_RTC_DATA_SIZE;
	priv->hw_params.max_inst_size = IWL50_RTC_INST_SIZE;
697

698
	priv->hw_params.max_bsm_size = 0;
699
	priv->hw_params.ht40_channel =  BIT(IEEE80211_BAND_2GHZ) |
700
					BIT(IEEE80211_BAND_5GHZ);
701 702
	priv->hw_params.rx_wrt_ptr_reg = FH_RSCSR_CHNL0_WPTR;

703 704 705 706
	priv->hw_params.tx_chains_num = num_of_ant(priv->cfg->valid_tx_ant);
	priv->hw_params.rx_chains_num = num_of_ant(priv->cfg->valid_rx_ant);
	priv->hw_params.valid_tx_ant = priv->cfg->valid_tx_ant;
	priv->hw_params.valid_rx_ant = priv->cfg->valid_rx_ant;
707

708 709
	if (priv->cfg->ops->lib->temp_ops.set_ct_kill)
		priv->cfg->ops->lib->temp_ops.set_ct_kill(priv);
710

711
	/* Set initial sensitivity parameters */
712 713
	/* Set initial calibration set */
	switch (priv->hw_rev & CSR_HW_REV_TYPE_MSK) {
714
	case CSR_HW_REV_TYPE_5150:
715
		priv->hw_params.sens = &iwl5150_sensitivity;
716
		priv->hw_params.calib_init_cfg =
717
			BIT(IWL_CALIB_DC)		|
718
			BIT(IWL_CALIB_LO)		|
719 720
			BIT(IWL_CALIB_TX_IQ) 		|
			BIT(IWL_CALIB_BASE_BAND);
721

722
		break;
723
	default:
724
		priv->hw_params.sens = &iwl5000_sensitivity;
725
		priv->hw_params.calib_init_cfg =
726
			BIT(IWL_CALIB_XTAL)		|
727 728
			BIT(IWL_CALIB_LO)		|
			BIT(IWL_CALIB_TX_IQ) 		|
729
			BIT(IWL_CALIB_TX_IQ_PERD)	|
730
			BIT(IWL_CALIB_BASE_BAND);
731 732 733
		break;
	}

734 735
	return 0;
}
736

737 738 739
/**
 * iwl5000_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
 */
740
void iwl5000_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
741
					    struct iwl_tx_queue *txq,
742 743
					    u16 byte_cnt)
{
744
	struct iwl5000_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
745
	int write_ptr = txq->q.write_ptr;
746 747
	int txq_id = txq->q.id;
	u8 sec_ctl = 0;
748 749 750
	u8 sta_id = 0;
	u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
	__le16 bc_ent;
751

752
	WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
753 754

	if (txq_id != IWL_CMD_QUEUE_NUM) {
755
		sta_id = txq->cmd[txq->q.write_ptr]->cmd.tx.sta_id;
756
		sec_ctl = txq->cmd[txq->q.write_ptr]->cmd.tx.sec_ctl;
757 758 759 760 761 762 763 764 765 766 767 768 769 770

		switch (sec_ctl & TX_CMD_SEC_MSK) {
		case TX_CMD_SEC_CCM:
			len += CCMP_MIC_LEN;
			break;
		case TX_CMD_SEC_TKIP:
			len += TKIP_ICV_LEN;
			break;
		case TX_CMD_SEC_WEP:
			len += WEP_IV_LEN + WEP_ICV_LEN;
			break;
		}
	}

771
	bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
772

773
	scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
774

775
	if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
776
		scd_bc_tbl[txq_id].
777
			tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
778 779
}

780
void iwl5000_txq_inval_byte_cnt_tbl(struct iwl_priv *priv,
781 782
					   struct iwl_tx_queue *txq)
{
783
	struct iwl5000_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
784 785 786 787 788 789
	int txq_id = txq->q.id;
	int read_ptr = txq->q.read_ptr;
	u8 sta_id = 0;
	__le16 bc_ent;

	WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
790 791

	if (txq_id != IWL_CMD_QUEUE_NUM)
792
		sta_id = txq->cmd[read_ptr]->cmd.tx.sta_id;
793

794
	bc_ent = cpu_to_le16(1 | (sta_id << 12));
795
	scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
796

797
	if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
798
		scd_bc_tbl[txq_id].
799
			tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
800 801
}

802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834
static int iwl5000_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid,
					u16 txq_id)
{
	u32 tbl_dw_addr;
	u32 tbl_dw;
	u16 scd_q2ratid;

	scd_q2ratid = ra_tid & IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;

	tbl_dw_addr = priv->scd_base_addr +
			IWL50_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);

	tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr);

	if (txq_id & 0x1)
		tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
	else
		tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);

	iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw);

	return 0;
}
static void iwl5000_tx_queue_stop_scheduler(struct iwl_priv *priv, u16 txq_id)
{
	/* Simply stop the queue, but don't change any configuration;
	 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
	iwl_write_prph(priv,
		IWL50_SCD_QUEUE_STATUS_BITS(txq_id),
		(0 << IWL50_SCD_QUEUE_STTS_REG_POS_ACTIVE)|
		(1 << IWL50_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
}

835
int iwl5000_txq_agg_enable(struct iwl_priv *priv, int txq_id,
836 837 838 839 840
				  int tx_fifo, int sta_id, int tid, u16 ssn_idx)
{
	unsigned long flags;
	u16 ra_tid;

841
	if ((IWL50_FIRST_AMPDU_QUEUE > txq_id) ||
842 843
	    (IWL50_FIRST_AMPDU_QUEUE + priv->cfg->num_of_ampdu_queues
	     <= txq_id)) {
844 845
		IWL_WARN(priv,
			"queue number out of range: %d, must be %d to %d\n",
846
			txq_id, IWL50_FIRST_AMPDU_QUEUE,
847 848
			IWL50_FIRST_AMPDU_QUEUE +
			priv->cfg->num_of_ampdu_queues - 1);
849 850
		return -EINVAL;
	}
851 852 853 854

	ra_tid = BUILD_RAxTID(sta_id, tid);

	/* Modify device's station table to Tx this TID */
855
	iwl_sta_tx_modify_enable_tid(priv, sta_id, tid);
856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897

	spin_lock_irqsave(&priv->lock, flags);

	/* Stop this Tx queue before configuring it */
	iwl5000_tx_queue_stop_scheduler(priv, txq_id);

	/* Map receiver-address / traffic-ID to this queue */
	iwl5000_tx_queue_set_q2ratid(priv, ra_tid, txq_id);

	/* Set this queue as a chain-building queue */
	iwl_set_bits_prph(priv, IWL50_SCD_QUEUECHAIN_SEL, (1<<txq_id));

	/* enable aggregations for the queue */
	iwl_set_bits_prph(priv, IWL50_SCD_AGGR_SEL, (1<<txq_id));

	/* Place first TFD at index corresponding to start sequence number.
	 * Assumes that ssn_idx is valid (!= 0xFFF) */
	priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
	priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
	iwl5000_set_wr_ptrs(priv, txq_id, ssn_idx);

	/* Set up Tx window size and frame limit for this queue */
	iwl_write_targ_mem(priv, priv->scd_base_addr +
			IWL50_SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
			sizeof(u32),
			((SCD_WIN_SIZE <<
			IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
			IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
			((SCD_FRAME_LIMIT <<
			IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
			IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));

	iwl_set_bits_prph(priv, IWL50_SCD_INTERRUPT_MASK, (1 << txq_id));

	/* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
	iwl5000_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);

	spin_unlock_irqrestore(&priv->lock, flags);

	return 0;
}

898
int iwl5000_txq_agg_disable(struct iwl_priv *priv, u16 txq_id,
899 900
				   u16 ssn_idx, u8 tx_fifo)
{
901
	if ((IWL50_FIRST_AMPDU_QUEUE > txq_id) ||
902 903
	    (IWL50_FIRST_AMPDU_QUEUE + priv->cfg->num_of_ampdu_queues
	     <= txq_id)) {
904
		IWL_ERR(priv,
905
			"queue number out of range: %d, must be %d to %d\n",
906
			txq_id, IWL50_FIRST_AMPDU_QUEUE,
907 908
			IWL50_FIRST_AMPDU_QUEUE +
			priv->cfg->num_of_ampdu_queues - 1);
909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927
		return -EINVAL;
	}

	iwl5000_tx_queue_stop_scheduler(priv, txq_id);

	iwl_clear_bits_prph(priv, IWL50_SCD_AGGR_SEL, (1 << txq_id));

	priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
	priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
	/* supposes that ssn_idx is valid (!= 0xFFF) */
	iwl5000_set_wr_ptrs(priv, txq_id, ssn_idx);

	iwl_clear_bits_prph(priv, IWL50_SCD_INTERRUPT_MASK, (1 << txq_id));
	iwl_txq_ctx_deactivate(priv, txq_id);
	iwl5000_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0);

	return 0;
}

928
u16 iwl5000_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
929 930
{
	u16 size = (u16)sizeof(struct iwl_addsta_cmd);
931 932 933 934
	struct iwl_addsta_cmd *addsta = (struct iwl_addsta_cmd *)data;
	memcpy(addsta, cmd, size);
	/* resrved in 5000 */
	addsta->rate_n_flags = cpu_to_le16(0);
935 936 937 938
	return size;
}


939
/*
T
Tomas Winkler 已提交
940
 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
941 942
 * must be called under priv->lock and mac access
 */
943
void iwl5000_txq_set_sched(struct iwl_priv *priv, u32 mask)
944
{
945
	iwl_write_prph(priv, IWL50_SCD_TXFACT, mask);
946 947
}

948 949 950

static inline u32 iwl5000_get_scd_ssn(struct iwl5000_tx_resp *tx_resp)
{
951
	return le32_to_cpup((__le32 *)&tx_resp->status +
952
			    tx_resp->frame_count) & MAX_SN;
953 954 955 956 957
}

static int iwl5000_tx_status_reply_tx(struct iwl_priv *priv,
				      struct iwl_ht_agg *agg,
				      struct iwl5000_tx_resp *tx_resp,
958
				      int txq_id, u16 start_idx)
959 960 961 962 963
{
	u16 status;
	struct agg_tx_status *frame_status = &tx_resp->status;
	struct ieee80211_tx_info *info = NULL;
	struct ieee80211_hdr *hdr = NULL;
964
	u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
965
	int i, sh, idx;
966 967 968
	u16 seq;

	if (agg->wait_for_ba)
969
		IWL_DEBUG_TX_REPLY(priv, "got tx response w/o block-ack\n");
970 971 972

	agg->frame_count = tx_resp->frame_count;
	agg->start_idx = start_idx;
973
	agg->rate_n_flags = rate_n_flags;
974 975 976 977 978 979
	agg->bitmap = 0;

	/* # frames attempted by Tx command */
	if (agg->frame_count == 1) {
		/* Only one frame was attempted; no block-ack will arrive */
		status = le16_to_cpu(frame_status[0].status);
980
		idx = start_idx;
981 982

		/* FIXME: code repetition */
983
		IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, StartIdx=%d idx=%d\n",
984 985 986
				   agg->frame_count, agg->start_idx, idx);

		info = IEEE80211_SKB_CB(priv->txq[txq_id].txb[idx].skb[0]);
987
		info->status.rates[0].count = tx_resp->failure_frame + 1;
988
		info->flags &= ~IEEE80211_TX_CTL_AMPDU;
J
Johannes Berg 已提交
989
		info->flags |= iwl_tx_status_to_mac80211(status);
990 991
		iwl_hwrate_to_tx_control(priv, rate_n_flags, info);

992 993
		/* FIXME: code repetition end */

994
		IWL_DEBUG_TX_REPLY(priv, "1 Frame 0x%x failure :%d\n",
995
				    status & 0xff, tx_resp->failure_frame);
996
		IWL_DEBUG_TX_REPLY(priv, "Rate Info rate_n_flags=%x\n", rate_n_flags);
997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015

		agg->wait_for_ba = 0;
	} else {
		/* Two or more frames were attempted; expect block-ack */
		u64 bitmap = 0;
		int start = agg->start_idx;

		/* Construct bit-map of pending frames within Tx window */
		for (i = 0; i < agg->frame_count; i++) {
			u16 sc;
			status = le16_to_cpu(frame_status[i].status);
			seq  = le16_to_cpu(frame_status[i].sequence);
			idx = SEQ_TO_INDEX(seq);
			txq_id = SEQ_TO_QUEUE(seq);

			if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
				      AGG_TX_STATE_ABORT_MSK))
				continue;

1016
			IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, txq_id=%d idx=%d\n",
1017 1018 1019
					   agg->frame_count, txq_id, idx);

			hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
1020 1021 1022 1023 1024 1025
			if (!hdr) {
				IWL_ERR(priv,
					"BUG_ON idx doesn't point to valid skb"
					" idx=%d, txq_id=%d\n", idx, txq_id);
				return -1;
			}
1026 1027 1028

			sc = le16_to_cpu(hdr->seq_ctrl);
			if (idx != (SEQ_TO_SN(sc) & 0xff)) {
1029 1030 1031
				IWL_ERR(priv,
					"BUG_ON idx doesn't match seq control"
					" idx=%d, seq_idx=%d, seq=%d\n",
1032 1033 1034 1035 1036
					  idx, SEQ_TO_SN(sc),
					  hdr->seq_ctrl);
				return -1;
			}

1037
			IWL_DEBUG_TX_REPLY(priv, "AGG Frame i=%d idx %d seq=%d\n",
1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053
					   i, idx, SEQ_TO_SN(sc));

			sh = idx - start;
			if (sh > 64) {
				sh = (start - idx) + 0xff;
				bitmap = bitmap << sh;
				sh = 0;
				start = idx;
			} else if (sh < -64)
				sh  = 0xff - (start - idx);
			else if (sh < 0) {
				sh = start - idx;
				start = idx;
				bitmap = bitmap << sh;
				sh = 0;
			}
1054
			bitmap |= 1ULL << sh;
1055
			IWL_DEBUG_TX_REPLY(priv, "start=%d bitmap=0x%llx\n",
1056
					   start, (unsigned long long)bitmap);
1057 1058 1059 1060
		}

		agg->bitmap = bitmap;
		agg->start_idx = start;
1061
		IWL_DEBUG_TX_REPLY(priv, "Frames %d start_idx=%d bitmap=0x%llx\n",
1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073
				   agg->frame_count, agg->start_idx,
				   (unsigned long long)agg->bitmap);

		if (bitmap)
			agg->wait_for_ba = 1;
	}
	return 0;
}

static void iwl5000_rx_reply_tx(struct iwl_priv *priv,
				struct iwl_rx_mem_buffer *rxb)
{
Z
Zhu Yi 已提交
1074
	struct iwl_rx_packet *pkt = rxb_addr(rxb);
1075 1076 1077 1078 1079 1080 1081
	u16 sequence = le16_to_cpu(pkt->hdr.sequence);
	int txq_id = SEQ_TO_QUEUE(sequence);
	int index = SEQ_TO_INDEX(sequence);
	struct iwl_tx_queue *txq = &priv->txq[txq_id];
	struct ieee80211_tx_info *info;
	struct iwl5000_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
	u32  status = le16_to_cpu(tx_resp->status.status);
T
Tomas Winkler 已提交
1082 1083 1084
	int tid;
	int sta_id;
	int freed;
1085 1086

	if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
1087
		IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
1088 1089 1090 1091 1092 1093 1094 1095 1096
			  "is out of range [0-%d] %d %d\n", txq_id,
			  index, txq->q.n_bd, txq->q.write_ptr,
			  txq->q.read_ptr);
		return;
	}

	info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
	memset(&info->status, 0, sizeof(info->status));

T
Tomas Winkler 已提交
1097 1098
	tid = (tx_resp->ra_tid & IWL50_TX_RES_TID_MSK) >> IWL50_TX_RES_TID_POS;
	sta_id = (tx_resp->ra_tid & IWL50_TX_RES_RA_MSK) >> IWL50_TX_RES_RA_POS;
1099 1100 1101 1102 1103 1104 1105

	if (txq->sched_retry) {
		const u32 scd_ssn = iwl5000_get_scd_ssn(tx_resp);
		struct iwl_ht_agg *agg = NULL;

		agg = &priv->stations[sta_id].tid[tid].agg;

1106
		iwl5000_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
1107

1108 1109 1110
		/* check if BAR is needed */
		if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
			info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
1111 1112 1113

		if (txq->q.read_ptr != (scd_ssn & 0xff)) {
			index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
1114
			IWL_DEBUG_TX_REPLY(priv, "Retry scheduler reclaim "
T
Tomas Winkler 已提交
1115 1116 1117
					"scd_ssn=%d idx=%d txq=%d swq=%d\n",
					scd_ssn , index, txq_id, txq->swq_id);

1118
			freed = iwl_tx_queue_reclaim(priv, txq_id, index);
1119 1120
			priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;

T
Tomas Winkler 已提交
1121 1122 1123
			if (priv->mac80211_registered &&
			    (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
			    (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA)) {
1124
				if (agg->state == IWL_AGG_OFF)
1125
					iwl_wake_queue(priv, txq_id);
1126
				else
1127
					iwl_wake_queue(priv, txq->swq_id);
1128 1129 1130
			}
		}
	} else {
T
Tomas Winkler 已提交
1131 1132
		BUG_ON(txq_id != txq->swq_id);

1133
		info->status.rates[0].count = tx_resp->failure_frame + 1;
J
Johannes Berg 已提交
1134
		info->flags |= iwl_tx_status_to_mac80211(status);
1135
		iwl_hwrate_to_tx_control(priv,
1136 1137 1138
					le32_to_cpu(tx_resp->rate_n_flags),
					info);

1139
		IWL_DEBUG_TX_REPLY(priv, "TXQ %d status %s (0x%08x) rate_n_flags "
T
Tomas Winkler 已提交
1140 1141 1142 1143 1144
				   "0x%x retries %d\n",
				   txq_id,
				   iwl_get_tx_fail_reason(status), status,
				   le32_to_cpu(tx_resp->rate_n_flags),
				   tx_resp->failure_frame);
1145

T
Tomas Winkler 已提交
1146 1147
		freed = iwl_tx_queue_reclaim(priv, txq_id, index);
		if (ieee80211_is_data_qos(tx_resp->frame_ctrl))
1148
			priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
T
Tomas Winkler 已提交
1149 1150 1151

		if (priv->mac80211_registered &&
		    (iwl_queue_space(&txq->q) > txq->q.low_mark))
1152
			iwl_wake_queue(priv, txq_id);
1153 1154
	}

T
Tomas Winkler 已提交
1155 1156 1157
	if (ieee80211_is_data_qos(tx_resp->frame_ctrl))
		iwl_txq_check_empty(priv, sta_id, tid, txq_id);

1158
	if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
1159
		IWL_ERR(priv, "TODO:  Implement Tx ABORT REQUIRED!!!\n");
1160 1161
}

T
Tomas Winkler 已提交
1162
/* Currently 5000 is the superset of everything */
1163
u16 iwl5000_get_hcmd_size(u8 cmd_id, u16 len)
G
Gregory Greenman 已提交
1164 1165 1166 1167
{
	return len;
}

1168
void iwl5000_setup_deferred_work(struct iwl_priv *priv)
1169 1170 1171 1172 1173
{
	/* in 5000 the tx power calibration is done in uCode */
	priv->disable_tx_power_cal = 1;
}

1174
void iwl5000_rx_handler_setup(struct iwl_priv *priv)
1175
{
1176 1177 1178 1179 1180
	/* init calibration handlers */
	priv->rx_handlers[CALIBRATION_RES_NOTIFICATION] =
					iwl5000_rx_calib_result;
	priv->rx_handlers[CALIBRATION_COMPLETE_NOTIFICATION] =
					iwl5000_rx_calib_complete;
1181
	priv->rx_handlers[REPLY_TX] = iwl5000_rx_reply_tx;
1182 1183
}

1184

1185
int iwl5000_hw_valid_rtc_data_addr(u32 addr)
1186
{
1187
	return (addr >= IWL50_RTC_DATA_LOWER_BOUND) &&
1188 1189 1190
		(addr < IWL50_RTC_DATA_UPPER_BOUND);
}

1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
static int iwl5000_send_rxon_assoc(struct iwl_priv *priv)
{
	int ret = 0;
	struct iwl5000_rxon_assoc_cmd rxon_assoc;
	const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
	const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;

	if ((rxon1->flags == rxon2->flags) &&
	    (rxon1->filter_flags == rxon2->filter_flags) &&
	    (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
	    (rxon1->ofdm_ht_single_stream_basic_rates ==
	     rxon2->ofdm_ht_single_stream_basic_rates) &&
	    (rxon1->ofdm_ht_dual_stream_basic_rates ==
	     rxon2->ofdm_ht_dual_stream_basic_rates) &&
	    (rxon1->ofdm_ht_triple_stream_basic_rates ==
	     rxon2->ofdm_ht_triple_stream_basic_rates) &&
	    (rxon1->acquisition_data == rxon2->acquisition_data) &&
	    (rxon1->rx_chain == rxon2->rx_chain) &&
	    (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
1210
		IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC.  Not resending.\n");
1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236
		return 0;
	}

	rxon_assoc.flags = priv->staging_rxon.flags;
	rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
	rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
	rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
	rxon_assoc.reserved1 = 0;
	rxon_assoc.reserved2 = 0;
	rxon_assoc.reserved3 = 0;
	rxon_assoc.ofdm_ht_single_stream_basic_rates =
	    priv->staging_rxon.ofdm_ht_single_stream_basic_rates;
	rxon_assoc.ofdm_ht_dual_stream_basic_rates =
	    priv->staging_rxon.ofdm_ht_dual_stream_basic_rates;
	rxon_assoc.rx_chain_select_flags = priv->staging_rxon.rx_chain;
	rxon_assoc.ofdm_ht_triple_stream_basic_rates =
		 priv->staging_rxon.ofdm_ht_triple_stream_basic_rates;
	rxon_assoc.acquisition_data = priv->staging_rxon.acquisition_data;

	ret = iwl_send_cmd_pdu_async(priv, REPLY_RXON_ASSOC,
				     sizeof(rxon_assoc), &rxon_assoc, NULL);
	if (ret)
		return ret;

	return ret;
}
1237
int  iwl5000_send_tx_power(struct iwl_priv *priv)
1238 1239
{
	struct iwl5000_tx_power_dbm_cmd tx_power_cmd;
1240
	u8 tx_ant_cfg_cmd;
1241 1242 1243

	/* half dBm need to multiply */
	tx_power_cmd.global_lmt = (s8)(2 * priv->tx_power_user_lmt);
1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259

	if (priv->tx_power_lmt_in_half_dbm &&
	    priv->tx_power_lmt_in_half_dbm < tx_power_cmd.global_lmt) {
		/*
		 * For the newer devices which using enhanced/extend tx power
		 * table in EEPROM, the format is in half dBm. driver need to
		 * convert to dBm format before report to mac80211.
		 * By doing so, there is a possibility of 1/2 dBm resolution
		 * lost. driver will perform "round-up" operation before
		 * reporting, but it will cause 1/2 dBm tx power over the
		 * regulatory limit. Perform the checking here, if the
		 * "tx_power_user_lmt" is higher than EEPROM value (in
		 * half-dBm format), lower the tx power based on EEPROM
		 */
		tx_power_cmd.global_lmt = priv->tx_power_lmt_in_half_dbm;
	}
1260
	tx_power_cmd.flags = IWL50_TX_POWER_NO_CLOSED;
1261
	tx_power_cmd.srv_chan_lmt = IWL50_TX_POWER_AUTO;
1262 1263 1264 1265 1266 1267 1268

	if (IWL_UCODE_API(priv->ucode_ver) == 1)
		tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD_V1;
	else
		tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD;

	return  iwl_send_cmd_pdu_async(priv, tx_ant_cfg_cmd,
1269 1270 1271 1272
				       sizeof(tx_power_cmd), &tx_power_cmd,
				       NULL);
}

1273
void iwl5000_temperature(struct iwl_priv *priv)
1274 1275
{
	/* store temperature from statistics (in Celsius) */
1276
	priv->temperature = le32_to_cpu(priv->statistics.general.temperature);
1277
	iwl_tt_handler(priv);
1278
}
1279

1280 1281 1282 1283 1284 1285 1286 1287 1288
static void iwl5150_temperature(struct iwl_priv *priv)
{
	u32 vt = 0;
	s32 offset =  iwl_temp_calib_to_offset(priv);

	vt = le32_to_cpu(priv->statistics.general.temperature);
	vt = vt / IWL_5150_VOLTAGE_TO_TEMPERATURE_COEFF + offset;
	/* now vt hold the temperature in Kelvin */
	priv->temperature = KELVIN_TO_CELSIUS(vt);
1289
	iwl_tt_handler(priv);
1290 1291
}

1292
/* Calc max signal level (dBm) among 3 possible receivers */
1293
int iwl5000_calc_rssi(struct iwl_priv *priv,
1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321
			     struct iwl_rx_phy_res *rx_resp)
{
	/* data from PHY/DSP regarding signal strength, etc.,
	 *   contents are always there, not configurable by host
	 */
	struct iwl5000_non_cfg_phy *ncphy =
		(struct iwl5000_non_cfg_phy *)rx_resp->non_cfg_phy_buf;
	u32 val, rssi_a, rssi_b, rssi_c, max_rssi;
	u8 agc;

	val  = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_AGC_IDX]);
	agc = (val & IWL50_OFDM_AGC_MSK) >> IWL50_OFDM_AGC_BIT_POS;

	/* Find max rssi among 3 possible receivers.
	 * These values are measured by the digital signal processor (DSP).
	 * They should stay fairly constant even as the signal strength varies,
	 *   if the radio's automatic gain control (AGC) is working right.
	 * AGC value (see below) will provide the "interesting" info.
	 */
	val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_RSSI_AB_IDX]);
	rssi_a = (val & IWL50_OFDM_RSSI_A_MSK) >> IWL50_OFDM_RSSI_A_BIT_POS;
	rssi_b = (val & IWL50_OFDM_RSSI_B_MSK) >> IWL50_OFDM_RSSI_B_BIT_POS;
	val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_RSSI_C_IDX]);
	rssi_c = (val & IWL50_OFDM_RSSI_C_MSK) >> IWL50_OFDM_RSSI_C_BIT_POS;

	max_rssi = max_t(u32, rssi_a, rssi_b);
	max_rssi = max_t(u32, max_rssi, rssi_c);

1322
	IWL_DEBUG_STATS(priv, "Rssi In A %d B %d C %d Max %d AGC dB %d\n",
1323 1324 1325 1326
		rssi_a, rssi_b, rssi_c, max_rssi, agc);

	/* dBm = max_rssi dB - agc dB - constant.
	 * Higher AGC (higher radio gain) means lower signal. */
1327
	return max_rssi - agc - IWL49_RSSI_OFFSET;
1328 1329
}

1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347
static int iwl5000_send_tx_ant_config(struct iwl_priv *priv, u8 valid_tx_ant)
{
	struct iwl_tx_ant_config_cmd tx_ant_cmd = {
	  .valid = cpu_to_le32(valid_tx_ant),
	};

	if (IWL_UCODE_API(priv->ucode_ver) > 1) {
		IWL_DEBUG_HC(priv, "select valid tx ant: %u\n", valid_tx_ant);
		return iwl_send_cmd_pdu(priv, TX_ANT_CONFIGURATION_CMD,
					sizeof(struct iwl_tx_ant_config_cmd),
					&tx_ant_cmd);
	} else {
		IWL_DEBUG_HC(priv, "TX_ANT_CONFIGURATION_CMD not supported\n");
		return -EOPNOTSUPP;
	}
}


1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385
#define IWL5000_UCODE_GET(item)						\
static u32 iwl5000_ucode_get_##item(const struct iwl_ucode_header *ucode,\
				    u32 api_ver)			\
{									\
	if (api_ver <= 2)						\
		return le32_to_cpu(ucode->u.v1.item);			\
	return le32_to_cpu(ucode->u.v2.item);				\
}

static u32 iwl5000_ucode_get_header_size(u32 api_ver)
{
	if (api_ver <= 2)
		return UCODE_HEADER_SIZE(1);
	return UCODE_HEADER_SIZE(2);
}

static u32 iwl5000_ucode_get_build(const struct iwl_ucode_header *ucode,
				   u32 api_ver)
{
	if (api_ver <= 2)
		return 0;
	return le32_to_cpu(ucode->u.v2.build);
}

static u8 *iwl5000_ucode_get_data(const struct iwl_ucode_header *ucode,
				  u32 api_ver)
{
	if (api_ver <= 2)
		return (u8 *) ucode->u.v1.data;
	return (u8 *) ucode->u.v2.data;
}

IWL5000_UCODE_GET(inst_size);
IWL5000_UCODE_GET(data_size);
IWL5000_UCODE_GET(init_size);
IWL5000_UCODE_GET(init_data_size);
IWL5000_UCODE_GET(boot_size);

1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400
static int iwl5000_hw_channel_switch(struct iwl_priv *priv, u16 channel)
{
	struct iwl5000_channel_switch_cmd cmd;
	const struct iwl_channel_info *ch_info;
	struct iwl_host_cmd hcmd = {
		.id = REPLY_CHANNEL_SWITCH,
		.len = sizeof(cmd),
		.flags = CMD_SIZE_HUGE,
		.data = &cmd,
	};

	IWL_DEBUG_11H(priv, "channel switch from %d to %d\n",
		priv->active_rxon.channel, channel);
	cmd.band = priv->band == IEEE80211_BAND_2GHZ;
	cmd.channel = cpu_to_le16(channel);
W
Wey-Yi Guy 已提交
1401 1402
	cmd.rxon_flags = priv->staging_rxon.flags;
	cmd.rxon_filter_flags = priv->staging_rxon.filter_flags;
1403 1404 1405 1406 1407 1408 1409 1410 1411
	cmd.switch_time = cpu_to_le32(priv->ucode_beacon_time);
	ch_info = iwl_get_channel_info(priv, priv->band, channel);
	if (ch_info)
		cmd.expect_beacon = is_channel_radar(ch_info);
	else {
		IWL_ERR(priv, "invalid channel switch from %u to %u\n",
			priv->active_rxon.channel, channel);
		return -EFAULT;
	}
W
Wey-Yi Guy 已提交
1412 1413
	priv->switch_rxon.channel = cpu_to_le16(channel);
	priv->switch_rxon.switch_in_progress = true;
1414 1415 1416 1417

	return iwl_send_cmd_sync(priv, &hcmd);
}

1418
struct iwl_hcmd_ops iwl5000_hcmd = {
1419
	.rxon_assoc = iwl5000_send_rxon_assoc,
A
Abhijeet Kolekar 已提交
1420
	.commit_rxon = iwl_commit_rxon,
1421
	.set_rxon_chain = iwl_set_rxon_chain,
1422
	.set_tx_ant = iwl5000_send_tx_ant_config,
1423 1424
};

1425
struct iwl_hcmd_utils_ops iwl5000_hcmd_utils = {
G
Gregory Greenman 已提交
1426
	.get_hcmd_size = iwl5000_get_hcmd_size,
1427
	.build_addsta_hcmd = iwl5000_build_addsta_hcmd,
1428 1429
	.gain_computation = iwl5000_gain_computation,
	.chain_noise_reset = iwl5000_chain_noise_reset,
1430
	.rts_tx_cmd_flag = iwl5000_rts_tx_cmd_flag,
1431
	.calc_rssi = iwl5000_calc_rssi,
1432 1433
};

1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444
struct iwl_ucode_ops iwl5000_ucode = {
	.get_header_size = iwl5000_ucode_get_header_size,
	.get_build = iwl5000_ucode_get_build,
	.get_inst_size = iwl5000_ucode_get_inst_size,
	.get_data_size = iwl5000_ucode_get_data_size,
	.get_init_size = iwl5000_ucode_get_init_size,
	.get_init_data_size = iwl5000_ucode_get_init_data_size,
	.get_boot_size = iwl5000_ucode_get_boot_size,
	.get_data = iwl5000_ucode_get_data,
};

1445
struct iwl_lib_ops iwl5000_lib = {
1446
	.set_hw_params = iwl5000_hw_set_hw_params,
1447
	.txq_update_byte_cnt_tbl = iwl5000_txq_update_byte_cnt_tbl,
1448
	.txq_inval_byte_cnt_tbl = iwl5000_txq_inval_byte_cnt_tbl,
1449
	.txq_set_sched = iwl5000_txq_set_sched,
1450 1451
	.txq_agg_enable = iwl5000_txq_agg_enable,
	.txq_agg_disable = iwl5000_txq_agg_disable,
1452 1453
	.txq_attach_buf_to_tfd = iwl_hw_txq_attach_buf_to_tfd,
	.txq_free_tfd = iwl_hw_txq_free_tfd,
1454
	.txq_init = iwl_hw_tx_queue_init,
1455
	.rx_handler_setup = iwl5000_rx_handler_setup,
1456
	.setup_deferred_work = iwl5000_setup_deferred_work,
1457
	.is_valid_rtc_data_addr = iwl5000_hw_valid_rtc_data_addr,
1458 1459
	.dump_nic_event_log = iwl_dump_nic_event_log,
	.dump_nic_error_log = iwl_dump_nic_error_log,
1460
	.dump_csr = iwl_dump_csr,
1461
	.dump_fh = iwl_dump_fh,
1462
	.load_ucode = iwl5000_load_ucode,
1463 1464
	.init_alive_start = iwl5000_init_alive_start,
	.alive_notify = iwl5000_alive_notify,
1465
	.send_tx_power = iwl5000_send_tx_power,
1466
	.update_chain_flags = iwl_update_chain_flags,
1467
	.set_channel_switch = iwl5000_hw_channel_switch,
1468
	.apm_ops = {
1469
		.init = iwl_apm_init,
1470
		.stop = iwl_apm_stop,
1471
		.config = iwl5000_nic_config,
1472
		.set_pwr_src = iwl_set_pwr_src,
1473
	},
1474
	.eeprom_ops = {
1475 1476 1477 1478 1479 1480
		.regulatory_bands = {
			EEPROM_5000_REG_BAND_1_CHANNELS,
			EEPROM_5000_REG_BAND_2_CHANNELS,
			EEPROM_5000_REG_BAND_3_CHANNELS,
			EEPROM_5000_REG_BAND_4_CHANNELS,
			EEPROM_5000_REG_BAND_5_CHANNELS,
1481 1482
			EEPROM_5000_REG_BAND_24_HT40_CHANNELS,
			EEPROM_5000_REG_BAND_52_HT40_CHANNELS
1483
		},
1484 1485 1486
		.verify_signature  = iwlcore_eeprom_verify_signature,
		.acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
		.release_semaphore = iwlcore_eeprom_release_semaphore,
1487
		.calib_version	= iwl5000_eeprom_calib_version,
1488
		.query_addr = iwl5000_eeprom_query_addr,
1489
	},
1490
	.post_associate = iwl_post_associate,
M
Mohamed Abbas 已提交
1491
	.isr = iwl_isr_ict,
A
Abhijeet Kolekar 已提交
1492
	.config_ap = iwl_config_ap,
1493 1494 1495 1496
	.temp_ops = {
		.temperature = iwl5000_temperature,
		.set_ct_kill = iwl5000_set_ct_threshold,
	 },
1497
	.add_bcast_station = iwl_add_bcast_station,
1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
};

static struct iwl_lib_ops iwl5150_lib = {
	.set_hw_params = iwl5000_hw_set_hw_params,
	.txq_update_byte_cnt_tbl = iwl5000_txq_update_byte_cnt_tbl,
	.txq_inval_byte_cnt_tbl = iwl5000_txq_inval_byte_cnt_tbl,
	.txq_set_sched = iwl5000_txq_set_sched,
	.txq_agg_enable = iwl5000_txq_agg_enable,
	.txq_agg_disable = iwl5000_txq_agg_disable,
	.txq_attach_buf_to_tfd = iwl_hw_txq_attach_buf_to_tfd,
	.txq_free_tfd = iwl_hw_txq_free_tfd,
	.txq_init = iwl_hw_tx_queue_init,
	.rx_handler_setup = iwl5000_rx_handler_setup,
	.setup_deferred_work = iwl5000_setup_deferred_work,
	.is_valid_rtc_data_addr = iwl5000_hw_valid_rtc_data_addr,
1513 1514
	.dump_nic_event_log = iwl_dump_nic_event_log,
	.dump_nic_error_log = iwl_dump_nic_error_log,
1515
	.dump_csr = iwl_dump_csr,
1516 1517 1518 1519 1520
	.load_ucode = iwl5000_load_ucode,
	.init_alive_start = iwl5000_init_alive_start,
	.alive_notify = iwl5000_alive_notify,
	.send_tx_power = iwl5000_send_tx_power,
	.update_chain_flags = iwl_update_chain_flags,
1521
	.set_channel_switch = iwl5000_hw_channel_switch,
1522
	.apm_ops = {
1523
		.init = iwl_apm_init,
1524
		.stop = iwl_apm_stop,
1525 1526 1527 1528 1529 1530 1531 1532 1533 1534
		.config = iwl5000_nic_config,
		.set_pwr_src = iwl_set_pwr_src,
	},
	.eeprom_ops = {
		.regulatory_bands = {
			EEPROM_5000_REG_BAND_1_CHANNELS,
			EEPROM_5000_REG_BAND_2_CHANNELS,
			EEPROM_5000_REG_BAND_3_CHANNELS,
			EEPROM_5000_REG_BAND_4_CHANNELS,
			EEPROM_5000_REG_BAND_5_CHANNELS,
1535 1536
			EEPROM_5000_REG_BAND_24_HT40_CHANNELS,
			EEPROM_5000_REG_BAND_52_HT40_CHANNELS
1537 1538 1539 1540 1541 1542 1543 1544
		},
		.verify_signature  = iwlcore_eeprom_verify_signature,
		.acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
		.release_semaphore = iwlcore_eeprom_release_semaphore,
		.calib_version	= iwl5000_eeprom_calib_version,
		.query_addr = iwl5000_eeprom_query_addr,
	},
	.post_associate = iwl_post_associate,
M
Mohamed Abbas 已提交
1545
	.isr = iwl_isr_ict,
1546 1547 1548 1549 1550
	.config_ap = iwl_config_ap,
	.temp_ops = {
		.temperature = iwl5150_temperature,
		.set_ct_kill = iwl5150_set_ct_threshold,
	 },
1551
	.add_bcast_station = iwl_add_bcast_station,
1552 1553
};

E
Emese Revfy 已提交
1554
static const struct iwl_ops iwl5000_ops = {
1555
	.ucode = &iwl5000_ucode,
1556 1557 1558
	.lib = &iwl5000_lib,
	.hcmd = &iwl5000_hcmd,
	.utils = &iwl5000_hcmd_utils,
J
Johannes Berg 已提交
1559
	.led = &iwlagn_led_ops,
1560 1561
};

E
Emese Revfy 已提交
1562
static const struct iwl_ops iwl5150_ops = {
1563
	.ucode = &iwl5000_ucode,
1564 1565 1566
	.lib = &iwl5150_lib,
	.hcmd = &iwl5000_hcmd,
	.utils = &iwl5000_hcmd_utils,
J
Johannes Berg 已提交
1567
	.led = &iwlagn_led_ops,
1568 1569
};

1570
struct iwl_mod_params iwl50_mod_params = {
1571
	.amsdu_size_8K = 1,
1572
	.restart_fw = 1,
1573 1574 1575 1576 1577 1578
	/* the rest are 0 by default */
};


struct iwl_cfg iwl5300_agn_cfg = {
	.name = "5300AGN",
1579 1580 1581
	.fw_name_pre = IWL5000_FW_PRE,
	.ucode_api_max = IWL5000_UCODE_API_MAX,
	.ucode_api_min = IWL5000_UCODE_API_MIN,
1582
	.sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
1583
	.ops = &iwl5000_ops,
1584
	.eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
1585 1586
	.eeprom_ver = EEPROM_5000_EEPROM_VERSION,
	.eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
1587 1588
	.num_of_queues = IWL50_NUM_QUEUES,
	.num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
1589
	.mod_params = &iwl50_mod_params,
1590 1591
	.valid_tx_ant = ANT_ABC,
	.valid_rx_ant = ANT_ABC,
1592 1593 1594
	.pll_cfg_val = CSR50_ANA_PLL_CFG_VAL,
	.set_l0s = true,
	.use_bsm = false,
1595
	.ht_greenfield_support = true,
1596
	.led_compensation = 51,
1597
	.use_rts_for_ht = true, /* use rts/cts protection */
1598
	.chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
1599
	.plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
1600
	.chain_noise_scale = 1000,
1601 1602
};

1603 1604
struct iwl_cfg iwl5100_bgn_cfg = {
	.name = "5100BGN",
1605 1606 1607
	.fw_name_pre = IWL5000_FW_PRE,
	.ucode_api_max = IWL5000_UCODE_API_MAX,
	.ucode_api_min = IWL5000_UCODE_API_MIN,
1608
	.sku = IWL_SKU_G|IWL_SKU_N,
1609 1610
	.ops = &iwl5000_ops,
	.eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
1611 1612
	.eeprom_ver = EEPROM_5000_EEPROM_VERSION,
	.eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
1613 1614
	.num_of_queues = IWL50_NUM_QUEUES,
	.num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
1615
	.mod_params = &iwl50_mod_params,
1616 1617
	.valid_tx_ant = ANT_B,
	.valid_rx_ant = ANT_AB,
1618 1619 1620
	.pll_cfg_val = CSR50_ANA_PLL_CFG_VAL,
	.set_l0s = true,
	.use_bsm = false,
1621
	.ht_greenfield_support = true,
1622
	.led_compensation = 51,
1623
	.use_rts_for_ht = true, /* use rts/cts protection */
1624
	.chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
1625
	.plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
1626
	.chain_noise_scale = 1000,
1627 1628 1629 1630
};

struct iwl_cfg iwl5100_abg_cfg = {
	.name = "5100ABG",
1631 1632 1633
	.fw_name_pre = IWL5000_FW_PRE,
	.ucode_api_max = IWL5000_UCODE_API_MAX,
	.ucode_api_min = IWL5000_UCODE_API_MIN,
1634 1635 1636
	.sku = IWL_SKU_A|IWL_SKU_G,
	.ops = &iwl5000_ops,
	.eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
1637 1638
	.eeprom_ver = EEPROM_5000_EEPROM_VERSION,
	.eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
1639 1640
	.num_of_queues = IWL50_NUM_QUEUES,
	.num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
1641
	.mod_params = &iwl50_mod_params,
1642 1643
	.valid_tx_ant = ANT_B,
	.valid_rx_ant = ANT_AB,
1644 1645 1646
	.pll_cfg_val = CSR50_ANA_PLL_CFG_VAL,
	.set_l0s = true,
	.use_bsm = false,
1647
	.led_compensation = 51,
1648
	.chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
1649
	.plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
1650
	.chain_noise_scale = 1000,
1651 1652
};

1653 1654
struct iwl_cfg iwl5100_agn_cfg = {
	.name = "5100AGN",
1655 1656 1657
	.fw_name_pre = IWL5000_FW_PRE,
	.ucode_api_max = IWL5000_UCODE_API_MAX,
	.ucode_api_min = IWL5000_UCODE_API_MIN,
1658
	.sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
1659
	.ops = &iwl5000_ops,
1660
	.eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
1661 1662
	.eeprom_ver = EEPROM_5000_EEPROM_VERSION,
	.eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
1663 1664
	.num_of_queues = IWL50_NUM_QUEUES,
	.num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
1665
	.mod_params = &iwl50_mod_params,
1666 1667
	.valid_tx_ant = ANT_B,
	.valid_rx_ant = ANT_AB,
1668 1669 1670
	.pll_cfg_val = CSR50_ANA_PLL_CFG_VAL,
	.set_l0s = true,
	.use_bsm = false,
1671
	.ht_greenfield_support = true,
1672
	.led_compensation = 51,
1673
	.use_rts_for_ht = true, /* use rts/cts protection */
1674
	.chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
1675
	.plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
1676
	.chain_noise_scale = 1000,
1677 1678 1679 1680
};

struct iwl_cfg iwl5350_agn_cfg = {
	.name = "5350AGN",
1681 1682 1683
	.fw_name_pre = IWL5000_FW_PRE,
	.ucode_api_max = IWL5000_UCODE_API_MAX,
	.ucode_api_min = IWL5000_UCODE_API_MIN,
1684
	.sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
1685
	.ops = &iwl5000_ops,
1686
	.eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
1687 1688
	.eeprom_ver = EEPROM_5050_EEPROM_VERSION,
	.eeprom_calib_ver = EEPROM_5050_TX_POWER_VERSION,
1689 1690
	.num_of_queues = IWL50_NUM_QUEUES,
	.num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
1691
	.mod_params = &iwl50_mod_params,
1692 1693
	.valid_tx_ant = ANT_ABC,
	.valid_rx_ant = ANT_ABC,
1694 1695 1696
	.pll_cfg_val = CSR50_ANA_PLL_CFG_VAL,
	.set_l0s = true,
	.use_bsm = false,
1697
	.ht_greenfield_support = true,
1698
	.led_compensation = 51,
1699
	.use_rts_for_ht = true, /* use rts/cts protection */
1700
	.chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
1701
	.plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
1702
	.chain_noise_scale = 1000,
1703 1704
};

T
Tomas Winkler 已提交
1705 1706
struct iwl_cfg iwl5150_agn_cfg = {
	.name = "5150AGN",
1707 1708 1709
	.fw_name_pre = IWL5150_FW_PRE,
	.ucode_api_max = IWL5150_UCODE_API_MAX,
	.ucode_api_min = IWL5150_UCODE_API_MIN,
T
Tomas Winkler 已提交
1710
	.sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
1711
	.ops = &iwl5150_ops,
T
Tomas Winkler 已提交
1712
	.eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
1713 1714
	.eeprom_ver = EEPROM_5050_EEPROM_VERSION,
	.eeprom_calib_ver = EEPROM_5050_TX_POWER_VERSION,
1715 1716
	.num_of_queues = IWL50_NUM_QUEUES,
	.num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
T
Tomas Winkler 已提交
1717
	.mod_params = &iwl50_mod_params,
1718 1719
	.valid_tx_ant = ANT_A,
	.valid_rx_ant = ANT_AB,
1720 1721 1722
	.pll_cfg_val = CSR50_ANA_PLL_CFG_VAL,
	.set_l0s = true,
	.use_bsm = false,
1723
	.ht_greenfield_support = true,
1724
	.led_compensation = 51,
1725
	.use_rts_for_ht = true, /* use rts/cts protection */
1726
	.chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
1727
	.plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
1728
	.chain_noise_scale = 1000,
T
Tomas Winkler 已提交
1729 1730
};

1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750
struct iwl_cfg iwl5150_abg_cfg = {
	.name = "5150ABG",
	.fw_name_pre = IWL5150_FW_PRE,
	.ucode_api_max = IWL5150_UCODE_API_MAX,
	.ucode_api_min = IWL5150_UCODE_API_MIN,
	.sku = IWL_SKU_A|IWL_SKU_G,
	.ops = &iwl5150_ops,
	.eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
	.eeprom_ver = EEPROM_5050_EEPROM_VERSION,
	.eeprom_calib_ver = EEPROM_5050_TX_POWER_VERSION,
	.num_of_queues = IWL50_NUM_QUEUES,
	.num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
	.mod_params = &iwl50_mod_params,
	.valid_tx_ant = ANT_A,
	.valid_rx_ant = ANT_AB,
	.pll_cfg_val = CSR50_ANA_PLL_CFG_VAL,
	.set_l0s = true,
	.use_bsm = false,
	.led_compensation = 51,
	.chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
1751
	.plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
1752
	.chain_noise_scale = 1000,
T
Tomas Winkler 已提交
1753 1754
};

1755 1756
MODULE_FIRMWARE(IWL5000_MODULE_FIRMWARE(IWL5000_UCODE_API_MAX));
MODULE_FIRMWARE(IWL5150_MODULE_FIRMWARE(IWL5150_UCODE_API_MAX));
1757

1758
module_param_named(swcrypto50, iwl50_mod_params.sw_crypto, bool, S_IRUGO);
1759 1760
MODULE_PARM_DESC(swcrypto50,
		  "using software crypto engine (default 0 [hardware])\n");
1761
module_param_named(queues_num50, iwl50_mod_params.num_of_queues, int, S_IRUGO);
1762
MODULE_PARM_DESC(queues_num50, "number of hw queues in 50xx series");
1763
module_param_named(11n_disable50, iwl50_mod_params.disable_11n, int, S_IRUGO);
1764
MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality");
1765 1766
module_param_named(amsdu_size_8K50, iwl50_mod_params.amsdu_size_8K,
		   int, S_IRUGO);
1767
MODULE_PARM_DESC(amsdu_size_8K50, "enable 8K amsdu size in 50XX series");
1768
module_param_named(fw_restart50, iwl50_mod_params.restart_fw, int, S_IRUGO);
1769
MODULE_PARM_DESC(fw_restart50, "restart firmware in case of error");