io.h 13.1 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
2
 * arch/arm/mach-ixp4xx/include/mach/io.h
L
Linus Torvalds 已提交
3 4 5
 *
 * Author: Deepak Saxena <dsaxena@plexity.net>
 *
6
 * Copyright (C) 2002-2005  MontaVista Software, Inc.
L
Linus Torvalds 已提交
7 8 9 10 11 12 13 14 15
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#ifndef __ASM_ARM_ARCH_IO_H
#define __ASM_ARM_ARCH_IO_H

16 17
#include <linux/bitops.h>

18
#include <mach/hardware.h>
L
Linus Torvalds 已提交
19

20
#define IO_SPACE_LIMIT 0x0000ffff
L
Linus Torvalds 已提交
21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39

extern int (*ixp4xx_pci_read)(u32 addr, u32 cmd, u32* data);
extern int ixp4xx_pci_write(u32 addr, u32 cmd, u32 data);


/*
 * IXP4xx provides two methods of accessing PCI memory space:
 *
 * 1) A direct mapped window from 0x48000000 to 0x4bffffff (64MB).
 *    To access PCI via this space, we simply ioremap() the BAR
 *    into the kernel and we can use the standard read[bwl]/write[bwl]
 *    macros. This is the preffered method due to speed but it
 *    limits the system to just 64MB of PCI memory. This can be 
 *    problamatic if using video cards and other memory-heavy
 *    targets.
 *
 * 2) If > 64MB of memory space is required, the IXP4xx can be configured
 *    to use indirect registers to access PCI (as we do below for I/O
 *    transactions). This allows for up to 128MB (0x48000000 to 0x4fffffff)
40
 *    of memory on the bus. The disadvantage of this is that every 
L
Linus Torvalds 已提交
41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57
 *    PCI access requires three local register accesses plus a spinlock,
 *    but in some cases the performance hit is acceptable. In addition,
 *    you cannot mmap() PCI devices in this case.
 *
 */
#ifndef	CONFIG_IXP4XX_INDIRECT_PCI

#define __mem_pci(a)		(a)

#else

/*
 * In the case of using indirect PCI, we simply return the actual PCI
 * address and our read/write implementation use that to drive the 
 * access registers. If something outside of PCI is ioremap'd, we
 * fallback to the default.
 */
58 59 60 61 62 63

static inline int is_pci_memory(u32 addr)
{
	return (addr >= PCIBIOS_MIN_MEM) && (addr <= 0x4FFFFFFF);
}

64 65
static inline void __iomem * __indirect_ioremap(unsigned long addr, size_t size,
						unsigned int mtype)
L
Linus Torvalds 已提交
66
{
67
	if (!is_pci_memory(addr))
68
		return __arm_ioremap(addr, size, mtype);
L
Linus Torvalds 已提交
69

70
	return (void __iomem *)addr;
L
Linus Torvalds 已提交
71 72
}

73
static inline void __indirect_iounmap(void __iomem *addr)
L
Linus Torvalds 已提交
74
{
75
	if (!is_pci_memory((__force u32)addr))
L
Linus Torvalds 已提交
76 77 78
		__iounmap(addr);
}

79 80
#define __arch_ioremap(a, s, f)		__indirect_ioremap(a, s, f)
#define __arch_iounmap(a)		__indirect_iounmap(a)
L
Linus Torvalds 已提交
81

82 83 84
#define writeb(v, p)			__indirect_writeb(v, p)
#define writew(v, p)			__indirect_writew(v, p)
#define writel(v, p)			__indirect_writel(v, p)
L
Linus Torvalds 已提交
85

86 87 88
#define writesb(p, v, l)		__indirect_writesb(p, v, l)
#define writesw(p, v, l)		__indirect_writesw(p, v, l)
#define writesl(p, v, l)		__indirect_writesl(p, v, l)
L
Linus Torvalds 已提交
89

90 91 92 93 94 95 96 97 98
#define readb(p)			__indirect_readb(p)
#define readw(p)			__indirect_readw(p)
#define readl(p)			__indirect_readl(p)

#define readsb(p, v, l)			__indirect_readsb(p, v, l)
#define readsw(p, v, l)			__indirect_readsw(p, v, l)
#define readsl(p, v, l)			__indirect_readsl(p, v, l)

static inline void __indirect_writeb(u8 value, volatile void __iomem *p)
L
Linus Torvalds 已提交
99
{
100
	u32 addr = (u32)p;
L
Linus Torvalds 已提交
101 102
	u32 n, byte_enables, data;

103
	if (!is_pci_memory(addr)) {
L
Linus Torvalds 已提交
104 105 106 107 108 109 110 111 112 113
		__raw_writeb(value, addr);
		return;
	}

	n = addr % 4;
	byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
	data = value << (8*n);
	ixp4xx_pci_write(addr, byte_enables | NP_CMD_MEMWRITE, data);
}

114 115
static inline void __indirect_writesb(volatile void __iomem *bus_addr,
				      const u8 *vaddr, int count)
L
Linus Torvalds 已提交
116 117 118 119 120
{
	while (count--)
		writeb(*vaddr++, bus_addr);
}

121
static inline void __indirect_writew(u16 value, volatile void __iomem *p)
L
Linus Torvalds 已提交
122
{
123
	u32 addr = (u32)p;
L
Linus Torvalds 已提交
124 125
	u32 n, byte_enables, data;

126
	if (!is_pci_memory(addr)) {
L
Linus Torvalds 已提交
127 128 129 130 131 132 133 134 135 136
		__raw_writew(value, addr);
		return;
	}

	n = addr % 4;
	byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
	data = value << (8*n);
	ixp4xx_pci_write(addr, byte_enables | NP_CMD_MEMWRITE, data);
}

137 138
static inline void __indirect_writesw(volatile void __iomem *bus_addr,
				      const u16 *vaddr, int count)
L
Linus Torvalds 已提交
139 140 141 142 143
{
	while (count--)
		writew(*vaddr++, bus_addr);
}

144
static inline void __indirect_writel(u32 value, volatile void __iomem *p)
L
Linus Torvalds 已提交
145
{
146
	u32 addr = (__force u32)p;
147 148

	if (!is_pci_memory(addr)) {
149
		__raw_writel(value, p);
L
Linus Torvalds 已提交
150 151 152 153 154 155
		return;
	}

	ixp4xx_pci_write(addr, NP_CMD_MEMWRITE, value);
}

156 157
static inline void __indirect_writesl(volatile void __iomem *bus_addr,
				      const u32 *vaddr, int count)
L
Linus Torvalds 已提交
158 159 160 161 162
{
	while (count--)
		writel(*vaddr++, bus_addr);
}

163
static inline unsigned char __indirect_readb(const volatile void __iomem *p)
L
Linus Torvalds 已提交
164
{
165
	u32 addr = (u32)p;
L
Linus Torvalds 已提交
166 167
	u32 n, byte_enables, data;

168
	if (!is_pci_memory(addr))
L
Linus Torvalds 已提交
169 170 171 172 173 174 175 176 177 178
		return __raw_readb(addr);

	n = addr % 4;
	byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
	if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_MEMREAD, &data))
		return 0xff;

	return data >> (8*n);
}

179 180
static inline void __indirect_readsb(const volatile void __iomem *bus_addr,
				     u8 *vaddr, u32 count)
L
Linus Torvalds 已提交
181 182 183 184 185
{
	while (count--)
		*vaddr++ = readb(bus_addr);
}

186
static inline unsigned short __indirect_readw(const volatile void __iomem *p)
L
Linus Torvalds 已提交
187
{
188
	u32 addr = (u32)p;
L
Linus Torvalds 已提交
189 190
	u32 n, byte_enables, data;

191
	if (!is_pci_memory(addr))
L
Linus Torvalds 已提交
192 193 194 195 196 197 198 199 200 201
		return __raw_readw(addr);

	n = addr % 4;
	byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
	if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_MEMREAD, &data))
		return 0xffff;

	return data>>(8*n);
}

202 203
static inline void __indirect_readsw(const volatile void __iomem *bus_addr,
				     u16 *vaddr, u32 count)
L
Linus Torvalds 已提交
204 205 206 207 208
{
	while (count--)
		*vaddr++ = readw(bus_addr);
}

209
static inline unsigned long __indirect_readl(const volatile void __iomem *p)
L
Linus Torvalds 已提交
210
{
211
	u32 addr = (__force u32)p;
L
Linus Torvalds 已提交
212 213
	u32 data;

214
	if (!is_pci_memory(addr))
215
		return __raw_readl(p);
L
Linus Torvalds 已提交
216 217 218 219 220 221 222

	if (ixp4xx_pci_read(addr, NP_CMD_MEMREAD, &data))
		return 0xffffffff;

	return data;
}

223 224
static inline void __indirect_readsl(const volatile void __iomem *bus_addr,
				     u32 *vaddr, u32 count)
L
Linus Torvalds 已提交
225 226 227 228 229 230 231 232 233 234 235 236 237
{
	while (count--)
		*vaddr++ = readl(bus_addr);
}


/*
 * We can use the built-in functions b/c they end up calling writeb/readb
 */
#define memset_io(c,v,l)		_memset_io((c),(v),(l))
#define memcpy_fromio(a,c,l)		_memcpy_fromio((a),(c),(l))
#define memcpy_toio(c,a,l)		_memcpy_toio((c),(a),(l))

238
#endif /* CONFIG_IXP4XX_INDIRECT_PCI */
L
Linus Torvalds 已提交
239

240 241
#ifndef CONFIG_PCI

242
#define	__io(v)		__typesafe_io(v)
243 244 245

#else

L
Linus Torvalds 已提交
246 247 248 249 250 251 252 253
/*
 * IXP4xx does not have a transparent cpu -> PCI I/O translation
 * window.  Instead, it has a set of registers that must be tweaked
 * with the proper byte lanes, command types, and address for the
 * transaction.  This means that we need to override the default
 * I/O functions.
 */

254
static inline void outb(u8 value, u32 addr)
L
Linus Torvalds 已提交
255 256 257 258 259 260 261 262
{
	u32 n, byte_enables, data;
	n = addr % 4;
	byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
	data = value << (8*n);
	ixp4xx_pci_write(addr, byte_enables | NP_CMD_IOWRITE, data);
}

263
static inline void outsb(u32 io_addr, const u8 *vaddr, u32 count)
L
Linus Torvalds 已提交
264 265 266 267 268
{
	while (count--)
		outb(*vaddr++, io_addr);
}

269
static inline void outw(u16 value, u32 addr)
L
Linus Torvalds 已提交
270 271 272 273 274 275 276 277
{
	u32 n, byte_enables, data;
	n = addr % 4;
	byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
	data = value << (8*n);
	ixp4xx_pci_write(addr, byte_enables | NP_CMD_IOWRITE, data);
}

278
static inline void outsw(u32 io_addr, const u16 *vaddr, u32 count)
L
Linus Torvalds 已提交
279 280 281 282 283
{
	while (count--)
		outw(cpu_to_le16(*vaddr++), io_addr);
}

284
static inline void outl(u32 value, u32 addr)
L
Linus Torvalds 已提交
285 286 287 288
{
	ixp4xx_pci_write(addr, NP_CMD_IOWRITE, value);
}

289
static inline void outsl(u32 io_addr, const u32 *vaddr, u32 count)
L
Linus Torvalds 已提交
290 291
{
	while (count--)
292
		outl(cpu_to_le32(*vaddr++), io_addr);
L
Linus Torvalds 已提交
293 294
}

295
static inline u8 inb(u32 addr)
L
Linus Torvalds 已提交
296 297 298 299 300 301 302 303 304 305
{
	u32 n, byte_enables, data;
	n = addr % 4;
	byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
	if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_IOREAD, &data))
		return 0xff;

	return data >> (8*n);
}

306
static inline void insb(u32 io_addr, u8 *vaddr, u32 count)
L
Linus Torvalds 已提交
307 308 309 310 311
{
	while (count--)
		*vaddr++ = inb(io_addr);
}

312
static inline u16 inw(u32 addr)
L
Linus Torvalds 已提交
313 314 315 316 317 318 319 320 321 322
{
	u32 n, byte_enables, data;
	n = addr % 4;
	byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
	if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_IOREAD, &data))
		return 0xffff;

	return data>>(8*n);
}

323
static inline void insw(u32 io_addr, u16 *vaddr, u32 count)
L
Linus Torvalds 已提交
324 325 326 327 328
{
	while (count--)
		*vaddr++ = le16_to_cpu(inw(io_addr));
}

329
static inline u32 inl(u32 addr)
L
Linus Torvalds 已提交
330 331 332 333 334 335 336 337
{
	u32 data;
	if (ixp4xx_pci_read(addr, NP_CMD_IOREAD, &data))
		return 0xffffffff;

	return data;
}

338
static inline void insl(u32 io_addr, u32 *vaddr, u32 count)
L
Linus Torvalds 已提交
339 340
{
	while (count--)
341
		*vaddr++ = le32_to_cpu(inl(io_addr));
L
Linus Torvalds 已提交
342 343
}

344 345 346 347 348
#define PIO_OFFSET      0x10000UL
#define PIO_MASK        0x0ffffUL

#define	__is_io_address(p)	(((unsigned long)p >= PIO_OFFSET) && \
					((unsigned long)p <= (PIO_MASK + PIO_OFFSET)))
349

350 351
#define	ioread8(p)			ioread8(p)
static inline unsigned int ioread8(const void __iomem *addr)
352
{
353
	unsigned long port = (unsigned long __force)addr;
354
	if (__is_io_address(port))
355
		return (unsigned int)inb(port & PIO_MASK);
356 357
	else
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
358
		return (unsigned int)__raw_readb(port);
359
#else
360
		return (unsigned int)__indirect_readb(addr);
361 362 363
#endif
}

364 365
#define	ioread8_rep(p, v, c)		ioread8_rep(p, v, c)
static inline void ioread8_rep(const void __iomem *addr, void *vaddr, u32 count)
366
{
367
	unsigned long port = (unsigned long __force)addr;
368
	if (__is_io_address(port))
369
		insb(port & PIO_MASK, vaddr, count);
370 371
	else
#ifndef	CONFIG_IXP4XX_INDIRECT_PCI
372
		__raw_readsb(addr, vaddr, count);
373
#else
374
		__indirect_readsb(addr, vaddr, count);
375 376 377
#endif
}

378 379
#define	ioread16(p)			ioread16(p)
static inline unsigned int ioread16(const void __iomem *addr)
380
{
381
	unsigned long port = (unsigned long __force)addr;
382
	if (__is_io_address(port))
383
		return	(unsigned int)inw(port & PIO_MASK);
384 385 386 387
	else
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
		return le16_to_cpu(__raw_readw((u32)port));
#else
388
		return (unsigned int)__indirect_readw(addr);
389 390 391
#endif
}

392 393 394
#define	ioread16_rep(p, v, c)		ioread16_rep(p, v, c)
static inline void ioread16_rep(const void __iomem *addr, void *vaddr,
				u32 count)
395
{
396
	unsigned long port = (unsigned long __force)addr;
397
	if (__is_io_address(port))
398
		insw(port & PIO_MASK, vaddr, count);
399 400
	else
#ifndef	CONFIG_IXP4XX_INDIRECT_PCI
401
		__raw_readsw(addr, vaddr, count);
402
#else
403
		__indirect_readsw(addr, vaddr, count);
404 405 406
#endif
}

407 408
#define	ioread32(p)			ioread32(p)
static inline unsigned int ioread32(const void __iomem *addr)
409
{
410
	unsigned long port = (unsigned long __force)addr;
411
	if (__is_io_address(port))
412
		return	(unsigned int)inl(port & PIO_MASK);
413 414
	else {
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
415
		return le32_to_cpu((__force __le32)__raw_readl(addr));
416
#else
417
		return (unsigned int)__indirect_readl(addr);
418 419 420 421
#endif
	}
}

422 423 424
#define	ioread32_rep(p, v, c)		ioread32_rep(p, v, c)
static inline void ioread32_rep(const void __iomem *addr, void *vaddr,
				u32 count)
425
{
426
	unsigned long port = (unsigned long __force)addr;
427
	if (__is_io_address(port))
428
		insl(port & PIO_MASK, vaddr, count);
429 430
	else
#ifndef	CONFIG_IXP4XX_INDIRECT_PCI
431
		__raw_readsl(addr, vaddr, count);
432
#else
433
		__indirect_readsl(addr, vaddr, count);
434 435 436
#endif
}

437 438
#define	iowrite8(v, p)			iowrite8(v, p)
static inline void iowrite8(u8 value, void __iomem *addr)
439
{
440
	unsigned long port = (unsigned long __force)addr;
441
	if (__is_io_address(port))
442
		outb(value, port & PIO_MASK);
443 444
	else
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
445
		__raw_writeb(value, port);
446
#else
447
		__indirect_writeb(value, addr);
448 449 450
#endif
}

451 452 453
#define	iowrite8_rep(p, v, c)		iowrite8_rep(p, v, c)
static inline void iowrite8_rep(void __iomem *addr, const void *vaddr,
				u32 count)
454
{
455
	unsigned long port = (unsigned long __force)addr;
456
	if (__is_io_address(port))
457
		outsb(port & PIO_MASK, vaddr, count);
458
	else
459
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
460
		__raw_writesb(addr, vaddr, count);
461
#else
462
		__indirect_writesb(addr, vaddr, count);
463 464 465
#endif
}

466 467
#define	iowrite16(v, p)			iowrite16(v, p)
static inline void iowrite16(u16 value, void __iomem *addr)
468
{
469
	unsigned long port = (unsigned long __force)addr;
470
	if (__is_io_address(port))
471
		outw(value, port & PIO_MASK);
472 473
	else
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
474
		__raw_writew(cpu_to_le16(value), addr);
475
#else
476
		__indirect_writew(value, addr);
477 478 479
#endif
}

480 481 482
#define	iowrite16_rep(p, v, c)		iowrite16_rep(p, v, c)
static inline void iowrite16_rep(void __iomem *addr, const void *vaddr,
				 u32 count)
483
{
484
	unsigned long port = (unsigned long __force)addr;
485
	if (__is_io_address(port))
486
		outsw(port & PIO_MASK, vaddr, count);
487
	else
488
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
489
		__raw_writesw(addr, vaddr, count);
490
#else
491
		__indirect_writesw(addr, vaddr, count);
492 493 494
#endif
}

495 496
#define	iowrite32(v, p)			iowrite32(v, p)
static inline void iowrite32(u32 value, void __iomem *addr)
497
{
498
	unsigned long port = (unsigned long __force)addr;
499
	if (__is_io_address(port))
500
		outl(value, port & PIO_MASK);
501 502
	else
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
503
		__raw_writel((u32 __force)cpu_to_le32(value), addr);
504
#else
505
		__indirect_writel(value, addr);
506 507 508
#endif
}

509 510 511
#define	iowrite32_rep(p, v, c)		iowrite32_rep(p, v, c)
static inline void iowrite32_rep(void __iomem *addr, const void *vaddr,
				 u32 count)
512
{
513
	unsigned long port = (unsigned long __force)addr;
514
	if (__is_io_address(port))
515
		outsl(port & PIO_MASK, vaddr, count);
516
	else
517
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
518
		__raw_writesl(addr, vaddr, count);
519
#else
520
		__indirect_writesl(addr, vaddr, count);
521 522 523
#endif
}

524
#define	ioport_map(port, nr)		((void __iomem*)(port + PIO_OFFSET))
525
#define	ioport_unmap(addr)
526
#endif /* CONFIG_PCI */
L
Linus Torvalds 已提交
527

528
#endif /* __ASM_ARM_ARCH_IO_H */