io.h 13.7 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
2
 * arch/arm/mach-ixp4xx/include/mach/io.h
L
Linus Torvalds 已提交
3 4 5
 *
 * Author: Deepak Saxena <dsaxena@plexity.net>
 *
6
 * Copyright (C) 2002-2005  MontaVista Software, Inc.
L
Linus Torvalds 已提交
7 8 9 10 11 12 13 14 15
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#ifndef __ASM_ARM_ARCH_IO_H
#define __ASM_ARM_ARCH_IO_H

16 17
#include <linux/bitops.h>

18
#include <mach/hardware.h>
L
Linus Torvalds 已提交
19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39

#define IO_SPACE_LIMIT 0xffff0000

extern int (*ixp4xx_pci_read)(u32 addr, u32 cmd, u32* data);
extern int ixp4xx_pci_write(u32 addr, u32 cmd, u32 data);


/*
 * IXP4xx provides two methods of accessing PCI memory space:
 *
 * 1) A direct mapped window from 0x48000000 to 0x4bffffff (64MB).
 *    To access PCI via this space, we simply ioremap() the BAR
 *    into the kernel and we can use the standard read[bwl]/write[bwl]
 *    macros. This is the preffered method due to speed but it
 *    limits the system to just 64MB of PCI memory. This can be 
 *    problamatic if using video cards and other memory-heavy
 *    targets.
 *
 * 2) If > 64MB of memory space is required, the IXP4xx can be configured
 *    to use indirect registers to access PCI (as we do below for I/O
 *    transactions). This allows for up to 128MB (0x48000000 to 0x4fffffff)
40
 *    of memory on the bus. The disadvantage of this is that every 
L
Linus Torvalds 已提交
41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58
 *    PCI access requires three local register accesses plus a spinlock,
 *    but in some cases the performance hit is acceptable. In addition,
 *    you cannot mmap() PCI devices in this case.
 *
 */
#ifndef	CONFIG_IXP4XX_INDIRECT_PCI

#define __mem_pci(a)		(a)

#else

/*
 * In the case of using indirect PCI, we simply return the actual PCI
 * address and our read/write implementation use that to drive the 
 * access registers. If something outside of PCI is ioremap'd, we
 * fallback to the default.
 */
static inline void __iomem *
59
__ixp4xx_ioremap(unsigned long addr, size_t size, unsigned int mtype)
L
Linus Torvalds 已提交
60
{
61
	if((addr < PCIBIOS_MIN_MEM) || (addr > 0x4fffffff))
62
		return __arm_ioremap(addr, size, mtype);
L
Linus Torvalds 已提交
63

64
	return (void __iomem *)addr;
L
Linus Torvalds 已提交
65 66 67 68 69
}

static inline void
__ixp4xx_iounmap(void __iomem *addr)
{
70
	if ((__force u32)addr >= VMALLOC_START)
L
Linus Torvalds 已提交
71 72 73
		__iounmap(addr);
}

74
#define __arch_ioremap(a, s, f)		__ixp4xx_ioremap(a, s, f)
L
Linus Torvalds 已提交
75 76
#define	__arch_iounmap(a)		__ixp4xx_iounmap(a)

77 78 79
#define	writeb(v, p)			__ixp4xx_writeb(v, p)
#define	writew(v, p)			__ixp4xx_writew(v, p)
#define	writel(v, p)			__ixp4xx_writel(v, p)
L
Linus Torvalds 已提交
80 81 82 83 84 85 86 87 88 89 90 91 92 93

#define	writesb(p, v, l)		__ixp4xx_writesb(p, v, l)
#define	writesw(p, v, l)		__ixp4xx_writesw(p, v, l)
#define	writesl(p, v, l)		__ixp4xx_writesl(p, v, l)
	
#define	readb(p)			__ixp4xx_readb(p)
#define	readw(p)			__ixp4xx_readw(p)
#define	readl(p)			__ixp4xx_readl(p)
	
#define	readsb(p, v, l)			__ixp4xx_readsb(p, v, l)
#define	readsw(p, v, l)			__ixp4xx_readsw(p, v, l)
#define	readsl(p, v, l)			__ixp4xx_readsl(p, v, l)

static inline void 
94
__ixp4xx_writeb(u8 value, volatile void __iomem *p)
L
Linus Torvalds 已提交
95
{
96
	u32 addr = (u32)p;
L
Linus Torvalds 已提交
97 98 99 100 101 102 103 104 105 106 107 108 109 110
	u32 n, byte_enables, data;

	if (addr >= VMALLOC_START) {
		__raw_writeb(value, addr);
		return;
	}

	n = addr % 4;
	byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
	data = value << (8*n);
	ixp4xx_pci_write(addr, byte_enables | NP_CMD_MEMWRITE, data);
}

static inline void
111
__ixp4xx_writesb(volatile void __iomem *bus_addr, const u8 *vaddr, int count)
L
Linus Torvalds 已提交
112 113 114 115 116 117
{
	while (count--)
		writeb(*vaddr++, bus_addr);
}

static inline void 
118
__ixp4xx_writew(u16 value, volatile void __iomem *p)
L
Linus Torvalds 已提交
119
{
120
	u32 addr = (u32)p;
L
Linus Torvalds 已提交
121 122 123 124 125 126 127 128 129 130 131 132 133 134
	u32 n, byte_enables, data;

	if (addr >= VMALLOC_START) {
		__raw_writew(value, addr);
		return;
	}

	n = addr % 4;
	byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
	data = value << (8*n);
	ixp4xx_pci_write(addr, byte_enables | NP_CMD_MEMWRITE, data);
}

static inline void
135
__ixp4xx_writesw(volatile void __iomem *bus_addr, const u16 *vaddr, int count)
L
Linus Torvalds 已提交
136 137 138 139 140 141
{
	while (count--)
		writew(*vaddr++, bus_addr);
}

static inline void 
142
__ixp4xx_writel(u32 value, volatile void __iomem *p)
L
Linus Torvalds 已提交
143
{
144
	u32 addr = (__force u32)p;
L
Linus Torvalds 已提交
145
	if (addr >= VMALLOC_START) {
146
		__raw_writel(value, p);
L
Linus Torvalds 已提交
147 148 149 150 151 152 153
		return;
	}

	ixp4xx_pci_write(addr, NP_CMD_MEMWRITE, value);
}

static inline void
154
__ixp4xx_writesl(volatile void __iomem *bus_addr, const u32 *vaddr, int count)
L
Linus Torvalds 已提交
155 156 157 158 159 160
{
	while (count--)
		writel(*vaddr++, bus_addr);
}

static inline unsigned char 
161
__ixp4xx_readb(const volatile void __iomem *p)
L
Linus Torvalds 已提交
162
{
163
	u32 addr = (u32)p;
L
Linus Torvalds 已提交
164 165 166 167 168 169 170 171 172 173 174 175 176 177
	u32 n, byte_enables, data;

	if (addr >= VMALLOC_START)
		return __raw_readb(addr);

	n = addr % 4;
	byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
	if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_MEMREAD, &data))
		return 0xff;

	return data >> (8*n);
}

static inline void
178
__ixp4xx_readsb(const volatile void __iomem *bus_addr, u8 *vaddr, u32 count)
L
Linus Torvalds 已提交
179 180 181 182 183 184
{
	while (count--)
		*vaddr++ = readb(bus_addr);
}

static inline unsigned short 
185
__ixp4xx_readw(const volatile void __iomem *p)
L
Linus Torvalds 已提交
186
{
187
	u32 addr = (u32)p;
L
Linus Torvalds 已提交
188 189 190 191 192 193 194 195 196 197 198 199 200 201
	u32 n, byte_enables, data;

	if (addr >= VMALLOC_START)
		return __raw_readw(addr);

	n = addr % 4;
	byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
	if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_MEMREAD, &data))
		return 0xffff;

	return data>>(8*n);
}

static inline void 
202
__ixp4xx_readsw(const volatile void __iomem *bus_addr, u16 *vaddr, u32 count)
L
Linus Torvalds 已提交
203 204 205 206 207 208
{
	while (count--)
		*vaddr++ = readw(bus_addr);
}

static inline unsigned long 
209
__ixp4xx_readl(const volatile void __iomem *p)
L
Linus Torvalds 已提交
210
{
211
	u32 addr = (__force u32)p;
L
Linus Torvalds 已提交
212 213 214
	u32 data;

	if (addr >= VMALLOC_START)
215
		return __raw_readl(p);
L
Linus Torvalds 已提交
216 217 218 219 220 221 222 223

	if (ixp4xx_pci_read(addr, NP_CMD_MEMREAD, &data))
		return 0xffffffff;

	return data;
}

static inline void 
224
__ixp4xx_readsl(const volatile void __iomem *bus_addr, u32 *vaddr, u32 count)
L
Linus Torvalds 已提交
225 226 227 228 229 230 231 232 233 234 235 236 237 238 239
{
	while (count--)
		*vaddr++ = readl(bus_addr);
}


/*
 * We can use the built-in functions b/c they end up calling writeb/readb
 */
#define memset_io(c,v,l)		_memset_io((c),(v),(l))
#define memcpy_fromio(a,c,l)		_memcpy_fromio((a),(c),(l))
#define memcpy_toio(c,a,l)		_memcpy_toio((c),(a),(l))

#endif

240 241 242 243 244 245
#ifndef CONFIG_PCI

#define	__io(v)		v

#else

L
Linus Torvalds 已提交
246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371
/*
 * IXP4xx does not have a transparent cpu -> PCI I/O translation
 * window.  Instead, it has a set of registers that must be tweaked
 * with the proper byte lanes, command types, and address for the
 * transaction.  This means that we need to override the default
 * I/O functions.
 */
#define	outb(p, v)			__ixp4xx_outb(p, v)
#define	outw(p, v)			__ixp4xx_outw(p, v)
#define	outl(p, v)			__ixp4xx_outl(p, v)
	
#define	outsb(p, v, l)			__ixp4xx_outsb(p, v, l)
#define	outsw(p, v, l)			__ixp4xx_outsw(p, v, l)
#define	outsl(p, v, l)			__ixp4xx_outsl(p, v, l)

#define	inb(p)				__ixp4xx_inb(p)
#define	inw(p)				__ixp4xx_inw(p)
#define	inl(p)				__ixp4xx_inl(p)

#define	insb(p, v, l)			__ixp4xx_insb(p, v, l)
#define	insw(p, v, l)			__ixp4xx_insw(p, v, l)
#define	insl(p, v, l)			__ixp4xx_insl(p, v, l)


static inline void 
__ixp4xx_outb(u8 value, u32 addr)
{
	u32 n, byte_enables, data;
	n = addr % 4;
	byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
	data = value << (8*n);
	ixp4xx_pci_write(addr, byte_enables | NP_CMD_IOWRITE, data);
}

static inline void 
__ixp4xx_outsb(u32 io_addr, const u8 *vaddr, u32 count)
{
	while (count--)
		outb(*vaddr++, io_addr);
}

static inline void 
__ixp4xx_outw(u16 value, u32 addr)
{
	u32 n, byte_enables, data;
	n = addr % 4;
	byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
	data = value << (8*n);
	ixp4xx_pci_write(addr, byte_enables | NP_CMD_IOWRITE, data);
}

static inline void 
__ixp4xx_outsw(u32 io_addr, const u16 *vaddr, u32 count)
{
	while (count--)
		outw(cpu_to_le16(*vaddr++), io_addr);
}

static inline void 
__ixp4xx_outl(u32 value, u32 addr)
{
	ixp4xx_pci_write(addr, NP_CMD_IOWRITE, value);
}

static inline void 
__ixp4xx_outsl(u32 io_addr, const u32 *vaddr, u32 count)
{
	while (count--)
		outl(*vaddr++, io_addr);
}

static inline u8 
__ixp4xx_inb(u32 addr)
{
	u32 n, byte_enables, data;
	n = addr % 4;
	byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
	if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_IOREAD, &data))
		return 0xff;

	return data >> (8*n);
}

static inline void 
__ixp4xx_insb(u32 io_addr, u8 *vaddr, u32 count)
{
	while (count--)
		*vaddr++ = inb(io_addr);
}

static inline u16 
__ixp4xx_inw(u32 addr)
{
	u32 n, byte_enables, data;
	n = addr % 4;
	byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
	if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_IOREAD, &data))
		return 0xffff;

	return data>>(8*n);
}

static inline void 
__ixp4xx_insw(u32 io_addr, u16 *vaddr, u32 count)
{
	while (count--)
		*vaddr++ = le16_to_cpu(inw(io_addr));
}

static inline u32 
__ixp4xx_inl(u32 addr)
{
	u32 data;
	if (ixp4xx_pci_read(addr, NP_CMD_IOREAD, &data))
		return 0xffffffff;

	return data;
}

static inline void 
__ixp4xx_insl(u32 io_addr, u32 *vaddr, u32 count)
{
	while (count--)
		*vaddr++ = inl(io_addr);
}

372 373 374 375 376
#define PIO_OFFSET      0x10000UL
#define PIO_MASK        0x0ffffUL

#define	__is_io_address(p)	(((unsigned long)p >= PIO_OFFSET) && \
					((unsigned long)p <= (PIO_MASK + PIO_OFFSET)))
377
static inline unsigned int
378
__ixp4xx_ioread8(const void __iomem *addr)
379
{
380
	unsigned long port = (unsigned long __force)addr;
381
	if (__is_io_address(port))
382
		return	(unsigned int)__ixp4xx_inb(port & PIO_MASK);
383 384
	else
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
385
		return (unsigned int)__raw_readb(port);
386
#else
387
		return (unsigned int)__ixp4xx_readb(addr);
388 389 390 391
#endif
}

static inline void
392
__ixp4xx_ioread8_rep(const void __iomem *addr, void *vaddr, u32 count)
393
{
394
	unsigned long port = (unsigned long __force)addr;
395
	if (__is_io_address(port))
396
		__ixp4xx_insb(port & PIO_MASK, vaddr, count);
397 398
	else
#ifndef	CONFIG_IXP4XX_INDIRECT_PCI
399
		__raw_readsb(addr, vaddr, count);
400
#else
401
		__ixp4xx_readsb(addr, vaddr, count);
402 403 404 405
#endif
}

static inline unsigned int
406
__ixp4xx_ioread16(const void __iomem *addr)
407
{
408
	unsigned long port = (unsigned long __force)addr;
409
	if (__is_io_address(port))
410
		return	(unsigned int)__ixp4xx_inw(port & PIO_MASK);
411 412 413 414
	else
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
		return le16_to_cpu(__raw_readw((u32)port));
#else
415
		return (unsigned int)__ixp4xx_readw(addr);
416 417 418 419
#endif
}

static inline void
420
__ixp4xx_ioread16_rep(const void __iomem *addr, void *vaddr, u32 count)
421
{
422
	unsigned long port = (unsigned long __force)addr;
423
	if (__is_io_address(port))
424
		__ixp4xx_insw(port & PIO_MASK, vaddr, count);
425 426
	else
#ifndef	CONFIG_IXP4XX_INDIRECT_PCI
427
		__raw_readsw(addr, vaddr, count);
428
#else
429
		__ixp4xx_readsw(addr, vaddr, count);
430 431 432 433
#endif
}

static inline unsigned int
434
__ixp4xx_ioread32(const void __iomem *addr)
435
{
436
	unsigned long port = (unsigned long __force)addr;
437
	if (__is_io_address(port))
438
		return	(unsigned int)__ixp4xx_inl(port & PIO_MASK);
439 440
	else {
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
441
		return le32_to_cpu((__force __le32)__raw_readl(addr));
442
#else
443
		return (unsigned int)__ixp4xx_readl(addr);
444 445 446 447 448
#endif
	}
}

static inline void
449
__ixp4xx_ioread32_rep(const void __iomem *addr, void *vaddr, u32 count)
450
{
451
	unsigned long port = (unsigned long __force)addr;
452
	if (__is_io_address(port))
453
		__ixp4xx_insl(port & PIO_MASK, vaddr, count);
454 455
	else
#ifndef	CONFIG_IXP4XX_INDIRECT_PCI
456
		__raw_readsl(addr, vaddr, count);
457
#else
458
		__ixp4xx_readsl(addr, vaddr, count);
459 460 461 462
#endif
}

static inline void
463
__ixp4xx_iowrite8(u8 value, void __iomem *addr)
464
{
465
	unsigned long port = (unsigned long __force)addr;
466
	if (__is_io_address(port))
467
		__ixp4xx_outb(value, port & PIO_MASK);
468 469
	else
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
470
		__raw_writeb(value, port);
471
#else
472
		__ixp4xx_writeb(value, addr);
473 474 475 476
#endif
}

static inline void
477
__ixp4xx_iowrite8_rep(void __iomem *addr, const void *vaddr, u32 count)
478
{
479
	unsigned long port = (unsigned long __force)addr;
480
	if (__is_io_address(port))
481 482
		__ixp4xx_outsb(port & PIO_MASK, vaddr, count);
	else
483
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
484
		__raw_writesb(addr, vaddr, count);
485
#else
486
		__ixp4xx_writesb(addr, vaddr, count);
487 488 489 490
#endif
}

static inline void
491
__ixp4xx_iowrite16(u16 value, void __iomem *addr)
492
{
493
	unsigned long port = (unsigned long __force)addr;
494
	if (__is_io_address(port))
495
		__ixp4xx_outw(value, port & PIO_MASK);
496 497
	else
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
498
		__raw_writew(cpu_to_le16(value), addr);
499
#else
500
		__ixp4xx_writew(value, addr);
501 502 503 504
#endif
}

static inline void
505
__ixp4xx_iowrite16_rep(void __iomem *addr, const void *vaddr, u32 count)
506
{
507
	unsigned long port = (unsigned long __force)addr;
508
	if (__is_io_address(port))
509 510
		__ixp4xx_outsw(port & PIO_MASK, vaddr, count);
	else
511
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
512
		__raw_writesw(addr, vaddr, count);
513
#else
514
		__ixp4xx_writesw(addr, vaddr, count);
515 516 517 518
#endif
}

static inline void
519
__ixp4xx_iowrite32(u32 value, void __iomem *addr)
520
{
521
	unsigned long port = (unsigned long __force)addr;
522
	if (__is_io_address(port))
523
		__ixp4xx_outl(value, port & PIO_MASK);
524 525
	else
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
526
		__raw_writel((u32 __force)cpu_to_le32(value), addr);
527
#else
528
		__ixp4xx_writel(value, addr);
529 530 531 532
#endif
}

static inline void
533
__ixp4xx_iowrite32_rep(void __iomem *addr, const void *vaddr, u32 count)
534
{
535
	unsigned long port = (unsigned long __force)addr;
536
	if (__is_io_address(port))
537 538
		__ixp4xx_outsl(port & PIO_MASK, vaddr, count);
	else
539
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
540
		__raw_writesl(addr, vaddr, count);
541
#else
542
		__ixp4xx_writesl(addr, vaddr, count);
543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561
#endif
}

#define	ioread8(p)			__ixp4xx_ioread8(p)
#define	ioread16(p)			__ixp4xx_ioread16(p)
#define	ioread32(p)			__ixp4xx_ioread32(p)

#define	ioread8_rep(p, v, c)		__ixp4xx_ioread8_rep(p, v, c)
#define	ioread16_rep(p, v, c)		__ixp4xx_ioread16_rep(p, v, c)
#define	ioread32_rep(p, v, c)		__ixp4xx_ioread32_rep(p, v, c)

#define	iowrite8(v,p)			__ixp4xx_iowrite8(v,p)
#define	iowrite16(v,p)			__ixp4xx_iowrite16(v,p)
#define	iowrite32(v,p)			__ixp4xx_iowrite32(v,p)

#define	iowrite8_rep(p, v, c)		__ixp4xx_iowrite8_rep(p, v, c)
#define	iowrite16_rep(p, v, c)		__ixp4xx_iowrite16_rep(p, v, c)
#define	iowrite32_rep(p, v, c)		__ixp4xx_iowrite32_rep(p, v, c)

562
#define	ioport_map(port, nr)		((void __iomem*)(port + PIO_OFFSET))
563
#define	ioport_unmap(addr)
564
#endif	// !CONFIG_PCI
L
Linus Torvalds 已提交
565 566 567

#endif	//  __ASM_ARM_ARCH_IO_H