io.h 13.9 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
2
 * arch/arm/mach-ixp4xx/include/mach/io.h
L
Linus Torvalds 已提交
3 4 5
 *
 * Author: Deepak Saxena <dsaxena@plexity.net>
 *
6
 * Copyright (C) 2002-2005  MontaVista Software, Inc.
L
Linus Torvalds 已提交
7 8 9 10 11 12 13 14 15
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#ifndef __ASM_ARM_ARCH_IO_H
#define __ASM_ARM_ARCH_IO_H

16 17
#include <linux/bitops.h>

18
#include <mach/hardware.h>
L
Linus Torvalds 已提交
19

20
#define IO_SPACE_LIMIT 0x0000ffff
L
Linus Torvalds 已提交
21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39

extern int (*ixp4xx_pci_read)(u32 addr, u32 cmd, u32* data);
extern int ixp4xx_pci_write(u32 addr, u32 cmd, u32 data);


/*
 * IXP4xx provides two methods of accessing PCI memory space:
 *
 * 1) A direct mapped window from 0x48000000 to 0x4bffffff (64MB).
 *    To access PCI via this space, we simply ioremap() the BAR
 *    into the kernel and we can use the standard read[bwl]/write[bwl]
 *    macros. This is the preffered method due to speed but it
 *    limits the system to just 64MB of PCI memory. This can be 
 *    problamatic if using video cards and other memory-heavy
 *    targets.
 *
 * 2) If > 64MB of memory space is required, the IXP4xx can be configured
 *    to use indirect registers to access PCI (as we do below for I/O
 *    transactions). This allows for up to 128MB (0x48000000 to 0x4fffffff)
40
 *    of memory on the bus. The disadvantage of this is that every 
L
Linus Torvalds 已提交
41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57
 *    PCI access requires three local register accesses plus a spinlock,
 *    but in some cases the performance hit is acceptable. In addition,
 *    you cannot mmap() PCI devices in this case.
 *
 */
#ifndef	CONFIG_IXP4XX_INDIRECT_PCI

#define __mem_pci(a)		(a)

#else

/*
 * In the case of using indirect PCI, we simply return the actual PCI
 * address and our read/write implementation use that to drive the 
 * access registers. If something outside of PCI is ioremap'd, we
 * fallback to the default.
 */
58 59
static inline void __iomem * __indirect_ioremap(unsigned long addr, size_t size,
						unsigned int mtype)
L
Linus Torvalds 已提交
60
{
61
	if((addr < PCIBIOS_MIN_MEM) || (addr > 0x4fffffff))
62
		return __arm_ioremap(addr, size, mtype);
L
Linus Torvalds 已提交
63

64
	return (void __iomem *)addr;
L
Linus Torvalds 已提交
65 66
}

67
static inline void __indirect_iounmap(void __iomem *addr)
L
Linus Torvalds 已提交
68
{
69
	if ((__force u32)addr >= VMALLOC_START)
L
Linus Torvalds 已提交
70 71 72
		__iounmap(addr);
}

73 74
#define __arch_ioremap(a, s, f)		__indirect_ioremap(a, s, f)
#define __arch_iounmap(a)		__indirect_iounmap(a)
L
Linus Torvalds 已提交
75

76 77 78
#define writeb(v, p)			__indirect_writeb(v, p)
#define writew(v, p)			__indirect_writew(v, p)
#define writel(v, p)			__indirect_writel(v, p)
L
Linus Torvalds 已提交
79

80 81 82
#define writesb(p, v, l)		__indirect_writesb(p, v, l)
#define writesw(p, v, l)		__indirect_writesw(p, v, l)
#define writesl(p, v, l)		__indirect_writesl(p, v, l)
L
Linus Torvalds 已提交
83

84 85 86 87 88 89 90 91 92
#define readb(p)			__indirect_readb(p)
#define readw(p)			__indirect_readw(p)
#define readl(p)			__indirect_readl(p)

#define readsb(p, v, l)			__indirect_readsb(p, v, l)
#define readsw(p, v, l)			__indirect_readsw(p, v, l)
#define readsl(p, v, l)			__indirect_readsl(p, v, l)

static inline void __indirect_writeb(u8 value, volatile void __iomem *p)
L
Linus Torvalds 已提交
93
{
94
	u32 addr = (u32)p;
L
Linus Torvalds 已提交
95 96 97 98 99 100 101 102 103 104 105 106 107
	u32 n, byte_enables, data;

	if (addr >= VMALLOC_START) {
		__raw_writeb(value, addr);
		return;
	}

	n = addr % 4;
	byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
	data = value << (8*n);
	ixp4xx_pci_write(addr, byte_enables | NP_CMD_MEMWRITE, data);
}

108 109
static inline void __indirect_writesb(volatile void __iomem *bus_addr,
				      const u8 *vaddr, int count)
L
Linus Torvalds 已提交
110 111 112 113 114
{
	while (count--)
		writeb(*vaddr++, bus_addr);
}

115
static inline void __indirect_writew(u16 value, volatile void __iomem *p)
L
Linus Torvalds 已提交
116
{
117
	u32 addr = (u32)p;
L
Linus Torvalds 已提交
118 119 120 121 122 123 124 125 126 127 128 129 130
	u32 n, byte_enables, data;

	if (addr >= VMALLOC_START) {
		__raw_writew(value, addr);
		return;
	}

	n = addr % 4;
	byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
	data = value << (8*n);
	ixp4xx_pci_write(addr, byte_enables | NP_CMD_MEMWRITE, data);
}

131 132
static inline void __indirect_writesw(volatile void __iomem *bus_addr,
				      const u16 *vaddr, int count)
L
Linus Torvalds 已提交
133 134 135 136 137
{
	while (count--)
		writew(*vaddr++, bus_addr);
}

138
static inline void __indirect_writel(u32 value, volatile void __iomem *p)
L
Linus Torvalds 已提交
139
{
140
	u32 addr = (__force u32)p;
L
Linus Torvalds 已提交
141
	if (addr >= VMALLOC_START) {
142
		__raw_writel(value, p);
L
Linus Torvalds 已提交
143 144 145 146 147 148
		return;
	}

	ixp4xx_pci_write(addr, NP_CMD_MEMWRITE, value);
}

149 150
static inline void __indirect_writesl(volatile void __iomem *bus_addr,
				      const u32 *vaddr, int count)
L
Linus Torvalds 已提交
151 152 153 154 155
{
	while (count--)
		writel(*vaddr++, bus_addr);
}

156
static inline unsigned char __indirect_readb(const volatile void __iomem *p)
L
Linus Torvalds 已提交
157
{
158
	u32 addr = (u32)p;
L
Linus Torvalds 已提交
159 160 161 162 163 164 165 166 167 168 169 170 171
	u32 n, byte_enables, data;

	if (addr >= VMALLOC_START)
		return __raw_readb(addr);

	n = addr % 4;
	byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
	if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_MEMREAD, &data))
		return 0xff;

	return data >> (8*n);
}

172 173
static inline void __indirect_readsb(const volatile void __iomem *bus_addr,
				     u8 *vaddr, u32 count)
L
Linus Torvalds 已提交
174 175 176 177 178
{
	while (count--)
		*vaddr++ = readb(bus_addr);
}

179
static inline unsigned short __indirect_readw(const volatile void __iomem *p)
L
Linus Torvalds 已提交
180
{
181
	u32 addr = (u32)p;
L
Linus Torvalds 已提交
182 183 184 185 186 187 188 189 190 191 192 193 194
	u32 n, byte_enables, data;

	if (addr >= VMALLOC_START)
		return __raw_readw(addr);

	n = addr % 4;
	byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
	if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_MEMREAD, &data))
		return 0xffff;

	return data>>(8*n);
}

195 196
static inline void __indirect_readsw(const volatile void __iomem *bus_addr,
				     u16 *vaddr, u32 count)
L
Linus Torvalds 已提交
197 198 199 200 201
{
	while (count--)
		*vaddr++ = readw(bus_addr);
}

202
static inline unsigned long __indirect_readl(const volatile void __iomem *p)
L
Linus Torvalds 已提交
203
{
204
	u32 addr = (__force u32)p;
L
Linus Torvalds 已提交
205 206 207
	u32 data;

	if (addr >= VMALLOC_START)
208
		return __raw_readl(p);
L
Linus Torvalds 已提交
209 210 211 212 213 214 215

	if (ixp4xx_pci_read(addr, NP_CMD_MEMREAD, &data))
		return 0xffffffff;

	return data;
}

216 217
static inline void __indirect_readsl(const volatile void __iomem *bus_addr,
				     u32 *vaddr, u32 count)
L
Linus Torvalds 已提交
218 219 220 221 222 223 224 225 226 227 228 229 230
{
	while (count--)
		*vaddr++ = readl(bus_addr);
}


/*
 * We can use the built-in functions b/c they end up calling writeb/readb
 */
#define memset_io(c,v,l)		_memset_io((c),(v),(l))
#define memcpy_fromio(a,c,l)		_memcpy_fromio((a),(c),(l))
#define memcpy_toio(c,a,l)		_memcpy_toio((c),(a),(l))

231
#endif /* CONFIG_IXP4XX_INDIRECT_PCI */
L
Linus Torvalds 已提交
232

233 234
#ifndef CONFIG_PCI

235
#define	__io(v)		__typesafe_io(v)
236 237 238

#else

L
Linus Torvalds 已提交
239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306
/*
 * IXP4xx does not have a transparent cpu -> PCI I/O translation
 * window.  Instead, it has a set of registers that must be tweaked
 * with the proper byte lanes, command types, and address for the
 * transaction.  This means that we need to override the default
 * I/O functions.
 */
#define	outb(p, v)			__ixp4xx_outb(p, v)
#define	outw(p, v)			__ixp4xx_outw(p, v)
#define	outl(p, v)			__ixp4xx_outl(p, v)
	
#define	outsb(p, v, l)			__ixp4xx_outsb(p, v, l)
#define	outsw(p, v, l)			__ixp4xx_outsw(p, v, l)
#define	outsl(p, v, l)			__ixp4xx_outsl(p, v, l)

#define	inb(p)				__ixp4xx_inb(p)
#define	inw(p)				__ixp4xx_inw(p)
#define	inl(p)				__ixp4xx_inl(p)

#define	insb(p, v, l)			__ixp4xx_insb(p, v, l)
#define	insw(p, v, l)			__ixp4xx_insw(p, v, l)
#define	insl(p, v, l)			__ixp4xx_insl(p, v, l)


static inline void 
__ixp4xx_outb(u8 value, u32 addr)
{
	u32 n, byte_enables, data;
	n = addr % 4;
	byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
	data = value << (8*n);
	ixp4xx_pci_write(addr, byte_enables | NP_CMD_IOWRITE, data);
}

static inline void 
__ixp4xx_outsb(u32 io_addr, const u8 *vaddr, u32 count)
{
	while (count--)
		outb(*vaddr++, io_addr);
}

static inline void 
__ixp4xx_outw(u16 value, u32 addr)
{
	u32 n, byte_enables, data;
	n = addr % 4;
	byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
	data = value << (8*n);
	ixp4xx_pci_write(addr, byte_enables | NP_CMD_IOWRITE, data);
}

static inline void 
__ixp4xx_outsw(u32 io_addr, const u16 *vaddr, u32 count)
{
	while (count--)
		outw(cpu_to_le16(*vaddr++), io_addr);
}

static inline void 
__ixp4xx_outl(u32 value, u32 addr)
{
	ixp4xx_pci_write(addr, NP_CMD_IOWRITE, value);
}

static inline void 
__ixp4xx_outsl(u32 io_addr, const u32 *vaddr, u32 count)
{
	while (count--)
307
		outl(cpu_to_le32(*vaddr++), io_addr);
L
Linus Torvalds 已提交
308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361
}

static inline u8 
__ixp4xx_inb(u32 addr)
{
	u32 n, byte_enables, data;
	n = addr % 4;
	byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
	if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_IOREAD, &data))
		return 0xff;

	return data >> (8*n);
}

static inline void 
__ixp4xx_insb(u32 io_addr, u8 *vaddr, u32 count)
{
	while (count--)
		*vaddr++ = inb(io_addr);
}

static inline u16 
__ixp4xx_inw(u32 addr)
{
	u32 n, byte_enables, data;
	n = addr % 4;
	byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
	if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_IOREAD, &data))
		return 0xffff;

	return data>>(8*n);
}

static inline void 
__ixp4xx_insw(u32 io_addr, u16 *vaddr, u32 count)
{
	while (count--)
		*vaddr++ = le16_to_cpu(inw(io_addr));
}

static inline u32 
__ixp4xx_inl(u32 addr)
{
	u32 data;
	if (ixp4xx_pci_read(addr, NP_CMD_IOREAD, &data))
		return 0xffffffff;

	return data;
}

static inline void 
__ixp4xx_insl(u32 io_addr, u32 *vaddr, u32 count)
{
	while (count--)
362
		*vaddr++ = le32_to_cpu(inl(io_addr));
L
Linus Torvalds 已提交
363 364
}

365 366 367 368 369
#define PIO_OFFSET      0x10000UL
#define PIO_MASK        0x0ffffUL

#define	__is_io_address(p)	(((unsigned long)p >= PIO_OFFSET) && \
					((unsigned long)p <= (PIO_MASK + PIO_OFFSET)))
370

371
static inline unsigned int
372
__ixp4xx_ioread8(const void __iomem *addr)
373
{
374
	unsigned long port = (unsigned long __force)addr;
375
	if (__is_io_address(port))
376
		return (unsigned int)__ixp4xx_inb(port & PIO_MASK);
377 378
	else
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
379
		return (unsigned int)__raw_readb(port);
380
#else
381
		return (unsigned int)__indirect_readb(addr);
382 383 384 385
#endif
}

static inline void
386
__ixp4xx_ioread8_rep(const void __iomem *addr, void *vaddr, u32 count)
387
{
388
	unsigned long port = (unsigned long __force)addr;
389
	if (__is_io_address(port))
390
		__ixp4xx_insb(port & PIO_MASK, vaddr, count);
391 392
	else
#ifndef	CONFIG_IXP4XX_INDIRECT_PCI
393
		__raw_readsb(addr, vaddr, count);
394
#else
395
		__indirect_readsb(addr, vaddr, count);
396 397 398 399
#endif
}

static inline unsigned int
400
__ixp4xx_ioread16(const void __iomem *addr)
401
{
402
	unsigned long port = (unsigned long __force)addr;
403
	if (__is_io_address(port))
404
		return	(unsigned int)__ixp4xx_inw(port & PIO_MASK);
405 406 407 408
	else
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
		return le16_to_cpu(__raw_readw((u32)port));
#else
409
		return (unsigned int)__indirect_readw(addr);
410 411 412 413
#endif
}

static inline void
414
__ixp4xx_ioread16_rep(const void __iomem *addr, void *vaddr, u32 count)
415
{
416
	unsigned long port = (unsigned long __force)addr;
417
	if (__is_io_address(port))
418
		__ixp4xx_insw(port & PIO_MASK, vaddr, count);
419 420
	else
#ifndef	CONFIG_IXP4XX_INDIRECT_PCI
421
		__raw_readsw(addr, vaddr, count);
422
#else
423
		__indirect_readsw(addr, vaddr, count);
424 425 426 427
#endif
}

static inline unsigned int
428
__ixp4xx_ioread32(const void __iomem *addr)
429
{
430
	unsigned long port = (unsigned long __force)addr;
431
	if (__is_io_address(port))
432
		return	(unsigned int)__ixp4xx_inl(port & PIO_MASK);
433 434
	else {
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
435
		return le32_to_cpu((__force __le32)__raw_readl(addr));
436
#else
437
		return (unsigned int)__indirect_readl(addr);
438 439 440 441 442
#endif
	}
}

static inline void
443
__ixp4xx_ioread32_rep(const void __iomem *addr, void *vaddr, u32 count)
444
{
445
	unsigned long port = (unsigned long __force)addr;
446
	if (__is_io_address(port))
447
		__ixp4xx_insl(port & PIO_MASK, vaddr, count);
448 449
	else
#ifndef	CONFIG_IXP4XX_INDIRECT_PCI
450
		__raw_readsl(addr, vaddr, count);
451
#else
452
		__indirect_readsl(addr, vaddr, count);
453 454 455 456
#endif
}

static inline void
457
__ixp4xx_iowrite8(u8 value, void __iomem *addr)
458
{
459
	unsigned long port = (unsigned long __force)addr;
460
	if (__is_io_address(port))
461
		__ixp4xx_outb(value, port & PIO_MASK);
462 463
	else
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
464
		__raw_writeb(value, port);
465
#else
466
		__indirect_writeb(value, addr);
467 468 469 470
#endif
}

static inline void
471
__ixp4xx_iowrite8_rep(void __iomem *addr, const void *vaddr, u32 count)
472
{
473
	unsigned long port = (unsigned long __force)addr;
474
	if (__is_io_address(port))
475 476
		__ixp4xx_outsb(port & PIO_MASK, vaddr, count);
	else
477
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
478
		__raw_writesb(addr, vaddr, count);
479
#else
480
		__indirect_writesb(addr, vaddr, count);
481 482 483 484
#endif
}

static inline void
485
__ixp4xx_iowrite16(u16 value, void __iomem *addr)
486
{
487
	unsigned long port = (unsigned long __force)addr;
488
	if (__is_io_address(port))
489
		__ixp4xx_outw(value, port & PIO_MASK);
490 491
	else
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
492
		__raw_writew(cpu_to_le16(value), addr);
493
#else
494
		__indirect_writew(value, addr);
495 496 497 498
#endif
}

static inline void
499
__ixp4xx_iowrite16_rep(void __iomem *addr, const void *vaddr, u32 count)
500
{
501
	unsigned long port = (unsigned long __force)addr;
502
	if (__is_io_address(port))
503 504
		__ixp4xx_outsw(port & PIO_MASK, vaddr, count);
	else
505
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
506
		__raw_writesw(addr, vaddr, count);
507
#else
508
		__indirect_writesw(addr, vaddr, count);
509 510 511 512
#endif
}

static inline void
513
__ixp4xx_iowrite32(u32 value, void __iomem *addr)
514
{
515
	unsigned long port = (unsigned long __force)addr;
516
	if (__is_io_address(port))
517
		__ixp4xx_outl(value, port & PIO_MASK);
518 519
	else
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
520
		__raw_writel((u32 __force)cpu_to_le32(value), addr);
521
#else
522
		__indirect_writel(value, addr);
523 524 525 526
#endif
}

static inline void
527
__ixp4xx_iowrite32_rep(void __iomem *addr, const void *vaddr, u32 count)
528
{
529
	unsigned long port = (unsigned long __force)addr;
530
	if (__is_io_address(port))
531 532
		__ixp4xx_outsl(port & PIO_MASK, vaddr, count);
	else
533
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
534
		__raw_writesl(addr, vaddr, count);
535
#else
536
		__indirect_writesl(addr, vaddr, count);
537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555
#endif
}

#define	ioread8(p)			__ixp4xx_ioread8(p)
#define	ioread16(p)			__ixp4xx_ioread16(p)
#define	ioread32(p)			__ixp4xx_ioread32(p)

#define	ioread8_rep(p, v, c)		__ixp4xx_ioread8_rep(p, v, c)
#define	ioread16_rep(p, v, c)		__ixp4xx_ioread16_rep(p, v, c)
#define	ioread32_rep(p, v, c)		__ixp4xx_ioread32_rep(p, v, c)

#define	iowrite8(v,p)			__ixp4xx_iowrite8(v,p)
#define	iowrite16(v,p)			__ixp4xx_iowrite16(v,p)
#define	iowrite32(v,p)			__ixp4xx_iowrite32(v,p)

#define	iowrite8_rep(p, v, c)		__ixp4xx_iowrite8_rep(p, v, c)
#define	iowrite16_rep(p, v, c)		__ixp4xx_iowrite16_rep(p, v, c)
#define	iowrite32_rep(p, v, c)		__ixp4xx_iowrite32_rep(p, v, c)

556
#define	ioport_map(port, nr)		((void __iomem*)(port + PIO_OFFSET))
557
#define	ioport_unmap(addr)
558
#endif	// !CONFIG_PCI
L
Linus Torvalds 已提交
559 560 561

#endif	//  __ASM_ARM_ARCH_IO_H