asix_devices.c 36.3 KB
Newer Older
1 2
/*
 * ASIX AX8817X based USB 2.0 Ethernet Devices
3
 * Copyright (C) 2003-2006 David Hollis <dhollis@davehollis.com>
4
 * Copyright (C) 2005 Phil Chang <pchang23@sbcglobal.net>
5
 * Copyright (C) 2006 James Painter <jamie.painter@iname.com>
6 7 8 9 10 11 12 13 14 15 16 17 18
 * Copyright (c) 2002-2003 TiVo Inc.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
19
 * along with this program; if not, see <http://www.gnu.org/licenses/>.
20 21
 */

C
Christian Riesch 已提交
22
#include "asix.h"
23 24 25 26 27 28 29 30 31 32 33 34

#define PHY_MODE_MARVELL	0x0000
#define MII_MARVELL_LED_CTRL	0x0018
#define MII_MARVELL_STATUS	0x001b
#define MII_MARVELL_CTRL	0x0014

#define MARVELL_LED_MANUAL	0x0019

#define MARVELL_STATUS_HWCFG	0x0004

#define MARVELL_CTRL_TXDELAY	0x0002
#define MARVELL_CTRL_RXDELAY	0x0080
35

36
#define	PHY_MODE_RTL8211CL	0x000C
37

38 39 40 41 42 43 44 45 46
#define AX88772A_PHY14H		0x14
#define AX88772A_PHY14H_DEFAULT 0x442C

#define AX88772A_PHY15H		0x15
#define AX88772A_PHY15H_DEFAULT 0x03C8

#define AX88772A_PHY16H		0x16
#define AX88772A_PHY16H_DEFAULT 0x4044

47
struct ax88172_int_data {
A
Al Viro 已提交
48
	__le16 res1;
49
	u8 link;
A
Al Viro 已提交
50
	__le16 res2;
51
	u8 status;
A
Al Viro 已提交
52
	__le16 res3;
53
} __packed;
54

55 56 57 58 59 60 61 62 63 64 65
static void asix_status(struct usbnet *dev, struct urb *urb)
{
	struct ax88172_int_data *event;
	int link;

	if (urb->actual_length < 8)
		return;

	event = urb->transfer_buffer;
	link = event->link & 0x01;
	if (netif_carrier_ok(dev->net) != link) {
66
		usbnet_link_change(dev, link, 1);
67
		netdev_dbg(dev->net, "Link Status is: %d\n", link);
68 69 70
	}
}

71 72 73 74 75 76 77 78 79 80
static void asix_set_netdev_dev_addr(struct usbnet *dev, u8 *addr)
{
	if (is_valid_ether_addr(addr)) {
		memcpy(dev->net->dev_addr, addr, ETH_ALEN);
	} else {
		netdev_info(dev->net, "invalid hw address, using random\n");
		eth_hw_addr_random(dev->net);
	}
}

81 82
/* Get the PHY Identifier from the PHYSID1 & PHYSID2 MII registers */
static u32 asix_get_phyid(struct usbnet *dev)
83
{
84 85
	int phy_reg;
	u32 phy_id;
86
	int i;
87

88 89 90
	/* Poll for the rare case the FW or phy isn't ready yet.  */
	for (i = 0; i < 100; i++) {
		phy_reg = asix_mdio_read(dev->net, dev->mii.phy_id, MII_PHYSID1);
91 92
		if (phy_reg < 0)
			return 0;
93 94 95 96 97 98
		if (phy_reg != 0 && phy_reg != 0xFFFF)
			break;
		mdelay(1);
	}

	if (phy_reg <= 0 || phy_reg == 0xFFFF)
99
		return 0;
100

101
	phy_id = (phy_reg & 0xffff) << 16;
102

103 104 105 106 107 108 109
	phy_reg = asix_mdio_read(dev->net, dev->mii.phy_id, MII_PHYSID2);
	if (phy_reg < 0)
		return 0;

	phy_id |= (phy_reg & 0xffff);

	return phy_id;
110 111
}

112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128
static u32 asix_get_link(struct net_device *net)
{
	struct usbnet *dev = netdev_priv(net);

	return mii_link_ok(&dev->mii);
}

static int asix_ioctl (struct net_device *net, struct ifreq *rq, int cmd)
{
	struct usbnet *dev = netdev_priv(net);

	return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
}

/* We need to override some ethtool_ops so we require our
   own structure so we don't interfere with other usbnet
   devices that may be connected at the same time. */
129
static const struct ethtool_ops ax88172_ethtool_ops = {
130 131 132
	.get_drvinfo		= asix_get_drvinfo,
	.get_link		= asix_get_link,
	.get_msglevel		= usbnet_get_msglevel,
133
	.set_msglevel		= usbnet_set_msglevel,
134 135 136 137
	.get_wol		= asix_get_wol,
	.set_wol		= asix_set_wol,
	.get_eeprom_len		= asix_get_eeprom_len,
	.get_eeprom		= asix_get_eeprom,
138
	.set_eeprom		= asix_set_eeprom,
139
	.nway_reset		= usbnet_nway_reset,
140 141
	.get_link_ksettings	= usbnet_get_link_ksettings,
	.set_link_ksettings	= usbnet_set_link_ksettings,
142 143
};

144
static void ax88172_set_multicast(struct net_device *net)
145 146
{
	struct usbnet *dev = netdev_priv(net);
147 148
	struct asix_data *data = (struct asix_data *)&dev->data;
	u8 rx_ctl = 0x8c;
149

150 151
	if (net->flags & IFF_PROMISC) {
		rx_ctl |= 0x01;
152
	} else if (net->flags & IFF_ALLMULTI ||
153
		   netdev_mc_count(net) > AX_MAX_MCAST) {
154
		rx_ctl |= 0x02;
155
	} else if (netdev_mc_empty(net)) {
156 157 158 159 160 161
		/* just broadcast and directed */
	} else {
		/* We use the 20 byte dev->data
		 * for our 8 byte filter buffer
		 * to avoid allocating memory that
		 * is tricky to free later */
162
		struct netdev_hw_addr *ha;
163 164 165 166 167
		u32 crc_bits;

		memset(data->multi_filter, 0, AX_MCAST_FILTER_SIZE);

		/* Build the multicast hash filter. */
168 169
		netdev_for_each_mc_addr(ha, net) {
			crc_bits = ether_crc(ETH_ALEN, ha->addr) >> 26;
170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185
			data->multi_filter[crc_bits >> 3] |=
			    1 << (crc_bits & 7);
		}

		asix_write_cmd_async(dev, AX_CMD_WRITE_MULTI_FILTER, 0, 0,
				   AX_MCAST_FILTER_SIZE, data->multi_filter);

		rx_ctl |= 0x10;
	}

	asix_write_cmd_async(dev, AX_CMD_WRITE_RX_CTL, rx_ctl, 0, 0, NULL);
}

static int ax88172_link_reset(struct usbnet *dev)
{
	u8 mode;
186
	struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
187 188 189 190 191 192 193 194

	mii_check_media(&dev->mii, 1, 1);
	mii_ethtool_gset(&dev->mii, &ecmd);
	mode = AX88172_MEDIUM_DEFAULT;

	if (ecmd.duplex != DUPLEX_FULL)
		mode |= ~AX88172_MEDIUM_FD;

195 196
	netdev_dbg(dev->net, "ax88172_link_reset() speed: %u duplex: %d setting mode to 0x%04x\n",
		   ethtool_cmd_speed(&ecmd), ecmd.duplex, mode);
197

R
Robert Foss 已提交
198
	asix_write_medium_mode(dev, mode, 0);
199 200

	return 0;
201 202
}

203 204 205 206 207 208
static const struct net_device_ops ax88172_netdev_ops = {
	.ndo_open		= usbnet_open,
	.ndo_stop		= usbnet_stop,
	.ndo_start_xmit		= usbnet_start_xmit,
	.ndo_tx_timeout		= usbnet_tx_timeout,
	.ndo_change_mtu		= usbnet_change_mtu,
G
Greg Ungerer 已提交
209
	.ndo_get_stats64	= usbnet_get_stats64,
210 211 212
	.ndo_set_mac_address 	= eth_mac_addr,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_do_ioctl		= asix_ioctl,
213
	.ndo_set_rx_mode	= ax88172_set_multicast,
214 215
};

216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237
static void asix_phy_reset(struct usbnet *dev, unsigned int reset_bits)
{
	unsigned int timeout = 5000;

	asix_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, reset_bits);

	/* give phy_id a chance to process reset */
	udelay(500);

	/* See IEEE 802.3 "22.2.4.1.1 Reset": 500ms max */
	while (timeout--) {
		if (asix_mdio_read(dev->net, dev->mii.phy_id, MII_BMCR)
							& BMCR_RESET)
			udelay(100);
		else
			return;
	}

	netdev_err(dev->net, "BMCR_RESET timeout on phy_id %d\n",
		   dev->mii.phy_id);
}

238
static int ax88172_bind(struct usbnet *dev, struct usb_interface *intf)
239 240
{
	int ret = 0;
241
	u8 buf[ETH_ALEN] = {0};
242 243 244 245 246 247 248
	int i;
	unsigned long gpio_bits = dev->driver_info->data;

	usbnet_get_endpoints(dev,intf);

	/* Toggle the GPIOs in a manufacturer/model specific way */
	for (i = 2; i >= 0; i--) {
249
		ret = asix_write_cmd(dev, AX_CMD_WRITE_GPIOS,
R
Robert Foss 已提交
250
				(gpio_bits >> (i * 8)) & 0xff, 0, 0, NULL, 0);
251
		if (ret < 0)
A
Al Viro 已提交
252
			goto out;
253 254 255
		msleep(5);
	}

R
Robert Foss 已提交
256
	ret = asix_write_rx_ctl(dev, 0x80, 0);
257
	if (ret < 0)
A
Al Viro 已提交
258
		goto out;
259 260

	/* Get the MAC address */
R
Robert Foss 已提交
261 262
	ret = asix_read_cmd(dev, AX88172_CMD_READ_NODE_ID,
			    0, 0, ETH_ALEN, buf, 0);
263
	if (ret < 0) {
264 265
		netdev_dbg(dev->net, "read AX_CMD_READ_NODE_ID failed: %d\n",
			   ret);
A
Al Viro 已提交
266
		goto out;
267
	}
268 269

	asix_set_netdev_dev_addr(dev, buf);
270 271 272

	/* Initialize MII structure */
	dev->mii.dev = dev->net;
273 274
	dev->mii.mdio_read = asix_mdio_read;
	dev->mii.mdio_write = asix_mdio_write;
275 276
	dev->mii.phy_id_mask = 0x3f;
	dev->mii.reg_num_mask = 0x1f;
277
	dev->mii.phy_id = asix_get_phy_addr(dev);
278

279
	dev->net->netdev_ops = &ax88172_netdev_ops;
280
	dev->net->ethtool_ops = &ax88172_ethtool_ops;
E
Eric Dumazet 已提交
281 282
	dev->net->needed_headroom = 4; /* cf asix_tx_fixup() */
	dev->net->needed_tailroom = 4; /* cf asix_tx_fixup() */
283

284
	asix_phy_reset(dev, BMCR_RESET);
285
	asix_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
286 287 288 289
		ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
	mii_nway_restart(&dev->mii);

	return 0;
A
Al Viro 已提交
290 291

out:
292 293 294
	return ret;
}

295
static const struct ethtool_ops ax88772_ethtool_ops = {
296
	.get_drvinfo		= asix_get_drvinfo,
297
	.get_link		= asix_get_link,
298 299
	.get_msglevel		= usbnet_get_msglevel,
	.set_msglevel		= usbnet_set_msglevel,
300 301 302 303
	.get_wol		= asix_get_wol,
	.set_wol		= asix_set_wol,
	.get_eeprom_len		= asix_get_eeprom_len,
	.get_eeprom		= asix_get_eeprom,
304
	.set_eeprom		= asix_set_eeprom,
305
	.nway_reset		= usbnet_nway_reset,
306 307
	.get_link_ksettings	= usbnet_get_link_ksettings,
	.set_link_ksettings	= usbnet_set_link_ksettings,
308 309
};

310 311 312
static int ax88772_link_reset(struct usbnet *dev)
{
	u16 mode;
313
	struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
314 315 316 317 318

	mii_check_media(&dev->mii, 1, 1);
	mii_ethtool_gset(&dev->mii, &ecmd);
	mode = AX88772_MEDIUM_DEFAULT;

319
	if (ethtool_cmd_speed(&ecmd) != SPEED_100)
320 321 322 323 324
		mode &= ~AX_MEDIUM_PS;

	if (ecmd.duplex != DUPLEX_FULL)
		mode &= ~AX_MEDIUM_FD;

325 326
	netdev_dbg(dev->net, "ax88772_link_reset() speed: %u duplex: %d setting mode to 0x%04x\n",
		   ethtool_cmd_speed(&ecmd), ecmd.duplex, mode);
327

R
Robert Foss 已提交
328
	asix_write_medium_mode(dev, mode, 0);
329 330 331 332

	return 0;
}

333
static int ax88772_reset(struct usbnet *dev)
R
Robert Foss 已提交
334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349
{
	struct asix_data *data = (struct asix_data *)&dev->data;
	int ret;

	/* Rewrite MAC address */
	ether_addr_copy(data->mac_addr, dev->net->dev_addr);
	ret = asix_write_cmd(dev, AX_CMD_WRITE_NODE_ID, 0, 0,
			     ETH_ALEN, data->mac_addr, 0);
	if (ret < 0)
		goto out;

	/* Set RX_CTL to default values with 2k buffer, and enable cactus */
	ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, 0);
	if (ret < 0)
		goto out;

350
	ret = asix_write_medium_mode(dev, AX88772_MEDIUM_DEFAULT, 0);
R
Robert Foss 已提交
351 352 353 354 355 356 357 358 359 360
	if (ret < 0)
		goto out;

	return 0;

out:
	return ret;
}

static int ax88772_hw_reset(struct usbnet *dev, int in_pm)
361
{
362
	struct asix_data *data = (struct asix_data *)&dev->data;
363
	int ret, embd_phy;
364
	u16 rx_ctl;
365

R
Robert Foss 已提交
366 367
	ret = asix_write_gpio(dev, AX_GPIO_RSE | AX_GPIO_GPO_2 |
			      AX_GPIO_GPO2EN, 5, in_pm);
368
	if (ret < 0)
A
Al Viro 已提交
369
		goto out;
370

R
Robert Foss 已提交
371
	embd_phy = ((dev->mii.phy_id & 0x1f) == 0x10 ? 1 : 0);
372

R
Robert Foss 已提交
373 374
	ret = asix_write_cmd(dev, AX_CMD_SW_PHY_SELECT, embd_phy,
			     0, 0, NULL, in_pm);
375
	if (ret < 0) {
376
		netdev_dbg(dev->net, "Select PHY #1 failed: %d\n", ret);
A
Al Viro 已提交
377
		goto out;
378 379
	}

R
Robert Foss 已提交
380 381 382 383
	if (embd_phy) {
		ret = asix_sw_reset(dev, AX_SWRESET_IPPD, in_pm);
		if (ret < 0)
			goto out;
384

R
Robert Foss 已提交
385
		usleep_range(10000, 11000);
386

R
Robert Foss 已提交
387 388 389
		ret = asix_sw_reset(dev, AX_SWRESET_CLEAR, in_pm);
		if (ret < 0)
			goto out;
390

R
Robert Foss 已提交
391
		msleep(60);
392

R
Robert Foss 已提交
393 394
		ret = asix_sw_reset(dev, AX_SWRESET_IPRL | AX_SWRESET_PRL,
				    in_pm);
395
		if (ret < 0)
A
Al Viro 已提交
396
			goto out;
397
	} else {
R
Robert Foss 已提交
398 399
		ret = asix_sw_reset(dev, AX_SWRESET_IPPD | AX_SWRESET_PRL,
				    in_pm);
400
		if (ret < 0)
A
Al Viro 已提交
401
			goto out;
402
	}
403 404

	msleep(150);
R
Robert Foss 已提交
405 406 407 408 409 410 411 412 413 414 415 416

	if (in_pm && (!asix_mdio_read_nopm(dev->net, dev->mii.phy_id,
					   MII_PHYSID1))){
		ret = -EIO;
		goto out;
	}

	ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, in_pm);
	if (ret < 0)
		goto out;

	ret = asix_write_medium_mode(dev, AX88772_MEDIUM_DEFAULT, in_pm);
417
	if (ret < 0)
A
Al Viro 已提交
418
		goto out;
419

R
Robert Foss 已提交
420 421 422 423 424 425 426
	ret = asix_write_cmd(dev, AX_CMD_WRITE_IPG0,
			     AX88772_IPG0_DEFAULT | AX88772_IPG1_DEFAULT,
			     AX88772_IPG2_DEFAULT, 0, NULL, in_pm);
	if (ret < 0) {
		netdev_dbg(dev->net, "Write IPG,IPG1,IPG2 failed: %d\n", ret);
		goto out;
	}
427

R
Robert Foss 已提交
428 429 430 431
	/* Rewrite MAC address */
	ether_addr_copy(data->mac_addr, dev->net->dev_addr);
	ret = asix_write_cmd(dev, AX_CMD_WRITE_NODE_ID, 0, 0,
			     ETH_ALEN, data->mac_addr, in_pm);
432
	if (ret < 0)
A
Al Viro 已提交
433
		goto out;
434

R
Robert Foss 已提交
435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458
	/* Set RX_CTL to default values with 2k buffer, and enable cactus */
	ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, in_pm);
	if (ret < 0)
		goto out;

	rx_ctl = asix_read_rx_ctl(dev, in_pm);
	netdev_dbg(dev->net, "RX_CTL is 0x%04x after all initializations\n",
		   rx_ctl);

	rx_ctl = asix_read_medium_status(dev, in_pm);
	netdev_dbg(dev->net,
		   "Medium Status is 0x%04x after all initializations\n",
		   rx_ctl);

	return 0;

out:
	return ret;
}

static int ax88772a_hw_reset(struct usbnet *dev, int in_pm)
{
	struct asix_data *data = (struct asix_data *)&dev->data;
	int ret, embd_phy;
459
	u16 rx_ctl, phy14h, phy15h, phy16h;
R
Robert Foss 已提交
460
	u8 chipcode = 0;
461

R
Robert Foss 已提交
462
	ret = asix_write_gpio(dev, AX_GPIO_RSE, 5, in_pm);
463
	if (ret < 0)
A
Al Viro 已提交
464
		goto out;
465

R
Robert Foss 已提交
466
	embd_phy = ((dev->mii.phy_id & 0x1f) == 0x10 ? 1 : 0);
467

R
Robert Foss 已提交
468 469 470 471 472 473 474
	ret = asix_write_cmd(dev, AX_CMD_SW_PHY_SELECT, embd_phy |
			     AX_PHYSEL_SSEN, 0, 0, NULL, in_pm);
	if (ret < 0) {
		netdev_dbg(dev->net, "Select PHY #1 failed: %d\n", ret);
		goto out;
	}
	usleep_range(10000, 11000);
475

R
Robert Foss 已提交
476
	ret = asix_sw_reset(dev, AX_SWRESET_IPPD | AX_SWRESET_IPRL, in_pm);
477
	if (ret < 0)
A
Al Viro 已提交
478
		goto out;
479

R
Robert Foss 已提交
480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516
	usleep_range(10000, 11000);

	ret = asix_sw_reset(dev, AX_SWRESET_IPRL, in_pm);
	if (ret < 0)
		goto out;

	msleep(160);

	ret = asix_sw_reset(dev, AX_SWRESET_CLEAR, in_pm);
	if (ret < 0)
		goto out;

	ret = asix_sw_reset(dev, AX_SWRESET_IPRL, in_pm);
	if (ret < 0)
		goto out;

	msleep(200);

	if (in_pm && (!asix_mdio_read_nopm(dev->net, dev->mii.phy_id,
					   MII_PHYSID1))) {
		ret = -1;
		goto out;
	}

	ret = asix_read_cmd(dev, AX_CMD_STATMNGSTS_REG, 0,
			    0, 1, &chipcode, in_pm);
	if (ret < 0)
		goto out;

	if ((chipcode & AX_CHIPCODE_MASK) == AX_AX88772B_CHIPCODE) {
		ret = asix_write_cmd(dev, AX_QCTCTRL, 0x8000, 0x8001,
				     0, NULL, in_pm);
		if (ret < 0) {
			netdev_dbg(dev->net, "Write BQ setting failed: %d\n",
				   ret);
			goto out;
		}
517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542
	} else if ((chipcode & AX_CHIPCODE_MASK) == AX_AX88772A_CHIPCODE) {
		/* Check if the PHY registers have default settings */
		phy14h = asix_mdio_read_nopm(dev->net, dev->mii.phy_id,
					     AX88772A_PHY14H);
		phy15h = asix_mdio_read_nopm(dev->net, dev->mii.phy_id,
					     AX88772A_PHY15H);
		phy16h = asix_mdio_read_nopm(dev->net, dev->mii.phy_id,
					     AX88772A_PHY16H);

		netdev_dbg(dev->net,
			   "772a_hw_reset: MR20=0x%x MR21=0x%x MR22=0x%x\n",
			   phy14h, phy15h, phy16h);

		/* Restore PHY registers default setting if not */
		if (phy14h != AX88772A_PHY14H_DEFAULT)
			asix_mdio_write_nopm(dev->net, dev->mii.phy_id,
					     AX88772A_PHY14H,
					     AX88772A_PHY14H_DEFAULT);
		if (phy15h != AX88772A_PHY15H_DEFAULT)
			asix_mdio_write_nopm(dev->net, dev->mii.phy_id,
					     AX88772A_PHY15H,
					     AX88772A_PHY15H_DEFAULT);
		if (phy16h != AX88772A_PHY16H_DEFAULT)
			asix_mdio_write_nopm(dev->net, dev->mii.phy_id,
					     AX88772A_PHY16H,
					     AX88772A_PHY16H_DEFAULT);
R
Robert Foss 已提交
543 544
	}

545
	ret = asix_write_cmd(dev, AX_CMD_WRITE_IPG0,
546
				AX88772_IPG0_DEFAULT | AX88772_IPG1_DEFAULT,
R
Robert Foss 已提交
547
				AX88772_IPG2_DEFAULT, 0, NULL, in_pm);
548
	if (ret < 0) {
549
		netdev_dbg(dev->net, "Write IPG,IPG1,IPG2 failed: %d\n", ret);
A
Al Viro 已提交
550
		goto out;
551 552
	}

553 554 555
	/* Rewrite MAC address */
	memcpy(data->mac_addr, dev->net->dev_addr, ETH_ALEN);
	ret = asix_write_cmd(dev, AX_CMD_WRITE_NODE_ID, 0, 0, ETH_ALEN,
R
Robert Foss 已提交
556 557 558 559 560 561
							data->mac_addr, in_pm);
	if (ret < 0)
		goto out;

	/* Set RX_CTL to default values with 2k buffer, and enable cactus */
	ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, in_pm);
562 563 564
	if (ret < 0)
		goto out;

R
Robert Foss 已提交
565 566 567 568
	ret = asix_write_medium_mode(dev, AX88772_MEDIUM_DEFAULT, in_pm);
	if (ret < 0)
		return ret;

569
	/* Set RX_CTL to default values with 2k buffer, and enable cactus */
R
Robert Foss 已提交
570
	ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, in_pm);
571
	if (ret < 0)
A
Al Viro 已提交
572
		goto out;
573

R
Robert Foss 已提交
574
	rx_ctl = asix_read_rx_ctl(dev, in_pm);
575 576
	netdev_dbg(dev->net, "RX_CTL is 0x%04x after all initializations\n",
		   rx_ctl);
577

R
Robert Foss 已提交
578
	rx_ctl = asix_read_medium_status(dev, in_pm);
579 580 581
	netdev_dbg(dev->net,
		   "Medium Status is 0x%04x after all initializations\n",
		   rx_ctl);
582

583 584 585 586 587 588 589 590 591 592 593 594
	return 0;

out:
	return ret;
}

static const struct net_device_ops ax88772_netdev_ops = {
	.ndo_open		= usbnet_open,
	.ndo_stop		= usbnet_stop,
	.ndo_start_xmit		= usbnet_start_xmit,
	.ndo_tx_timeout		= usbnet_tx_timeout,
	.ndo_change_mtu		= usbnet_change_mtu,
G
Greg Ungerer 已提交
595
	.ndo_get_stats64	= usbnet_get_stats64,
596 597 598 599 600 601
	.ndo_set_mac_address 	= asix_set_mac_address,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_do_ioctl		= asix_ioctl,
	.ndo_set_rx_mode        = asix_set_multicast,
};

R
Robert Foss 已提交
602 603 604
static void ax88772_suspend(struct usbnet *dev)
{
	struct asix_common_private *priv = dev->driver_priv;
605 606 607
	u16 medium;

	/* Stop MAC operation */
608
	medium = asix_read_medium_status(dev, 1);
609
	medium &= ~AX_MEDIUM_RE;
610
	asix_write_medium_mode(dev, medium, 1);
611 612

	netdev_dbg(dev->net, "ax88772_suspend: medium=0x%04x\n",
613
		   asix_read_medium_status(dev, 1));
R
Robert Foss 已提交
614 615 616 617 618 619 620 621 622 623 624 625 626 627 628

	/* Preserve BMCR for restoring */
	priv->presvd_phy_bmcr =
		asix_mdio_read_nopm(dev->net, dev->mii.phy_id, MII_BMCR);

	/* Preserve ANAR for restoring */
	priv->presvd_phy_advertise =
		asix_mdio_read_nopm(dev->net, dev->mii.phy_id, MII_ADVERTISE);
}

static int asix_suspend(struct usb_interface *intf, pm_message_t message)
{
	struct usbnet *dev = usb_get_intfdata(intf);
	struct asix_common_private *priv = dev->driver_priv;

629
	if (priv && priv->suspend)
R
Robert Foss 已提交
630 631 632 633 634 635 636 637 638 639 640 641 642 643 644
		priv->suspend(dev);

	return usbnet_suspend(intf, message);
}

static void ax88772_restore_phy(struct usbnet *dev)
{
	struct asix_common_private *priv = dev->driver_priv;

	if (priv->presvd_phy_advertise) {
		/* Restore Advertisement control reg */
		asix_mdio_write_nopm(dev->net, dev->mii.phy_id, MII_ADVERTISE,
				     priv->presvd_phy_advertise);

		/* Restore BMCR */
645 646 647
		if (priv->presvd_phy_bmcr & BMCR_ANENABLE)
			priv->presvd_phy_bmcr |= BMCR_ANRESTART;

R
Robert Foss 已提交
648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682
		asix_mdio_write_nopm(dev->net, dev->mii.phy_id, MII_BMCR,
				     priv->presvd_phy_bmcr);

		priv->presvd_phy_advertise = 0;
		priv->presvd_phy_bmcr = 0;
	}
}

static void ax88772_resume(struct usbnet *dev)
{
	int i;

	for (i = 0; i < 3; i++)
		if (!ax88772_hw_reset(dev, 1))
			break;
	ax88772_restore_phy(dev);
}

static void ax88772a_resume(struct usbnet *dev)
{
	int i;

	for (i = 0; i < 3; i++) {
		if (!ax88772a_hw_reset(dev, 1))
			break;
	}

	ax88772_restore_phy(dev);
}

static int asix_resume(struct usb_interface *intf)
{
	struct usbnet *dev = usb_get_intfdata(intf);
	struct asix_common_private *priv = dev->driver_priv;

683
	if (priv && priv->resume)
R
Robert Foss 已提交
684 685 686 687 688
		priv->resume(dev);

	return usbnet_resume(intf);
}

689 690
static int ax88772_bind(struct usbnet *dev, struct usb_interface *intf)
{
R
Robert Foss 已提交
691
	int ret, i;
692
	u8 buf[ETH_ALEN] = {0}, chipcode = 0;
693
	u32 phyid;
R
Robert Foss 已提交
694
	struct asix_common_private *priv;
695

696
	usbnet_get_endpoints(dev, intf);
697

698 699 700 701
	/* Maybe the boot loader passed the MAC address via device tree */
	if (!eth_platform_get_mac_address(&dev->udev->dev, buf)) {
		netif_dbg(dev, ifup, dev->net,
			  "MAC address read from device tree");
702
	} else {
703 704 705 706 707 708 709 710 711 712 713 714 715
		/* Try getting the MAC address from EEPROM */
		if (dev->driver_info->data & FLAG_EEPROM_MAC) {
			for (i = 0; i < (ETH_ALEN >> 1); i++) {
				ret = asix_read_cmd(dev, AX_CMD_READ_EEPROM,
						    0x04 + i, 0, 2, buf + i * 2,
						    0);
				if (ret < 0)
					break;
			}
		} else {
			ret = asix_read_cmd(dev, AX_CMD_READ_NODE_ID,
					    0, 0, ETH_ALEN, buf, 0);
		}
716

717 718 719 720 721
		if (ret < 0) {
			netdev_dbg(dev->net, "Failed to read MAC address: %d\n",
				   ret);
			return ret;
		}
722
	}
723 724

	asix_set_netdev_dev_addr(dev, buf);
725 726 727 728 729 730 731 732 733 734 735

	/* Initialize MII structure */
	dev->mii.dev = dev->net;
	dev->mii.mdio_read = asix_mdio_read;
	dev->mii.mdio_write = asix_mdio_write;
	dev->mii.phy_id_mask = 0x1f;
	dev->mii.reg_num_mask = 0x1f;
	dev->mii.phy_id = asix_get_phy_addr(dev);

	dev->net->netdev_ops = &ax88772_netdev_ops;
	dev->net->ethtool_ops = &ax88772_ethtool_ops;
E
Eric Dumazet 已提交
736 737
	dev->net->needed_headroom = 4; /* cf asix_tx_fixup() */
	dev->net->needed_tailroom = 4; /* cf asix_tx_fixup() */
738

R
Robert Foss 已提交
739 740
	asix_read_cmd(dev, AX_CMD_STATMNGSTS_REG, 0, 0, 1, &chipcode, 0);
	chipcode &= AX_CHIPCODE_MASK;
741

742 743 744 745 746 747 748
	ret = (chipcode == AX_AX88772_CHIPCODE) ? ax88772_hw_reset(dev, 0) :
						  ax88772a_hw_reset(dev, 0);

	if (ret < 0) {
		netdev_dbg(dev->net, "Failed to reset AX88772: %d\n", ret);
		return ret;
	}
749 750 751

	/* Read PHYID register *AFTER* the PHY was reset properly */
	phyid = asix_get_phyid(dev);
752
	netdev_dbg(dev->net, "PHYID=0x%08x\n", phyid);
753

754 755 756 757 758 759
	/* Asix framing packs multiple eth frames into a 2K usb bulk transfer */
	if (dev->driver_info->flags & FLAG_FRAMING_AX) {
		/* hard_mtu  is still the default - the device does not support
		   jumbo eth frames */
		dev->rx_urb_size = 2048;
	}
760

761 762 763 764
	dev->driver_priv = kzalloc(sizeof(struct asix_common_private), GFP_KERNEL);
	if (!dev->driver_priv)
		return -ENOMEM;

R
Robert Foss 已提交
765 766 767 768 769 770 771 772 773 774 775 776
	priv = dev->driver_priv;

	priv->presvd_phy_bmcr = 0;
	priv->presvd_phy_advertise = 0;
	if (chipcode == AX_AX88772_CHIPCODE) {
		priv->resume = ax88772_resume;
		priv->suspend = ax88772_suspend;
	} else {
		priv->resume = ax88772a_resume;
		priv->suspend = ax88772_suspend;
	}

777 778 779
	return 0;
}

780
static void ax88772_unbind(struct usbnet *dev, struct usb_interface *intf)
781
{
782
	asix_rx_fixup_common_free(dev->driver_priv);
783
	kfree(dev->driver_priv);
784 785
}

786
static const struct ethtool_ops ax88178_ethtool_ops = {
787 788 789 790 791 792 793 794
	.get_drvinfo		= asix_get_drvinfo,
	.get_link		= asix_get_link,
	.get_msglevel		= usbnet_get_msglevel,
	.set_msglevel		= usbnet_set_msglevel,
	.get_wol		= asix_get_wol,
	.set_wol		= asix_set_wol,
	.get_eeprom_len		= asix_get_eeprom_len,
	.get_eeprom		= asix_get_eeprom,
795
	.set_eeprom		= asix_set_eeprom,
796
	.nway_reset		= usbnet_nway_reset,
797 798
	.get_link_ksettings	= usbnet_get_link_ksettings,
	.set_link_ksettings	= usbnet_set_link_ksettings,
799 800 801
};

static int marvell_phy_init(struct usbnet *dev)
802
{
803 804
	struct asix_data *data = (struct asix_data *)&dev->data;
	u16 reg;
805

806
	netdev_dbg(dev->net, "marvell_phy_init()\n");
807

808
	reg = asix_mdio_read(dev->net, dev->mii.phy_id, MII_MARVELL_STATUS);
809
	netdev_dbg(dev->net, "MII_MARVELL_STATUS = 0x%04x\n", reg);
810

811 812
	asix_mdio_write(dev->net, dev->mii.phy_id, MII_MARVELL_CTRL,
			MARVELL_CTRL_RXDELAY | MARVELL_CTRL_TXDELAY);
813

814 815 816
	if (data->ledmode) {
		reg = asix_mdio_read(dev->net, dev->mii.phy_id,
			MII_MARVELL_LED_CTRL);
817
		netdev_dbg(dev->net, "MII_MARVELL_LED_CTRL (1) = 0x%04x\n", reg);
818

819 820 821 822
		reg &= 0xf8ff;
		reg |= (1 + 0x0100);
		asix_mdio_write(dev->net, dev->mii.phy_id,
			MII_MARVELL_LED_CTRL, reg);
823

824 825
		reg = asix_mdio_read(dev->net, dev->mii.phy_id,
			MII_MARVELL_LED_CTRL);
826
		netdev_dbg(dev->net, "MII_MARVELL_LED_CTRL (2) = 0x%04x\n", reg);
827 828
		reg &= 0xfc0f;
	}
829

830 831 832
	return 0;
}

833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853
static int rtl8211cl_phy_init(struct usbnet *dev)
{
	struct asix_data *data = (struct asix_data *)&dev->data;

	netdev_dbg(dev->net, "rtl8211cl_phy_init()\n");

	asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0x0005);
	asix_mdio_write (dev->net, dev->mii.phy_id, 0x0c, 0);
	asix_mdio_write (dev->net, dev->mii.phy_id, 0x01,
		asix_mdio_read (dev->net, dev->mii.phy_id, 0x01) | 0x0080);
	asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0);

	if (data->ledmode == 12) {
		asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0x0002);
		asix_mdio_write (dev->net, dev->mii.phy_id, 0x1a, 0x00cb);
		asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0);
	}

	return 0;
}

854 855 856 857
static int marvell_led_status(struct usbnet *dev, u16 speed)
{
	u16 reg = asix_mdio_read(dev->net, dev->mii.phy_id, MARVELL_LED_MANUAL);

858
	netdev_dbg(dev->net, "marvell_led_status() read 0x%04x\n", reg);
859 860 861 862 863 864 865 866 867 868 869 870 871

	/* Clear out the center LED bits - 0x03F0 */
	reg &= 0xfc0f;

	switch (speed) {
		case SPEED_1000:
			reg |= 0x03e0;
			break;
		case SPEED_100:
			reg |= 0x03b0;
			break;
		default:
			reg |= 0x02f0;
872 873
	}

874
	netdev_dbg(dev->net, "marvell_led_status() writing 0x%04x\n", reg);
875 876 877 878 879
	asix_mdio_write(dev->net, dev->mii.phy_id, MARVELL_LED_MANUAL, reg);

	return 0;
}

880 881 882 883 884 885 886
static int ax88178_reset(struct usbnet *dev)
{
	struct asix_data *data = (struct asix_data *)&dev->data;
	int ret;
	__le16 eeprom;
	u8 status;
	int gpio0 = 0;
887
	u32 phyid;
888

R
Robert Foss 已提交
889
	asix_read_cmd(dev, AX_CMD_READ_GPIOS, 0, 0, 1, &status, 0);
890
	netdev_dbg(dev->net, "GPIO Status: 0x%04x\n", status);
891

R
Robert Foss 已提交
892 893 894
	asix_write_cmd(dev, AX_CMD_WRITE_ENABLE, 0, 0, 0, NULL, 0);
	asix_read_cmd(dev, AX_CMD_READ_EEPROM, 0x0017, 0, 2, &eeprom, 0);
	asix_write_cmd(dev, AX_CMD_WRITE_DISABLE, 0, 0, 0, NULL, 0);
895

896
	netdev_dbg(dev->net, "EEPROM index 0x17 is 0x%04x\n", eeprom);
897 898 899 900 901 902

	if (eeprom == cpu_to_le16(0xffff)) {
		data->phymode = PHY_MODE_MARVELL;
		data->ledmode = 0;
		gpio0 = 1;
	} else {
903
		data->phymode = le16_to_cpu(eeprom) & 0x7F;
904 905 906
		data->ledmode = le16_to_cpu(eeprom) >> 8;
		gpio0 = (le16_to_cpu(eeprom) & 0x80) ? 0 : 1;
	}
907
	netdev_dbg(dev->net, "GPIO0: %d, PhyMode: %d\n", gpio0, data->phymode);
908

909
	/* Power up external GigaPHY through AX88178 GPIO pin */
R
Robert Foss 已提交
910 911
	asix_write_gpio(dev, AX_GPIO_RSE | AX_GPIO_GPO_1 |
			AX_GPIO_GPO1EN, 40, 0);
912
	if ((le16_to_cpu(eeprom) >> 8) != 1) {
R
Robert Foss 已提交
913 914 915
		asix_write_gpio(dev, 0x003c, 30, 0);
		asix_write_gpio(dev, 0x001c, 300, 0);
		asix_write_gpio(dev, 0x003c, 30, 0);
916
	} else {
917
		netdev_dbg(dev->net, "gpio phymode == 1 path\n");
R
Robert Foss 已提交
918 919
		asix_write_gpio(dev, AX_GPIO_GPO1EN, 30, 0);
		asix_write_gpio(dev, AX_GPIO_GPO1EN | AX_GPIO_GPO_1, 30, 0);
920 921
	}

922 923
	/* Read PHYID register *AFTER* powering up PHY */
	phyid = asix_get_phyid(dev);
924
	netdev_dbg(dev->net, "PHYID=0x%08x\n", phyid);
925 926

	/* Set AX88178 to enable MII/GMII/RGMII interface for external PHY */
R
Robert Foss 已提交
927
	asix_write_cmd(dev, AX_CMD_SW_PHY_SELECT, 0, 0, 0, NULL, 0);
928

R
Robert Foss 已提交
929
	asix_sw_reset(dev, 0, 0);
930 931
	msleep(150);

R
Robert Foss 已提交
932
	asix_sw_reset(dev, AX_SWRESET_PRL | AX_SWRESET_IPPD, 0);
933 934
	msleep(150);

R
Robert Foss 已提交
935
	asix_write_rx_ctl(dev, 0, 0);
936 937 938 939 940 941 942

	if (data->phymode == PHY_MODE_MARVELL) {
		marvell_phy_init(dev);
		msleep(60);
	} else if (data->phymode == PHY_MODE_RTL8211CL)
		rtl8211cl_phy_init(dev);

943
	asix_phy_reset(dev, BMCR_RESET | BMCR_ANENABLE);
944 945 946 947 948
	asix_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
			ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
	asix_mdio_write(dev->net, dev->mii.phy_id, MII_CTRL1000,
			ADVERTISE_1000FULL);

949
	asix_write_medium_mode(dev, AX88178_MEDIUM_DEFAULT, 0);
950 951
	mii_nway_restart(&dev->mii);

952 953 954
	/* Rewrite MAC address */
	memcpy(data->mac_addr, dev->net->dev_addr, ETH_ALEN);
	ret = asix_write_cmd(dev, AX_CMD_WRITE_NODE_ID, 0, 0, ETH_ALEN,
R
Robert Foss 已提交
955
							data->mac_addr, 0);
956 957 958
	if (ret < 0)
		return ret;

R
Robert Foss 已提交
959
	ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, 0);
960 961
	if (ret < 0)
		return ret;
962 963 964 965

	return 0;
}

966 967 968
static int ax88178_link_reset(struct usbnet *dev)
{
	u16 mode;
969
	struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
970
	struct asix_data *data = (struct asix_data *)&dev->data;
971
	u32 speed;
972

973
	netdev_dbg(dev->net, "ax88178_link_reset()\n");
974 975 976 977

	mii_check_media(&dev->mii, 1, 1);
	mii_ethtool_gset(&dev->mii, &ecmd);
	mode = AX88178_MEDIUM_DEFAULT;
978
	speed = ethtool_cmd_speed(&ecmd);
979

980
	if (speed == SPEED_1000)
981
		mode |= AX_MEDIUM_GM;
982
	else if (speed == SPEED_100)
983 984 985 986
		mode |= AX_MEDIUM_PS;
	else
		mode &= ~(AX_MEDIUM_PS | AX_MEDIUM_GM);

987 988
	mode |= AX_MEDIUM_ENCK;

989 990 991 992 993
	if (ecmd.duplex == DUPLEX_FULL)
		mode |= AX_MEDIUM_FD;
	else
		mode &= ~AX_MEDIUM_FD;

994 995
	netdev_dbg(dev->net, "ax88178_link_reset() speed: %u duplex: %d setting mode to 0x%04x\n",
		   speed, ecmd.duplex, mode);
996

R
Robert Foss 已提交
997
	asix_write_medium_mode(dev, mode, 0);
998 999

	if (data->phymode == PHY_MODE_MARVELL && data->ledmode)
1000
		marvell_led_status(dev, speed);
1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023

	return 0;
}

static void ax88178_set_mfb(struct usbnet *dev)
{
	u16 mfb = AX_RX_CTL_MFB_16384;
	u16 rxctl;
	u16 medium;
	int old_rx_urb_size = dev->rx_urb_size;

	if (dev->hard_mtu < 2048) {
		dev->rx_urb_size = 2048;
		mfb = AX_RX_CTL_MFB_2048;
	} else if (dev->hard_mtu < 4096) {
		dev->rx_urb_size = 4096;
		mfb = AX_RX_CTL_MFB_4096;
	} else if (dev->hard_mtu < 8192) {
		dev->rx_urb_size = 8192;
		mfb = AX_RX_CTL_MFB_8192;
	} else if (dev->hard_mtu < 16384) {
		dev->rx_urb_size = 16384;
		mfb = AX_RX_CTL_MFB_16384;
1024
	}
1025

R
Robert Foss 已提交
1026 1027
	rxctl = asix_read_rx_ctl(dev, 0);
	asix_write_rx_ctl(dev, (rxctl & ~AX_RX_CTL_MFB_16384) | mfb, 0);
1028

R
Robert Foss 已提交
1029
	medium = asix_read_medium_status(dev, 0);
1030 1031 1032 1033
	if (dev->net->mtu > 1500)
		medium |= AX_MEDIUM_JFE;
	else
		medium &= ~AX_MEDIUM_JFE;
R
Robert Foss 已提交
1034
	asix_write_medium_mode(dev, medium, 0);
1035 1036 1037

	if (dev->rx_urb_size > old_rx_urb_size)
		usbnet_unlink_rx_urbs(dev);
1038 1039
}

1040
static int ax88178_change_mtu(struct net_device *net, int new_mtu)
1041
{
1042 1043
	struct usbnet *dev = netdev_priv(net);
	int ll_mtu = new_mtu + net->hard_header_len + 4;
1044

1045
	netdev_dbg(dev->net, "ax88178_change_mtu() new_mtu=%d\n", new_mtu);
1046

1047 1048 1049 1050 1051 1052 1053
	if ((ll_mtu % dev->maxpacket) == 0)
		return -EDOM;

	net->mtu = new_mtu;
	dev->hard_mtu = net->mtu + net->hard_header_len;
	ax88178_set_mfb(dev);

1054 1055 1056
	/* max qlen depend on hard_mtu and rx_urb_size */
	usbnet_update_max_qlen(dev);

1057 1058 1059
	return 0;
}

1060 1061 1062 1063 1064
static const struct net_device_ops ax88178_netdev_ops = {
	.ndo_open		= usbnet_open,
	.ndo_stop		= usbnet_stop,
	.ndo_start_xmit		= usbnet_start_xmit,
	.ndo_tx_timeout		= usbnet_tx_timeout,
G
Greg Ungerer 已提交
1065
	.ndo_get_stats64	= usbnet_get_stats64,
1066
	.ndo_set_mac_address 	= asix_set_mac_address,
1067
	.ndo_validate_addr	= eth_validate_addr,
1068
	.ndo_set_rx_mode	= asix_set_multicast,
1069 1070 1071 1072
	.ndo_do_ioctl 		= asix_ioctl,
	.ndo_change_mtu 	= ax88178_change_mtu,
};

1073 1074 1075
static int ax88178_bind(struct usbnet *dev, struct usb_interface *intf)
{
	int ret;
1076
	u8 buf[ETH_ALEN] = {0};
1077 1078 1079 1080

	usbnet_get_endpoints(dev,intf);

	/* Get the MAC address */
R
Robert Foss 已提交
1081
	ret = asix_read_cmd(dev, AX_CMD_READ_NODE_ID, 0, 0, ETH_ALEN, buf, 0);
1082
	if (ret < 0) {
1083
		netdev_dbg(dev->net, "Failed to read MAC address: %d\n", ret);
1084
		return ret;
1085
	}
1086 1087

	asix_set_netdev_dev_addr(dev, buf);
1088

1089 1090 1091 1092 1093 1094 1095 1096
	/* Initialize MII structure */
	dev->mii.dev = dev->net;
	dev->mii.mdio_read = asix_mdio_read;
	dev->mii.mdio_write = asix_mdio_write;
	dev->mii.phy_id_mask = 0x1f;
	dev->mii.reg_num_mask = 0xff;
	dev->mii.supports_gmii = 1;
	dev->mii.phy_id = asix_get_phy_addr(dev);
1097 1098

	dev->net->netdev_ops = &ax88178_netdev_ops;
1099
	dev->net->ethtool_ops = &ax88178_ethtool_ops;
1100
	dev->net->max_mtu = 16384 - (dev->net->hard_header_len + 4);
1101

1102
	/* Blink LEDS so users know driver saw dongle */
R
Robert Foss 已提交
1103
	asix_sw_reset(dev, 0, 0);
1104
	msleep(150);
1105

R
Robert Foss 已提交
1106
	asix_sw_reset(dev, AX_SWRESET_PRL | AX_SWRESET_IPPD, 0);
1107
	msleep(150);
1108 1109 1110 1111 1112 1113 1114 1115

	/* Asix framing packs multiple eth frames into a 2K usb bulk transfer */
	if (dev->driver_info->flags & FLAG_FRAMING_AX) {
		/* hard_mtu  is still the default - the device does not support
		   jumbo eth frames */
		dev->rx_urb_size = 2048;
	}

1116 1117 1118 1119
	dev->driver_priv = kzalloc(sizeof(struct asix_common_private), GFP_KERNEL);
	if (!dev->driver_priv)
			return -ENOMEM;

1120
	return 0;
1121 1122 1123 1124
}

static const struct driver_info ax8817x_info = {
	.description = "ASIX AX8817x USB 2.0 Ethernet",
1125 1126
	.bind = ax88172_bind,
	.status = asix_status,
1127 1128
	.link_reset = ax88172_link_reset,
	.reset = ax88172_link_reset,
1129
	.flags =  FLAG_ETHER | FLAG_LINK_INTR,
1130 1131 1132 1133 1134
	.data = 0x00130103,
};

static const struct driver_info dlink_dub_e100_info = {
	.description = "DLink DUB-E100 USB Ethernet",
1135 1136
	.bind = ax88172_bind,
	.status = asix_status,
1137 1138
	.link_reset = ax88172_link_reset,
	.reset = ax88172_link_reset,
1139
	.flags =  FLAG_ETHER | FLAG_LINK_INTR,
1140 1141 1142 1143 1144
	.data = 0x009f9d9f,
};

static const struct driver_info netgear_fa120_info = {
	.description = "Netgear FA-120 USB Ethernet",
1145 1146
	.bind = ax88172_bind,
	.status = asix_status,
1147 1148
	.link_reset = ax88172_link_reset,
	.reset = ax88172_link_reset,
1149
	.flags =  FLAG_ETHER | FLAG_LINK_INTR,
1150 1151 1152 1153 1154
	.data = 0x00130103,
};

static const struct driver_info hawking_uf200_info = {
	.description = "Hawking UF200 USB Ethernet",
1155 1156
	.bind = ax88172_bind,
	.status = asix_status,
1157 1158
	.link_reset = ax88172_link_reset,
	.reset = ax88172_link_reset,
1159
	.flags =  FLAG_ETHER | FLAG_LINK_INTR,
1160 1161 1162 1163 1164 1165
	.data = 0x001f1d1f,
};

static const struct driver_info ax88772_info = {
	.description = "ASIX AX88772 USB 2.0 Ethernet",
	.bind = ax88772_bind,
1166
	.unbind = ax88772_unbind,
1167
	.status = asix_status,
1168
	.link_reset = ax88772_link_reset,
R
Robert Foss 已提交
1169
	.reset = ax88772_reset,
1170
	.flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR | FLAG_MULTI_PACKET,
1171
	.rx_fixup = asix_rx_fixup_common,
1172 1173 1174
	.tx_fixup = asix_tx_fixup,
};

1175 1176 1177
static const struct driver_info ax88772b_info = {
	.description = "ASIX AX88772B USB 2.0 Ethernet",
	.bind = ax88772_bind,
1178
	.unbind = ax88772_unbind,
1179 1180 1181 1182 1183
	.status = asix_status,
	.link_reset = ax88772_link_reset,
	.reset = ax88772_reset,
	.flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR |
	         FLAG_MULTI_PACKET,
1184
	.rx_fixup = asix_rx_fixup_common,
1185 1186 1187 1188
	.tx_fixup = asix_tx_fixup,
	.data = FLAG_EEPROM_MAC,
};

1189 1190 1191
static const struct driver_info ax88178_info = {
	.description = "ASIX AX88178 USB 2.0 Ethernet",
	.bind = ax88178_bind,
1192
	.unbind = ax88772_unbind,
1193 1194
	.status = asix_status,
	.link_reset = ax88178_link_reset,
1195
	.reset = ax88178_reset,
1196 1197
	.flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR |
		 FLAG_MULTI_PACKET,
1198
	.rx_fixup = asix_rx_fixup_common,
1199
	.tx_fixup = asix_tx_fixup,
1200 1201
};

1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224
/*
 * USBLINK 20F9 "USB 2.0 LAN" USB ethernet adapter, typically found in
 * no-name packaging.
 * USB device strings are:
 *   1: Manufacturer: USBLINK
 *   2: Product: HG20F9 USB2.0
 *   3: Serial: 000003
 * Appears to be compatible with Asix 88772B.
 */
static const struct driver_info hg20f9_info = {
	.description = "HG20F9 USB 2.0 Ethernet",
	.bind = ax88772_bind,
	.unbind = ax88772_unbind,
	.status = asix_status,
	.link_reset = ax88772_link_reset,
	.reset = ax88772_reset,
	.flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR |
	         FLAG_MULTI_PACKET,
	.rx_fixup = asix_rx_fixup_common,
	.tx_fixup = asix_tx_fixup,
	.data = FLAG_EEPROM_MAC,
};

1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
static const struct usb_device_id	products [] = {
{
	// Linksys USB200M
	USB_DEVICE (0x077b, 0x2226),
	.driver_info =	(unsigned long) &ax8817x_info,
}, {
	// Netgear FA120
	USB_DEVICE (0x0846, 0x1040),
	.driver_info =  (unsigned long) &netgear_fa120_info,
}, {
	// DLink DUB-E100
	USB_DEVICE (0x2001, 0x1a00),
	.driver_info =  (unsigned long) &dlink_dub_e100_info,
}, {
	// Intellinet, ST Lab USB Ethernet
	USB_DEVICE (0x0b95, 0x1720),
	.driver_info =  (unsigned long) &ax8817x_info,
}, {
	// Hawking UF200, TrendNet TU2-ET100
	USB_DEVICE (0x07b8, 0x420a),
	.driver_info =  (unsigned long) &hawking_uf200_info,
}, {
D
David Hollis 已提交
1247 1248 1249
	// Billionton Systems, USB2AR
	USB_DEVICE (0x08dd, 0x90ff),
	.driver_info =  (unsigned long) &ax8817x_info,
1250 1251 1252 1253
}, {
	// Billionton Systems, GUSB2AM-1G-B
	USB_DEVICE(0x08dd, 0x0114),
	.driver_info =  (unsigned long) &ax88178_info,
1254 1255 1256 1257 1258 1259 1260 1261
}, {
	// ATEN UC210T
	USB_DEVICE (0x0557, 0x2009),
	.driver_info =  (unsigned long) &ax8817x_info,
}, {
	// Buffalo LUA-U2-KTX
	USB_DEVICE (0x0411, 0x003d),
	.driver_info =  (unsigned long) &ax8817x_info,
1262 1263 1264 1265
}, {
	// Buffalo LUA-U2-GT 10/100/1000
	USB_DEVICE (0x0411, 0x006e),
	.driver_info =  (unsigned long) &ax88178_info,
1266 1267 1268 1269
}, {
	// Sitecom LN-029 "USB 2.0 10/100 Ethernet adapter"
	USB_DEVICE (0x6189, 0x182d),
	.driver_info =  (unsigned long) &ax8817x_info,
1270 1271 1272 1273
}, {
	// Sitecom LN-031 "USB 2.0 10/100/1000 Ethernet adapter"
	USB_DEVICE (0x0df6, 0x0056),
	.driver_info =  (unsigned long) &ax88178_info,
1274 1275 1276 1277
}, {
	// Sitecom LN-028 "USB 2.0 10/100/1000 Ethernet adapter"
	USB_DEVICE (0x0df6, 0x061c),
	.driver_info =  (unsigned long) &ax88178_info,
1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289
}, {
	// corega FEther USB2-TX
	USB_DEVICE (0x07aa, 0x0017),
	.driver_info =  (unsigned long) &ax8817x_info,
}, {
	// Surecom EP-1427X-2
	USB_DEVICE (0x1189, 0x0893),
	.driver_info = (unsigned long) &ax8817x_info,
}, {
	// goodway corp usb gwusb2e
	USB_DEVICE (0x1631, 0x6200),
	.driver_info = (unsigned long) &ax8817x_info,
D
David Hollis 已提交
1290 1291 1292 1293
}, {
	// JVC MP-PRX1 Port Replicator
	USB_DEVICE (0x04f1, 0x3008),
	.driver_info = (unsigned long) &ax8817x_info,
1294 1295 1296
}, {
	// Lenovo U2L100P 10/100
	USB_DEVICE (0x17ef, 0x7203),
R
Robert Foss 已提交
1297
	.driver_info = (unsigned long)&ax88772b_info,
M
Marek Vasut 已提交
1298 1299 1300
}, {
	// ASIX AX88772B 10/100
	USB_DEVICE (0x0b95, 0x772b),
1301
	.driver_info = (unsigned long) &ax88772b_info,
1302 1303
}, {
	// ASIX AX88772 10/100
D
David Hollis 已提交
1304 1305
	USB_DEVICE (0x0b95, 0x7720),
	.driver_info = (unsigned long) &ax88772_info,
1306 1307 1308
}, {
	// ASIX AX88178 10/100/1000
	USB_DEVICE (0x0b95, 0x1780),
1309
	.driver_info = (unsigned long) &ax88178_info,
1310 1311 1312 1313
}, {
	// Logitec LAN-GTJ/U2A
	USB_DEVICE (0x0789, 0x0160),
	.driver_info = (unsigned long) &ax88178_info,
1314 1315 1316 1317
}, {
	// Linksys USB200M Rev 2
	USB_DEVICE (0x13b1, 0x0018),
	.driver_info = (unsigned long) &ax88772_info,
1318 1319 1320 1321
}, {
	// 0Q0 cable ethernet
	USB_DEVICE (0x1557, 0x7720),
	.driver_info = (unsigned long) &ax88772_info,
1322 1323 1324 1325
}, {
	// DLink DUB-E100 H/W Ver B1
	USB_DEVICE (0x07d1, 0x3c05),
	.driver_info = (unsigned long) &ax88772_info,
1326 1327 1328 1329
}, {
	// DLink DUB-E100 H/W Ver B1 Alternate
	USB_DEVICE (0x2001, 0x3c05),
	.driver_info = (unsigned long) &ax88772_info,
1330 1331 1332 1333
}, {
       // DLink DUB-E100 H/W Ver C1
       USB_DEVICE (0x2001, 0x1a02),
       .driver_info = (unsigned long) &ax88772_info,
1334 1335 1336 1337
}, {
	// Linksys USB1000
	USB_DEVICE (0x1737, 0x0039),
	.driver_info = (unsigned long) &ax88178_info,
1338 1339 1340 1341
}, {
	// IO-DATA ETG-US2
	USB_DEVICE (0x04bb, 0x0930),
	.driver_info = (unsigned long) &ax88178_info,
D
David Hollis 已提交
1342 1343 1344 1345
}, {
	// Belkin F5D5055
	USB_DEVICE(0x050d, 0x5055),
	.driver_info = (unsigned long) &ax88178_info,
1346 1347 1348 1349
}, {
	// Apple USB Ethernet Adapter
	USB_DEVICE(0x05ac, 0x1402),
	.driver_info = (unsigned long) &ax88772_info,
1350 1351 1352 1353
}, {
	// Cables-to-Go USB Ethernet Adapter
	USB_DEVICE(0x0b95, 0x772a),
	.driver_info = (unsigned long) &ax88772_info,
G
Greg Kroah-Hartman 已提交
1354 1355 1356 1357 1358 1359 1360 1361
}, {
	// ABOCOM for pci
	USB_DEVICE(0x14ea, 0xab11),
	.driver_info = (unsigned long) &ax88178_info,
}, {
	// ASIX 88772a
	USB_DEVICE(0x0db0, 0xa877),
	.driver_info = (unsigned long) &ax88772_info,
A
Aurelien Jacobs 已提交
1362 1363 1364
}, {
	// Asus USB Ethernet Adapter
	USB_DEVICE (0x0b95, 0x7e2b),
R
Robert Foss 已提交
1365
	.driver_info = (unsigned long)&ax88772b_info,
1366 1367 1368 1369
}, {
	/* ASIX 88172a demo board */
	USB_DEVICE(0x0b95, 0x172a),
	.driver_info = (unsigned long) &ax88172a_info,
1370 1371 1372 1373 1374 1375 1376 1377
}, {
	/*
	 * USBLINK HG20F9 "USB 2.0 LAN"
	 * Appears to have gazumped Linksys's manufacturer ID but
	 * doesn't (yet) conflict with any known Linksys product.
	 */
	USB_DEVICE(0x066b, 0x20f9),
	.driver_info = (unsigned long) &hg20f9_info,
1378 1379 1380 1381 1382 1383
},
	{ },		// END
};
MODULE_DEVICE_TABLE(usb, products);

static struct usb_driver asix_driver = {
1384
	.name =		DRIVER_NAME,
1385 1386
	.id_table =	products,
	.probe =	usbnet_probe,
R
Robert Foss 已提交
1387 1388
	.suspend =	asix_suspend,
	.resume =	asix_resume,
1389
	.reset_resume =	asix_resume,
1390
	.disconnect =	usbnet_disconnect,
1391
	.supports_autosuspend = 1,
1392
	.disable_hub_initiated_lpm = 1,
1393 1394
};

1395
module_usb_driver(asix_driver);
1396 1397

MODULE_AUTHOR("David Hollis");
1398
MODULE_VERSION(DRIVER_VERSION);
1399 1400 1401
MODULE_DESCRIPTION("ASIX AX8817X based USB 2.0 Ethernet Devices");
MODULE_LICENSE("GPL");