asix_devices.c 29.0 KB
Newer Older
1 2
/*
 * ASIX AX8817X based USB 2.0 Ethernet Devices
3
 * Copyright (C) 2003-2006 David Hollis <dhollis@davehollis.com>
4
 * Copyright (C) 2005 Phil Chang <pchang23@sbcglobal.net>
5
 * Copyright (C) 2006 James Painter <jamie.painter@iname.com>
6 7 8 9 10 11 12 13 14 15 16 17 18
 * Copyright (c) 2002-2003 TiVo Inc.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
19
 * along with this program; if not, see <http://www.gnu.org/licenses/>.
20 21
 */

C
Christian Riesch 已提交
22
#include "asix.h"
23 24 25 26 27 28 29 30 31 32 33 34

#define PHY_MODE_MARVELL	0x0000
#define MII_MARVELL_LED_CTRL	0x0018
#define MII_MARVELL_STATUS	0x001b
#define MII_MARVELL_CTRL	0x0014

#define MARVELL_LED_MANUAL	0x0019

#define MARVELL_STATUS_HWCFG	0x0004

#define MARVELL_CTRL_TXDELAY	0x0002
#define MARVELL_CTRL_RXDELAY	0x0080
35

36
#define	PHY_MODE_RTL8211CL	0x000C
37

38
struct ax88172_int_data {
A
Al Viro 已提交
39
	__le16 res1;
40
	u8 link;
A
Al Viro 已提交
41
	__le16 res2;
42
	u8 status;
A
Al Viro 已提交
43
	__le16 res3;
44
} __packed;
45

46 47 48 49 50 51 52 53 54 55 56
static void asix_status(struct usbnet *dev, struct urb *urb)
{
	struct ax88172_int_data *event;
	int link;

	if (urb->actual_length < 8)
		return;

	event = urb->transfer_buffer;
	link = event->link & 0x01;
	if (netif_carrier_ok(dev->net) != link) {
57
		usbnet_link_change(dev, link, 1);
58
		netdev_dbg(dev->net, "Link Status is: %d\n", link);
59 60 61
	}
}

62 63 64 65 66 67 68 69 70 71
static void asix_set_netdev_dev_addr(struct usbnet *dev, u8 *addr)
{
	if (is_valid_ether_addr(addr)) {
		memcpy(dev->net->dev_addr, addr, ETH_ALEN);
	} else {
		netdev_info(dev->net, "invalid hw address, using random\n");
		eth_hw_addr_random(dev->net);
	}
}

72 73
/* Get the PHY Identifier from the PHYSID1 & PHYSID2 MII registers */
static u32 asix_get_phyid(struct usbnet *dev)
74
{
75 76
	int phy_reg;
	u32 phy_id;
77
	int i;
78

79 80 81 82 83 84 85 86 87
	/* Poll for the rare case the FW or phy isn't ready yet.  */
	for (i = 0; i < 100; i++) {
		phy_reg = asix_mdio_read(dev->net, dev->mii.phy_id, MII_PHYSID1);
		if (phy_reg != 0 && phy_reg != 0xFFFF)
			break;
		mdelay(1);
	}

	if (phy_reg <= 0 || phy_reg == 0xFFFF)
88
		return 0;
89

90
	phy_id = (phy_reg & 0xffff) << 16;
91

92 93 94 95 96 97 98
	phy_reg = asix_mdio_read(dev->net, dev->mii.phy_id, MII_PHYSID2);
	if (phy_reg < 0)
		return 0;

	phy_id |= (phy_reg & 0xffff);

	return phy_id;
99 100
}

101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117
static u32 asix_get_link(struct net_device *net)
{
	struct usbnet *dev = netdev_priv(net);

	return mii_link_ok(&dev->mii);
}

static int asix_ioctl (struct net_device *net, struct ifreq *rq, int cmd)
{
	struct usbnet *dev = netdev_priv(net);

	return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
}

/* We need to override some ethtool_ops so we require our
   own structure so we don't interfere with other usbnet
   devices that may be connected at the same time. */
118
static const struct ethtool_ops ax88172_ethtool_ops = {
119 120 121
	.get_drvinfo		= asix_get_drvinfo,
	.get_link		= asix_get_link,
	.get_msglevel		= usbnet_get_msglevel,
122
	.set_msglevel		= usbnet_set_msglevel,
123 124 125 126
	.get_wol		= asix_get_wol,
	.set_wol		= asix_set_wol,
	.get_eeprom_len		= asix_get_eeprom_len,
	.get_eeprom		= asix_get_eeprom,
127
	.set_eeprom		= asix_set_eeprom,
128 129 130
	.get_settings		= usbnet_get_settings,
	.set_settings		= usbnet_set_settings,
	.nway_reset		= usbnet_nway_reset,
131 132
};

133
static void ax88172_set_multicast(struct net_device *net)
134 135
{
	struct usbnet *dev = netdev_priv(net);
136 137
	struct asix_data *data = (struct asix_data *)&dev->data;
	u8 rx_ctl = 0x8c;
138

139 140
	if (net->flags & IFF_PROMISC) {
		rx_ctl |= 0x01;
141
	} else if (net->flags & IFF_ALLMULTI ||
142
		   netdev_mc_count(net) > AX_MAX_MCAST) {
143
		rx_ctl |= 0x02;
144
	} else if (netdev_mc_empty(net)) {
145 146 147 148 149 150
		/* just broadcast and directed */
	} else {
		/* We use the 20 byte dev->data
		 * for our 8 byte filter buffer
		 * to avoid allocating memory that
		 * is tricky to free later */
151
		struct netdev_hw_addr *ha;
152 153 154 155 156
		u32 crc_bits;

		memset(data->multi_filter, 0, AX_MCAST_FILTER_SIZE);

		/* Build the multicast hash filter. */
157 158
		netdev_for_each_mc_addr(ha, net) {
			crc_bits = ether_crc(ETH_ALEN, ha->addr) >> 26;
159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174
			data->multi_filter[crc_bits >> 3] |=
			    1 << (crc_bits & 7);
		}

		asix_write_cmd_async(dev, AX_CMD_WRITE_MULTI_FILTER, 0, 0,
				   AX_MCAST_FILTER_SIZE, data->multi_filter);

		rx_ctl |= 0x10;
	}

	asix_write_cmd_async(dev, AX_CMD_WRITE_RX_CTL, rx_ctl, 0, 0, NULL);
}

static int ax88172_link_reset(struct usbnet *dev)
{
	u8 mode;
175
	struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
176 177 178 179 180 181 182 183

	mii_check_media(&dev->mii, 1, 1);
	mii_ethtool_gset(&dev->mii, &ecmd);
	mode = AX88172_MEDIUM_DEFAULT;

	if (ecmd.duplex != DUPLEX_FULL)
		mode |= ~AX88172_MEDIUM_FD;

184 185
	netdev_dbg(dev->net, "ax88172_link_reset() speed: %u duplex: %d setting mode to 0x%04x\n",
		   ethtool_cmd_speed(&ecmd), ecmd.duplex, mode);
186 187 188 189

	asix_write_medium_mode(dev, mode);

	return 0;
190 191
}

192 193 194 195 196 197 198 199 200
static const struct net_device_ops ax88172_netdev_ops = {
	.ndo_open		= usbnet_open,
	.ndo_stop		= usbnet_stop,
	.ndo_start_xmit		= usbnet_start_xmit,
	.ndo_tx_timeout		= usbnet_tx_timeout,
	.ndo_change_mtu		= usbnet_change_mtu,
	.ndo_set_mac_address 	= eth_mac_addr,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_do_ioctl		= asix_ioctl,
201
	.ndo_set_rx_mode	= ax88172_set_multicast,
202 203
};

204
static int ax88172_bind(struct usbnet *dev, struct usb_interface *intf)
205 206
{
	int ret = 0;
A
Al Viro 已提交
207
	u8 buf[ETH_ALEN];
208 209 210 211 212 213 214
	int i;
	unsigned long gpio_bits = dev->driver_info->data;

	usbnet_get_endpoints(dev,intf);

	/* Toggle the GPIOs in a manufacturer/model specific way */
	for (i = 2; i >= 0; i--) {
215 216 217
		ret = asix_write_cmd(dev, AX_CMD_WRITE_GPIOS,
				(gpio_bits >> (i * 8)) & 0xff, 0, 0, NULL);
		if (ret < 0)
A
Al Viro 已提交
218
			goto out;
219 220 221
		msleep(5);
	}

222 223
	ret = asix_write_rx_ctl(dev, 0x80);
	if (ret < 0)
A
Al Viro 已提交
224
		goto out;
225 226

	/* Get the MAC address */
227 228
	ret = asix_read_cmd(dev, AX88172_CMD_READ_NODE_ID, 0, 0, ETH_ALEN, buf);
	if (ret < 0) {
229 230
		netdev_dbg(dev->net, "read AX_CMD_READ_NODE_ID failed: %d\n",
			   ret);
A
Al Viro 已提交
231
		goto out;
232
	}
233 234

	asix_set_netdev_dev_addr(dev, buf);
235 236 237

	/* Initialize MII structure */
	dev->mii.dev = dev->net;
238 239
	dev->mii.mdio_read = asix_mdio_read;
	dev->mii.mdio_write = asix_mdio_write;
240 241
	dev->mii.phy_id_mask = 0x3f;
	dev->mii.reg_num_mask = 0x1f;
242
	dev->mii.phy_id = asix_get_phy_addr(dev);
243

244
	dev->net->netdev_ops = &ax88172_netdev_ops;
245
	dev->net->ethtool_ops = &ax88172_ethtool_ops;
E
Eric Dumazet 已提交
246 247
	dev->net->needed_headroom = 4; /* cf asix_tx_fixup() */
	dev->net->needed_tailroom = 4; /* cf asix_tx_fixup() */
248

249 250
	asix_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
	asix_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
251 252 253 254
		ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
	mii_nway_restart(&dev->mii);

	return 0;
A
Al Viro 已提交
255 256

out:
257 258 259
	return ret;
}

260
static const struct ethtool_ops ax88772_ethtool_ops = {
261
	.get_drvinfo		= asix_get_drvinfo,
262
	.get_link		= asix_get_link,
263 264
	.get_msglevel		= usbnet_get_msglevel,
	.set_msglevel		= usbnet_set_msglevel,
265 266 267 268
	.get_wol		= asix_get_wol,
	.set_wol		= asix_set_wol,
	.get_eeprom_len		= asix_get_eeprom_len,
	.get_eeprom		= asix_get_eeprom,
269
	.set_eeprom		= asix_set_eeprom,
270 271 272
	.get_settings		= usbnet_get_settings,
	.set_settings		= usbnet_set_settings,
	.nway_reset		= usbnet_nway_reset,
273 274
};

275 276 277
static int ax88772_link_reset(struct usbnet *dev)
{
	u16 mode;
278
	struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
279 280 281 282 283

	mii_check_media(&dev->mii, 1, 1);
	mii_ethtool_gset(&dev->mii, &ecmd);
	mode = AX88772_MEDIUM_DEFAULT;

284
	if (ethtool_cmd_speed(&ecmd) != SPEED_100)
285 286 287 288 289
		mode &= ~AX_MEDIUM_PS;

	if (ecmd.duplex != DUPLEX_FULL)
		mode &= ~AX_MEDIUM_FD;

290 291
	netdev_dbg(dev->net, "ax88772_link_reset() speed: %u duplex: %d setting mode to 0x%04x\n",
		   ethtool_cmd_speed(&ecmd), ecmd.duplex, mode);
292 293 294 295 296 297

	asix_write_medium_mode(dev, mode);

	return 0;
}

298
static int ax88772_reset(struct usbnet *dev)
299
{
300
	struct asix_data *data = (struct asix_data *)&dev->data;
301
	int ret, embd_phy;
302
	u16 rx_ctl;
303

304 305 306
	ret = asix_write_gpio(dev,
			AX_GPIO_RSE | AX_GPIO_GPO_2 | AX_GPIO_GPO2EN, 5);
	if (ret < 0)
A
Al Viro 已提交
307
		goto out;
308

309
	embd_phy = ((asix_get_phy_addr(dev) & 0x1f) == 0x10 ? 1 : 0);
310

311 312
	ret = asix_write_cmd(dev, AX_CMD_SW_PHY_SELECT, embd_phy, 0, 0, NULL);
	if (ret < 0) {
313
		netdev_dbg(dev->net, "Select PHY #1 failed: %d\n", ret);
A
Al Viro 已提交
314
		goto out;
315 316
	}

317 318
	ret = asix_sw_reset(dev, AX_SWRESET_IPPD | AX_SWRESET_PRL);
	if (ret < 0)
A
Al Viro 已提交
319
		goto out;
320 321

	msleep(150);
322 323 324

	ret = asix_sw_reset(dev, AX_SWRESET_CLEAR);
	if (ret < 0)
A
Al Viro 已提交
325
		goto out;
326 327

	msleep(150);
328

329
	if (embd_phy) {
330 331
		ret = asix_sw_reset(dev, AX_SWRESET_IPRL);
		if (ret < 0)
A
Al Viro 已提交
332
			goto out;
333 334 335
	} else {
		ret = asix_sw_reset(dev, AX_SWRESET_PRTE);
		if (ret < 0)
A
Al Viro 已提交
336
			goto out;
337
	}
338 339

	msleep(150);
340
	rx_ctl = asix_read_rx_ctl(dev);
341
	netdev_dbg(dev->net, "RX_CTL is 0x%04x after software reset\n", rx_ctl);
342 343
	ret = asix_write_rx_ctl(dev, 0x0000);
	if (ret < 0)
A
Al Viro 已提交
344
		goto out;
345

346
	rx_ctl = asix_read_rx_ctl(dev);
347
	netdev_dbg(dev->net, "RX_CTL is 0x%04x setting to 0x0000\n", rx_ctl);
348

349 350
	ret = asix_sw_reset(dev, AX_SWRESET_PRL);
	if (ret < 0)
A
Al Viro 已提交
351
		goto out;
352 353

	msleep(150);
354

355 356
	ret = asix_sw_reset(dev, AX_SWRESET_IPRL | AX_SWRESET_PRL);
	if (ret < 0)
A
Al Viro 已提交
357
		goto out;
358

359
	msleep(150);
360

361 362
	asix_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
	asix_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
363 364 365
			ADVERTISE_ALL | ADVERTISE_CSMA);
	mii_nway_restart(&dev->mii);

366 367
	ret = asix_write_medium_mode(dev, AX88772_MEDIUM_DEFAULT);
	if (ret < 0)
A
Al Viro 已提交
368
		goto out;
369

370
	ret = asix_write_cmd(dev, AX_CMD_WRITE_IPG0,
371
				AX88772_IPG0_DEFAULT | AX88772_IPG1_DEFAULT,
372 373
				AX88772_IPG2_DEFAULT, 0, NULL);
	if (ret < 0) {
374
		netdev_dbg(dev->net, "Write IPG,IPG1,IPG2 failed: %d\n", ret);
A
Al Viro 已提交
375
		goto out;
376 377
	}

378 379 380 381 382 383 384
	/* Rewrite MAC address */
	memcpy(data->mac_addr, dev->net->dev_addr, ETH_ALEN);
	ret = asix_write_cmd(dev, AX_CMD_WRITE_NODE_ID, 0, 0, ETH_ALEN,
							data->mac_addr);
	if (ret < 0)
		goto out;

385
	/* Set RX_CTL to default values with 2k buffer, and enable cactus */
386 387
	ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL);
	if (ret < 0)
A
Al Viro 已提交
388
		goto out;
389

390
	rx_ctl = asix_read_rx_ctl(dev);
391 392
	netdev_dbg(dev->net, "RX_CTL is 0x%04x after all initializations\n",
		   rx_ctl);
393 394

	rx_ctl = asix_read_medium_status(dev);
395 396 397
	netdev_dbg(dev->net,
		   "Medium Status is 0x%04x after all initializations\n",
		   rx_ctl);
398

399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419
	return 0;

out:
	return ret;

}

static const struct net_device_ops ax88772_netdev_ops = {
	.ndo_open		= usbnet_open,
	.ndo_stop		= usbnet_stop,
	.ndo_start_xmit		= usbnet_start_xmit,
	.ndo_tx_timeout		= usbnet_tx_timeout,
	.ndo_change_mtu		= usbnet_change_mtu,
	.ndo_set_mac_address 	= asix_set_mac_address,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_do_ioctl		= asix_ioctl,
	.ndo_set_rx_mode        = asix_set_multicast,
};

static int ax88772_bind(struct usbnet *dev, struct usb_interface *intf)
{
420
	int ret, embd_phy, i;
421 422 423 424 425 426
	u8 buf[ETH_ALEN];
	u32 phyid;

	usbnet_get_endpoints(dev,intf);

	/* Get the MAC address */
427 428 429 430 431 432 433 434 435 436 437 438
	if (dev->driver_info->data & FLAG_EEPROM_MAC) {
		for (i = 0; i < (ETH_ALEN >> 1); i++) {
			ret = asix_read_cmd(dev, AX_CMD_READ_EEPROM, 0x04 + i,
					0, 2, buf + i * 2);
			if (ret < 0)
				break;
		}
	} else {
		ret = asix_read_cmd(dev, AX_CMD_READ_NODE_ID,
				0, 0, ETH_ALEN, buf);
	}

439
	if (ret < 0) {
440
		netdev_dbg(dev->net, "Failed to read MAC address: %d\n", ret);
441
		return ret;
442
	}
443 444

	asix_set_netdev_dev_addr(dev, buf);
445 446 447 448 449 450 451 452 453 454 455

	/* Initialize MII structure */
	dev->mii.dev = dev->net;
	dev->mii.mdio_read = asix_mdio_read;
	dev->mii.mdio_write = asix_mdio_write;
	dev->mii.phy_id_mask = 0x1f;
	dev->mii.reg_num_mask = 0x1f;
	dev->mii.phy_id = asix_get_phy_addr(dev);

	dev->net->netdev_ops = &ax88772_netdev_ops;
	dev->net->ethtool_ops = &ax88772_ethtool_ops;
E
Eric Dumazet 已提交
456 457
	dev->net->needed_headroom = 4; /* cf asix_tx_fixup() */
	dev->net->needed_tailroom = 4; /* cf asix_tx_fixup() */
458

459 460 461 462 463
	embd_phy = ((dev->mii.phy_id & 0x1f) == 0x10 ? 1 : 0);

	/* Reset the PHY to normal operation mode */
	ret = asix_write_cmd(dev, AX_CMD_SW_PHY_SELECT, embd_phy, 0, 0, NULL);
	if (ret < 0) {
464
		netdev_dbg(dev->net, "Select PHY #1 failed: %d\n", ret);
465 466 467 468
		return ret;
	}

	ret = asix_sw_reset(dev, AX_SWRESET_IPPD | AX_SWRESET_PRL);
469 470
	if (ret < 0)
		return ret;
471

472 473 474 475 476 477 478 479 480 481 482 483
	msleep(150);

	ret = asix_sw_reset(dev, AX_SWRESET_CLEAR);
	if (ret < 0)
		return ret;

	msleep(150);

	ret = asix_sw_reset(dev, embd_phy ? AX_SWRESET_IPRL : AX_SWRESET_PRTE);

	/* Read PHYID register *AFTER* the PHY was reset properly */
	phyid = asix_get_phyid(dev);
484
	netdev_dbg(dev->net, "PHYID=0x%08x\n", phyid);
485

486 487 488 489 490 491
	/* Asix framing packs multiple eth frames into a 2K usb bulk transfer */
	if (dev->driver_info->flags & FLAG_FRAMING_AX) {
		/* hard_mtu  is still the default - the device does not support
		   jumbo eth frames */
		dev->rx_urb_size = 2048;
	}
492

493 494 495 496
	dev->driver_priv = kzalloc(sizeof(struct asix_common_private), GFP_KERNEL);
	if (!dev->driver_priv)
		return -ENOMEM;

497 498 499
	return 0;
}

500
static void ax88772_unbind(struct usbnet *dev, struct usb_interface *intf)
501 502 503 504 505
{
	if (dev->driver_priv)
		kfree(dev->driver_priv);
}

506
static const struct ethtool_ops ax88178_ethtool_ops = {
507 508 509 510 511 512 513 514
	.get_drvinfo		= asix_get_drvinfo,
	.get_link		= asix_get_link,
	.get_msglevel		= usbnet_get_msglevel,
	.set_msglevel		= usbnet_set_msglevel,
	.get_wol		= asix_get_wol,
	.set_wol		= asix_set_wol,
	.get_eeprom_len		= asix_get_eeprom_len,
	.get_eeprom		= asix_get_eeprom,
515
	.set_eeprom		= asix_set_eeprom,
516 517 518
	.get_settings		= usbnet_get_settings,
	.set_settings		= usbnet_set_settings,
	.nway_reset		= usbnet_nway_reset,
519 520 521
};

static int marvell_phy_init(struct usbnet *dev)
522
{
523 524
	struct asix_data *data = (struct asix_data *)&dev->data;
	u16 reg;
525

526
	netdev_dbg(dev->net, "marvell_phy_init()\n");
527

528
	reg = asix_mdio_read(dev->net, dev->mii.phy_id, MII_MARVELL_STATUS);
529
	netdev_dbg(dev->net, "MII_MARVELL_STATUS = 0x%04x\n", reg);
530

531 532
	asix_mdio_write(dev->net, dev->mii.phy_id, MII_MARVELL_CTRL,
			MARVELL_CTRL_RXDELAY | MARVELL_CTRL_TXDELAY);
533

534 535 536
	if (data->ledmode) {
		reg = asix_mdio_read(dev->net, dev->mii.phy_id,
			MII_MARVELL_LED_CTRL);
537
		netdev_dbg(dev->net, "MII_MARVELL_LED_CTRL (1) = 0x%04x\n", reg);
538

539 540 541 542
		reg &= 0xf8ff;
		reg |= (1 + 0x0100);
		asix_mdio_write(dev->net, dev->mii.phy_id,
			MII_MARVELL_LED_CTRL, reg);
543

544 545
		reg = asix_mdio_read(dev->net, dev->mii.phy_id,
			MII_MARVELL_LED_CTRL);
546
		netdev_dbg(dev->net, "MII_MARVELL_LED_CTRL (2) = 0x%04x\n", reg);
547 548
		reg &= 0xfc0f;
	}
549

550 551 552
	return 0;
}

553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573
static int rtl8211cl_phy_init(struct usbnet *dev)
{
	struct asix_data *data = (struct asix_data *)&dev->data;

	netdev_dbg(dev->net, "rtl8211cl_phy_init()\n");

	asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0x0005);
	asix_mdio_write (dev->net, dev->mii.phy_id, 0x0c, 0);
	asix_mdio_write (dev->net, dev->mii.phy_id, 0x01,
		asix_mdio_read (dev->net, dev->mii.phy_id, 0x01) | 0x0080);
	asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0);

	if (data->ledmode == 12) {
		asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0x0002);
		asix_mdio_write (dev->net, dev->mii.phy_id, 0x1a, 0x00cb);
		asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0);
	}

	return 0;
}

574 575 576 577
static int marvell_led_status(struct usbnet *dev, u16 speed)
{
	u16 reg = asix_mdio_read(dev->net, dev->mii.phy_id, MARVELL_LED_MANUAL);

578
	netdev_dbg(dev->net, "marvell_led_status() read 0x%04x\n", reg);
579 580 581 582 583 584 585 586 587 588 589 590 591

	/* Clear out the center LED bits - 0x03F0 */
	reg &= 0xfc0f;

	switch (speed) {
		case SPEED_1000:
			reg |= 0x03e0;
			break;
		case SPEED_100:
			reg |= 0x03b0;
			break;
		default:
			reg |= 0x02f0;
592 593
	}

594
	netdev_dbg(dev->net, "marvell_led_status() writing 0x%04x\n", reg);
595 596 597 598 599
	asix_mdio_write(dev->net, dev->mii.phy_id, MARVELL_LED_MANUAL, reg);

	return 0;
}

600 601 602 603 604 605 606
static int ax88178_reset(struct usbnet *dev)
{
	struct asix_data *data = (struct asix_data *)&dev->data;
	int ret;
	__le16 eeprom;
	u8 status;
	int gpio0 = 0;
607
	u32 phyid;
608 609

	asix_read_cmd(dev, AX_CMD_READ_GPIOS, 0, 0, 1, &status);
610
	netdev_dbg(dev->net, "GPIO Status: 0x%04x\n", status);
611 612 613 614 615

	asix_write_cmd(dev, AX_CMD_WRITE_ENABLE, 0, 0, 0, NULL);
	asix_read_cmd(dev, AX_CMD_READ_EEPROM, 0x0017, 0, 2, &eeprom);
	asix_write_cmd(dev, AX_CMD_WRITE_DISABLE, 0, 0, 0, NULL);

616
	netdev_dbg(dev->net, "EEPROM index 0x17 is 0x%04x\n", eeprom);
617 618 619 620 621 622

	if (eeprom == cpu_to_le16(0xffff)) {
		data->phymode = PHY_MODE_MARVELL;
		data->ledmode = 0;
		gpio0 = 1;
	} else {
623
		data->phymode = le16_to_cpu(eeprom) & 0x7F;
624 625 626
		data->ledmode = le16_to_cpu(eeprom) >> 8;
		gpio0 = (le16_to_cpu(eeprom) & 0x80) ? 0 : 1;
	}
627
	netdev_dbg(dev->net, "GPIO0: %d, PhyMode: %d\n", gpio0, data->phymode);
628

629
	/* Power up external GigaPHY through AX88178 GPIO pin */
630 631 632 633 634 635
	asix_write_gpio(dev, AX_GPIO_RSE | AX_GPIO_GPO_1 | AX_GPIO_GPO1EN, 40);
	if ((le16_to_cpu(eeprom) >> 8) != 1) {
		asix_write_gpio(dev, 0x003c, 30);
		asix_write_gpio(dev, 0x001c, 300);
		asix_write_gpio(dev, 0x003c, 30);
	} else {
636
		netdev_dbg(dev->net, "gpio phymode == 1 path\n");
637 638 639 640
		asix_write_gpio(dev, AX_GPIO_GPO1EN, 30);
		asix_write_gpio(dev, AX_GPIO_GPO1EN | AX_GPIO_GPO_1, 30);
	}

641 642
	/* Read PHYID register *AFTER* powering up PHY */
	phyid = asix_get_phyid(dev);
643
	netdev_dbg(dev->net, "PHYID=0x%08x\n", phyid);
644 645 646 647

	/* Set AX88178 to enable MII/GMII/RGMII interface for external PHY */
	asix_write_cmd(dev, AX_CMD_SW_PHY_SELECT, 0, 0, 0, NULL);

648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670
	asix_sw_reset(dev, 0);
	msleep(150);

	asix_sw_reset(dev, AX_SWRESET_PRL | AX_SWRESET_IPPD);
	msleep(150);

	asix_write_rx_ctl(dev, 0);

	if (data->phymode == PHY_MODE_MARVELL) {
		marvell_phy_init(dev);
		msleep(60);
	} else if (data->phymode == PHY_MODE_RTL8211CL)
		rtl8211cl_phy_init(dev);

	asix_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR,
			BMCR_RESET | BMCR_ANENABLE);
	asix_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
			ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
	asix_mdio_write(dev->net, dev->mii.phy_id, MII_CTRL1000,
			ADVERTISE_1000FULL);

	mii_nway_restart(&dev->mii);

671 672 673
	ret = asix_write_medium_mode(dev, AX88178_MEDIUM_DEFAULT);
	if (ret < 0)
		return ret;
674

675 676 677 678 679 680 681
	/* Rewrite MAC address */
	memcpy(data->mac_addr, dev->net->dev_addr, ETH_ALEN);
	ret = asix_write_cmd(dev, AX_CMD_WRITE_NODE_ID, 0, 0, ETH_ALEN,
							data->mac_addr);
	if (ret < 0)
		return ret;

682 683 684
	ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL);
	if (ret < 0)
		return ret;
685 686 687 688

	return 0;
}

689 690 691
static int ax88178_link_reset(struct usbnet *dev)
{
	u16 mode;
692
	struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
693
	struct asix_data *data = (struct asix_data *)&dev->data;
694
	u32 speed;
695

696
	netdev_dbg(dev->net, "ax88178_link_reset()\n");
697 698 699 700

	mii_check_media(&dev->mii, 1, 1);
	mii_ethtool_gset(&dev->mii, &ecmd);
	mode = AX88178_MEDIUM_DEFAULT;
701
	speed = ethtool_cmd_speed(&ecmd);
702

703
	if (speed == SPEED_1000)
704
		mode |= AX_MEDIUM_GM;
705
	else if (speed == SPEED_100)
706 707 708 709
		mode |= AX_MEDIUM_PS;
	else
		mode &= ~(AX_MEDIUM_PS | AX_MEDIUM_GM);

710 711
	mode |= AX_MEDIUM_ENCK;

712 713 714 715 716
	if (ecmd.duplex == DUPLEX_FULL)
		mode |= AX_MEDIUM_FD;
	else
		mode &= ~AX_MEDIUM_FD;

717 718
	netdev_dbg(dev->net, "ax88178_link_reset() speed: %u duplex: %d setting mode to 0x%04x\n",
		   speed, ecmd.duplex, mode);
719 720 721 722

	asix_write_medium_mode(dev, mode);

	if (data->phymode == PHY_MODE_MARVELL && data->ledmode)
723
		marvell_led_status(dev, speed);
724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746

	return 0;
}

static void ax88178_set_mfb(struct usbnet *dev)
{
	u16 mfb = AX_RX_CTL_MFB_16384;
	u16 rxctl;
	u16 medium;
	int old_rx_urb_size = dev->rx_urb_size;

	if (dev->hard_mtu < 2048) {
		dev->rx_urb_size = 2048;
		mfb = AX_RX_CTL_MFB_2048;
	} else if (dev->hard_mtu < 4096) {
		dev->rx_urb_size = 4096;
		mfb = AX_RX_CTL_MFB_4096;
	} else if (dev->hard_mtu < 8192) {
		dev->rx_urb_size = 8192;
		mfb = AX_RX_CTL_MFB_8192;
	} else if (dev->hard_mtu < 16384) {
		dev->rx_urb_size = 16384;
		mfb = AX_RX_CTL_MFB_16384;
747
	}
748 749 750 751 752 753 754 755 756 757 758 759 760

	rxctl = asix_read_rx_ctl(dev);
	asix_write_rx_ctl(dev, (rxctl & ~AX_RX_CTL_MFB_16384) | mfb);

	medium = asix_read_medium_status(dev);
	if (dev->net->mtu > 1500)
		medium |= AX_MEDIUM_JFE;
	else
		medium &= ~AX_MEDIUM_JFE;
	asix_write_medium_mode(dev, medium);

	if (dev->rx_urb_size > old_rx_urb_size)
		usbnet_unlink_rx_urbs(dev);
761 762
}

763
static int ax88178_change_mtu(struct net_device *net, int new_mtu)
764
{
765 766
	struct usbnet *dev = netdev_priv(net);
	int ll_mtu = new_mtu + net->hard_header_len + 4;
767

768
	netdev_dbg(dev->net, "ax88178_change_mtu() new_mtu=%d\n", new_mtu);
769

770 771 772 773 774 775 776 777 778 779
	if (new_mtu <= 0 || ll_mtu > 16384)
		return -EINVAL;

	if ((ll_mtu % dev->maxpacket) == 0)
		return -EDOM;

	net->mtu = new_mtu;
	dev->hard_mtu = net->mtu + net->hard_header_len;
	ax88178_set_mfb(dev);

780 781 782
	/* max qlen depend on hard_mtu and rx_urb_size */
	usbnet_update_max_qlen(dev);

783 784 785
	return 0;
}

786 787 788 789 790
static const struct net_device_ops ax88178_netdev_ops = {
	.ndo_open		= usbnet_open,
	.ndo_stop		= usbnet_stop,
	.ndo_start_xmit		= usbnet_start_xmit,
	.ndo_tx_timeout		= usbnet_tx_timeout,
791
	.ndo_set_mac_address 	= asix_set_mac_address,
792
	.ndo_validate_addr	= eth_validate_addr,
793
	.ndo_set_rx_mode	= asix_set_multicast,
794 795 796 797
	.ndo_do_ioctl 		= asix_ioctl,
	.ndo_change_mtu 	= ax88178_change_mtu,
};

798 799 800
static int ax88178_bind(struct usbnet *dev, struct usb_interface *intf)
{
	int ret;
A
Al Viro 已提交
801
	u8 buf[ETH_ALEN];
802 803 804 805

	usbnet_get_endpoints(dev,intf);

	/* Get the MAC address */
806 807
	ret = asix_read_cmd(dev, AX_CMD_READ_NODE_ID, 0, 0, ETH_ALEN, buf);
	if (ret < 0) {
808
		netdev_dbg(dev->net, "Failed to read MAC address: %d\n", ret);
809
		return ret;
810
	}
811 812

	asix_set_netdev_dev_addr(dev, buf);
813

814 815 816 817 818 819 820 821
	/* Initialize MII structure */
	dev->mii.dev = dev->net;
	dev->mii.mdio_read = asix_mdio_read;
	dev->mii.mdio_write = asix_mdio_write;
	dev->mii.phy_id_mask = 0x1f;
	dev->mii.reg_num_mask = 0xff;
	dev->mii.supports_gmii = 1;
	dev->mii.phy_id = asix_get_phy_addr(dev);
822 823

	dev->net->netdev_ops = &ax88178_netdev_ops;
824
	dev->net->ethtool_ops = &ax88178_ethtool_ops;
825

826 827 828
	/* Blink LEDS so users know driver saw dongle */
	asix_sw_reset(dev, 0);
	msleep(150);
829

830 831
	asix_sw_reset(dev, AX_SWRESET_PRL | AX_SWRESET_IPPD);
	msleep(150);
832 833 834 835 836 837 838 839

	/* Asix framing packs multiple eth frames into a 2K usb bulk transfer */
	if (dev->driver_info->flags & FLAG_FRAMING_AX) {
		/* hard_mtu  is still the default - the device does not support
		   jumbo eth frames */
		dev->rx_urb_size = 2048;
	}

840 841 842 843
	dev->driver_priv = kzalloc(sizeof(struct asix_common_private), GFP_KERNEL);
	if (!dev->driver_priv)
			return -ENOMEM;

844
	return 0;
845 846 847 848
}

static const struct driver_info ax8817x_info = {
	.description = "ASIX AX8817x USB 2.0 Ethernet",
849 850
	.bind = ax88172_bind,
	.status = asix_status,
851 852
	.link_reset = ax88172_link_reset,
	.reset = ax88172_link_reset,
853
	.flags =  FLAG_ETHER | FLAG_LINK_INTR,
854 855 856 857 858
	.data = 0x00130103,
};

static const struct driver_info dlink_dub_e100_info = {
	.description = "DLink DUB-E100 USB Ethernet",
859 860
	.bind = ax88172_bind,
	.status = asix_status,
861 862
	.link_reset = ax88172_link_reset,
	.reset = ax88172_link_reset,
863
	.flags =  FLAG_ETHER | FLAG_LINK_INTR,
864 865 866 867 868
	.data = 0x009f9d9f,
};

static const struct driver_info netgear_fa120_info = {
	.description = "Netgear FA-120 USB Ethernet",
869 870
	.bind = ax88172_bind,
	.status = asix_status,
871 872
	.link_reset = ax88172_link_reset,
	.reset = ax88172_link_reset,
873
	.flags =  FLAG_ETHER | FLAG_LINK_INTR,
874 875 876 877 878
	.data = 0x00130103,
};

static const struct driver_info hawking_uf200_info = {
	.description = "Hawking UF200 USB Ethernet",
879 880
	.bind = ax88172_bind,
	.status = asix_status,
881 882
	.link_reset = ax88172_link_reset,
	.reset = ax88172_link_reset,
883
	.flags =  FLAG_ETHER | FLAG_LINK_INTR,
884 885 886 887 888 889
	.data = 0x001f1d1f,
};

static const struct driver_info ax88772_info = {
	.description = "ASIX AX88772 USB 2.0 Ethernet",
	.bind = ax88772_bind,
890
	.unbind = ax88772_unbind,
891
	.status = asix_status,
892
	.link_reset = ax88772_link_reset,
893
	.reset = ax88772_reset,
894
	.flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR | FLAG_MULTI_PACKET,
895
	.rx_fixup = asix_rx_fixup_common,
896 897 898
	.tx_fixup = asix_tx_fixup,
};

899 900 901
static const struct driver_info ax88772b_info = {
	.description = "ASIX AX88772B USB 2.0 Ethernet",
	.bind = ax88772_bind,
902
	.unbind = ax88772_unbind,
903 904 905 906 907
	.status = asix_status,
	.link_reset = ax88772_link_reset,
	.reset = ax88772_reset,
	.flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR |
	         FLAG_MULTI_PACKET,
908
	.rx_fixup = asix_rx_fixup_common,
909 910 911 912
	.tx_fixup = asix_tx_fixup,
	.data = FLAG_EEPROM_MAC,
};

913 914 915
static const struct driver_info ax88178_info = {
	.description = "ASIX AX88178 USB 2.0 Ethernet",
	.bind = ax88178_bind,
916
	.unbind = ax88772_unbind,
917 918
	.status = asix_status,
	.link_reset = ax88178_link_reset,
919
	.reset = ax88178_reset,
920
	.flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR,
921
	.rx_fixup = asix_rx_fixup_common,
922
	.tx_fixup = asix_tx_fixup,
923 924
};

925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947
/*
 * USBLINK 20F9 "USB 2.0 LAN" USB ethernet adapter, typically found in
 * no-name packaging.
 * USB device strings are:
 *   1: Manufacturer: USBLINK
 *   2: Product: HG20F9 USB2.0
 *   3: Serial: 000003
 * Appears to be compatible with Asix 88772B.
 */
static const struct driver_info hg20f9_info = {
	.description = "HG20F9 USB 2.0 Ethernet",
	.bind = ax88772_bind,
	.unbind = ax88772_unbind,
	.status = asix_status,
	.link_reset = ax88772_link_reset,
	.reset = ax88772_reset,
	.flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR |
	         FLAG_MULTI_PACKET,
	.rx_fixup = asix_rx_fixup_common,
	.tx_fixup = asix_tx_fixup,
	.data = FLAG_EEPROM_MAC,
};

948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969
static const struct usb_device_id	products [] = {
{
	// Linksys USB200M
	USB_DEVICE (0x077b, 0x2226),
	.driver_info =	(unsigned long) &ax8817x_info,
}, {
	// Netgear FA120
	USB_DEVICE (0x0846, 0x1040),
	.driver_info =  (unsigned long) &netgear_fa120_info,
}, {
	// DLink DUB-E100
	USB_DEVICE (0x2001, 0x1a00),
	.driver_info =  (unsigned long) &dlink_dub_e100_info,
}, {
	// Intellinet, ST Lab USB Ethernet
	USB_DEVICE (0x0b95, 0x1720),
	.driver_info =  (unsigned long) &ax8817x_info,
}, {
	// Hawking UF200, TrendNet TU2-ET100
	USB_DEVICE (0x07b8, 0x420a),
	.driver_info =  (unsigned long) &hawking_uf200_info,
}, {
D
David Hollis 已提交
970 971 972
	// Billionton Systems, USB2AR
	USB_DEVICE (0x08dd, 0x90ff),
	.driver_info =  (unsigned long) &ax8817x_info,
973 974 975 976 977 978 979 980
}, {
	// ATEN UC210T
	USB_DEVICE (0x0557, 0x2009),
	.driver_info =  (unsigned long) &ax8817x_info,
}, {
	// Buffalo LUA-U2-KTX
	USB_DEVICE (0x0411, 0x003d),
	.driver_info =  (unsigned long) &ax8817x_info,
981 982 983 984
}, {
	// Buffalo LUA-U2-GT 10/100/1000
	USB_DEVICE (0x0411, 0x006e),
	.driver_info =  (unsigned long) &ax88178_info,
985 986 987 988
}, {
	// Sitecom LN-029 "USB 2.0 10/100 Ethernet adapter"
	USB_DEVICE (0x6189, 0x182d),
	.driver_info =  (unsigned long) &ax8817x_info,
989 990 991 992
}, {
	// Sitecom LN-031 "USB 2.0 10/100/1000 Ethernet adapter"
	USB_DEVICE (0x0df6, 0x0056),
	.driver_info =  (unsigned long) &ax88178_info,
993 994 995 996 997 998 999 1000 1001 1002 1003 1004
}, {
	// corega FEther USB2-TX
	USB_DEVICE (0x07aa, 0x0017),
	.driver_info =  (unsigned long) &ax8817x_info,
}, {
	// Surecom EP-1427X-2
	USB_DEVICE (0x1189, 0x0893),
	.driver_info = (unsigned long) &ax8817x_info,
}, {
	// goodway corp usb gwusb2e
	USB_DEVICE (0x1631, 0x6200),
	.driver_info = (unsigned long) &ax8817x_info,
D
David Hollis 已提交
1005 1006 1007 1008
}, {
	// JVC MP-PRX1 Port Replicator
	USB_DEVICE (0x04f1, 0x3008),
	.driver_info = (unsigned long) &ax8817x_info,
1009 1010 1011 1012
}, {
	// Lenovo U2L100P 10/100
	USB_DEVICE (0x17ef, 0x7203),
	.driver_info = (unsigned long) &ax88772_info,
M
Marek Vasut 已提交
1013 1014 1015
}, {
	// ASIX AX88772B 10/100
	USB_DEVICE (0x0b95, 0x772b),
1016
	.driver_info = (unsigned long) &ax88772b_info,
1017 1018
}, {
	// ASIX AX88772 10/100
D
David Hollis 已提交
1019 1020
	USB_DEVICE (0x0b95, 0x7720),
	.driver_info = (unsigned long) &ax88772_info,
1021 1022 1023
}, {
	// ASIX AX88178 10/100/1000
	USB_DEVICE (0x0b95, 0x1780),
1024
	.driver_info = (unsigned long) &ax88178_info,
1025 1026 1027 1028
}, {
	// Logitec LAN-GTJ/U2A
	USB_DEVICE (0x0789, 0x0160),
	.driver_info = (unsigned long) &ax88178_info,
1029 1030 1031 1032
}, {
	// Linksys USB200M Rev 2
	USB_DEVICE (0x13b1, 0x0018),
	.driver_info = (unsigned long) &ax88772_info,
1033 1034 1035 1036
}, {
	// 0Q0 cable ethernet
	USB_DEVICE (0x1557, 0x7720),
	.driver_info = (unsigned long) &ax88772_info,
1037 1038 1039 1040
}, {
	// DLink DUB-E100 H/W Ver B1
	USB_DEVICE (0x07d1, 0x3c05),
	.driver_info = (unsigned long) &ax88772_info,
1041 1042 1043 1044
}, {
	// DLink DUB-E100 H/W Ver B1 Alternate
	USB_DEVICE (0x2001, 0x3c05),
	.driver_info = (unsigned long) &ax88772_info,
1045 1046 1047 1048
}, {
       // DLink DUB-E100 H/W Ver C1
       USB_DEVICE (0x2001, 0x1a02),
       .driver_info = (unsigned long) &ax88772_info,
1049 1050 1051 1052
}, {
	// Linksys USB1000
	USB_DEVICE (0x1737, 0x0039),
	.driver_info = (unsigned long) &ax88178_info,
1053 1054 1055 1056
}, {
	// IO-DATA ETG-US2
	USB_DEVICE (0x04bb, 0x0930),
	.driver_info = (unsigned long) &ax88178_info,
D
David Hollis 已提交
1057 1058 1059 1060
}, {
	// Belkin F5D5055
	USB_DEVICE(0x050d, 0x5055),
	.driver_info = (unsigned long) &ax88178_info,
1061 1062 1063 1064
}, {
	// Apple USB Ethernet Adapter
	USB_DEVICE(0x05ac, 0x1402),
	.driver_info = (unsigned long) &ax88772_info,
1065 1066 1067 1068
}, {
	// Cables-to-Go USB Ethernet Adapter
	USB_DEVICE(0x0b95, 0x772a),
	.driver_info = (unsigned long) &ax88772_info,
G
Greg Kroah-Hartman 已提交
1069 1070 1071 1072 1073 1074 1075 1076
}, {
	// ABOCOM for pci
	USB_DEVICE(0x14ea, 0xab11),
	.driver_info = (unsigned long) &ax88178_info,
}, {
	// ASIX 88772a
	USB_DEVICE(0x0db0, 0xa877),
	.driver_info = (unsigned long) &ax88772_info,
A
Aurelien Jacobs 已提交
1077 1078 1079 1080
}, {
	// Asus USB Ethernet Adapter
	USB_DEVICE (0x0b95, 0x7e2b),
	.driver_info = (unsigned long) &ax88772_info,
1081 1082 1083 1084
}, {
	/* ASIX 88172a demo board */
	USB_DEVICE(0x0b95, 0x172a),
	.driver_info = (unsigned long) &ax88172a_info,
1085 1086 1087 1088 1089 1090 1091 1092
}, {
	/*
	 * USBLINK HG20F9 "USB 2.0 LAN"
	 * Appears to have gazumped Linksys's manufacturer ID but
	 * doesn't (yet) conflict with any known Linksys product.
	 */
	USB_DEVICE(0x066b, 0x20f9),
	.driver_info = (unsigned long) &hg20f9_info,
1093 1094 1095 1096 1097 1098
},
	{ },		// END
};
MODULE_DEVICE_TABLE(usb, products);

static struct usb_driver asix_driver = {
1099
	.name =		DRIVER_NAME,
1100 1101 1102 1103 1104
	.id_table =	products,
	.probe =	usbnet_probe,
	.suspend =	usbnet_suspend,
	.resume =	usbnet_resume,
	.disconnect =	usbnet_disconnect,
1105
	.supports_autosuspend = 1,
1106
	.disable_hub_initiated_lpm = 1,
1107 1108
};

1109
module_usb_driver(asix_driver);
1110 1111

MODULE_AUTHOR("David Hollis");
1112
MODULE_VERSION(DRIVER_VERSION);
1113 1114 1115
MODULE_DESCRIPTION("ASIX AX8817X based USB 2.0 Ethernet Devices");
MODULE_LICENSE("GPL");