i2c-i801.c 42.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4
/*
    Copyright (c) 1998 - 2002  Frodo Looijaard <frodol@dds.nl>,
    Philip Edelbrock <phil@netroedge.com>, and Mark D. Studebaker
    <mdsxyz123@yahoo.com>
5
    Copyright (C) 2007 - 2014  Jean Delvare <jdelvare@suse.de>
6 7
    Copyright (C) 2010         Intel Corporation,
                               David Woodhouse <dwmw2@infradead.org>
L
Linus Torvalds 已提交
8 9 10 11 12 13 14 15 16 17 18 19 20

    This program is free software; you can redistribute it and/or modify
    it under the terms of the GNU General Public License as published by
    the Free Software Foundation; either version 2 of the License, or
    (at your option) any later version.

    This program is distributed in the hope that it will be useful,
    but WITHOUT ANY WARRANTY; without even the implied warranty of
    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
    GNU General Public License for more details.
*/

/*
21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57
 * Supports the following Intel I/O Controller Hubs (ICH):
 *
 *					I/O			Block	I2C
 *					region	SMBus	Block	proc.	block
 * Chip name			PCI ID	size	PEC	buffer	call	read
 * ---------------------------------------------------------------------------
 * 82801AA (ICH)		0x2413	16	no	no	no	no
 * 82801AB (ICH0)		0x2423	16	no	no	no	no
 * 82801BA (ICH2)		0x2443	16	no	no	no	no
 * 82801CA (ICH3)		0x2483	32	soft	no	no	no
 * 82801DB (ICH4)		0x24c3	32	hard	yes	no	no
 * 82801E (ICH5)		0x24d3	32	hard	yes	yes	yes
 * 6300ESB			0x25a4	32	hard	yes	yes	yes
 * 82801F (ICH6)		0x266a	32	hard	yes	yes	yes
 * 6310ESB/6320ESB		0x269b	32	hard	yes	yes	yes
 * 82801G (ICH7)		0x27da	32	hard	yes	yes	yes
 * 82801H (ICH8)		0x283e	32	hard	yes	yes	yes
 * 82801I (ICH9)		0x2930	32	hard	yes	yes	yes
 * EP80579 (Tolapai)		0x5032	32	hard	yes	yes	yes
 * ICH10			0x3a30	32	hard	yes	yes	yes
 * ICH10			0x3a60	32	hard	yes	yes	yes
 * 5/3400 Series (PCH)		0x3b30	32	hard	yes	yes	yes
 * 6 Series (PCH)		0x1c22	32	hard	yes	yes	yes
 * Patsburg (PCH)		0x1d22	32	hard	yes	yes	yes
 * Patsburg (PCH) IDF		0x1d70	32	hard	yes	yes	yes
 * Patsburg (PCH) IDF		0x1d71	32	hard	yes	yes	yes
 * Patsburg (PCH) IDF		0x1d72	32	hard	yes	yes	yes
 * DH89xxCC (PCH)		0x2330	32	hard	yes	yes	yes
 * Panther Point (PCH)		0x1e22	32	hard	yes	yes	yes
 * Lynx Point (PCH)		0x8c22	32	hard	yes	yes	yes
 * Lynx Point-LP (PCH)		0x9c22	32	hard	yes	yes	yes
 * Avoton (SOC)			0x1f3c	32	hard	yes	yes	yes
 * Wellsburg (PCH)		0x8d22	32	hard	yes	yes	yes
 * Wellsburg (PCH) MS		0x8d7d	32	hard	yes	yes	yes
 * Wellsburg (PCH) MS		0x8d7e	32	hard	yes	yes	yes
 * Wellsburg (PCH) MS		0x8d7f	32	hard	yes	yes	yes
 * Coleto Creek (PCH)		0x23b0	32	hard	yes	yes	yes
58
 * Wildcat Point (PCH)		0x8ca2	32	hard	yes	yes	yes
59 60
 * Wildcat Point-LP (PCH)	0x9ca2	32	hard	yes	yes	yes
 * BayTrail (SOC)		0x0f12	32	hard	yes	yes	yes
61
 * Sunrise Point-H (PCH) 	0xa123  32	hard	yes	yes	yes
62
 * Sunrise Point-LP (PCH)	0x9d23	32	hard	yes	yes	yes
63
 * DNV (SOC)			0x19df	32	hard	yes	yes	yes
64
 * Broxton (SOC)		0x5ad4	32	hard	yes	yes	yes
65 66 67 68 69 70 71 72 73 74 75 76
 *
 * Features supported by this driver:
 * Software PEC				no
 * Hardware PEC				yes
 * Block buffer				yes
 * Block process call transaction	no
 * I2C block read transaction		yes (doesn't use the block buffer)
 * Slave mode				no
 * Interrupt processing			yes
 *
 * See the file Documentation/i2c/busses/i2c-i801 for details.
 */
L
Linus Torvalds 已提交
77

78
#include <linux/interrupt.h>
L
Linus Torvalds 已提交
79 80 81 82 83 84 85 86
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/kernel.h>
#include <linux/stddef.h>
#include <linux/delay.h>
#include <linux/ioport.h>
#include <linux/init.h>
#include <linux/i2c.h>
87
#include <linux/acpi.h>
88
#include <linux/io.h>
89
#include <linux/dmi.h>
B
Ben Hutchings 已提交
90
#include <linux/slab.h>
91
#include <linux/wait.h>
92
#include <linux/err.h>
93 94
#include <linux/platform_device.h>
#include <linux/platform_data/itco_wdt.h>
95

96 97
#if (defined CONFIG_I2C_MUX_GPIO || defined CONFIG_I2C_MUX_GPIO_MODULE) && \
		defined CONFIG_DMI
98 99 100
#include <linux/gpio.h>
#include <linux/i2c-mux-gpio.h>
#endif
L
Linus Torvalds 已提交
101 102

/* I801 SMBus address offsets */
103 104 105 106 107 108 109 110 111 112
#define SMBHSTSTS(p)	(0 + (p)->smba)
#define SMBHSTCNT(p)	(2 + (p)->smba)
#define SMBHSTCMD(p)	(3 + (p)->smba)
#define SMBHSTADD(p)	(4 + (p)->smba)
#define SMBHSTDAT0(p)	(5 + (p)->smba)
#define SMBHSTDAT1(p)	(6 + (p)->smba)
#define SMBBLKDAT(p)	(7 + (p)->smba)
#define SMBPEC(p)	(8 + (p)->smba)		/* ICH3 and later */
#define SMBAUXSTS(p)	(12 + (p)->smba)	/* ICH4 and later */
#define SMBAUXCTL(p)	(13 + (p)->smba)	/* ICH4 and later */
L
Linus Torvalds 已提交
113 114

/* PCI Address Constants */
115
#define SMBBAR		4
116
#define SMBPCICTL	0x004
117
#define SMBPCISTS	0x006
L
Linus Torvalds 已提交
118
#define SMBHSTCFG	0x040
119 120 121 122 123 124 125 126 127 128
#define TCOBASE		0x050
#define TCOCTL		0x054

#define ACPIBASE		0x040
#define ACPIBASE_SMI_OFF	0x030
#define ACPICTRL		0x044
#define ACPICTRL_EN		0x080

#define SBREG_BAR		0x10
#define SBREG_SMBCTRL		0xc6000c
L
Linus Torvalds 已提交
129

130 131 132
/* Host status bits for SMBPCISTS */
#define SMBPCISTS_INTS		0x08

133 134 135
/* Control bits for SMBPCICTL */
#define SMBPCICTL_INTDIS	0x0400

L
Linus Torvalds 已提交
136 137 138 139 140
/* Host configuration bits for SMBHSTCFG */
#define SMBHSTCFG_HST_EN	1
#define SMBHSTCFG_SMB_SMI_EN	2
#define SMBHSTCFG_I2C_EN	4

141 142 143
/* TCO configuration bits for TCOCTL */
#define TCOCTL_EN		0x0100

L
Lucas De Marchi 已提交
144
/* Auxiliary control register bits, ICH4+ only */
O
Oleg Ryjkov 已提交
145 146 147
#define SMBAUXCTL_CRC		1
#define SMBAUXCTL_E32B		2

L
Linus Torvalds 已提交
148
/* Other settings */
149
#define MAX_RETRIES		400
L
Linus Torvalds 已提交
150 151 152 153 154 155

/* I801 command constants */
#define I801_QUICK		0x00
#define I801_BYTE		0x04
#define I801_BYTE_DATA		0x08
#define I801_WORD_DATA		0x0C
156
#define I801_PROC_CALL		0x10	/* unimplemented */
L
Linus Torvalds 已提交
157
#define I801_BLOCK_DATA		0x14
158
#define I801_I2C_BLOCK_DATA	0x18	/* ICH5 and later */
159 160 161 162 163 164 165

/* I801 Host Control register bits */
#define SMBHSTCNT_INTREN	0x01
#define SMBHSTCNT_KILL		0x02
#define SMBHSTCNT_LAST_BYTE	0x20
#define SMBHSTCNT_START		0x40
#define SMBHSTCNT_PEC_EN	0x80	/* ICH3 and later */
L
Linus Torvalds 已提交
166

O
Oleg Ryjkov 已提交
167 168 169 170 171 172 173 174 175
/* I801 Hosts Status register bits */
#define SMBHSTSTS_BYTE_DONE	0x80
#define SMBHSTSTS_INUSE_STS	0x40
#define SMBHSTSTS_SMBALERT_STS	0x20
#define SMBHSTSTS_FAILED	0x10
#define SMBHSTSTS_BUS_ERR	0x08
#define SMBHSTSTS_DEV_ERR	0x04
#define SMBHSTSTS_INTR		0x02
#define SMBHSTSTS_HOST_BUSY	0x01
L
Linus Torvalds 已提交
176

177 178 179 180 181
#define STATUS_ERROR_FLAGS	(SMBHSTSTS_FAILED | SMBHSTSTS_BUS_ERR | \
				 SMBHSTSTS_DEV_ERR)

#define STATUS_FLAGS		(SMBHSTSTS_BYTE_DONE | SMBHSTSTS_INTR | \
				 STATUS_ERROR_FLAGS)
182

183
/* Older devices have their ID defined in <linux/pci_ids.h> */
184
#define PCI_DEVICE_ID_INTEL_BAYTRAIL_SMBUS		0x0f12
185
#define PCI_DEVICE_ID_INTEL_BRASWELL_SMBUS		0x2292
186 187
#define PCI_DEVICE_ID_INTEL_COUGARPOINT_SMBUS		0x1c22
#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS		0x1d22
188
/* Patsburg also has three 'Integrated Device Function' SMBus controllers */
189 190 191 192 193 194 195 196 197
#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF0		0x1d70
#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF1		0x1d71
#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF2		0x1d72
#define PCI_DEVICE_ID_INTEL_PANTHERPOINT_SMBUS		0x1e22
#define PCI_DEVICE_ID_INTEL_AVOTON_SMBUS		0x1f3c
#define PCI_DEVICE_ID_INTEL_DH89XXCC_SMBUS		0x2330
#define PCI_DEVICE_ID_INTEL_COLETOCREEK_SMBUS		0x23b0
#define PCI_DEVICE_ID_INTEL_5_3400_SERIES_SMBUS		0x3b30
#define PCI_DEVICE_ID_INTEL_LYNXPOINT_SMBUS		0x8c22
198
#define PCI_DEVICE_ID_INTEL_WILDCATPOINT_SMBUS		0x8ca2
199 200 201 202 203
#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS		0x8d22
#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS0		0x8d7d
#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS1		0x8d7e
#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS2		0x8d7f
#define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_SMBUS		0x9c22
204
#define PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_SMBUS	0x9ca2
205
#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_SMBUS	0xa123
206
#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_SMBUS	0x9d23
207
#define PCI_DEVICE_ID_INTEL_DNV_SMBUS			0x19df
208
#define PCI_DEVICE_ID_INTEL_BROXTON_SMBUS		0x5ad4
209

210 211 212 213 214 215 216 217 218
struct i801_mux_config {
	char *gpio_chip;
	unsigned values[3];
	int n_values;
	unsigned classes[3];
	unsigned gpios[2];		/* Relative to gpio_chip->base */
	int n_gpios;
};

219 220 221 222 223 224
struct i801_priv {
	struct i2c_adapter adapter;
	unsigned long smba;
	unsigned char original_hstcfg;
	struct pci_dev *pci_dev;
	unsigned int features;
225 226 227 228

	/* isr processing */
	wait_queue_head_t waitq;
	u8 status;
229 230 231 232 233 234 235

	/* Command state used by isr for byte-by-byte block transactions */
	u8 cmd;
	bool is_read;
	int count;
	int len;
	u8 *data;
236

237 238
#if (defined CONFIG_I2C_MUX_GPIO || defined CONFIG_I2C_MUX_GPIO_MODULE) && \
		defined CONFIG_DMI
239 240 241
	const struct i801_mux_config *mux_drvdata;
	struct platform_device *mux_pdev;
#endif
242
	struct platform_device *tco_pdev;
243 244
};

245 246 247 248
#define FEATURE_SMBUS_PEC	(1 << 0)
#define FEATURE_BLOCK_BUFFER	(1 << 1)
#define FEATURE_BLOCK_PROC	(1 << 2)
#define FEATURE_I2C_BLOCK_READ	(1 << 3)
249
#define FEATURE_IRQ		(1 << 4)
250 251
/* Not really a feature, but it's convenient to handle it as such */
#define FEATURE_IDF		(1 << 15)
252
#define FEATURE_TCO		(1 << 16)
L
Linus Torvalds 已提交
253

254 255 256 257 258
static const char *i801_feature_names[] = {
	"SMBus PEC",
	"Block buffer",
	"Block process call",
	"I2C block read",
259
	"Interrupt",
260 261 262 263
};

static unsigned int disable_features;
module_param(disable_features, uint, S_IRUGO | S_IWUSR);
264 265 266 267 268
MODULE_PARM_DESC(disable_features, "Disable selected driver features:\n"
	"\t\t  0x01  disable SMBus PEC\n"
	"\t\t  0x02  disable the block buffer\n"
	"\t\t  0x08  disable the I2C block read functionality\n"
	"\t\t  0x10  don't use interrupts ");
269

270 271
/* Make sure the SMBus host is ready to start transmitting.
   Return 0 if it is, -EBUSY if it is not. */
272
static int i801_check_pre(struct i801_priv *priv)
L
Linus Torvalds 已提交
273
{
274
	int status;
L
Linus Torvalds 已提交
275

276
	status = inb_p(SMBHSTSTS(priv));
277
	if (status & SMBHSTSTS_HOST_BUSY) {
278
		dev_err(&priv->pci_dev->dev, "SMBus is busy, can't use it!\n");
279 280 281 282 283
		return -EBUSY;
	}

	status &= STATUS_FLAGS;
	if (status) {
284
		dev_dbg(&priv->pci_dev->dev, "Clearing status flags (%02x)\n",
285
			status);
286 287
		outb_p(status, SMBHSTSTS(priv));
		status = inb_p(SMBHSTSTS(priv)) & STATUS_FLAGS;
288
		if (status) {
289
			dev_err(&priv->pci_dev->dev,
290 291
				"Failed clearing status flags (%02x)\n",
				status);
292
			return -EBUSY;
L
Linus Torvalds 已提交
293 294 295
		}
	}

296 297
	return 0;
}
L
Linus Torvalds 已提交
298

J
Jean Delvare 已提交
299 300 301 302 303 304
/*
 * Convert the status register to an error code, and clear it.
 * Note that status only contains the bits we want to clear, not the
 * actual register value.
 */
static int i801_check_post(struct i801_priv *priv, int status)
305 306
{
	int result = 0;
L
Linus Torvalds 已提交
307

308 309 310 311 312 313
	/*
	 * If the SMBus is still busy, we give up
	 * Note: This timeout condition only happens when using polling
	 * transactions.  For interrupt operation, NAK/timeout is indicated by
	 * DEV_ERR.
	 */
J
Jean Delvare 已提交
314
	if (unlikely(status < 0)) {
315
		dev_err(&priv->pci_dev->dev, "Transaction timeout\n");
O
Oleg Ryjkov 已提交
316
		/* try to stop the current command */
317 318 319
		dev_dbg(&priv->pci_dev->dev, "Terminating the current operation\n");
		outb_p(inb_p(SMBHSTCNT(priv)) | SMBHSTCNT_KILL,
		       SMBHSTCNT(priv));
320
		usleep_range(1000, 2000);
321 322
		outb_p(inb_p(SMBHSTCNT(priv)) & (~SMBHSTCNT_KILL),
		       SMBHSTCNT(priv));
323 324

		/* Check if it worked */
325
		status = inb_p(SMBHSTSTS(priv));
326 327
		if ((status & SMBHSTSTS_HOST_BUSY) ||
		    !(status & SMBHSTSTS_FAILED))
328
			dev_err(&priv->pci_dev->dev,
329
				"Failed terminating the transaction\n");
330
		outb_p(STATUS_FLAGS, SMBHSTSTS(priv));
331
		return -ETIMEDOUT;
L
Linus Torvalds 已提交
332 333
	}

334
	if (status & SMBHSTSTS_FAILED) {
335
		result = -EIO;
336
		dev_err(&priv->pci_dev->dev, "Transaction failed\n");
337 338 339
	}
	if (status & SMBHSTSTS_DEV_ERR) {
		result = -ENXIO;
340
		dev_dbg(&priv->pci_dev->dev, "No response\n");
L
Linus Torvalds 已提交
341
	}
342
	if (status & SMBHSTSTS_BUS_ERR) {
343
		result = -EAGAIN;
344
		dev_dbg(&priv->pci_dev->dev, "Lost arbitration\n");
L
Linus Torvalds 已提交
345 346
	}

J
Jean Delvare 已提交
347 348
	/* Clear status flags except BYTE_DONE, to be cleared by caller */
	outb_p(status, SMBHSTSTS(priv));
L
Linus Torvalds 已提交
349 350 351 352

	return result;
}

J
Jean Delvare 已提交
353 354
/* Wait for BUSY being cleared and either INTR or an error flag being set */
static int i801_wait_intr(struct i801_priv *priv)
355 356
{
	int timeout = 0;
J
Jean Delvare 已提交
357
	int status;
358 359 360

	/* We will always wait for a fraction of a second! */
	do {
361
		usleep_range(250, 500);
362
		status = inb_p(SMBHSTSTS(priv));
J
Jean Delvare 已提交
363 364 365
	} while (((status & SMBHSTSTS_HOST_BUSY) ||
		  !(status & (STATUS_ERROR_FLAGS | SMBHSTSTS_INTR))) &&
		 (timeout++ < MAX_RETRIES));
366

J
Jean Delvare 已提交
367 368 369 370 371
	if (timeout > MAX_RETRIES) {
		dev_dbg(&priv->pci_dev->dev, "INTR Timeout!\n");
		return -ETIMEDOUT;
	}
	return status & (STATUS_ERROR_FLAGS | SMBHSTSTS_INTR);
372 373
}

J
Jean Delvare 已提交
374 375
/* Wait for either BYTE_DONE or an error flag being set */
static int i801_wait_byte_done(struct i801_priv *priv)
O
Oleg Ryjkov 已提交
376 377
{
	int timeout = 0;
378
	int status;
O
Oleg Ryjkov 已提交
379

J
Jean Delvare 已提交
380
	/* We will always wait for a fraction of a second! */
O
Oleg Ryjkov 已提交
381
	do {
382
		usleep_range(250, 500);
383
		status = inb_p(SMBHSTSTS(priv));
J
Jean Delvare 已提交
384 385 386 387 388 389 390 391 392 393 394 395 396 397
	} while (!(status & (STATUS_ERROR_FLAGS | SMBHSTSTS_BYTE_DONE)) &&
		 (timeout++ < MAX_RETRIES));

	if (timeout > MAX_RETRIES) {
		dev_dbg(&priv->pci_dev->dev, "BYTE_DONE Timeout!\n");
		return -ETIMEDOUT;
	}
	return status & STATUS_ERROR_FLAGS;
}

static int i801_transaction(struct i801_priv *priv, int xact)
{
	int status;
	int result;
398
	const struct i2c_adapter *adap = &priv->adapter;
O
Oleg Ryjkov 已提交
399

J
Jean Delvare 已提交
400 401 402
	result = i801_check_pre(priv);
	if (result < 0)
		return result;
R
Roel Kluin 已提交
403

404 405 406
	if (priv->features & FEATURE_IRQ) {
		outb_p(xact | SMBHSTCNT_INTREN | SMBHSTCNT_START,
		       SMBHSTCNT(priv));
407 408 409 410 411 412 413 414
		result = wait_event_timeout(priv->waitq,
					    (status = priv->status),
					    adap->timeout);
		if (!result) {
			status = -ETIMEDOUT;
			dev_warn(&priv->pci_dev->dev,
				 "Timeout waiting for interrupt!\n");
		}
415 416 417 418
		priv->status = 0;
		return i801_check_post(priv, status);
	}

J
Jean Delvare 已提交
419 420 421 422 423 424
	/* the current contents of SMBHSTCNT can be overwritten, since PEC,
	 * SMBSCMD are passed in xact */
	outb_p(xact | SMBHSTCNT_START, SMBHSTCNT(priv));

	status = i801_wait_intr(priv);
	return i801_check_post(priv, status);
O
Oleg Ryjkov 已提交
425 426
}

427 428
static int i801_block_transaction_by_block(struct i801_priv *priv,
					   union i2c_smbus_data *data,
429 430 431
					   char read_write, int hwpec)
{
	int i, len;
432
	int status;
433

434
	inb_p(SMBHSTCNT(priv)); /* reset the data buffer index */
435 436 437 438

	/* Use 32-byte buffer to process this transaction */
	if (read_write == I2C_SMBUS_WRITE) {
		len = data->block[0];
439
		outb_p(len, SMBHSTDAT0(priv));
440
		for (i = 0; i < len; i++)
441
			outb_p(data->block[i+1], SMBBLKDAT(priv));
442 443
	}

D
Daniel Kurtz 已提交
444
	status = i801_transaction(priv, I801_BLOCK_DATA |
445
				  (hwpec ? SMBHSTCNT_PEC_EN : 0));
446 447
	if (status)
		return status;
448 449

	if (read_write == I2C_SMBUS_READ) {
450
		len = inb_p(SMBHSTDAT0(priv));
451
		if (len < 1 || len > I2C_SMBUS_BLOCK_MAX)
452
			return -EPROTO;
453 454 455

		data->block[0] = len;
		for (i = 0; i < len; i++)
456
			data->block[i + 1] = inb_p(SMBBLKDAT(priv));
457 458 459 460
	}
	return 0;
}

461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501
static void i801_isr_byte_done(struct i801_priv *priv)
{
	if (priv->is_read) {
		/* For SMBus block reads, length is received with first byte */
		if (((priv->cmd & 0x1c) == I801_BLOCK_DATA) &&
		    (priv->count == 0)) {
			priv->len = inb_p(SMBHSTDAT0(priv));
			if (priv->len < 1 || priv->len > I2C_SMBUS_BLOCK_MAX) {
				dev_err(&priv->pci_dev->dev,
					"Illegal SMBus block read size %d\n",
					priv->len);
				/* FIXME: Recover */
				priv->len = I2C_SMBUS_BLOCK_MAX;
			} else {
				dev_dbg(&priv->pci_dev->dev,
					"SMBus block read size is %d\n",
					priv->len);
			}
			priv->data[-1] = priv->len;
		}

		/* Read next byte */
		if (priv->count < priv->len)
			priv->data[priv->count++] = inb(SMBBLKDAT(priv));
		else
			dev_dbg(&priv->pci_dev->dev,
				"Discarding extra byte on block read\n");

		/* Set LAST_BYTE for last byte of read transaction */
		if (priv->count == priv->len - 1)
			outb_p(priv->cmd | SMBHSTCNT_LAST_BYTE,
			       SMBHSTCNT(priv));
	} else if (priv->count < priv->len - 1) {
		/* Write next byte, except for IRQ after last byte */
		outb_p(priv->data[++priv->count], SMBBLKDAT(priv));
	}

	/* Clear BYTE_DONE to continue with next byte */
	outb_p(SMBHSTSTS_BYTE_DONE, SMBHSTSTS(priv));
}

502
/*
503 504 505 506 507 508 509 510 511 512 513 514
 * There are two kinds of interrupts:
 *
 * 1) i801 signals transaction completion with one of these interrupts:
 *      INTR - Success
 *      DEV_ERR - Invalid command, NAK or communication timeout
 *      BUS_ERR - SMI# transaction collision
 *      FAILED - transaction was canceled due to a KILL request
 *    When any of these occur, update ->status and wake up the waitq.
 *    ->status must be cleared before kicking off the next transaction.
 *
 * 2) For byte-by-byte (I2C read/write) transactions, one BYTE_DONE interrupt
 *    occurs for each byte of a byte-by-byte to prepare the next byte.
515 516 517 518 519 520 521 522 523 524 525 526 527
 */
static irqreturn_t i801_isr(int irq, void *dev_id)
{
	struct i801_priv *priv = dev_id;
	u16 pcists;
	u8 status;

	/* Confirm this is our interrupt */
	pci_read_config_word(priv->pci_dev, SMBPCISTS, &pcists);
	if (!(pcists & SMBPCISTS_INTS))
		return IRQ_NONE;

	status = inb_p(SMBHSTSTS(priv));
528 529 530
	if (status & SMBHSTSTS_BYTE_DONE)
		i801_isr_byte_done(priv);

531 532 533 534 535 536 537 538 539 540 541 542 543 544
	/*
	 * Clear irq sources and report transaction result.
	 * ->status must be cleared before the next transaction is started.
	 */
	status &= SMBHSTSTS_INTR | STATUS_ERROR_FLAGS;
	if (status) {
		outb_p(status, SMBHSTSTS(priv));
		priv->status |= status;
		wake_up(&priv->waitq);
	}

	return IRQ_HANDLED;
}

545 546 547 548 549
/*
 * For "byte-by-byte" block transactions:
 *   I2C write uses cmd=I801_BLOCK_DATA, I2C_EN=1
 *   I2C read uses cmd=I801_I2C_BLOCK_DATA
 */
550 551
static int i801_block_transaction_byte_by_byte(struct i801_priv *priv,
					       union i2c_smbus_data *data,
552 553
					       char read_write, int command,
					       int hwpec)
L
Linus Torvalds 已提交
554 555 556
{
	int i, len;
	int smbcmd;
557
	int status;
558
	int result;
559
	const struct i2c_adapter *adap = &priv->adapter;
560

561
	result = i801_check_pre(priv);
562 563
	if (result < 0)
		return result;
L
Linus Torvalds 已提交
564

565
	len = data->block[0];
L
Linus Torvalds 已提交
566 567

	if (read_write == I2C_SMBUS_WRITE) {
568 569
		outb_p(len, SMBHSTDAT0(priv));
		outb_p(data->block[1], SMBBLKDAT(priv));
L
Linus Torvalds 已提交
570 571
	}

572 573 574 575 576 577
	if (command == I2C_SMBUS_I2C_BLOCK_DATA &&
	    read_write == I2C_SMBUS_READ)
		smbcmd = I801_I2C_BLOCK_DATA;
	else
		smbcmd = I801_BLOCK_DATA;

578 579 580 581 582 583 584 585 586 587
	if (priv->features & FEATURE_IRQ) {
		priv->is_read = (read_write == I2C_SMBUS_READ);
		if (len == 1 && priv->is_read)
			smbcmd |= SMBHSTCNT_LAST_BYTE;
		priv->cmd = smbcmd | SMBHSTCNT_INTREN;
		priv->len = len;
		priv->count = 0;
		priv->data = &data->block[1];

		outb_p(priv->cmd | SMBHSTCNT_START, SMBHSTCNT(priv));
588 589 590 591 592 593 594 595
		result = wait_event_timeout(priv->waitq,
					    (status = priv->status),
					    adap->timeout);
		if (!result) {
			status = -ETIMEDOUT;
			dev_warn(&priv->pci_dev->dev,
				 "Timeout waiting for interrupt!\n");
		}
596 597 598 599
		priv->status = 0;
		return i801_check_post(priv, status);
	}

L
Linus Torvalds 已提交
600
	for (i = 1; i <= len; i++) {
601
		if (i == len && read_write == I2C_SMBUS_READ)
602
			smbcmd |= SMBHSTCNT_LAST_BYTE;
D
Daniel Kurtz 已提交
603
		outb_p(smbcmd, SMBHSTCNT(priv));
L
Linus Torvalds 已提交
604 605

		if (i == 1)
606
			outb_p(inb(SMBHSTCNT(priv)) | SMBHSTCNT_START,
607
			       SMBHSTCNT(priv));
L
Linus Torvalds 已提交
608

J
Jean Delvare 已提交
609 610 611
		status = i801_wait_byte_done(priv);
		if (status)
			goto exit;
L
Linus Torvalds 已提交
612

613 614
		if (i == 1 && read_write == I2C_SMBUS_READ
		 && command != I2C_SMBUS_I2C_BLOCK_DATA) {
615
			len = inb_p(SMBHSTDAT0(priv));
616
			if (len < 1 || len > I2C_SMBUS_BLOCK_MAX) {
617
				dev_err(&priv->pci_dev->dev,
618 619 620
					"Illegal SMBus block read size %d\n",
					len);
				/* Recover */
621 622 623 624 625
				while (inb_p(SMBHSTSTS(priv)) &
				       SMBHSTSTS_HOST_BUSY)
					outb_p(SMBHSTSTS_BYTE_DONE,
					       SMBHSTSTS(priv));
				outb_p(SMBHSTSTS_INTR, SMBHSTSTS(priv));
626
				return -EPROTO;
627
			}
L
Linus Torvalds 已提交
628 629 630 631 632
			data->block[0] = len;
		}

		/* Retrieve/store value in SMBBLKDAT */
		if (read_write == I2C_SMBUS_READ)
633
			data->block[i] = inb_p(SMBBLKDAT(priv));
L
Linus Torvalds 已提交
634
		if (read_write == I2C_SMBUS_WRITE && i+1 <= len)
635
			outb_p(data->block[i+1], SMBBLKDAT(priv));
L
Linus Torvalds 已提交
636

637
		/* signals SMBBLKDAT ready */
J
Jean Delvare 已提交
638
		outb_p(SMBHSTSTS_BYTE_DONE, SMBHSTSTS(priv));
L
Linus Torvalds 已提交
639
	}
640

J
Jean Delvare 已提交
641 642 643
	status = i801_wait_intr(priv);
exit:
	return i801_check_post(priv, status);
644
}
L
Linus Torvalds 已提交
645

646
static int i801_set_block_buffer_mode(struct i801_priv *priv)
647
{
648 649
	outb_p(inb_p(SMBAUXCTL(priv)) | SMBAUXCTL_E32B, SMBAUXCTL(priv));
	if ((inb_p(SMBAUXCTL(priv)) & SMBAUXCTL_E32B) == 0)
650
		return -EIO;
651 652 653 654
	return 0;
}

/* Block transaction function */
655 656
static int i801_block_transaction(struct i801_priv *priv,
				  union i2c_smbus_data *data, char read_write,
657 658 659 660 661 662 663 664
				  int command, int hwpec)
{
	int result = 0;
	unsigned char hostc;

	if (command == I2C_SMBUS_I2C_BLOCK_DATA) {
		if (read_write == I2C_SMBUS_WRITE) {
			/* set I2C_EN bit in configuration register */
665 666
			pci_read_config_byte(priv->pci_dev, SMBHSTCFG, &hostc);
			pci_write_config_byte(priv->pci_dev, SMBHSTCFG,
667
					      hostc | SMBHSTCFG_I2C_EN);
668 669
		} else if (!(priv->features & FEATURE_I2C_BLOCK_READ)) {
			dev_err(&priv->pci_dev->dev,
670
				"I2C block read is unsupported!\n");
671
			return -EOPNOTSUPP;
672 673 674
		}
	}

675 676
	if (read_write == I2C_SMBUS_WRITE
	 || command == I2C_SMBUS_I2C_BLOCK_DATA) {
677 678 679 680 681
		if (data->block[0] < 1)
			data->block[0] = 1;
		if (data->block[0] > I2C_SMBUS_BLOCK_MAX)
			data->block[0] = I2C_SMBUS_BLOCK_MAX;
	} else {
682
		data->block[0] = 32;	/* max for SMBus block reads */
683 684
	}

685 686 687
	/* Experience has shown that the block buffer can only be used for
	   SMBus (not I2C) block transactions, even though the datasheet
	   doesn't mention this limitation. */
688
	if ((priv->features & FEATURE_BLOCK_BUFFER)
689
	 && command != I2C_SMBUS_I2C_BLOCK_DATA
690 691 692
	 && i801_set_block_buffer_mode(priv) == 0)
		result = i801_block_transaction_by_block(priv, data,
							 read_write, hwpec);
693
	else
694 695
		result = i801_block_transaction_byte_by_byte(priv, data,
							     read_write,
696
							     command, hwpec);
697

698 699
	if (command == I2C_SMBUS_I2C_BLOCK_DATA
	 && read_write == I2C_SMBUS_WRITE) {
L
Linus Torvalds 已提交
700
		/* restore saved configuration register value */
701
		pci_write_config_byte(priv->pci_dev, SMBHSTCFG, hostc);
L
Linus Torvalds 已提交
702 703 704 705
	}
	return result;
}

706
/* Return negative errno on error. */
707
static s32 i801_access(struct i2c_adapter *adap, u16 addr,
L
Linus Torvalds 已提交
708
		       unsigned short flags, char read_write, u8 command,
709
		       int size, union i2c_smbus_data *data)
L
Linus Torvalds 已提交
710
{
711
	int hwpec;
L
Linus Torvalds 已提交
712 713
	int block = 0;
	int ret, xact = 0;
714
	struct i801_priv *priv = i2c_get_adapdata(adap);
L
Linus Torvalds 已提交
715

716
	hwpec = (priv->features & FEATURE_SMBUS_PEC) && (flags & I2C_CLIENT_PEC)
717 718
		&& size != I2C_SMBUS_QUICK
		&& size != I2C_SMBUS_I2C_BLOCK_DATA;
L
Linus Torvalds 已提交
719 720 721 722

	switch (size) {
	case I2C_SMBUS_QUICK:
		outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
723
		       SMBHSTADD(priv));
L
Linus Torvalds 已提交
724 725 726 727
		xact = I801_QUICK;
		break;
	case I2C_SMBUS_BYTE:
		outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
728
		       SMBHSTADD(priv));
L
Linus Torvalds 已提交
729
		if (read_write == I2C_SMBUS_WRITE)
730
			outb_p(command, SMBHSTCMD(priv));
L
Linus Torvalds 已提交
731 732 733 734
		xact = I801_BYTE;
		break;
	case I2C_SMBUS_BYTE_DATA:
		outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
735 736
		       SMBHSTADD(priv));
		outb_p(command, SMBHSTCMD(priv));
L
Linus Torvalds 已提交
737
		if (read_write == I2C_SMBUS_WRITE)
738
			outb_p(data->byte, SMBHSTDAT0(priv));
L
Linus Torvalds 已提交
739 740 741 742
		xact = I801_BYTE_DATA;
		break;
	case I2C_SMBUS_WORD_DATA:
		outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
743 744
		       SMBHSTADD(priv));
		outb_p(command, SMBHSTCMD(priv));
L
Linus Torvalds 已提交
745
		if (read_write == I2C_SMBUS_WRITE) {
746 747
			outb_p(data->word & 0xff, SMBHSTDAT0(priv));
			outb_p((data->word & 0xff00) >> 8, SMBHSTDAT1(priv));
L
Linus Torvalds 已提交
748 749 750 751 752
		}
		xact = I801_WORD_DATA;
		break;
	case I2C_SMBUS_BLOCK_DATA:
		outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
753 754
		       SMBHSTADD(priv));
		outb_p(command, SMBHSTCMD(priv));
L
Linus Torvalds 已提交
755 756
		block = 1;
		break;
757 758 759
	case I2C_SMBUS_I2C_BLOCK_DATA:
		/* NB: page 240 of ICH5 datasheet shows that the R/#W
		 * bit should be cleared here, even when reading */
760
		outb_p((addr & 0x7f) << 1, SMBHSTADD(priv));
761 762 763
		if (read_write == I2C_SMBUS_READ) {
			/* NB: page 240 of ICH5 datasheet also shows
			 * that DATA1 is the cmd field when reading */
764
			outb_p(command, SMBHSTDAT1(priv));
765
		} else
766
			outb_p(command, SMBHSTCMD(priv));
767 768
		block = 1;
		break;
L
Linus Torvalds 已提交
769
	default:
770 771
		dev_err(&priv->pci_dev->dev, "Unsupported transaction %d\n",
			size);
772
		return -EOPNOTSUPP;
L
Linus Torvalds 已提交
773 774
	}

O
Oleg Ryjkov 已提交
775
	if (hwpec)	/* enable/disable hardware PEC */
776
		outb_p(inb_p(SMBAUXCTL(priv)) | SMBAUXCTL_CRC, SMBAUXCTL(priv));
O
Oleg Ryjkov 已提交
777
	else
778 779
		outb_p(inb_p(SMBAUXCTL(priv)) & (~SMBAUXCTL_CRC),
		       SMBAUXCTL(priv));
780

781
	if (block)
782 783
		ret = i801_block_transaction(priv, data, read_write, size,
					     hwpec);
784
	else
D
Daniel Kurtz 已提交
785
		ret = i801_transaction(priv, xact);
L
Linus Torvalds 已提交
786

787
	/* Some BIOSes don't like it when PEC is enabled at reboot or resume
788 789
	   time, so we forcibly disable it after every transaction. Turn off
	   E32B for the same reason. */
790
	if (hwpec || block)
791 792
		outb_p(inb_p(SMBAUXCTL(priv)) &
		       ~(SMBAUXCTL_CRC | SMBAUXCTL_E32B), SMBAUXCTL(priv));
793

794
	if (block)
L
Linus Torvalds 已提交
795
		return ret;
796
	if (ret)
797
		return ret;
L
Linus Torvalds 已提交
798 799 800 801 802 803
	if ((read_write == I2C_SMBUS_WRITE) || (xact == I801_QUICK))
		return 0;

	switch (xact & 0x7f) {
	case I801_BYTE:	/* Result put in SMBHSTDAT0 */
	case I801_BYTE_DATA:
804
		data->byte = inb_p(SMBHSTDAT0(priv));
L
Linus Torvalds 已提交
805 806
		break;
	case I801_WORD_DATA:
807 808
		data->word = inb_p(SMBHSTDAT0(priv)) +
			     (inb_p(SMBHSTDAT1(priv)) << 8);
L
Linus Torvalds 已提交
809 810 811 812 813 814 815 816
		break;
	}
	return 0;
}


static u32 i801_func(struct i2c_adapter *adapter)
{
817 818
	struct i801_priv *priv = i2c_get_adapdata(adapter);

L
Linus Torvalds 已提交
819
	return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
820 821
	       I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
	       I2C_FUNC_SMBUS_BLOCK_DATA | I2C_FUNC_SMBUS_WRITE_I2C_BLOCK |
822 823
	       ((priv->features & FEATURE_SMBUS_PEC) ? I2C_FUNC_SMBUS_PEC : 0) |
	       ((priv->features & FEATURE_I2C_BLOCK_READ) ?
824
		I2C_FUNC_SMBUS_READ_I2C_BLOCK : 0);
L
Linus Torvalds 已提交
825 826
}

827
static const struct i2c_algorithm smbus_algorithm = {
L
Linus Torvalds 已提交
828 829 830 831
	.smbus_xfer	= i801_access,
	.functionality	= i801_func,
};

832
static const struct pci_device_id i801_ids[] = {
L
Linus Torvalds 已提交
833 834 835 836 837 838 839 840 841
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_3) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_3) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_2) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_3) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_3) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_3) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_4) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_16) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_17) },
842
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_17) },
843
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_5) },
844
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_6) },
845
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EP80579_1) },
846 847
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_4) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_5) },
848 849
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_5_3400_SERIES_SMBUS) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_COUGARPOINT_SMBUS) },
850
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS) },
851 852 853
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF0) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF1) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF2) },
854
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_DH89XXCC_SMBUS) },
855
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PANTHERPOINT_SMBUS) },
856
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LYNXPOINT_SMBUS) },
857
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_SMBUS) },
858
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_AVOTON_SMBUS) },
859 860 861 862
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS0) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS1) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS2) },
863
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_COLETOCREEK_SMBUS) },
864
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WILDCATPOINT_SMBUS) },
865
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_SMBUS) },
866
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BAYTRAIL_SMBUS) },
867
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BRASWELL_SMBUS) },
868
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_SMBUS) },
869
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_SMBUS) },
870
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_DNV_SMBUS) },
871
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BROXTON_SMBUS) },
L
Linus Torvalds 已提交
872 873 874
	{ 0, }
};

875
MODULE_DEVICE_TABLE(pci, i801_ids);
L
Linus Torvalds 已提交
876

877
#if defined CONFIG_X86 && defined CONFIG_DMI
878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907
static unsigned char apanel_addr;

/* Scan the system ROM for the signature "FJKEYINF" */
static __init const void __iomem *bios_signature(const void __iomem *bios)
{
	ssize_t offset;
	const unsigned char signature[] = "FJKEYINF";

	for (offset = 0; offset < 0x10000; offset += 0x10) {
		if (check_signature(bios + offset, signature,
				    sizeof(signature)-1))
			return bios + offset;
	}
	return NULL;
}

static void __init input_apanel_init(void)
{
	void __iomem *bios;
	const void __iomem *p;

	bios = ioremap(0xF0000, 0x10000); /* Can't fail */
	p = bios_signature(bios);
	if (p) {
		/* just use the first address */
		apanel_addr = readb(p + 8 + 3) >> 1;
	}
	iounmap(bios);
}

908 909 910 911 912 913 914
struct dmi_onboard_device_info {
	const char *name;
	u8 type;
	unsigned short i2c_addr;
	const char *i2c_type;
};

915
static const struct dmi_onboard_device_info dmi_devices[] = {
916 917 918 919 920
	{ "Syleus", DMI_DEV_TYPE_OTHER, 0x73, "fscsyl" },
	{ "Hermes", DMI_DEV_TYPE_OTHER, 0x73, "fscher" },
	{ "Hades",  DMI_DEV_TYPE_OTHER, 0x73, "fschds" },
};

921 922
static void dmi_check_onboard_device(u8 type, const char *name,
				     struct i2c_adapter *adap)
923 924 925 926 927 928 929 930
{
	int i;
	struct i2c_board_info info;

	for (i = 0; i < ARRAY_SIZE(dmi_devices); i++) {
		/* & ~0x80, ignore enabled/disabled bit */
		if ((type & ~0x80) != dmi_devices[i].type)
			continue;
931
		if (strcasecmp(name, dmi_devices[i].name))
932 933 934 935 936 937 938 939 940 941 942 943 944
			continue;

		memset(&info, 0, sizeof(struct i2c_board_info));
		info.addr = dmi_devices[i].i2c_addr;
		strlcpy(info.type, dmi_devices[i].i2c_type, I2C_NAME_SIZE);
		i2c_new_device(adap, &info);
		break;
	}
}

/* We use our own function to check for onboard devices instead of
   dmi_find_device() as some buggy BIOS's have the devices we are interested
   in marked as disabled */
945
static void dmi_check_onboard_devices(const struct dmi_header *dm, void *adap)
946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972
{
	int i, count;

	if (dm->type != 10)
		return;

	count = (dm->length - sizeof(struct dmi_header)) / 2;
	for (i = 0; i < count; i++) {
		const u8 *d = (char *)(dm + 1) + (i * 2);
		const char *name = ((char *) dm) + dm->length;
		u8 type = d[0];
		u8 s = d[1];

		if (!s)
			continue;
		s--;
		while (s > 0 && name[0]) {
			name += strlen(name) + 1;
			s--;
		}
		if (name[0] == 0) /* Bogus string reference */
			continue;

		dmi_check_onboard_device(type, name, adap);
	}
}

973
/* Register optional slaves */
974
static void i801_probe_optional_slaves(struct i801_priv *priv)
975 976 977 978 979 980 981 982 983 984 985 986 987
{
	/* Only register slaves on main SMBus channel */
	if (priv->features & FEATURE_IDF)
		return;

	if (apanel_addr) {
		struct i2c_board_info info;

		memset(&info, 0, sizeof(struct i2c_board_info));
		info.addr = apanel_addr;
		strlcpy(info.type, "fujitsu_apanel", I2C_NAME_SIZE);
		i2c_new_device(&priv->adapter, &info);
	}
988

989 990 991
	if (dmi_name_in_vendors("FUJITSU"))
		dmi_walk(dmi_check_onboard_devices, &priv->adapter);
}
992 993
#else
static void __init input_apanel_init(void) {}
994
static void i801_probe_optional_slaves(struct i801_priv *priv) {}
995
#endif	/* CONFIG_X86 && CONFIG_DMI */
996

997 998
#if (defined CONFIG_I2C_MUX_GPIO || defined CONFIG_I2C_MUX_GPIO_MODULE) && \
		defined CONFIG_DMI
999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
static struct i801_mux_config i801_mux_config_asus_z8_d12 = {
	.gpio_chip = "gpio_ich",
	.values = { 0x02, 0x03 },
	.n_values = 2,
	.classes = { I2C_CLASS_SPD, I2C_CLASS_SPD },
	.gpios = { 52, 53 },
	.n_gpios = 2,
};

static struct i801_mux_config i801_mux_config_asus_z8_d18 = {
	.gpio_chip = "gpio_ich",
	.values = { 0x02, 0x03, 0x01 },
	.n_values = 3,
	.classes = { I2C_CLASS_SPD, I2C_CLASS_SPD, I2C_CLASS_SPD },
	.gpios = { 52, 53 },
	.n_gpios = 2,
};

1017
static const struct dmi_system_id mux_dmi_table[] = {
1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
	{
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
			DMI_MATCH(DMI_BOARD_NAME, "Z8NA-D6(C)"),
		},
		.driver_data = &i801_mux_config_asus_z8_d12,
	},
	{
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
			DMI_MATCH(DMI_BOARD_NAME, "Z8P(N)E-D12(X)"),
		},
		.driver_data = &i801_mux_config_asus_z8_d12,
	},
	{
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
			DMI_MATCH(DMI_BOARD_NAME, "Z8NH-D12"),
		},
		.driver_data = &i801_mux_config_asus_z8_d12,
	},
	{
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
			DMI_MATCH(DMI_BOARD_NAME, "Z8PH-D12/IFB"),
		},
		.driver_data = &i801_mux_config_asus_z8_d12,
	},
	{
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
			DMI_MATCH(DMI_BOARD_NAME, "Z8NR-D12"),
		},
		.driver_data = &i801_mux_config_asus_z8_d12,
	},
	{
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
			DMI_MATCH(DMI_BOARD_NAME, "Z8P(N)H-D12"),
		},
		.driver_data = &i801_mux_config_asus_z8_d12,
	},
	{
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
			DMI_MATCH(DMI_BOARD_NAME, "Z8PG-D18"),
		},
		.driver_data = &i801_mux_config_asus_z8_d18,
	},
	{
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
			DMI_MATCH(DMI_BOARD_NAME, "Z8PE-D18"),
		},
		.driver_data = &i801_mux_config_asus_z8_d18,
	},
	{
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
			DMI_MATCH(DMI_BOARD_NAME, "Z8PS-D12"),
		},
		.driver_data = &i801_mux_config_asus_z8_d12,
	},
	{ }
};

/* Setup multiplexing if needed */
1085
static int i801_add_mux(struct i801_priv *priv)
1086 1087 1088 1089
{
	struct device *dev = &priv->adapter.dev;
	const struct i801_mux_config *mux_config;
	struct i2c_mux_gpio_platform_data gpio_data;
1090
	int err;
1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101

	if (!priv->mux_drvdata)
		return 0;
	mux_config = priv->mux_drvdata;

	/* Prepare the platform data */
	memset(&gpio_data, 0, sizeof(struct i2c_mux_gpio_platform_data));
	gpio_data.parent = priv->adapter.nr;
	gpio_data.values = mux_config->values;
	gpio_data.n_values = mux_config->n_values;
	gpio_data.classes = mux_config->classes;
1102 1103
	gpio_data.gpio_chip = mux_config->gpio_chip;
	gpio_data.gpios = mux_config->gpios;
1104 1105 1106 1107 1108
	gpio_data.n_gpios = mux_config->n_gpios;
	gpio_data.idle = I2C_MUX_GPIO_NO_IDLE;

	/* Register the mux device */
	priv->mux_pdev = platform_device_register_data(dev, "i2c-mux-gpio",
1109
				PLATFORM_DEVID_AUTO, &gpio_data,
1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120
				sizeof(struct i2c_mux_gpio_platform_data));
	if (IS_ERR(priv->mux_pdev)) {
		err = PTR_ERR(priv->mux_pdev);
		priv->mux_pdev = NULL;
		dev_err(dev, "Failed to register i2c-mux-gpio device\n");
		return err;
	}

	return 0;
}

1121
static void i801_del_mux(struct i801_priv *priv)
1122 1123 1124 1125 1126
{
	if (priv->mux_pdev)
		platform_device_unregister(priv->mux_pdev);
}

1127
static unsigned int i801_get_adapter_class(struct i801_priv *priv)
1128 1129 1130 1131 1132 1133 1134 1135
{
	const struct dmi_system_id *id;
	const struct i801_mux_config *mux_config;
	unsigned int class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
	int i;

	id = dmi_first_match(mux_dmi_table);
	if (id) {
J
Jean Delvare 已提交
1136
		/* Remove branch classes from trunk */
1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
		mux_config = id->driver_data;
		for (i = 0; i < mux_config->n_values; i++)
			class &= ~mux_config->classes[i];

		/* Remember for later */
		priv->mux_drvdata = mux_config;
	}

	return class;
}
#else
static inline int i801_add_mux(struct i801_priv *priv) { return 0; }
static inline void i801_del_mux(struct i801_priv *priv) { }

static inline unsigned int i801_get_adapter_class(struct i801_priv *priv)
{
	return I2C_CLASS_HWMON | I2C_CLASS_SPD;
}
#endif

1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
static const struct itco_wdt_platform_data tco_platform_data = {
	.name = "Intel PCH",
	.version = 4,
};

static DEFINE_SPINLOCK(p2sb_spinlock);

static void i801_add_tco(struct i801_priv *priv)
{
	struct pci_dev *pci_dev = priv->pci_dev;
	struct resource tco_res[3], *res;
	struct platform_device *pdev;
	unsigned int devfn;
	u32 tco_base, tco_ctl;
	u32 base_addr, ctrl_val;
	u64 base64_addr;

	if (!(priv->features & FEATURE_TCO))
		return;

	pci_read_config_dword(pci_dev, TCOBASE, &tco_base);
	pci_read_config_dword(pci_dev, TCOCTL, &tco_ctl);
	if (!(tco_ctl & TCOCTL_EN))
		return;

	memset(tco_res, 0, sizeof(tco_res));

	res = &tco_res[ICH_RES_IO_TCO];
	res->start = tco_base & ~1;
	res->end = res->start + 32 - 1;
	res->flags = IORESOURCE_IO;

	/*
	 * Power Management registers.
	 */
	devfn = PCI_DEVFN(PCI_SLOT(pci_dev->devfn), 2);
	pci_bus_read_config_dword(pci_dev->bus, devfn, ACPIBASE, &base_addr);

	res = &tco_res[ICH_RES_IO_SMI];
	res->start = (base_addr & ~1) + ACPIBASE_SMI_OFF;
	res->end = res->start + 3;
	res->flags = IORESOURCE_IO;

	/*
	 * Enable the ACPI I/O space.
	 */
	pci_bus_read_config_dword(pci_dev->bus, devfn, ACPICTRL, &ctrl_val);
	ctrl_val |= ACPICTRL_EN;
	pci_bus_write_config_dword(pci_dev->bus, devfn, ACPICTRL, ctrl_val);

	/*
	 * We must access the NO_REBOOT bit over the Primary to Sideband
	 * bridge (P2SB). The BIOS prevents the P2SB device from being
	 * enumerated by the PCI subsystem, so we need to unhide/hide it
	 * to lookup the P2SB BAR.
	 */
	spin_lock(&p2sb_spinlock);

	devfn = PCI_DEVFN(PCI_SLOT(pci_dev->devfn), 1);

	/* Unhide the P2SB device */
	pci_bus_write_config_byte(pci_dev->bus, devfn, 0xe1, 0x0);

	pci_bus_read_config_dword(pci_dev->bus, devfn, SBREG_BAR, &base_addr);
	base64_addr = base_addr & 0xfffffff0;

	pci_bus_read_config_dword(pci_dev->bus, devfn, SBREG_BAR + 0x4, &base_addr);
	base64_addr |= (u64)base_addr << 32;

	/* Hide the P2SB device */
	pci_bus_write_config_byte(pci_dev->bus, devfn, 0xe1, 0x1);
	spin_unlock(&p2sb_spinlock);

	res = &tco_res[ICH_RES_MEM_OFF];
	res->start = (resource_size_t)base64_addr + SBREG_SMBCTRL;
	res->end = res->start + 3;
	res->flags = IORESOURCE_MEM;

	pdev = platform_device_register_resndata(&pci_dev->dev, "iTCO_wdt", -1,
						 tco_res, 3, &tco_platform_data,
						 sizeof(tco_platform_data));
	if (IS_ERR(pdev)) {
		dev_warn(&pci_dev->dev, "failed to create iTCO device\n");
		return;
	}

	priv->tco_pdev = pdev;
}

1246
static int i801_probe(struct pci_dev *dev, const struct pci_device_id *id)
L
Linus Torvalds 已提交
1247
{
1248
	unsigned char temp;
1249
	int err, i;
1250 1251
	struct i801_priv *priv;

1252
	priv = devm_kzalloc(&dev->dev, sizeof(*priv), GFP_KERNEL);
1253 1254 1255 1256 1257
	if (!priv)
		return -ENOMEM;

	i2c_set_adapdata(&priv->adapter, priv);
	priv->adapter.owner = THIS_MODULE;
1258
	priv->adapter.class = i801_get_adapter_class(priv);
1259
	priv->adapter.algo = &smbus_algorithm;
1260 1261 1262
	priv->adapter.dev.parent = &dev->dev;
	ACPI_COMPANION_SET(&priv->adapter.dev, ACPI_COMPANION(&dev->dev));
	priv->adapter.retries = 3;
L
Linus Torvalds 已提交
1263

1264
	priv->pci_dev = dev;
1265
	switch (dev->device) {
1266 1267
	case PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_SMBUS:
	case PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_SMBUS:
1268
	case PCI_DEVICE_ID_INTEL_DNV_SMBUS:
1269 1270 1271 1272 1273 1274 1275
		priv->features |= FEATURE_I2C_BLOCK_READ;
		priv->features |= FEATURE_IRQ;
		priv->features |= FEATURE_SMBUS_PEC;
		priv->features |= FEATURE_BLOCK_BUFFER;
		priv->features |= FEATURE_TCO;
		break;

1276 1277 1278
	case PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF0:
	case PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF1:
	case PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF2:
1279 1280 1281
	case PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS0:
	case PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS1:
	case PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS2:
1282 1283
		priv->features |= FEATURE_IDF;
		/* fall through */
1284
	default:
1285
		priv->features |= FEATURE_I2C_BLOCK_READ;
1286
		priv->features |= FEATURE_IRQ;
1287 1288
		/* fall through */
	case PCI_DEVICE_ID_INTEL_82801DB_3:
1289 1290
		priv->features |= FEATURE_SMBUS_PEC;
		priv->features |= FEATURE_BLOCK_BUFFER;
1291 1292 1293 1294 1295
		/* fall through */
	case PCI_DEVICE_ID_INTEL_82801CA_3:
	case PCI_DEVICE_ID_INTEL_82801BA_2:
	case PCI_DEVICE_ID_INTEL_82801AB_3:
	case PCI_DEVICE_ID_INTEL_82801AA_3:
1296 1297
		break;
	}
1298

1299 1300
	/* Disable features on user request */
	for (i = 0; i < ARRAY_SIZE(i801_feature_names); i++) {
1301
		if (priv->features & disable_features & (1 << i))
1302 1303 1304
			dev_notice(&dev->dev, "%s disabled by user\n",
				   i801_feature_names[i]);
	}
1305
	priv->features &= ~disable_features;
1306

1307
	err = pcim_enable_device(dev);
1308 1309 1310
	if (err) {
		dev_err(&dev->dev, "Failed to enable SMBus PCI device (%d)\n",
			err);
1311
		return err;
1312
	}
1313
	pcim_pin_device(dev);
1314 1315

	/* Determine the address of the SMBus area */
1316 1317
	priv->smba = pci_resource_start(dev, SMBBAR);
	if (!priv->smba) {
1318 1319
		dev_err(&dev->dev,
			"SMBus base address uninitialized, upgrade BIOS\n");
1320
		return -ENODEV;
1321 1322
	}

1323
	err = acpi_check_resource_conflict(&dev->resource[SMBBAR]);
1324
	if (err) {
1325
		return -ENODEV;
1326
	}
1327

1328 1329
	err = pcim_iomap_regions(dev, 1 << SMBBAR,
				 dev_driver_string(&dev->dev));
1330
	if (err) {
1331 1332 1333
		dev_err(&dev->dev,
			"Failed to request SMBus region 0x%lx-0x%Lx\n",
			priv->smba,
1334
			(unsigned long long)pci_resource_end(dev, SMBBAR));
1335
		return err;
1336 1337
	}

1338 1339
	pci_read_config_byte(priv->pci_dev, SMBHSTCFG, &temp);
	priv->original_hstcfg = temp;
1340 1341 1342 1343 1344
	temp &= ~SMBHSTCFG_I2C_EN;	/* SMBus timing */
	if (!(temp & SMBHSTCFG_HST_EN)) {
		dev_info(&dev->dev, "Enabling SMBus device\n");
		temp |= SMBHSTCFG_HST_EN;
	}
1345
	pci_write_config_byte(priv->pci_dev, SMBHSTCFG, temp);
1346

1347
	if (temp & SMBHSTCFG_SMB_SMI_EN) {
1348
		dev_dbg(&dev->dev, "SMBus using interrupt SMI#\n");
1349 1350 1351
		/* Disable SMBus interrupt feature if SMBus using SMI# */
		priv->features &= ~FEATURE_IRQ;
	}
L
Linus Torvalds 已提交
1352

1353
	/* Clear special mode bits */
1354 1355 1356
	if (priv->features & (FEATURE_SMBUS_PEC | FEATURE_BLOCK_BUFFER))
		outb_p(inb_p(SMBAUXCTL(priv)) &
		       ~(SMBAUXCTL_CRC | SMBAUXCTL_E32B), SMBAUXCTL(priv));
1357

1358 1359 1360
	/* Default timeout in interrupt mode: 200 ms */
	priv->adapter.timeout = HZ / 5;

1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376
	if (priv->features & FEATURE_IRQ) {
		u16 pcictl, pcists;

		/* Complain if an interrupt is already pending */
		pci_read_config_word(priv->pci_dev, SMBPCISTS, &pcists);
		if (pcists & SMBPCISTS_INTS)
			dev_warn(&dev->dev, "An interrupt is pending!\n");

		/* Check if interrupts have been disabled */
		pci_read_config_word(priv->pci_dev, SMBPCICTL, &pcictl);
		if (pcictl & SMBPCICTL_INTDIS) {
			dev_info(&dev->dev, "Interrupts are disabled\n");
			priv->features &= ~FEATURE_IRQ;
		}
	}

1377 1378 1379
	if (priv->features & FEATURE_IRQ) {
		init_waitqueue_head(&priv->waitq);

1380 1381 1382
		err = devm_request_irq(&dev->dev, dev->irq, i801_isr,
				       IRQF_SHARED,
				       dev_driver_string(&dev->dev), priv);
1383 1384 1385
		if (err) {
			dev_err(&dev->dev, "Failed to allocate irq %d: %d\n",
				dev->irq, err);
1386
			priv->features &= ~FEATURE_IRQ;
1387 1388
		}
	}
1389 1390
	dev_info(&dev->dev, "SMBus using %s\n",
		 priv->features & FEATURE_IRQ ? "PCI interrupt" : "polling");
1391

1392 1393
	i801_add_tco(priv);

1394 1395 1396
	snprintf(priv->adapter.name, sizeof(priv->adapter.name),
		"SMBus I801 adapter at %04lx", priv->smba);
	err = i2c_add_adapter(&priv->adapter);
1397 1398
	if (err) {
		dev_err(&dev->dev, "Failed to add SMBus adapter\n");
1399
		return err;
1400
	}
1401

1402
	i801_probe_optional_slaves(priv);
1403 1404
	/* We ignore errors - multiplexing is optional */
	i801_add_mux(priv);
1405

1406
	pci_set_drvdata(dev, priv);
1407

1408
	return 0;
L
Linus Torvalds 已提交
1409 1410
}

1411
static void i801_remove(struct pci_dev *dev)
L
Linus Torvalds 已提交
1412
{
1413 1414
	struct i801_priv *priv = pci_get_drvdata(dev);

1415
	i801_del_mux(priv);
1416 1417
	i2c_del_adapter(&priv->adapter);
	pci_write_config_byte(dev, SMBHSTCFG, priv->original_hstcfg);
1418

1419 1420
	platform_device_unregister(priv->tco_pdev);

1421 1422 1423 1424
	/*
	 * do not call pci_disable_device(dev) since it can cause hard hangs on
	 * some systems during power-off (eg. Fujitsu-Siemens Lifebook E8010)
	 */
L
Linus Torvalds 已提交
1425 1426
}

1427 1428 1429
#ifdef CONFIG_PM
static int i801_suspend(struct pci_dev *dev, pm_message_t mesg)
{
1430 1431
	struct i801_priv *priv = pci_get_drvdata(dev);

1432
	pci_save_state(dev);
1433
	pci_write_config_byte(dev, SMBHSTCFG, priv->original_hstcfg);
1434 1435 1436 1437 1438 1439 1440 1441
	pci_set_power_state(dev, pci_choose_state(dev, mesg));
	return 0;
}

static int i801_resume(struct pci_dev *dev)
{
	pci_set_power_state(dev, PCI_D0);
	pci_restore_state(dev);
1442
	return 0;
1443 1444 1445 1446 1447 1448
}
#else
#define i801_suspend NULL
#define i801_resume NULL
#endif

L
Linus Torvalds 已提交
1449 1450 1451 1452
static struct pci_driver i801_driver = {
	.name		= "i801_smbus",
	.id_table	= i801_ids,
	.probe		= i801_probe,
1453
	.remove		= i801_remove,
1454 1455
	.suspend	= i801_suspend,
	.resume		= i801_resume,
L
Linus Torvalds 已提交
1456 1457 1458 1459
};

static int __init i2c_i801_init(void)
{
1460 1461
	if (dmi_name_in_vendors("FUJITSU"))
		input_apanel_init();
L
Linus Torvalds 已提交
1462 1463 1464 1465 1466 1467 1468 1469
	return pci_register_driver(&i801_driver);
}

static void __exit i2c_i801_exit(void)
{
	pci_unregister_driver(&i801_driver);
}

1470
MODULE_AUTHOR("Mark D. Studebaker <mdsxyz123@yahoo.com>, Jean Delvare <jdelvare@suse.de>");
L
Linus Torvalds 已提交
1471 1472 1473 1474 1475
MODULE_DESCRIPTION("I801 SMBus driver");
MODULE_LICENSE("GPL");

module_init(i2c_i801_init);
module_exit(i2c_i801_exit);