i2c-i801.c 42.2 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4
/*
    Copyright (c) 1998 - 2002  Frodo Looijaard <frodol@dds.nl>,
    Philip Edelbrock <phil@netroedge.com>, and Mark D. Studebaker
    <mdsxyz123@yahoo.com>
5
    Copyright (C) 2007 - 2014  Jean Delvare <jdelvare@suse.de>
6 7
    Copyright (C) 2010         Intel Corporation,
                               David Woodhouse <dwmw2@infradead.org>
L
Linus Torvalds 已提交
8 9 10 11 12 13 14 15 16 17 18 19 20

    This program is free software; you can redistribute it and/or modify
    it under the terms of the GNU General Public License as published by
    the Free Software Foundation; either version 2 of the License, or
    (at your option) any later version.

    This program is distributed in the hope that it will be useful,
    but WITHOUT ANY WARRANTY; without even the implied warranty of
    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
    GNU General Public License for more details.
*/

/*
21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57
 * Supports the following Intel I/O Controller Hubs (ICH):
 *
 *					I/O			Block	I2C
 *					region	SMBus	Block	proc.	block
 * Chip name			PCI ID	size	PEC	buffer	call	read
 * ---------------------------------------------------------------------------
 * 82801AA (ICH)		0x2413	16	no	no	no	no
 * 82801AB (ICH0)		0x2423	16	no	no	no	no
 * 82801BA (ICH2)		0x2443	16	no	no	no	no
 * 82801CA (ICH3)		0x2483	32	soft	no	no	no
 * 82801DB (ICH4)		0x24c3	32	hard	yes	no	no
 * 82801E (ICH5)		0x24d3	32	hard	yes	yes	yes
 * 6300ESB			0x25a4	32	hard	yes	yes	yes
 * 82801F (ICH6)		0x266a	32	hard	yes	yes	yes
 * 6310ESB/6320ESB		0x269b	32	hard	yes	yes	yes
 * 82801G (ICH7)		0x27da	32	hard	yes	yes	yes
 * 82801H (ICH8)		0x283e	32	hard	yes	yes	yes
 * 82801I (ICH9)		0x2930	32	hard	yes	yes	yes
 * EP80579 (Tolapai)		0x5032	32	hard	yes	yes	yes
 * ICH10			0x3a30	32	hard	yes	yes	yes
 * ICH10			0x3a60	32	hard	yes	yes	yes
 * 5/3400 Series (PCH)		0x3b30	32	hard	yes	yes	yes
 * 6 Series (PCH)		0x1c22	32	hard	yes	yes	yes
 * Patsburg (PCH)		0x1d22	32	hard	yes	yes	yes
 * Patsburg (PCH) IDF		0x1d70	32	hard	yes	yes	yes
 * Patsburg (PCH) IDF		0x1d71	32	hard	yes	yes	yes
 * Patsburg (PCH) IDF		0x1d72	32	hard	yes	yes	yes
 * DH89xxCC (PCH)		0x2330	32	hard	yes	yes	yes
 * Panther Point (PCH)		0x1e22	32	hard	yes	yes	yes
 * Lynx Point (PCH)		0x8c22	32	hard	yes	yes	yes
 * Lynx Point-LP (PCH)		0x9c22	32	hard	yes	yes	yes
 * Avoton (SOC)			0x1f3c	32	hard	yes	yes	yes
 * Wellsburg (PCH)		0x8d22	32	hard	yes	yes	yes
 * Wellsburg (PCH) MS		0x8d7d	32	hard	yes	yes	yes
 * Wellsburg (PCH) MS		0x8d7e	32	hard	yes	yes	yes
 * Wellsburg (PCH) MS		0x8d7f	32	hard	yes	yes	yes
 * Coleto Creek (PCH)		0x23b0	32	hard	yes	yes	yes
58
 * Wildcat Point (PCH)		0x8ca2	32	hard	yes	yes	yes
59 60
 * Wildcat Point-LP (PCH)	0x9ca2	32	hard	yes	yes	yes
 * BayTrail (SOC)		0x0f12	32	hard	yes	yes	yes
61
 * Sunrise Point-H (PCH) 	0xa123  32	hard	yes	yes	yes
62
 * Sunrise Point-LP (PCH)	0x9d23	32	hard	yes	yes	yes
63 64 65 66 67 68 69 70 71 72 73 74
 *
 * Features supported by this driver:
 * Software PEC				no
 * Hardware PEC				yes
 * Block buffer				yes
 * Block process call transaction	no
 * I2C block read transaction		yes (doesn't use the block buffer)
 * Slave mode				no
 * Interrupt processing			yes
 *
 * See the file Documentation/i2c/busses/i2c-i801 for details.
 */
L
Linus Torvalds 已提交
75

76
#include <linux/interrupt.h>
L
Linus Torvalds 已提交
77 78 79 80 81 82 83 84
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/kernel.h>
#include <linux/stddef.h>
#include <linux/delay.h>
#include <linux/ioport.h>
#include <linux/init.h>
#include <linux/i2c.h>
85
#include <linux/acpi.h>
86
#include <linux/io.h>
87
#include <linux/dmi.h>
B
Ben Hutchings 已提交
88
#include <linux/slab.h>
89
#include <linux/wait.h>
90
#include <linux/err.h>
91 92
#include <linux/platform_device.h>
#include <linux/platform_data/itco_wdt.h>
93

94 95
#if (defined CONFIG_I2C_MUX_GPIO || defined CONFIG_I2C_MUX_GPIO_MODULE) && \
		defined CONFIG_DMI
96 97 98
#include <linux/gpio.h>
#include <linux/i2c-mux-gpio.h>
#endif
L
Linus Torvalds 已提交
99 100

/* I801 SMBus address offsets */
101 102 103 104 105 106 107 108 109 110
#define SMBHSTSTS(p)	(0 + (p)->smba)
#define SMBHSTCNT(p)	(2 + (p)->smba)
#define SMBHSTCMD(p)	(3 + (p)->smba)
#define SMBHSTADD(p)	(4 + (p)->smba)
#define SMBHSTDAT0(p)	(5 + (p)->smba)
#define SMBHSTDAT1(p)	(6 + (p)->smba)
#define SMBBLKDAT(p)	(7 + (p)->smba)
#define SMBPEC(p)	(8 + (p)->smba)		/* ICH3 and later */
#define SMBAUXSTS(p)	(12 + (p)->smba)	/* ICH4 and later */
#define SMBAUXCTL(p)	(13 + (p)->smba)	/* ICH4 and later */
L
Linus Torvalds 已提交
111 112

/* PCI Address Constants */
113
#define SMBBAR		4
114
#define SMBPCICTL	0x004
115
#define SMBPCISTS	0x006
L
Linus Torvalds 已提交
116
#define SMBHSTCFG	0x040
117 118 119 120 121 122 123 124 125 126
#define TCOBASE		0x050
#define TCOCTL		0x054

#define ACPIBASE		0x040
#define ACPIBASE_SMI_OFF	0x030
#define ACPICTRL		0x044
#define ACPICTRL_EN		0x080

#define SBREG_BAR		0x10
#define SBREG_SMBCTRL		0xc6000c
L
Linus Torvalds 已提交
127

128 129 130
/* Host status bits for SMBPCISTS */
#define SMBPCISTS_INTS		0x08

131 132 133
/* Control bits for SMBPCICTL */
#define SMBPCICTL_INTDIS	0x0400

L
Linus Torvalds 已提交
134 135 136 137 138
/* Host configuration bits for SMBHSTCFG */
#define SMBHSTCFG_HST_EN	1
#define SMBHSTCFG_SMB_SMI_EN	2
#define SMBHSTCFG_I2C_EN	4

139 140 141
/* TCO configuration bits for TCOCTL */
#define TCOCTL_EN		0x0100

L
Lucas De Marchi 已提交
142
/* Auxiliary control register bits, ICH4+ only */
O
Oleg Ryjkov 已提交
143 144 145
#define SMBAUXCTL_CRC		1
#define SMBAUXCTL_E32B		2

L
Linus Torvalds 已提交
146
/* Other settings */
147
#define MAX_RETRIES		400
L
Linus Torvalds 已提交
148 149 150 151 152 153

/* I801 command constants */
#define I801_QUICK		0x00
#define I801_BYTE		0x04
#define I801_BYTE_DATA		0x08
#define I801_WORD_DATA		0x0C
154
#define I801_PROC_CALL		0x10	/* unimplemented */
L
Linus Torvalds 已提交
155
#define I801_BLOCK_DATA		0x14
156
#define I801_I2C_BLOCK_DATA	0x18	/* ICH5 and later */
157 158 159 160 161 162 163

/* I801 Host Control register bits */
#define SMBHSTCNT_INTREN	0x01
#define SMBHSTCNT_KILL		0x02
#define SMBHSTCNT_LAST_BYTE	0x20
#define SMBHSTCNT_START		0x40
#define SMBHSTCNT_PEC_EN	0x80	/* ICH3 and later */
L
Linus Torvalds 已提交
164

O
Oleg Ryjkov 已提交
165 166 167 168 169 170 171 172 173
/* I801 Hosts Status register bits */
#define SMBHSTSTS_BYTE_DONE	0x80
#define SMBHSTSTS_INUSE_STS	0x40
#define SMBHSTSTS_SMBALERT_STS	0x20
#define SMBHSTSTS_FAILED	0x10
#define SMBHSTSTS_BUS_ERR	0x08
#define SMBHSTSTS_DEV_ERR	0x04
#define SMBHSTSTS_INTR		0x02
#define SMBHSTSTS_HOST_BUSY	0x01
L
Linus Torvalds 已提交
174

175 176 177 178 179
#define STATUS_ERROR_FLAGS	(SMBHSTSTS_FAILED | SMBHSTSTS_BUS_ERR | \
				 SMBHSTSTS_DEV_ERR)

#define STATUS_FLAGS		(SMBHSTSTS_BYTE_DONE | SMBHSTSTS_INTR | \
				 STATUS_ERROR_FLAGS)
180

181
/* Older devices have their ID defined in <linux/pci_ids.h> */
182
#define PCI_DEVICE_ID_INTEL_BAYTRAIL_SMBUS		0x0f12
183
#define PCI_DEVICE_ID_INTEL_BRASWELL_SMBUS		0x2292
184 185
#define PCI_DEVICE_ID_INTEL_COUGARPOINT_SMBUS		0x1c22
#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS		0x1d22
186
/* Patsburg also has three 'Integrated Device Function' SMBus controllers */
187 188 189 190 191 192 193 194 195
#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF0		0x1d70
#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF1		0x1d71
#define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF2		0x1d72
#define PCI_DEVICE_ID_INTEL_PANTHERPOINT_SMBUS		0x1e22
#define PCI_DEVICE_ID_INTEL_AVOTON_SMBUS		0x1f3c
#define PCI_DEVICE_ID_INTEL_DH89XXCC_SMBUS		0x2330
#define PCI_DEVICE_ID_INTEL_COLETOCREEK_SMBUS		0x23b0
#define PCI_DEVICE_ID_INTEL_5_3400_SERIES_SMBUS		0x3b30
#define PCI_DEVICE_ID_INTEL_LYNXPOINT_SMBUS		0x8c22
196
#define PCI_DEVICE_ID_INTEL_WILDCATPOINT_SMBUS		0x8ca2
197 198 199 200 201
#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS		0x8d22
#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS0		0x8d7d
#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS1		0x8d7e
#define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS2		0x8d7f
#define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_SMBUS		0x9c22
202
#define PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_SMBUS	0x9ca2
203
#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_SMBUS	0xa123
204
#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_SMBUS	0x9d23
205

206 207 208 209 210 211 212 213 214
struct i801_mux_config {
	char *gpio_chip;
	unsigned values[3];
	int n_values;
	unsigned classes[3];
	unsigned gpios[2];		/* Relative to gpio_chip->base */
	int n_gpios;
};

215 216 217 218 219 220
struct i801_priv {
	struct i2c_adapter adapter;
	unsigned long smba;
	unsigned char original_hstcfg;
	struct pci_dev *pci_dev;
	unsigned int features;
221 222 223 224

	/* isr processing */
	wait_queue_head_t waitq;
	u8 status;
225 226 227 228 229 230 231

	/* Command state used by isr for byte-by-byte block transactions */
	u8 cmd;
	bool is_read;
	int count;
	int len;
	u8 *data;
232

233 234
#if (defined CONFIG_I2C_MUX_GPIO || defined CONFIG_I2C_MUX_GPIO_MODULE) && \
		defined CONFIG_DMI
235 236 237
	const struct i801_mux_config *mux_drvdata;
	struct platform_device *mux_pdev;
#endif
238
	struct platform_device *tco_pdev;
239 240
};

241 242 243 244
#define FEATURE_SMBUS_PEC	(1 << 0)
#define FEATURE_BLOCK_BUFFER	(1 << 1)
#define FEATURE_BLOCK_PROC	(1 << 2)
#define FEATURE_I2C_BLOCK_READ	(1 << 3)
245
#define FEATURE_IRQ		(1 << 4)
246 247
/* Not really a feature, but it's convenient to handle it as such */
#define FEATURE_IDF		(1 << 15)
248
#define FEATURE_TCO		(1 << 16)
L
Linus Torvalds 已提交
249

250 251 252 253 254
static const char *i801_feature_names[] = {
	"SMBus PEC",
	"Block buffer",
	"Block process call",
	"I2C block read",
255
	"Interrupt",
256 257 258 259
};

static unsigned int disable_features;
module_param(disable_features, uint, S_IRUGO | S_IWUSR);
260 261 262 263 264
MODULE_PARM_DESC(disable_features, "Disable selected driver features:\n"
	"\t\t  0x01  disable SMBus PEC\n"
	"\t\t  0x02  disable the block buffer\n"
	"\t\t  0x08  disable the I2C block read functionality\n"
	"\t\t  0x10  don't use interrupts ");
265

266 267
/* Make sure the SMBus host is ready to start transmitting.
   Return 0 if it is, -EBUSY if it is not. */
268
static int i801_check_pre(struct i801_priv *priv)
L
Linus Torvalds 已提交
269
{
270
	int status;
L
Linus Torvalds 已提交
271

272
	status = inb_p(SMBHSTSTS(priv));
273
	if (status & SMBHSTSTS_HOST_BUSY) {
274
		dev_err(&priv->pci_dev->dev, "SMBus is busy, can't use it!\n");
275 276 277 278 279
		return -EBUSY;
	}

	status &= STATUS_FLAGS;
	if (status) {
280
		dev_dbg(&priv->pci_dev->dev, "Clearing status flags (%02x)\n",
281
			status);
282 283
		outb_p(status, SMBHSTSTS(priv));
		status = inb_p(SMBHSTSTS(priv)) & STATUS_FLAGS;
284
		if (status) {
285
			dev_err(&priv->pci_dev->dev,
286 287
				"Failed clearing status flags (%02x)\n",
				status);
288
			return -EBUSY;
L
Linus Torvalds 已提交
289 290 291
		}
	}

292 293
	return 0;
}
L
Linus Torvalds 已提交
294

J
Jean Delvare 已提交
295 296 297 298 299 300
/*
 * Convert the status register to an error code, and clear it.
 * Note that status only contains the bits we want to clear, not the
 * actual register value.
 */
static int i801_check_post(struct i801_priv *priv, int status)
301 302
{
	int result = 0;
L
Linus Torvalds 已提交
303

304 305 306 307 308 309
	/*
	 * If the SMBus is still busy, we give up
	 * Note: This timeout condition only happens when using polling
	 * transactions.  For interrupt operation, NAK/timeout is indicated by
	 * DEV_ERR.
	 */
J
Jean Delvare 已提交
310
	if (unlikely(status < 0)) {
311
		dev_err(&priv->pci_dev->dev, "Transaction timeout\n");
O
Oleg Ryjkov 已提交
312
		/* try to stop the current command */
313 314 315
		dev_dbg(&priv->pci_dev->dev, "Terminating the current operation\n");
		outb_p(inb_p(SMBHSTCNT(priv)) | SMBHSTCNT_KILL,
		       SMBHSTCNT(priv));
316
		usleep_range(1000, 2000);
317 318
		outb_p(inb_p(SMBHSTCNT(priv)) & (~SMBHSTCNT_KILL),
		       SMBHSTCNT(priv));
319 320

		/* Check if it worked */
321
		status = inb_p(SMBHSTSTS(priv));
322 323
		if ((status & SMBHSTSTS_HOST_BUSY) ||
		    !(status & SMBHSTSTS_FAILED))
324
			dev_err(&priv->pci_dev->dev,
325
				"Failed terminating the transaction\n");
326
		outb_p(STATUS_FLAGS, SMBHSTSTS(priv));
327
		return -ETIMEDOUT;
L
Linus Torvalds 已提交
328 329
	}

330
	if (status & SMBHSTSTS_FAILED) {
331
		result = -EIO;
332
		dev_err(&priv->pci_dev->dev, "Transaction failed\n");
333 334 335
	}
	if (status & SMBHSTSTS_DEV_ERR) {
		result = -ENXIO;
336
		dev_dbg(&priv->pci_dev->dev, "No response\n");
L
Linus Torvalds 已提交
337
	}
338
	if (status & SMBHSTSTS_BUS_ERR) {
339
		result = -EAGAIN;
340
		dev_dbg(&priv->pci_dev->dev, "Lost arbitration\n");
L
Linus Torvalds 已提交
341 342
	}

J
Jean Delvare 已提交
343 344
	/* Clear status flags except BYTE_DONE, to be cleared by caller */
	outb_p(status, SMBHSTSTS(priv));
L
Linus Torvalds 已提交
345 346 347 348

	return result;
}

J
Jean Delvare 已提交
349 350
/* Wait for BUSY being cleared and either INTR or an error flag being set */
static int i801_wait_intr(struct i801_priv *priv)
351 352
{
	int timeout = 0;
J
Jean Delvare 已提交
353
	int status;
354 355 356

	/* We will always wait for a fraction of a second! */
	do {
357
		usleep_range(250, 500);
358
		status = inb_p(SMBHSTSTS(priv));
J
Jean Delvare 已提交
359 360 361
	} while (((status & SMBHSTSTS_HOST_BUSY) ||
		  !(status & (STATUS_ERROR_FLAGS | SMBHSTSTS_INTR))) &&
		 (timeout++ < MAX_RETRIES));
362

J
Jean Delvare 已提交
363 364 365 366 367
	if (timeout > MAX_RETRIES) {
		dev_dbg(&priv->pci_dev->dev, "INTR Timeout!\n");
		return -ETIMEDOUT;
	}
	return status & (STATUS_ERROR_FLAGS | SMBHSTSTS_INTR);
368 369
}

J
Jean Delvare 已提交
370 371
/* Wait for either BYTE_DONE or an error flag being set */
static int i801_wait_byte_done(struct i801_priv *priv)
O
Oleg Ryjkov 已提交
372 373
{
	int timeout = 0;
374
	int status;
O
Oleg Ryjkov 已提交
375

J
Jean Delvare 已提交
376
	/* We will always wait for a fraction of a second! */
O
Oleg Ryjkov 已提交
377
	do {
378
		usleep_range(250, 500);
379
		status = inb_p(SMBHSTSTS(priv));
J
Jean Delvare 已提交
380 381 382 383 384 385 386 387 388 389 390 391 392 393
	} while (!(status & (STATUS_ERROR_FLAGS | SMBHSTSTS_BYTE_DONE)) &&
		 (timeout++ < MAX_RETRIES));

	if (timeout > MAX_RETRIES) {
		dev_dbg(&priv->pci_dev->dev, "BYTE_DONE Timeout!\n");
		return -ETIMEDOUT;
	}
	return status & STATUS_ERROR_FLAGS;
}

static int i801_transaction(struct i801_priv *priv, int xact)
{
	int status;
	int result;
394
	const struct i2c_adapter *adap = &priv->adapter;
O
Oleg Ryjkov 已提交
395

J
Jean Delvare 已提交
396 397 398
	result = i801_check_pre(priv);
	if (result < 0)
		return result;
R
Roel Kluin 已提交
399

400 401 402
	if (priv->features & FEATURE_IRQ) {
		outb_p(xact | SMBHSTCNT_INTREN | SMBHSTCNT_START,
		       SMBHSTCNT(priv));
403 404 405 406 407 408 409 410
		result = wait_event_timeout(priv->waitq,
					    (status = priv->status),
					    adap->timeout);
		if (!result) {
			status = -ETIMEDOUT;
			dev_warn(&priv->pci_dev->dev,
				 "Timeout waiting for interrupt!\n");
		}
411 412 413 414
		priv->status = 0;
		return i801_check_post(priv, status);
	}

J
Jean Delvare 已提交
415 416 417 418 419 420
	/* the current contents of SMBHSTCNT can be overwritten, since PEC,
	 * SMBSCMD are passed in xact */
	outb_p(xact | SMBHSTCNT_START, SMBHSTCNT(priv));

	status = i801_wait_intr(priv);
	return i801_check_post(priv, status);
O
Oleg Ryjkov 已提交
421 422
}

423 424
static int i801_block_transaction_by_block(struct i801_priv *priv,
					   union i2c_smbus_data *data,
425 426 427
					   char read_write, int hwpec)
{
	int i, len;
428
	int status;
429

430
	inb_p(SMBHSTCNT(priv)); /* reset the data buffer index */
431 432 433 434

	/* Use 32-byte buffer to process this transaction */
	if (read_write == I2C_SMBUS_WRITE) {
		len = data->block[0];
435
		outb_p(len, SMBHSTDAT0(priv));
436
		for (i = 0; i < len; i++)
437
			outb_p(data->block[i+1], SMBBLKDAT(priv));
438 439
	}

D
Daniel Kurtz 已提交
440
	status = i801_transaction(priv, I801_BLOCK_DATA |
441
				  (hwpec ? SMBHSTCNT_PEC_EN : 0));
442 443
	if (status)
		return status;
444 445

	if (read_write == I2C_SMBUS_READ) {
446
		len = inb_p(SMBHSTDAT0(priv));
447
		if (len < 1 || len > I2C_SMBUS_BLOCK_MAX)
448
			return -EPROTO;
449 450 451

		data->block[0] = len;
		for (i = 0; i < len; i++)
452
			data->block[i + 1] = inb_p(SMBBLKDAT(priv));
453 454 455 456
	}
	return 0;
}

457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497
static void i801_isr_byte_done(struct i801_priv *priv)
{
	if (priv->is_read) {
		/* For SMBus block reads, length is received with first byte */
		if (((priv->cmd & 0x1c) == I801_BLOCK_DATA) &&
		    (priv->count == 0)) {
			priv->len = inb_p(SMBHSTDAT0(priv));
			if (priv->len < 1 || priv->len > I2C_SMBUS_BLOCK_MAX) {
				dev_err(&priv->pci_dev->dev,
					"Illegal SMBus block read size %d\n",
					priv->len);
				/* FIXME: Recover */
				priv->len = I2C_SMBUS_BLOCK_MAX;
			} else {
				dev_dbg(&priv->pci_dev->dev,
					"SMBus block read size is %d\n",
					priv->len);
			}
			priv->data[-1] = priv->len;
		}

		/* Read next byte */
		if (priv->count < priv->len)
			priv->data[priv->count++] = inb(SMBBLKDAT(priv));
		else
			dev_dbg(&priv->pci_dev->dev,
				"Discarding extra byte on block read\n");

		/* Set LAST_BYTE for last byte of read transaction */
		if (priv->count == priv->len - 1)
			outb_p(priv->cmd | SMBHSTCNT_LAST_BYTE,
			       SMBHSTCNT(priv));
	} else if (priv->count < priv->len - 1) {
		/* Write next byte, except for IRQ after last byte */
		outb_p(priv->data[++priv->count], SMBBLKDAT(priv));
	}

	/* Clear BYTE_DONE to continue with next byte */
	outb_p(SMBHSTSTS_BYTE_DONE, SMBHSTSTS(priv));
}

498
/*
499 500 501 502 503 504 505 506 507 508 509 510
 * There are two kinds of interrupts:
 *
 * 1) i801 signals transaction completion with one of these interrupts:
 *      INTR - Success
 *      DEV_ERR - Invalid command, NAK or communication timeout
 *      BUS_ERR - SMI# transaction collision
 *      FAILED - transaction was canceled due to a KILL request
 *    When any of these occur, update ->status and wake up the waitq.
 *    ->status must be cleared before kicking off the next transaction.
 *
 * 2) For byte-by-byte (I2C read/write) transactions, one BYTE_DONE interrupt
 *    occurs for each byte of a byte-by-byte to prepare the next byte.
511 512 513 514 515 516 517 518 519 520 521 522 523
 */
static irqreturn_t i801_isr(int irq, void *dev_id)
{
	struct i801_priv *priv = dev_id;
	u16 pcists;
	u8 status;

	/* Confirm this is our interrupt */
	pci_read_config_word(priv->pci_dev, SMBPCISTS, &pcists);
	if (!(pcists & SMBPCISTS_INTS))
		return IRQ_NONE;

	status = inb_p(SMBHSTSTS(priv));
524 525 526
	if (status & SMBHSTSTS_BYTE_DONE)
		i801_isr_byte_done(priv);

527 528 529 530 531 532 533 534 535 536 537 538 539 540
	/*
	 * Clear irq sources and report transaction result.
	 * ->status must be cleared before the next transaction is started.
	 */
	status &= SMBHSTSTS_INTR | STATUS_ERROR_FLAGS;
	if (status) {
		outb_p(status, SMBHSTSTS(priv));
		priv->status |= status;
		wake_up(&priv->waitq);
	}

	return IRQ_HANDLED;
}

541 542 543 544 545
/*
 * For "byte-by-byte" block transactions:
 *   I2C write uses cmd=I801_BLOCK_DATA, I2C_EN=1
 *   I2C read uses cmd=I801_I2C_BLOCK_DATA
 */
546 547
static int i801_block_transaction_byte_by_byte(struct i801_priv *priv,
					       union i2c_smbus_data *data,
548 549
					       char read_write, int command,
					       int hwpec)
L
Linus Torvalds 已提交
550 551 552
{
	int i, len;
	int smbcmd;
553
	int status;
554
	int result;
555
	const struct i2c_adapter *adap = &priv->adapter;
556

557
	result = i801_check_pre(priv);
558 559
	if (result < 0)
		return result;
L
Linus Torvalds 已提交
560

561
	len = data->block[0];
L
Linus Torvalds 已提交
562 563

	if (read_write == I2C_SMBUS_WRITE) {
564 565
		outb_p(len, SMBHSTDAT0(priv));
		outb_p(data->block[1], SMBBLKDAT(priv));
L
Linus Torvalds 已提交
566 567
	}

568 569 570 571 572 573
	if (command == I2C_SMBUS_I2C_BLOCK_DATA &&
	    read_write == I2C_SMBUS_READ)
		smbcmd = I801_I2C_BLOCK_DATA;
	else
		smbcmd = I801_BLOCK_DATA;

574 575 576 577 578 579 580 581 582 583
	if (priv->features & FEATURE_IRQ) {
		priv->is_read = (read_write == I2C_SMBUS_READ);
		if (len == 1 && priv->is_read)
			smbcmd |= SMBHSTCNT_LAST_BYTE;
		priv->cmd = smbcmd | SMBHSTCNT_INTREN;
		priv->len = len;
		priv->count = 0;
		priv->data = &data->block[1];

		outb_p(priv->cmd | SMBHSTCNT_START, SMBHSTCNT(priv));
584 585 586 587 588 589 590 591
		result = wait_event_timeout(priv->waitq,
					    (status = priv->status),
					    adap->timeout);
		if (!result) {
			status = -ETIMEDOUT;
			dev_warn(&priv->pci_dev->dev,
				 "Timeout waiting for interrupt!\n");
		}
592 593 594 595
		priv->status = 0;
		return i801_check_post(priv, status);
	}

L
Linus Torvalds 已提交
596
	for (i = 1; i <= len; i++) {
597
		if (i == len && read_write == I2C_SMBUS_READ)
598
			smbcmd |= SMBHSTCNT_LAST_BYTE;
D
Daniel Kurtz 已提交
599
		outb_p(smbcmd, SMBHSTCNT(priv));
L
Linus Torvalds 已提交
600 601

		if (i == 1)
602
			outb_p(inb(SMBHSTCNT(priv)) | SMBHSTCNT_START,
603
			       SMBHSTCNT(priv));
L
Linus Torvalds 已提交
604

J
Jean Delvare 已提交
605 606 607
		status = i801_wait_byte_done(priv);
		if (status)
			goto exit;
L
Linus Torvalds 已提交
608

609 610
		if (i == 1 && read_write == I2C_SMBUS_READ
		 && command != I2C_SMBUS_I2C_BLOCK_DATA) {
611
			len = inb_p(SMBHSTDAT0(priv));
612
			if (len < 1 || len > I2C_SMBUS_BLOCK_MAX) {
613
				dev_err(&priv->pci_dev->dev,
614 615 616
					"Illegal SMBus block read size %d\n",
					len);
				/* Recover */
617 618 619 620 621
				while (inb_p(SMBHSTSTS(priv)) &
				       SMBHSTSTS_HOST_BUSY)
					outb_p(SMBHSTSTS_BYTE_DONE,
					       SMBHSTSTS(priv));
				outb_p(SMBHSTSTS_INTR, SMBHSTSTS(priv));
622
				return -EPROTO;
623
			}
L
Linus Torvalds 已提交
624 625 626 627 628
			data->block[0] = len;
		}

		/* Retrieve/store value in SMBBLKDAT */
		if (read_write == I2C_SMBUS_READ)
629
			data->block[i] = inb_p(SMBBLKDAT(priv));
L
Linus Torvalds 已提交
630
		if (read_write == I2C_SMBUS_WRITE && i+1 <= len)
631
			outb_p(data->block[i+1], SMBBLKDAT(priv));
L
Linus Torvalds 已提交
632

633
		/* signals SMBBLKDAT ready */
J
Jean Delvare 已提交
634
		outb_p(SMBHSTSTS_BYTE_DONE, SMBHSTSTS(priv));
L
Linus Torvalds 已提交
635
	}
636

J
Jean Delvare 已提交
637 638 639
	status = i801_wait_intr(priv);
exit:
	return i801_check_post(priv, status);
640
}
L
Linus Torvalds 已提交
641

642
static int i801_set_block_buffer_mode(struct i801_priv *priv)
643
{
644 645
	outb_p(inb_p(SMBAUXCTL(priv)) | SMBAUXCTL_E32B, SMBAUXCTL(priv));
	if ((inb_p(SMBAUXCTL(priv)) & SMBAUXCTL_E32B) == 0)
646
		return -EIO;
647 648 649 650
	return 0;
}

/* Block transaction function */
651 652
static int i801_block_transaction(struct i801_priv *priv,
				  union i2c_smbus_data *data, char read_write,
653 654 655 656 657 658 659 660
				  int command, int hwpec)
{
	int result = 0;
	unsigned char hostc;

	if (command == I2C_SMBUS_I2C_BLOCK_DATA) {
		if (read_write == I2C_SMBUS_WRITE) {
			/* set I2C_EN bit in configuration register */
661 662
			pci_read_config_byte(priv->pci_dev, SMBHSTCFG, &hostc);
			pci_write_config_byte(priv->pci_dev, SMBHSTCFG,
663
					      hostc | SMBHSTCFG_I2C_EN);
664 665
		} else if (!(priv->features & FEATURE_I2C_BLOCK_READ)) {
			dev_err(&priv->pci_dev->dev,
666
				"I2C block read is unsupported!\n");
667
			return -EOPNOTSUPP;
668 669 670
		}
	}

671 672
	if (read_write == I2C_SMBUS_WRITE
	 || command == I2C_SMBUS_I2C_BLOCK_DATA) {
673 674 675 676 677
		if (data->block[0] < 1)
			data->block[0] = 1;
		if (data->block[0] > I2C_SMBUS_BLOCK_MAX)
			data->block[0] = I2C_SMBUS_BLOCK_MAX;
	} else {
678
		data->block[0] = 32;	/* max for SMBus block reads */
679 680
	}

681 682 683
	/* Experience has shown that the block buffer can only be used for
	   SMBus (not I2C) block transactions, even though the datasheet
	   doesn't mention this limitation. */
684
	if ((priv->features & FEATURE_BLOCK_BUFFER)
685
	 && command != I2C_SMBUS_I2C_BLOCK_DATA
686 687 688
	 && i801_set_block_buffer_mode(priv) == 0)
		result = i801_block_transaction_by_block(priv, data,
							 read_write, hwpec);
689
	else
690 691
		result = i801_block_transaction_byte_by_byte(priv, data,
							     read_write,
692
							     command, hwpec);
693

694 695
	if (command == I2C_SMBUS_I2C_BLOCK_DATA
	 && read_write == I2C_SMBUS_WRITE) {
L
Linus Torvalds 已提交
696
		/* restore saved configuration register value */
697
		pci_write_config_byte(priv->pci_dev, SMBHSTCFG, hostc);
L
Linus Torvalds 已提交
698 699 700 701
	}
	return result;
}

702
/* Return negative errno on error. */
703
static s32 i801_access(struct i2c_adapter *adap, u16 addr,
L
Linus Torvalds 已提交
704
		       unsigned short flags, char read_write, u8 command,
705
		       int size, union i2c_smbus_data *data)
L
Linus Torvalds 已提交
706
{
707
	int hwpec;
L
Linus Torvalds 已提交
708 709
	int block = 0;
	int ret, xact = 0;
710
	struct i801_priv *priv = i2c_get_adapdata(adap);
L
Linus Torvalds 已提交
711

712
	hwpec = (priv->features & FEATURE_SMBUS_PEC) && (flags & I2C_CLIENT_PEC)
713 714
		&& size != I2C_SMBUS_QUICK
		&& size != I2C_SMBUS_I2C_BLOCK_DATA;
L
Linus Torvalds 已提交
715 716 717 718

	switch (size) {
	case I2C_SMBUS_QUICK:
		outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
719
		       SMBHSTADD(priv));
L
Linus Torvalds 已提交
720 721 722 723
		xact = I801_QUICK;
		break;
	case I2C_SMBUS_BYTE:
		outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
724
		       SMBHSTADD(priv));
L
Linus Torvalds 已提交
725
		if (read_write == I2C_SMBUS_WRITE)
726
			outb_p(command, SMBHSTCMD(priv));
L
Linus Torvalds 已提交
727 728 729 730
		xact = I801_BYTE;
		break;
	case I2C_SMBUS_BYTE_DATA:
		outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
731 732
		       SMBHSTADD(priv));
		outb_p(command, SMBHSTCMD(priv));
L
Linus Torvalds 已提交
733
		if (read_write == I2C_SMBUS_WRITE)
734
			outb_p(data->byte, SMBHSTDAT0(priv));
L
Linus Torvalds 已提交
735 736 737 738
		xact = I801_BYTE_DATA;
		break;
	case I2C_SMBUS_WORD_DATA:
		outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
739 740
		       SMBHSTADD(priv));
		outb_p(command, SMBHSTCMD(priv));
L
Linus Torvalds 已提交
741
		if (read_write == I2C_SMBUS_WRITE) {
742 743
			outb_p(data->word & 0xff, SMBHSTDAT0(priv));
			outb_p((data->word & 0xff00) >> 8, SMBHSTDAT1(priv));
L
Linus Torvalds 已提交
744 745 746 747 748
		}
		xact = I801_WORD_DATA;
		break;
	case I2C_SMBUS_BLOCK_DATA:
		outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
749 750
		       SMBHSTADD(priv));
		outb_p(command, SMBHSTCMD(priv));
L
Linus Torvalds 已提交
751 752
		block = 1;
		break;
753 754 755
	case I2C_SMBUS_I2C_BLOCK_DATA:
		/* NB: page 240 of ICH5 datasheet shows that the R/#W
		 * bit should be cleared here, even when reading */
756
		outb_p((addr & 0x7f) << 1, SMBHSTADD(priv));
757 758 759
		if (read_write == I2C_SMBUS_READ) {
			/* NB: page 240 of ICH5 datasheet also shows
			 * that DATA1 is the cmd field when reading */
760
			outb_p(command, SMBHSTDAT1(priv));
761
		} else
762
			outb_p(command, SMBHSTCMD(priv));
763 764
		block = 1;
		break;
L
Linus Torvalds 已提交
765
	default:
766 767
		dev_err(&priv->pci_dev->dev, "Unsupported transaction %d\n",
			size);
768
		return -EOPNOTSUPP;
L
Linus Torvalds 已提交
769 770
	}

O
Oleg Ryjkov 已提交
771
	if (hwpec)	/* enable/disable hardware PEC */
772
		outb_p(inb_p(SMBAUXCTL(priv)) | SMBAUXCTL_CRC, SMBAUXCTL(priv));
O
Oleg Ryjkov 已提交
773
	else
774 775
		outb_p(inb_p(SMBAUXCTL(priv)) & (~SMBAUXCTL_CRC),
		       SMBAUXCTL(priv));
776

777
	if (block)
778 779
		ret = i801_block_transaction(priv, data, read_write, size,
					     hwpec);
780
	else
D
Daniel Kurtz 已提交
781
		ret = i801_transaction(priv, xact);
L
Linus Torvalds 已提交
782

783
	/* Some BIOSes don't like it when PEC is enabled at reboot or resume
784 785
	   time, so we forcibly disable it after every transaction. Turn off
	   E32B for the same reason. */
786
	if (hwpec || block)
787 788
		outb_p(inb_p(SMBAUXCTL(priv)) &
		       ~(SMBAUXCTL_CRC | SMBAUXCTL_E32B), SMBAUXCTL(priv));
789

790
	if (block)
L
Linus Torvalds 已提交
791
		return ret;
792
	if (ret)
793
		return ret;
L
Linus Torvalds 已提交
794 795 796 797 798 799
	if ((read_write == I2C_SMBUS_WRITE) || (xact == I801_QUICK))
		return 0;

	switch (xact & 0x7f) {
	case I801_BYTE:	/* Result put in SMBHSTDAT0 */
	case I801_BYTE_DATA:
800
		data->byte = inb_p(SMBHSTDAT0(priv));
L
Linus Torvalds 已提交
801 802
		break;
	case I801_WORD_DATA:
803 804
		data->word = inb_p(SMBHSTDAT0(priv)) +
			     (inb_p(SMBHSTDAT1(priv)) << 8);
L
Linus Torvalds 已提交
805 806 807 808 809 810 811 812
		break;
	}
	return 0;
}


static u32 i801_func(struct i2c_adapter *adapter)
{
813 814
	struct i801_priv *priv = i2c_get_adapdata(adapter);

L
Linus Torvalds 已提交
815
	return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
816 817
	       I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
	       I2C_FUNC_SMBUS_BLOCK_DATA | I2C_FUNC_SMBUS_WRITE_I2C_BLOCK |
818 819
	       ((priv->features & FEATURE_SMBUS_PEC) ? I2C_FUNC_SMBUS_PEC : 0) |
	       ((priv->features & FEATURE_I2C_BLOCK_READ) ?
820
		I2C_FUNC_SMBUS_READ_I2C_BLOCK : 0);
L
Linus Torvalds 已提交
821 822
}

823
static const struct i2c_algorithm smbus_algorithm = {
L
Linus Torvalds 已提交
824 825 826 827
	.smbus_xfer	= i801_access,
	.functionality	= i801_func,
};

828
static const struct pci_device_id i801_ids[] = {
L
Linus Torvalds 已提交
829 830 831 832 833 834 835 836 837
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_3) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_3) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_2) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_3) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_3) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_3) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_4) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_16) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_17) },
838
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_17) },
839
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_5) },
840
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_6) },
841
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EP80579_1) },
842 843
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_4) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_5) },
844 845
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_5_3400_SERIES_SMBUS) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_COUGARPOINT_SMBUS) },
846
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS) },
847 848 849
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF0) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF1) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF2) },
850
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_DH89XXCC_SMBUS) },
851
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PANTHERPOINT_SMBUS) },
852
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LYNXPOINT_SMBUS) },
853
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_SMBUS) },
854
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_AVOTON_SMBUS) },
855 856 857 858
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS0) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS1) },
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS2) },
859
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_COLETOCREEK_SMBUS) },
860
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WILDCATPOINT_SMBUS) },
861
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_SMBUS) },
862
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BAYTRAIL_SMBUS) },
863
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BRASWELL_SMBUS) },
864
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_SMBUS) },
865
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_SMBUS) },
L
Linus Torvalds 已提交
866 867 868
	{ 0, }
};

869
MODULE_DEVICE_TABLE(pci, i801_ids);
L
Linus Torvalds 已提交
870

871
#if defined CONFIG_X86 && defined CONFIG_DMI
872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901
static unsigned char apanel_addr;

/* Scan the system ROM for the signature "FJKEYINF" */
static __init const void __iomem *bios_signature(const void __iomem *bios)
{
	ssize_t offset;
	const unsigned char signature[] = "FJKEYINF";

	for (offset = 0; offset < 0x10000; offset += 0x10) {
		if (check_signature(bios + offset, signature,
				    sizeof(signature)-1))
			return bios + offset;
	}
	return NULL;
}

static void __init input_apanel_init(void)
{
	void __iomem *bios;
	const void __iomem *p;

	bios = ioremap(0xF0000, 0x10000); /* Can't fail */
	p = bios_signature(bios);
	if (p) {
		/* just use the first address */
		apanel_addr = readb(p + 8 + 3) >> 1;
	}
	iounmap(bios);
}

902 903 904 905 906 907 908
struct dmi_onboard_device_info {
	const char *name;
	u8 type;
	unsigned short i2c_addr;
	const char *i2c_type;
};

909
static const struct dmi_onboard_device_info dmi_devices[] = {
910 911 912 913 914
	{ "Syleus", DMI_DEV_TYPE_OTHER, 0x73, "fscsyl" },
	{ "Hermes", DMI_DEV_TYPE_OTHER, 0x73, "fscher" },
	{ "Hades",  DMI_DEV_TYPE_OTHER, 0x73, "fschds" },
};

915 916
static void dmi_check_onboard_device(u8 type, const char *name,
				     struct i2c_adapter *adap)
917 918 919 920 921 922 923 924
{
	int i;
	struct i2c_board_info info;

	for (i = 0; i < ARRAY_SIZE(dmi_devices); i++) {
		/* & ~0x80, ignore enabled/disabled bit */
		if ((type & ~0x80) != dmi_devices[i].type)
			continue;
925
		if (strcasecmp(name, dmi_devices[i].name))
926 927 928 929 930 931 932 933 934 935 936 937 938
			continue;

		memset(&info, 0, sizeof(struct i2c_board_info));
		info.addr = dmi_devices[i].i2c_addr;
		strlcpy(info.type, dmi_devices[i].i2c_type, I2C_NAME_SIZE);
		i2c_new_device(adap, &info);
		break;
	}
}

/* We use our own function to check for onboard devices instead of
   dmi_find_device() as some buggy BIOS's have the devices we are interested
   in marked as disabled */
939
static void dmi_check_onboard_devices(const struct dmi_header *dm, void *adap)
940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966
{
	int i, count;

	if (dm->type != 10)
		return;

	count = (dm->length - sizeof(struct dmi_header)) / 2;
	for (i = 0; i < count; i++) {
		const u8 *d = (char *)(dm + 1) + (i * 2);
		const char *name = ((char *) dm) + dm->length;
		u8 type = d[0];
		u8 s = d[1];

		if (!s)
			continue;
		s--;
		while (s > 0 && name[0]) {
			name += strlen(name) + 1;
			s--;
		}
		if (name[0] == 0) /* Bogus string reference */
			continue;

		dmi_check_onboard_device(type, name, adap);
	}
}

967
/* Register optional slaves */
968
static void i801_probe_optional_slaves(struct i801_priv *priv)
969 970 971 972 973 974 975 976 977 978 979 980 981
{
	/* Only register slaves on main SMBus channel */
	if (priv->features & FEATURE_IDF)
		return;

	if (apanel_addr) {
		struct i2c_board_info info;

		memset(&info, 0, sizeof(struct i2c_board_info));
		info.addr = apanel_addr;
		strlcpy(info.type, "fujitsu_apanel", I2C_NAME_SIZE);
		i2c_new_device(&priv->adapter, &info);
	}
982

983 984 985
	if (dmi_name_in_vendors("FUJITSU"))
		dmi_walk(dmi_check_onboard_devices, &priv->adapter);
}
986 987
#else
static void __init input_apanel_init(void) {}
988
static void i801_probe_optional_slaves(struct i801_priv *priv) {}
989
#endif	/* CONFIG_X86 && CONFIG_DMI */
990

991 992
#if (defined CONFIG_I2C_MUX_GPIO || defined CONFIG_I2C_MUX_GPIO_MODULE) && \
		defined CONFIG_DMI
993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010
static struct i801_mux_config i801_mux_config_asus_z8_d12 = {
	.gpio_chip = "gpio_ich",
	.values = { 0x02, 0x03 },
	.n_values = 2,
	.classes = { I2C_CLASS_SPD, I2C_CLASS_SPD },
	.gpios = { 52, 53 },
	.n_gpios = 2,
};

static struct i801_mux_config i801_mux_config_asus_z8_d18 = {
	.gpio_chip = "gpio_ich",
	.values = { 0x02, 0x03, 0x01 },
	.n_values = 3,
	.classes = { I2C_CLASS_SPD, I2C_CLASS_SPD, I2C_CLASS_SPD },
	.gpios = { 52, 53 },
	.n_gpios = 2,
};

1011
static const struct dmi_system_id mux_dmi_table[] = {
1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078
	{
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
			DMI_MATCH(DMI_BOARD_NAME, "Z8NA-D6(C)"),
		},
		.driver_data = &i801_mux_config_asus_z8_d12,
	},
	{
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
			DMI_MATCH(DMI_BOARD_NAME, "Z8P(N)E-D12(X)"),
		},
		.driver_data = &i801_mux_config_asus_z8_d12,
	},
	{
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
			DMI_MATCH(DMI_BOARD_NAME, "Z8NH-D12"),
		},
		.driver_data = &i801_mux_config_asus_z8_d12,
	},
	{
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
			DMI_MATCH(DMI_BOARD_NAME, "Z8PH-D12/IFB"),
		},
		.driver_data = &i801_mux_config_asus_z8_d12,
	},
	{
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
			DMI_MATCH(DMI_BOARD_NAME, "Z8NR-D12"),
		},
		.driver_data = &i801_mux_config_asus_z8_d12,
	},
	{
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
			DMI_MATCH(DMI_BOARD_NAME, "Z8P(N)H-D12"),
		},
		.driver_data = &i801_mux_config_asus_z8_d12,
	},
	{
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
			DMI_MATCH(DMI_BOARD_NAME, "Z8PG-D18"),
		},
		.driver_data = &i801_mux_config_asus_z8_d18,
	},
	{
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
			DMI_MATCH(DMI_BOARD_NAME, "Z8PE-D18"),
		},
		.driver_data = &i801_mux_config_asus_z8_d18,
	},
	{
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
			DMI_MATCH(DMI_BOARD_NAME, "Z8PS-D12"),
		},
		.driver_data = &i801_mux_config_asus_z8_d12,
	},
	{ }
};

/* Setup multiplexing if needed */
1079
static int i801_add_mux(struct i801_priv *priv)
1080 1081 1082 1083
{
	struct device *dev = &priv->adapter.dev;
	const struct i801_mux_config *mux_config;
	struct i2c_mux_gpio_platform_data gpio_data;
1084
	int err;
1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095

	if (!priv->mux_drvdata)
		return 0;
	mux_config = priv->mux_drvdata;

	/* Prepare the platform data */
	memset(&gpio_data, 0, sizeof(struct i2c_mux_gpio_platform_data));
	gpio_data.parent = priv->adapter.nr;
	gpio_data.values = mux_config->values;
	gpio_data.n_values = mux_config->n_values;
	gpio_data.classes = mux_config->classes;
1096 1097
	gpio_data.gpio_chip = mux_config->gpio_chip;
	gpio_data.gpios = mux_config->gpios;
1098 1099 1100 1101 1102
	gpio_data.n_gpios = mux_config->n_gpios;
	gpio_data.idle = I2C_MUX_GPIO_NO_IDLE;

	/* Register the mux device */
	priv->mux_pdev = platform_device_register_data(dev, "i2c-mux-gpio",
1103
				PLATFORM_DEVID_AUTO, &gpio_data,
1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114
				sizeof(struct i2c_mux_gpio_platform_data));
	if (IS_ERR(priv->mux_pdev)) {
		err = PTR_ERR(priv->mux_pdev);
		priv->mux_pdev = NULL;
		dev_err(dev, "Failed to register i2c-mux-gpio device\n");
		return err;
	}

	return 0;
}

1115
static void i801_del_mux(struct i801_priv *priv)
1116 1117 1118 1119 1120
{
	if (priv->mux_pdev)
		platform_device_unregister(priv->mux_pdev);
}

1121
static unsigned int i801_get_adapter_class(struct i801_priv *priv)
1122 1123 1124 1125 1126 1127 1128 1129
{
	const struct dmi_system_id *id;
	const struct i801_mux_config *mux_config;
	unsigned int class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
	int i;

	id = dmi_first_match(mux_dmi_table);
	if (id) {
J
Jean Delvare 已提交
1130
		/* Remove branch classes from trunk */
1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
		mux_config = id->driver_data;
		for (i = 0; i < mux_config->n_values; i++)
			class &= ~mux_config->classes[i];

		/* Remember for later */
		priv->mux_drvdata = mux_config;
	}

	return class;
}
#else
static inline int i801_add_mux(struct i801_priv *priv) { return 0; }
static inline void i801_del_mux(struct i801_priv *priv) { }

static inline unsigned int i801_get_adapter_class(struct i801_priv *priv)
{
	return I2C_CLASS_HWMON | I2C_CLASS_SPD;
}
#endif

1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239
static const struct itco_wdt_platform_data tco_platform_data = {
	.name = "Intel PCH",
	.version = 4,
};

static DEFINE_SPINLOCK(p2sb_spinlock);

static void i801_add_tco(struct i801_priv *priv)
{
	struct pci_dev *pci_dev = priv->pci_dev;
	struct resource tco_res[3], *res;
	struct platform_device *pdev;
	unsigned int devfn;
	u32 tco_base, tco_ctl;
	u32 base_addr, ctrl_val;
	u64 base64_addr;

	if (!(priv->features & FEATURE_TCO))
		return;

	pci_read_config_dword(pci_dev, TCOBASE, &tco_base);
	pci_read_config_dword(pci_dev, TCOCTL, &tco_ctl);
	if (!(tco_ctl & TCOCTL_EN))
		return;

	memset(tco_res, 0, sizeof(tco_res));

	res = &tco_res[ICH_RES_IO_TCO];
	res->start = tco_base & ~1;
	res->end = res->start + 32 - 1;
	res->flags = IORESOURCE_IO;

	/*
	 * Power Management registers.
	 */
	devfn = PCI_DEVFN(PCI_SLOT(pci_dev->devfn), 2);
	pci_bus_read_config_dword(pci_dev->bus, devfn, ACPIBASE, &base_addr);

	res = &tco_res[ICH_RES_IO_SMI];
	res->start = (base_addr & ~1) + ACPIBASE_SMI_OFF;
	res->end = res->start + 3;
	res->flags = IORESOURCE_IO;

	/*
	 * Enable the ACPI I/O space.
	 */
	pci_bus_read_config_dword(pci_dev->bus, devfn, ACPICTRL, &ctrl_val);
	ctrl_val |= ACPICTRL_EN;
	pci_bus_write_config_dword(pci_dev->bus, devfn, ACPICTRL, ctrl_val);

	/*
	 * We must access the NO_REBOOT bit over the Primary to Sideband
	 * bridge (P2SB). The BIOS prevents the P2SB device from being
	 * enumerated by the PCI subsystem, so we need to unhide/hide it
	 * to lookup the P2SB BAR.
	 */
	spin_lock(&p2sb_spinlock);

	devfn = PCI_DEVFN(PCI_SLOT(pci_dev->devfn), 1);

	/* Unhide the P2SB device */
	pci_bus_write_config_byte(pci_dev->bus, devfn, 0xe1, 0x0);

	pci_bus_read_config_dword(pci_dev->bus, devfn, SBREG_BAR, &base_addr);
	base64_addr = base_addr & 0xfffffff0;

	pci_bus_read_config_dword(pci_dev->bus, devfn, SBREG_BAR + 0x4, &base_addr);
	base64_addr |= (u64)base_addr << 32;

	/* Hide the P2SB device */
	pci_bus_write_config_byte(pci_dev->bus, devfn, 0xe1, 0x1);
	spin_unlock(&p2sb_spinlock);

	res = &tco_res[ICH_RES_MEM_OFF];
	res->start = (resource_size_t)base64_addr + SBREG_SMBCTRL;
	res->end = res->start + 3;
	res->flags = IORESOURCE_MEM;

	pdev = platform_device_register_resndata(&pci_dev->dev, "iTCO_wdt", -1,
						 tco_res, 3, &tco_platform_data,
						 sizeof(tco_platform_data));
	if (IS_ERR(pdev)) {
		dev_warn(&pci_dev->dev, "failed to create iTCO device\n");
		return;
	}

	priv->tco_pdev = pdev;
}

1240
static int i801_probe(struct pci_dev *dev, const struct pci_device_id *id)
L
Linus Torvalds 已提交
1241
{
1242
	unsigned char temp;
1243
	int err, i;
1244 1245
	struct i801_priv *priv;

1246
	priv = devm_kzalloc(&dev->dev, sizeof(*priv), GFP_KERNEL);
1247 1248 1249 1250 1251
	if (!priv)
		return -ENOMEM;

	i2c_set_adapdata(&priv->adapter, priv);
	priv->adapter.owner = THIS_MODULE;
1252
	priv->adapter.class = i801_get_adapter_class(priv);
1253
	priv->adapter.algo = &smbus_algorithm;
L
Linus Torvalds 已提交
1254

1255
	priv->pci_dev = dev;
1256
	switch (dev->device) {
1257 1258 1259 1260 1261 1262 1263 1264 1265
	case PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_SMBUS:
	case PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_SMBUS:
		priv->features |= FEATURE_I2C_BLOCK_READ;
		priv->features |= FEATURE_IRQ;
		priv->features |= FEATURE_SMBUS_PEC;
		priv->features |= FEATURE_BLOCK_BUFFER;
		priv->features |= FEATURE_TCO;
		break;

1266 1267 1268
	case PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF0:
	case PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF1:
	case PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF2:
1269 1270 1271
	case PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS0:
	case PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS1:
	case PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS2:
1272 1273
		priv->features |= FEATURE_IDF;
		/* fall through */
1274
	default:
1275
		priv->features |= FEATURE_I2C_BLOCK_READ;
1276
		priv->features |= FEATURE_IRQ;
1277 1278
		/* fall through */
	case PCI_DEVICE_ID_INTEL_82801DB_3:
1279 1280
		priv->features |= FEATURE_SMBUS_PEC;
		priv->features |= FEATURE_BLOCK_BUFFER;
1281 1282 1283 1284 1285
		/* fall through */
	case PCI_DEVICE_ID_INTEL_82801CA_3:
	case PCI_DEVICE_ID_INTEL_82801BA_2:
	case PCI_DEVICE_ID_INTEL_82801AB_3:
	case PCI_DEVICE_ID_INTEL_82801AA_3:
1286 1287
		break;
	}
1288

1289 1290
	/* Disable features on user request */
	for (i = 0; i < ARRAY_SIZE(i801_feature_names); i++) {
1291
		if (priv->features & disable_features & (1 << i))
1292 1293 1294
			dev_notice(&dev->dev, "%s disabled by user\n",
				   i801_feature_names[i]);
	}
1295
	priv->features &= ~disable_features;
1296

1297
	err = pcim_enable_device(dev);
1298 1299 1300
	if (err) {
		dev_err(&dev->dev, "Failed to enable SMBus PCI device (%d)\n",
			err);
1301
		return err;
1302
	}
1303
	pcim_pin_device(dev);
1304 1305

	/* Determine the address of the SMBus area */
1306 1307
	priv->smba = pci_resource_start(dev, SMBBAR);
	if (!priv->smba) {
1308 1309
		dev_err(&dev->dev,
			"SMBus base address uninitialized, upgrade BIOS\n");
1310
		return -ENODEV;
1311 1312
	}

1313
	err = acpi_check_resource_conflict(&dev->resource[SMBBAR]);
1314
	if (err) {
1315
		return -ENODEV;
1316
	}
1317

1318 1319
	err = pcim_iomap_regions(dev, 1 << SMBBAR,
				 dev_driver_string(&dev->dev));
1320
	if (err) {
1321 1322 1323
		dev_err(&dev->dev,
			"Failed to request SMBus region 0x%lx-0x%Lx\n",
			priv->smba,
1324
			(unsigned long long)pci_resource_end(dev, SMBBAR));
1325
		return err;
1326 1327
	}

1328 1329
	pci_read_config_byte(priv->pci_dev, SMBHSTCFG, &temp);
	priv->original_hstcfg = temp;
1330 1331 1332 1333 1334
	temp &= ~SMBHSTCFG_I2C_EN;	/* SMBus timing */
	if (!(temp & SMBHSTCFG_HST_EN)) {
		dev_info(&dev->dev, "Enabling SMBus device\n");
		temp |= SMBHSTCFG_HST_EN;
	}
1335
	pci_write_config_byte(priv->pci_dev, SMBHSTCFG, temp);
1336

1337
	if (temp & SMBHSTCFG_SMB_SMI_EN) {
1338
		dev_dbg(&dev->dev, "SMBus using interrupt SMI#\n");
1339 1340 1341
		/* Disable SMBus interrupt feature if SMBus using SMI# */
		priv->features &= ~FEATURE_IRQ;
	}
L
Linus Torvalds 已提交
1342

1343
	/* Clear special mode bits */
1344 1345 1346
	if (priv->features & (FEATURE_SMBUS_PEC | FEATURE_BLOCK_BUFFER))
		outb_p(inb_p(SMBAUXCTL(priv)) &
		       ~(SMBAUXCTL_CRC | SMBAUXCTL_E32B), SMBAUXCTL(priv));
1347

1348 1349 1350
	/* Default timeout in interrupt mode: 200 ms */
	priv->adapter.timeout = HZ / 5;

1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366
	if (priv->features & FEATURE_IRQ) {
		u16 pcictl, pcists;

		/* Complain if an interrupt is already pending */
		pci_read_config_word(priv->pci_dev, SMBPCISTS, &pcists);
		if (pcists & SMBPCISTS_INTS)
			dev_warn(&dev->dev, "An interrupt is pending!\n");

		/* Check if interrupts have been disabled */
		pci_read_config_word(priv->pci_dev, SMBPCICTL, &pcictl);
		if (pcictl & SMBPCICTL_INTDIS) {
			dev_info(&dev->dev, "Interrupts are disabled\n");
			priv->features &= ~FEATURE_IRQ;
		}
	}

1367 1368 1369
	if (priv->features & FEATURE_IRQ) {
		init_waitqueue_head(&priv->waitq);

1370 1371 1372
		err = devm_request_irq(&dev->dev, dev->irq, i801_isr,
				       IRQF_SHARED,
				       dev_driver_string(&dev->dev), priv);
1373 1374 1375
		if (err) {
			dev_err(&dev->dev, "Failed to allocate irq %d: %d\n",
				dev->irq, err);
1376
			priv->features &= ~FEATURE_IRQ;
1377 1378
		}
	}
1379 1380
	dev_info(&dev->dev, "SMBus using %s\n",
		 priv->features & FEATURE_IRQ ? "PCI interrupt" : "polling");
1381

1382 1383
	i801_add_tco(priv);

1384
	/* set up the sysfs linkage to our parent device */
1385
	priv->adapter.dev.parent = &dev->dev;
L
Linus Torvalds 已提交
1386

J
Jean Delvare 已提交
1387
	/* Retry up to 3 times on lost arbitration */
1388
	priv->adapter.retries = 3;
J
Jean Delvare 已提交
1389

1390 1391 1392
	snprintf(priv->adapter.name, sizeof(priv->adapter.name),
		"SMBus I801 adapter at %04lx", priv->smba);
	err = i2c_add_adapter(&priv->adapter);
1393 1394
	if (err) {
		dev_err(&dev->dev, "Failed to add SMBus adapter\n");
1395
		return err;
1396
	}
1397

1398
	i801_probe_optional_slaves(priv);
1399 1400
	/* We ignore errors - multiplexing is optional */
	i801_add_mux(priv);
1401

1402
	pci_set_drvdata(dev, priv);
1403

1404
	return 0;
L
Linus Torvalds 已提交
1405 1406
}

1407
static void i801_remove(struct pci_dev *dev)
L
Linus Torvalds 已提交
1408
{
1409 1410
	struct i801_priv *priv = pci_get_drvdata(dev);

1411
	i801_del_mux(priv);
1412 1413
	i2c_del_adapter(&priv->adapter);
	pci_write_config_byte(dev, SMBHSTCFG, priv->original_hstcfg);
1414

1415 1416
	platform_device_unregister(priv->tco_pdev);

1417 1418 1419 1420
	/*
	 * do not call pci_disable_device(dev) since it can cause hard hangs on
	 * some systems during power-off (eg. Fujitsu-Siemens Lifebook E8010)
	 */
L
Linus Torvalds 已提交
1421 1422
}

1423 1424 1425
#ifdef CONFIG_PM
static int i801_suspend(struct pci_dev *dev, pm_message_t mesg)
{
1426 1427
	struct i801_priv *priv = pci_get_drvdata(dev);

1428
	pci_save_state(dev);
1429
	pci_write_config_byte(dev, SMBHSTCFG, priv->original_hstcfg);
1430 1431 1432 1433 1434 1435 1436 1437
	pci_set_power_state(dev, pci_choose_state(dev, mesg));
	return 0;
}

static int i801_resume(struct pci_dev *dev)
{
	pci_set_power_state(dev, PCI_D0);
	pci_restore_state(dev);
1438
	return 0;
1439 1440 1441 1442 1443 1444
}
#else
#define i801_suspend NULL
#define i801_resume NULL
#endif

L
Linus Torvalds 已提交
1445 1446 1447 1448
static struct pci_driver i801_driver = {
	.name		= "i801_smbus",
	.id_table	= i801_ids,
	.probe		= i801_probe,
1449
	.remove		= i801_remove,
1450 1451
	.suspend	= i801_suspend,
	.resume		= i801_resume,
L
Linus Torvalds 已提交
1452 1453 1454 1455
};

static int __init i2c_i801_init(void)
{
1456 1457
	if (dmi_name_in_vendors("FUJITSU"))
		input_apanel_init();
L
Linus Torvalds 已提交
1458 1459 1460 1461 1462 1463 1464 1465
	return pci_register_driver(&i801_driver);
}

static void __exit i2c_i801_exit(void)
{
	pci_unregister_driver(&i801_driver);
}

1466
MODULE_AUTHOR("Mark D. Studebaker <mdsxyz123@yahoo.com>, Jean Delvare <jdelvare@suse.de>");
L
Linus Torvalds 已提交
1467 1468 1469 1470 1471
MODULE_DESCRIPTION("I801 SMBus driver");
MODULE_LICENSE("GPL");

module_init(i2c_i801_init);
module_exit(i2c_i801_exit);