hda_intel.c 92.2 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 *
3 4
 *  hda_intel.c - Implementation of primary alsa driver code base
 *                for Intel HD Audio.
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
 *
 *  Copyright(c) 2004 Intel Corporation. All rights reserved.
 *
 *  Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
 *                     PeiSen Hou <pshou@realtek.com.tw>
 *
 *  This program is free software; you can redistribute it and/or modify it
 *  under the terms of the GNU General Public License as published by the Free
 *  Software Foundation; either version 2 of the License, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful, but WITHOUT
 *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 *  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 *  more details.
 *
 *  You should have received a copy of the GNU General Public License along with
 *  this program; if not, write to the Free Software Foundation, Inc., 59
 *  Temple Place - Suite 330, Boston, MA  02111-1307, USA.
 *
 *  CONTACTS:
 *
 *  Matt Jared		matt.jared@intel.com
 *  Andy Kopp		andy.kopp@intel.com
 *  Dan Kogan		dan.d.kogan@intel.com
 *
 *  CHANGES:
 *
 *  2004.12.01	Major rewrite by tiwai, merged the work of pshou
 * 
 */

#include <linux/delay.h>
#include <linux/interrupt.h>
39
#include <linux/kernel.h>
L
Linus Torvalds 已提交
40
#include <linux/module.h>
41
#include <linux/dma-mapping.h>
L
Linus Torvalds 已提交
42 43 44 45
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/slab.h>
#include <linux/pci.h>
46
#include <linux/mutex.h>
T
Takashi Iwai 已提交
47
#include <linux/reboot.h>
T
Takashi Iwai 已提交
48 49 50 51 52 53
#include <linux/io.h>
#ifdef CONFIG_X86
/* for snoop control */
#include <asm/pgtable.h>
#include <asm/cacheflush.h>
#endif
L
Linus Torvalds 已提交
54 55
#include <sound/core.h>
#include <sound/initval.h>
56
#include <linux/vgaarb.h>
57
#include <linux/vga_switcheroo.h>
L
Linus Torvalds 已提交
58 59 60
#include "hda_codec.h"


61 62
static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
63
static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
64 65
static char *model[SNDRV_CARDS];
static int position_fix[SNDRV_CARDS];
66
static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
67
static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
T
Takashi Iwai 已提交
68
static int probe_only[SNDRV_CARDS];
69
static bool single_cmd;
T
Takashi Iwai 已提交
70
static int enable_msi = -1;
71 72 73
#ifdef CONFIG_SND_HDA_PATCH_LOADER
static char *patch[SNDRV_CARDS];
#endif
74 75 76 77
#ifdef CONFIG_SND_HDA_INPUT_BEEP
static int beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
					CONFIG_SND_HDA_INPUT_BEEP_MODE};
#endif
L
Linus Torvalds 已提交
78

79
module_param_array(index, int, NULL, 0444);
L
Linus Torvalds 已提交
80
MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
81
module_param_array(id, charp, NULL, 0444);
L
Linus Torvalds 已提交
82
MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
83 84 85
module_param_array(enable, bool, NULL, 0444);
MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
module_param_array(model, charp, NULL, 0444);
L
Linus Torvalds 已提交
86
MODULE_PARM_DESC(model, "Use the given board model.");
87
module_param_array(position_fix, int, NULL, 0444);
88
MODULE_PARM_DESC(position_fix, "DMA pointer read method."
89
		 "(0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
90 91
module_param_array(bdl_pos_adj, int, NULL, 0644);
MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
92
module_param_array(probe_mask, int, NULL, 0444);
93
MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
94
module_param_array(probe_only, int, NULL, 0444);
T
Takashi Iwai 已提交
95
MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
96
module_param(single_cmd, bool, 0444);
97 98
MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
		 "(for debugging only).");
99
module_param(enable_msi, bint, 0444);
100
MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
101 102 103 104
#ifdef CONFIG_SND_HDA_PATCH_LOADER
module_param_array(patch, charp, NULL, 0444);
MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
#endif
105 106 107 108 109
#ifdef CONFIG_SND_HDA_INPUT_BEEP
module_param_array(beep_mode, int, NULL, 0444);
MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
			    "(0=off, 1=on, 2=mute switch on/off) (default=1).");
#endif
110

111
#ifdef CONFIG_SND_HDA_POWER_SAVE
112 113 114 115
static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
module_param(power_save, int, 0644);
MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
		 "(in second, 0 = disable).");
L
Linus Torvalds 已提交
116

117 118 119 120
/* reset the HD-audio controller in power save mode.
 * this may give more power-saving, but will take longer time to
 * wake up.
 */
121
static bool power_save_controller = 1;
122 123 124 125
module_param(power_save_controller, bool, 0644);
MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
#endif

126 127
static int align_buffer_size = -1;
module_param(align_buffer_size, bint, 0644);
128 129 130
MODULE_PARM_DESC(align_buffer_size,
		"Force buffer and period sizes to be multiple of 128 bytes.");

T
Takashi Iwai 已提交
131 132 133 134 135 136 137 138 139 140 141
#ifdef CONFIG_X86
static bool hda_snoop = true;
module_param_named(snoop, hda_snoop, bool, 0444);
MODULE_PARM_DESC(snoop, "Enable/disable snooping");
#define azx_snoop(chip)		(chip)->snoop
#else
#define hda_snoop		true
#define azx_snoop(chip)		true
#endif


L
Linus Torvalds 已提交
142 143 144
MODULE_LICENSE("GPL");
MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
			 "{Intel, ICH6M},"
145
			 "{Intel, ICH7},"
146
			 "{Intel, ESB2},"
147
			 "{Intel, ICH8},"
148
			 "{Intel, ICH9},"
149
			 "{Intel, ICH10},"
150
			 "{Intel, PCH},"
151
			 "{Intel, CPT},"
152
			 "{Intel, PPT},"
153
			 "{Intel, LPT},"
154
			 "{Intel, PBG},"
155
			 "{Intel, SCH},"
156
			 "{ATI, SB450},"
157
			 "{ATI, SB600},"
158
			 "{ATI, RS600},"
159
			 "{ATI, RS690},"
160 161
			 "{ATI, RS780},"
			 "{ATI, R600},"
162 163
			 "{ATI, RV630},"
			 "{ATI, RV610},"
164 165 166 167
			 "{ATI, RV670},"
			 "{ATI, RV635},"
			 "{ATI, RV620},"
			 "{ATI, RV770},"
168
			 "{VIA, VT8251},"
169
			 "{VIA, VT8237A},"
170 171
			 "{SiS, SIS966},"
			 "{ULI, M5461}}");
L
Linus Torvalds 已提交
172 173
MODULE_DESCRIPTION("Intel HDA driver");

174 175 176
#ifdef CONFIG_SND_VERBOSE_PRINTK
#define SFX	/* nop */
#else
L
Linus Torvalds 已提交
177
#define SFX	"hda-intel: "
178
#endif
179

180 181 182 183 184 185 186
#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
#ifdef CONFIG_SND_HDA_CODEC_HDMI
#define SUPPORT_VGA_SWITCHEROO
#endif
#endif


L
Linus Torvalds 已提交
187 188 189 190
/*
 * registers
 */
#define ICH6_REG_GCAP			0x00
191 192 193 194 195
#define   ICH6_GCAP_64OK	(1 << 0)   /* 64bit address support */
#define   ICH6_GCAP_NSDO	(3 << 1)   /* # of serial data out signals */
#define   ICH6_GCAP_BSS		(31 << 3)  /* # of bidirectional streams */
#define   ICH6_GCAP_ISS		(15 << 8)  /* # of input streams */
#define   ICH6_GCAP_OSS		(15 << 12) /* # of output streams */
L
Linus Torvalds 已提交
196 197 198 199 200
#define ICH6_REG_VMIN			0x02
#define ICH6_REG_VMAJ			0x03
#define ICH6_REG_OUTPAY			0x04
#define ICH6_REG_INPAY			0x06
#define ICH6_REG_GCTL			0x08
201
#define   ICH6_GCTL_RESET	(1 << 0)   /* controller reset */
202 203
#define   ICH6_GCTL_FCNTRL	(1 << 1)   /* flush control */
#define   ICH6_GCTL_UNSOL	(1 << 8)   /* accept unsol. response enable */
L
Linus Torvalds 已提交
204 205 206
#define ICH6_REG_WAKEEN			0x0c
#define ICH6_REG_STATESTS		0x0e
#define ICH6_REG_GSTS			0x10
207
#define   ICH6_GSTS_FSTS	(1 << 1)   /* flush status */
L
Linus Torvalds 已提交
208 209
#define ICH6_REG_INTCTL			0x20
#define ICH6_REG_INTSTS			0x24
210
#define ICH6_REG_WALLCLK		0x30	/* 24Mhz source */
211 212
#define ICH6_REG_OLD_SSYNC		0x34	/* SSYNC for old ICH */
#define ICH6_REG_SSYNC			0x38
L
Linus Torvalds 已提交
213 214 215
#define ICH6_REG_CORBLBASE		0x40
#define ICH6_REG_CORBUBASE		0x44
#define ICH6_REG_CORBWP			0x48
216 217
#define ICH6_REG_CORBRP			0x4a
#define   ICH6_CORBRP_RST	(1 << 15)  /* read pointer reset */
L
Linus Torvalds 已提交
218
#define ICH6_REG_CORBCTL		0x4c
219 220
#define   ICH6_CORBCTL_RUN	(1 << 1)   /* enable DMA */
#define   ICH6_CORBCTL_CMEIE	(1 << 0)   /* enable memory error irq */
L
Linus Torvalds 已提交
221
#define ICH6_REG_CORBSTS		0x4d
222
#define   ICH6_CORBSTS_CMEI	(1 << 0)   /* memory error indication */
L
Linus Torvalds 已提交
223 224 225 226 227
#define ICH6_REG_CORBSIZE		0x4e

#define ICH6_REG_RIRBLBASE		0x50
#define ICH6_REG_RIRBUBASE		0x54
#define ICH6_REG_RIRBWP			0x58
228
#define   ICH6_RIRBWP_RST	(1 << 15)  /* write pointer reset */
L
Linus Torvalds 已提交
229 230
#define ICH6_REG_RINTCNT		0x5a
#define ICH6_REG_RIRBCTL		0x5c
231 232 233
#define   ICH6_RBCTL_IRQ_EN	(1 << 0)   /* enable IRQ */
#define   ICH6_RBCTL_DMA_EN	(1 << 1)   /* enable DMA */
#define   ICH6_RBCTL_OVERRUN_EN	(1 << 2)   /* enable overrun irq */
L
Linus Torvalds 已提交
234
#define ICH6_REG_RIRBSTS		0x5d
235 236
#define   ICH6_RBSTS_IRQ	(1 << 0)   /* response irq */
#define   ICH6_RBSTS_OVERRUN	(1 << 2)   /* overrun irq */
L
Linus Torvalds 已提交
237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271
#define ICH6_REG_RIRBSIZE		0x5e

#define ICH6_REG_IC			0x60
#define ICH6_REG_IR			0x64
#define ICH6_REG_IRS			0x68
#define   ICH6_IRS_VALID	(1<<1)
#define   ICH6_IRS_BUSY		(1<<0)

#define ICH6_REG_DPLBASE		0x70
#define ICH6_REG_DPUBASE		0x74
#define   ICH6_DPLBASE_ENABLE	0x1	/* Enable position buffer */

/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };

/* stream register offsets from stream base */
#define ICH6_REG_SD_CTL			0x00
#define ICH6_REG_SD_STS			0x03
#define ICH6_REG_SD_LPIB		0x04
#define ICH6_REG_SD_CBL			0x08
#define ICH6_REG_SD_LVI			0x0c
#define ICH6_REG_SD_FIFOW		0x0e
#define ICH6_REG_SD_FIFOSIZE		0x10
#define ICH6_REG_SD_FORMAT		0x12
#define ICH6_REG_SD_BDLPL		0x18
#define ICH6_REG_SD_BDLPU		0x1c

/* PCI space */
#define ICH6_PCIREG_TCSEL	0x44

/*
 * other constants
 */

/* max number of SDs */
272 273 274 275 276 277 278 279
/* ICH, ATI and VIA have 4 playback and 4 capture */
#define ICH6_NUM_CAPTURE	4
#define ICH6_NUM_PLAYBACK	4

/* ULI has 6 playback and 5 capture */
#define ULI_NUM_CAPTURE		5
#define ULI_NUM_PLAYBACK	6

280 281 282 283
/* ATI HDMI has 1 playback and 0 capture */
#define ATIHDMI_NUM_CAPTURE	0
#define ATIHDMI_NUM_PLAYBACK	1

284 285 286 287
/* TERA has 4 playback and 3 capture */
#define TERA_NUM_CAPTURE	3
#define TERA_NUM_PLAYBACK	4

288 289 290
/* this number is statically defined for simplicity */
#define MAX_AZX_DEV		16

L
Linus Torvalds 已提交
291
/* max number of fragments - we may use more if allocating more pages for BDL */
T
Takashi Iwai 已提交
292 293 294
#define BDL_SIZE		4096
#define AZX_MAX_BDL_ENTRIES	(BDL_SIZE / 16)
#define AZX_MAX_FRAG		32
L
Linus Torvalds 已提交
295 296 297 298 299 300 301 302
/* max buffer size - no h/w limit, you can increase as you like */
#define AZX_MAX_BUF_SIZE	(1024*1024*1024)

/* RIRB int mask: overrun[2], response[0] */
#define RIRB_INT_RESPONSE	0x01
#define RIRB_INT_OVERRUN	0x04
#define RIRB_INT_MASK		0x05

303
/* STATESTS int mask: S3,SD2,SD1,SD0 */
304 305
#define AZX_MAX_CODECS		8
#define AZX_DEFAULT_CODECS	4
306
#define STATESTS_INT_MASK	((1 << AZX_MAX_CODECS) - 1)
L
Linus Torvalds 已提交
307 308 309 310

/* SD_CTL bits */
#define SD_CTL_STREAM_RESET	0x01	/* stream reset bit */
#define SD_CTL_DMA_START	0x02	/* stream DMA start bit */
311 312 313
#define SD_CTL_STRIPE		(3 << 16)	/* stripe control */
#define SD_CTL_TRAFFIC_PRIO	(1 << 18)	/* traffic priority */
#define SD_CTL_DIR		(1 << 19)	/* bi-directional stream */
L
Linus Torvalds 已提交
314 315 316 317 318 319 320
#define SD_CTL_STREAM_TAG_MASK	(0xf << 20)
#define SD_CTL_STREAM_TAG_SHIFT	20

/* SD_CTL and SD_STS */
#define SD_INT_DESC_ERR		0x10	/* descriptor error interrupt */
#define SD_INT_FIFO_ERR		0x08	/* FIFO error interrupt */
#define SD_INT_COMPLETE		0x04	/* completion interrupt */
321 322
#define SD_INT_MASK		(SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
				 SD_INT_COMPLETE)
L
Linus Torvalds 已提交
323 324 325 326 327

/* SD_STS */
#define SD_STS_FIFO_READY	0x20	/* FIFO ready */

/* INTCTL and INTSTS */
328 329 330
#define ICH6_INT_ALL_STREAM	0xff	   /* all stream interrupts */
#define ICH6_INT_CTRL_EN	0x40000000 /* controller interrupt enable bit */
#define ICH6_INT_GLOBAL_EN	0x80000000 /* global interrupt enable bit */
L
Linus Torvalds 已提交
331 332 333 334 335

/* below are so far hardcoded - should read registers in future */
#define ICH6_MAX_CORB_ENTRIES	256
#define ICH6_MAX_RIRB_ENTRIES	256

336 337
/* position fix mode */
enum {
338
	POS_FIX_AUTO,
T
Takashi Iwai 已提交
339
	POS_FIX_LPIB,
340
	POS_FIX_POSBUF,
341
	POS_FIX_VIACOMBO,
342
	POS_FIX_COMBO,
343
};
L
Linus Torvalds 已提交
344

345 346 347 348
/* Defines for ATI HD Audio support in SB450 south bridge */
#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR   0x42
#define ATI_SB450_HDAUDIO_ENABLE_SNOOP      0x02

V
Vinod G 已提交
349 350 351
/* Defines for Nvidia HDA support */
#define NVIDIA_HDA_TRANSREG_ADDR      0x4e
#define NVIDIA_HDA_ENABLE_COHBITS     0x0f
352 353 354
#define NVIDIA_HDA_ISTRM_COH          0x4d
#define NVIDIA_HDA_OSTRM_COH          0x4c
#define NVIDIA_HDA_ENABLE_COHBIT      0x01
355

T
Takashi Iwai 已提交
356 357 358 359
/* Defines for Intel SCH HDA snoop control */
#define INTEL_SCH_HDA_DEVC      0x78
#define INTEL_SCH_HDA_DEVC_NOSNOOP       (0x1<<11)

360 361 362 363 364
/* Define IN stream 0 FIFO size offset in VIA controller */
#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET	0x90
/* Define VIA HD Audio Device ID*/
#define VIA_HDAC_DEVICE_ID		0x3288

365 366
/* HD Audio class code */
#define PCI_CLASS_MULTIMEDIA_HD_AUDIO	0x0403
T
Takashi Iwai 已提交
367

L
Linus Torvalds 已提交
368 369 370
/*
 */

371
struct azx_dev {
T
Takashi Iwai 已提交
372
	struct snd_dma_buffer bdl; /* BDL buffer */
373
	u32 *posbuf;		/* position buffer pointer */
L
Linus Torvalds 已提交
374

375
	unsigned int bufsize;	/* size of the play buffer in bytes */
376
	unsigned int period_bytes; /* size of the period in bytes */
377 378
	unsigned int frags;	/* number for period in the play buffer */
	unsigned int fifo_size;	/* FIFO size */
379 380
	unsigned long start_wallclk;	/* start + minimum wallclk */
	unsigned long period_wallclk;	/* wallclk for period */
L
Linus Torvalds 已提交
381

382
	void __iomem *sd_addr;	/* stream descriptor pointer */
L
Linus Torvalds 已提交
383

384
	u32 sd_int_sta_mask;	/* stream int status mask */
L
Linus Torvalds 已提交
385 386

	/* pcm support */
387 388 389 390 391 392
	struct snd_pcm_substream *substream;	/* assigned substream,
						 * set in PCM open
						 */
	unsigned int format_val;	/* format value to be set in the
					 * controller and the codec
					 */
L
Linus Torvalds 已提交
393 394
	unsigned char stream_tag;	/* assigned stream */
	unsigned char index;		/* stream index */
395
	int assigned_key;		/* last device# key assigned to */
L
Linus Torvalds 已提交
396

397 398
	unsigned int opened :1;
	unsigned int running :1;
399
	unsigned int irq_pending :1;
400 401 402 403 404 405
	/*
	 * For VIA:
	 *  A flag to ensure DMA position is 0
	 *  when link position is not greater than FIFO size
	 */
	unsigned int insufficient :1;
T
Takashi Iwai 已提交
406
	unsigned int wc_marked:1;
L
Linus Torvalds 已提交
407 408 409
};

/* CORB/RIRB */
410
struct azx_rb {
L
Linus Torvalds 已提交
411 412 413 414 415 416
	u32 *buf;		/* CORB/RIRB buffer
				 * Each CORB entry is 4byte, RIRB is 8byte
				 */
	dma_addr_t addr;	/* physical address of CORB/RIRB buffer */
	/* for RIRB */
	unsigned short rp, wp;	/* read/write pointers */
417 418
	int cmds[AZX_MAX_CODECS];	/* number of pending requests */
	u32 res[AZX_MAX_CODECS];	/* last read value */
L
Linus Torvalds 已提交
419 420
};

421 422 423 424 425 426 427 428
struct azx_pcm {
	struct azx *chip;
	struct snd_pcm *pcm;
	struct hda_codec *codec;
	struct hda_pcm_stream *hinfo[2];
	struct list_head list;
};

429 430
struct azx {
	struct snd_card *card;
L
Linus Torvalds 已提交
431
	struct pci_dev *pci;
432
	int dev_index;
L
Linus Torvalds 已提交
433

434 435
	/* chip type specific */
	int driver_type;
436
	unsigned int driver_caps;
437 438 439 440 441 442
	int playback_streams;
	int playback_index_offset;
	int capture_streams;
	int capture_index_offset;
	int num_streams;

L
Linus Torvalds 已提交
443 444 445 446 447 448 449
	/* pci resources */
	unsigned long addr;
	void __iomem *remap_addr;
	int irq;

	/* locks */
	spinlock_t reg_lock;
450
	struct mutex open_mutex;
L
Linus Torvalds 已提交
451

452
	/* streams (x num_streams) */
453
	struct azx_dev *azx_dev;
L
Linus Torvalds 已提交
454 455

	/* PCM */
456
	struct list_head pcm_list; /* azx_pcm list */
L
Linus Torvalds 已提交
457 458 459

	/* HD codec */
	unsigned short codec_mask;
460
	int  codec_probe_mask; /* copied from probe_mask option */
L
Linus Torvalds 已提交
461
	struct hda_bus *bus;
462
	unsigned int beep_mode;
L
Linus Torvalds 已提交
463 464

	/* CORB/RIRB */
465 466
	struct azx_rb corb;
	struct azx_rb rirb;
L
Linus Torvalds 已提交
467

T
Takashi Iwai 已提交
468
	/* CORB/RIRB and position buffers */
L
Linus Torvalds 已提交
469 470
	struct snd_dma_buffer rb;
	struct snd_dma_buffer posbuf;
471 472

	/* flags */
473
	int position_fix[2]; /* for both playback/capture streams */
474
	int poll_count;
475
	unsigned int running :1;
476 477 478
	unsigned int initialized :1;
	unsigned int single_cmd :1;
	unsigned int polling_mode :1;
479
	unsigned int msi :1;
480
	unsigned int irq_pending_warned :1;
481
	unsigned int probing :1; /* codec probing phase */
T
Takashi Iwai 已提交
482
	unsigned int snoop:1;
483
	unsigned int align_buffer_size:1;
484 485 486 487 488 489
	unsigned int region_requested:1;

	/* VGA-switcheroo setup */
	unsigned int use_vga_switcheroo:1;
	unsigned int init_failed:1; /* delayed init failed */
	unsigned int disabled:1; /* disabled by VGA-switcher */
490 491

	/* for debugging */
492
	unsigned int last_cmd[AZX_MAX_CODECS];
493 494 495

	/* for pending irqs */
	struct work_struct irq_pending_work;
T
Takashi Iwai 已提交
496 497 498

	/* reboot notifier (for mysterious hangup problem at power-down) */
	struct notifier_block reboot_notifier;
L
Linus Torvalds 已提交
499 500
};

501 502 503
/* driver types */
enum {
	AZX_DRIVER_ICH,
504
	AZX_DRIVER_PCH,
505
	AZX_DRIVER_SCH,
506
	AZX_DRIVER_ATI,
507
	AZX_DRIVER_ATIHDMI,
508
	AZX_DRIVER_ATIHDMI_NS,
509 510 511
	AZX_DRIVER_VIA,
	AZX_DRIVER_SIS,
	AZX_DRIVER_ULI,
V
Vinod G 已提交
512
	AZX_DRIVER_NVIDIA,
513
	AZX_DRIVER_TERA,
514
	AZX_DRIVER_CTX,
515
	AZX_DRIVER_CTHDA,
516
	AZX_DRIVER_GENERIC,
517
	AZX_NUM_DRIVERS, /* keep this as last entry */
518 519
};

520 521 522 523 524 525 526 527 528 529 530 531 532 533
/* driver quirks (capabilities) */
/* bits 0-7 are used for indicating driver type */
#define AZX_DCAPS_NO_TCSEL	(1 << 8)	/* No Intel TCSEL bit */
#define AZX_DCAPS_NO_MSI	(1 << 9)	/* No MSI support */
#define AZX_DCAPS_ATI_SNOOP	(1 << 10)	/* ATI snoop enable */
#define AZX_DCAPS_NVIDIA_SNOOP	(1 << 11)	/* Nvidia snoop enable */
#define AZX_DCAPS_SCH_SNOOP	(1 << 12)	/* SCH/PCH snoop enable */
#define AZX_DCAPS_RIRB_DELAY	(1 << 13)	/* Long delay in read loop */
#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14)	/* Put a delay before read */
#define AZX_DCAPS_CTX_WORKAROUND (1 << 15)	/* X-Fi workaround */
#define AZX_DCAPS_POSFIX_LPIB	(1 << 16)	/* Use LPIB as default */
#define AZX_DCAPS_POSFIX_VIA	(1 << 17)	/* Use VIACOMBO as default */
#define AZX_DCAPS_NO_64BIT	(1 << 18)	/* No 64bit address */
#define AZX_DCAPS_SYNC_WRITE	(1 << 19)	/* sync each cmd write */
534
#define AZX_DCAPS_OLD_SSYNC	(1 << 20)	/* Old SSYNC reg for ICH */
535
#define AZX_DCAPS_BUFSIZE	(1 << 21)	/* no buffer size alignment */
536
#define AZX_DCAPS_ALIGN_BUFSIZE	(1 << 22)	/* buffer size alignment */
537
#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23)	/* BDLE in 4k boundary */
538 539 540 541 542 543 544 545 546 547 548 549

/* quirks for ATI SB / AMD Hudson */
#define AZX_DCAPS_PRESET_ATI_SB \
	(AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
	 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)

/* quirks for ATI/AMD HDMI */
#define AZX_DCAPS_PRESET_ATI_HDMI \
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)

/* quirks for Nvidia */
#define AZX_DCAPS_PRESET_NVIDIA \
550 551
	(AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
	 AZX_DCAPS_ALIGN_BUFSIZE)
552

553 554 555
#define AZX_DCAPS_PRESET_CTHDA \
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)

556 557 558 559 560 561 562 563 564 565 566 567 568 569
/*
 * VGA-switcher support
 */
#ifdef SUPPORT_VGA_SWITCHEROO
#define DELAYED_INIT_MARK
#define DELAYED_INITDATA_MARK
#define use_vga_switcheroo(chip)	((chip)->use_vga_switcheroo)
#else
#define DELAYED_INIT_MARK	__devinit
#define DELAYED_INITDATA_MARK	__devinitdata
#define use_vga_switcheroo(chip)	0
#endif

static char *driver_short_names[] DELAYED_INITDATA_MARK = {
570
	[AZX_DRIVER_ICH] = "HDA Intel",
571
	[AZX_DRIVER_PCH] = "HDA Intel PCH",
572
	[AZX_DRIVER_SCH] = "HDA Intel MID",
573
	[AZX_DRIVER_ATI] = "HDA ATI SB",
574
	[AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
575
	[AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
576 577
	[AZX_DRIVER_VIA] = "HDA VIA VT82xx",
	[AZX_DRIVER_SIS] = "HDA SIS966",
V
Vinod G 已提交
578 579
	[AZX_DRIVER_ULI] = "HDA ULI M5461",
	[AZX_DRIVER_NVIDIA] = "HDA NVidia",
580
	[AZX_DRIVER_TERA] = "HDA Teradici", 
581
	[AZX_DRIVER_CTX] = "HDA Creative", 
582
	[AZX_DRIVER_CTHDA] = "HDA Creative",
583
	[AZX_DRIVER_GENERIC] = "HD-Audio Generic",
584 585
};

L
Linus Torvalds 已提交
586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615
/*
 * macros for easy use
 */
#define azx_writel(chip,reg,value) \
	writel(value, (chip)->remap_addr + ICH6_REG_##reg)
#define azx_readl(chip,reg) \
	readl((chip)->remap_addr + ICH6_REG_##reg)
#define azx_writew(chip,reg,value) \
	writew(value, (chip)->remap_addr + ICH6_REG_##reg)
#define azx_readw(chip,reg) \
	readw((chip)->remap_addr + ICH6_REG_##reg)
#define azx_writeb(chip,reg,value) \
	writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
#define azx_readb(chip,reg) \
	readb((chip)->remap_addr + ICH6_REG_##reg)

#define azx_sd_writel(dev,reg,value) \
	writel(value, (dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_readl(dev,reg) \
	readl((dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_writew(dev,reg,value) \
	writew(value, (dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_readw(dev,reg) \
	readw((dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_writeb(dev,reg,value) \
	writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_readb(dev,reg) \
	readb((dev)->sd_addr + ICH6_REG_##reg)

/* for pcm support */
616
#define get_azx_dev(substream) (substream->runtime->private_data)
L
Linus Torvalds 已提交
617

T
Takashi Iwai 已提交
618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656
#ifdef CONFIG_X86
static void __mark_pages_wc(struct azx *chip, void *addr, size_t size, bool on)
{
	if (azx_snoop(chip))
		return;
	if (addr && size) {
		int pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
		if (on)
			set_memory_wc((unsigned long)addr, pages);
		else
			set_memory_wb((unsigned long)addr, pages);
	}
}

static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
				 bool on)
{
	__mark_pages_wc(chip, buf->area, buf->bytes, on);
}
static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
				   struct snd_pcm_runtime *runtime, bool on)
{
	if (azx_dev->wc_marked != on) {
		__mark_pages_wc(chip, runtime->dma_area, runtime->dma_bytes, on);
		azx_dev->wc_marked = on;
	}
}
#else
/* NOP for other archs */
static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
				 bool on)
{
}
static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
				   struct snd_pcm_runtime *runtime, bool on)
{
}
#endif

657
static int azx_acquire_irq(struct azx *chip, int do_disconnect);
658
static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
L
Linus Torvalds 已提交
659 660 661 662 663 664 665
/*
 * Interface for HD codec
 */

/*
 * CORB / RIRB interface
 */
666
static int azx_alloc_cmd_io(struct azx *chip)
L
Linus Torvalds 已提交
667 668 669 670
{
	int err;

	/* single page (at least 4096 bytes) must suffice for both ringbuffes */
671 672
	err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
				  snd_dma_pci_data(chip->pci),
L
Linus Torvalds 已提交
673 674 675 676 677
				  PAGE_SIZE, &chip->rb);
	if (err < 0) {
		snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
		return err;
	}
T
Takashi Iwai 已提交
678
	mark_pages_wc(chip, &chip->rb, true);
L
Linus Torvalds 已提交
679 680 681
	return 0;
}

682
static void azx_init_cmd_io(struct azx *chip)
L
Linus Torvalds 已提交
683
{
684
	spin_lock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
685 686 687 688
	/* CORB set up */
	chip->corb.addr = chip->rb.addr;
	chip->corb.buf = (u32 *)chip->rb.area;
	azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
T
Takashi Iwai 已提交
689
	azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
L
Linus Torvalds 已提交
690

691 692
	/* set the corb size to 256 entries (ULI requires explicitly) */
	azx_writeb(chip, CORBSIZE, 0x02);
L
Linus Torvalds 已提交
693 694 695
	/* set the corb write pointer to 0 */
	azx_writew(chip, CORBWP, 0);
	/* reset the corb hw read pointer */
696
	azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
L
Linus Torvalds 已提交
697
	/* enable corb dma */
698
	azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
L
Linus Torvalds 已提交
699 700 701 702

	/* RIRB set up */
	chip->rirb.addr = chip->rb.addr + 2048;
	chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
703 704
	chip->rirb.wp = chip->rirb.rp = 0;
	memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
L
Linus Torvalds 已提交
705
	azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
T
Takashi Iwai 已提交
706
	azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
L
Linus Torvalds 已提交
707

708 709
	/* set the rirb size to 256 entries (ULI requires explicitly) */
	azx_writeb(chip, RIRBSIZE, 0x02);
L
Linus Torvalds 已提交
710
	/* reset the rirb hw write pointer */
711
	azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
L
Linus Torvalds 已提交
712
	/* set N=1, get RIRB response interrupt for new entry */
713
	if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
714 715 716
		azx_writew(chip, RINTCNT, 0xc0);
	else
		azx_writew(chip, RINTCNT, 1);
L
Linus Torvalds 已提交
717 718
	/* enable rirb dma and response irq */
	azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
719
	spin_unlock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
720 721
}

722
static void azx_free_cmd_io(struct azx *chip)
L
Linus Torvalds 已提交
723
{
724
	spin_lock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
725 726 727
	/* disable ringbuffer DMAs */
	azx_writeb(chip, RIRBCTL, 0);
	azx_writeb(chip, CORBCTL, 0);
728
	spin_unlock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
729 730
}

731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752
static unsigned int azx_command_addr(u32 cmd)
{
	unsigned int addr = cmd >> 28;

	if (addr >= AZX_MAX_CODECS) {
		snd_BUG();
		addr = 0;
	}

	return addr;
}

static unsigned int azx_response_addr(u32 res)
{
	unsigned int addr = res & 0xf;

	if (addr >= AZX_MAX_CODECS) {
		snd_BUG();
		addr = 0;
	}

	return addr;
L
Linus Torvalds 已提交
753 754 755
}

/* send a command */
756
static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
L
Linus Torvalds 已提交
757
{
758
	struct azx *chip = bus->private_data;
759
	unsigned int addr = azx_command_addr(val);
L
Linus Torvalds 已提交
760 761
	unsigned int wp;

762 763
	spin_lock_irq(&chip->reg_lock);

L
Linus Torvalds 已提交
764 765 766 767 768
	/* add command to corb */
	wp = azx_readb(chip, CORBWP);
	wp++;
	wp %= ICH6_MAX_CORB_ENTRIES;

769
	chip->rirb.cmds[addr]++;
L
Linus Torvalds 已提交
770 771
	chip->corb.buf[wp] = cpu_to_le32(val);
	azx_writel(chip, CORBWP, wp);
772

L
Linus Torvalds 已提交
773 774 775 776 777 778 779 780
	spin_unlock_irq(&chip->reg_lock);

	return 0;
}

#define ICH6_RIRB_EX_UNSOL_EV	(1<<4)

/* retrieve RIRB entry - called from interrupt handler */
781
static void azx_update_rirb(struct azx *chip)
L
Linus Torvalds 已提交
782 783
{
	unsigned int rp, wp;
784
	unsigned int addr;
L
Linus Torvalds 已提交
785 786 787 788 789 790
	u32 res, res_ex;

	wp = azx_readb(chip, RIRBWP);
	if (wp == chip->rirb.wp)
		return;
	chip->rirb.wp = wp;
791

L
Linus Torvalds 已提交
792 793 794 795 796 797 798
	while (chip->rirb.rp != wp) {
		chip->rirb.rp++;
		chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;

		rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
		res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
		res = le32_to_cpu(chip->rirb.buf[rp]);
799
		addr = azx_response_addr(res_ex);
L
Linus Torvalds 已提交
800 801
		if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
			snd_hda_queue_unsol_event(chip->bus, res, res_ex);
802 803
		else if (chip->rirb.cmds[addr]) {
			chip->rirb.res[addr] = res;
T
Takashi Iwai 已提交
804
			smp_wmb();
805
			chip->rirb.cmds[addr]--;
806 807 808 809 810
		} else
			snd_printk(KERN_ERR SFX "spurious response %#x:%#x, "
				   "last cmd=%#08x\n",
				   res, res_ex,
				   chip->last_cmd[addr]);
L
Linus Torvalds 已提交
811 812 813 814
	}
}

/* receive a response */
815 816
static unsigned int azx_rirb_get_response(struct hda_bus *bus,
					  unsigned int addr)
L
Linus Torvalds 已提交
817
{
818
	struct azx *chip = bus->private_data;
819
	unsigned long timeout;
820
	unsigned long loopcounter;
821
	int do_poll = 0;
L
Linus Torvalds 已提交
822

823 824
 again:
	timeout = jiffies + msecs_to_jiffies(1000);
825 826

	for (loopcounter = 0;; loopcounter++) {
827
		if (chip->polling_mode || do_poll) {
828 829 830 831
			spin_lock_irq(&chip->reg_lock);
			azx_update_rirb(chip);
			spin_unlock_irq(&chip->reg_lock);
		}
832
		if (!chip->rirb.cmds[addr]) {
T
Takashi Iwai 已提交
833
			smp_rmb();
834
			bus->rirb_error = 0;
835 836 837

			if (!do_poll)
				chip->poll_count = 0;
838
			return chip->rirb.res[addr]; /* the last value */
T
Takashi Iwai 已提交
839
		}
840 841
		if (time_after(jiffies, timeout))
			break;
842
		if (bus->needs_damn_long_delay || loopcounter > 3000)
843 844 845 846 847
			msleep(2); /* temporary workaround */
		else {
			udelay(10);
			cond_resched();
		}
848
	}
849

850 851 852 853 854 855 856 857 858 859
	if (!chip->polling_mode && chip->poll_count < 2) {
		snd_printdd(SFX "azx_get_response timeout, "
			   "polling the codec once: last cmd=0x%08x\n",
			   chip->last_cmd[addr]);
		do_poll = 1;
		chip->poll_count++;
		goto again;
	}


860 861 862 863 864 865 866 867
	if (!chip->polling_mode) {
		snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
			   "switching to polling mode: last cmd=0x%08x\n",
			   chip->last_cmd[addr]);
		chip->polling_mode = 1;
		goto again;
	}

868
	if (chip->msi) {
869
		snd_printk(KERN_WARNING SFX "No response from codec, "
870 871
			   "disabling MSI: last cmd=0x%08x\n",
			   chip->last_cmd[addr]);
872 873 874 875
		free_irq(chip->irq, chip);
		chip->irq = -1;
		pci_disable_msi(chip->pci);
		chip->msi = 0;
876 877
		if (azx_acquire_irq(chip, 1) < 0) {
			bus->rirb_error = 1;
878
			return -1;
879
		}
880 881 882
		goto again;
	}

883 884 885 886 887 888 889 890
	if (chip->probing) {
		/* If this critical timeout happens during the codec probing
		 * phase, this is likely an access to a non-existing codec
		 * slot.  Better to return an error and reset the system.
		 */
		return -1;
	}

891 892 893
	/* a fatal communication error; need either to reset or to fallback
	 * to the single_cmd mode
	 */
894
	bus->rirb_error = 1;
895
	if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
896 897 898 899 900 901
		bus->response_reset = 1;
		return -1; /* give a chance to retry */
	}

	snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
		   "switching to single_cmd mode: last cmd=0x%08x\n",
902
		   chip->last_cmd[addr]);
903 904
	chip->single_cmd = 1;
	bus->response_reset = 0;
905
	/* release CORB/RIRB */
906
	azx_free_cmd_io(chip);
907 908
	/* disable unsolicited responses */
	azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
909
	return -1;
L
Linus Torvalds 已提交
910 911 912 913 914 915 916 917 918 919 920 921
}

/*
 * Use the single immediate command instead of CORB/RIRB for simplicity
 *
 * Note: according to Intel, this is not preferred use.  The command was
 *       intended for the BIOS only, and may get confused with unsolicited
 *       responses.  So, we shouldn't use it for normal operation from the
 *       driver.
 *       I left the codes, however, for debugging/testing purposes.
 */

922
/* receive a response */
923
static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
924 925 926 927 928 929 930
{
	int timeout = 50;

	while (timeout--) {
		/* check IRV busy bit */
		if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
			/* reuse rirb.res as the response return value */
931
			chip->rirb.res[addr] = azx_readl(chip, IR);
932 933 934 935 936 937 938
			return 0;
		}
		udelay(1);
	}
	if (printk_ratelimit())
		snd_printd(SFX "get_response timeout: IRS=0x%x\n",
			   azx_readw(chip, IRS));
939
	chip->rirb.res[addr] = -1;
940 941 942
	return -EIO;
}

L
Linus Torvalds 已提交
943
/* send a command */
944
static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
L
Linus Torvalds 已提交
945
{
946
	struct azx *chip = bus->private_data;
947
	unsigned int addr = azx_command_addr(val);
L
Linus Torvalds 已提交
948 949
	int timeout = 50;

950
	bus->rirb_error = 0;
L
Linus Torvalds 已提交
951 952
	while (timeout--) {
		/* check ICB busy bit */
953
		if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
L
Linus Torvalds 已提交
954
			/* Clear IRV valid bit */
955 956
			azx_writew(chip, IRS, azx_readw(chip, IRS) |
				   ICH6_IRS_VALID);
L
Linus Torvalds 已提交
957
			azx_writel(chip, IC, val);
958 959
			azx_writew(chip, IRS, azx_readw(chip, IRS) |
				   ICH6_IRS_BUSY);
960
			return azx_single_wait_for_response(chip, addr);
L
Linus Torvalds 已提交
961 962 963
		}
		udelay(1);
	}
964 965 966
	if (printk_ratelimit())
		snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
			   azx_readw(chip, IRS), val);
L
Linus Torvalds 已提交
967 968 969 970
	return -EIO;
}

/* receive a response */
971 972
static unsigned int azx_single_get_response(struct hda_bus *bus,
					    unsigned int addr)
L
Linus Torvalds 已提交
973
{
974
	struct azx *chip = bus->private_data;
975
	return chip->rirb.res[addr];
L
Linus Torvalds 已提交
976 977
}

978 979 980 981 982 983 984 985
/*
 * The below are the main callbacks from hda_codec.
 *
 * They are just the skeleton to call sub-callbacks according to the
 * current setting of chip->single_cmd.
 */

/* send a command */
986
static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
987
{
988
	struct azx *chip = bus->private_data;
989

990 991
	if (chip->disabled)
		return 0;
992
	chip->last_cmd[azx_command_addr(val)] = val;
993
	if (chip->single_cmd)
994
		return azx_single_send_cmd(bus, val);
995
	else
996
		return azx_corb_send_cmd(bus, val);
997 998 999
}

/* get a response */
1000 1001
static unsigned int azx_get_response(struct hda_bus *bus,
				     unsigned int addr)
1002
{
1003
	struct azx *chip = bus->private_data;
1004 1005
	if (chip->disabled)
		return 0;
1006
	if (chip->single_cmd)
1007
		return azx_single_get_response(bus, addr);
1008
	else
1009
		return azx_rirb_get_response(bus, addr);
1010 1011
}

1012
#ifdef CONFIG_SND_HDA_POWER_SAVE
1013
static void azx_power_notify(struct hda_bus *bus);
1014
#endif
1015

L
Linus Torvalds 已提交
1016
/* reset codec link */
1017
static int azx_reset(struct azx *chip, int full_reset)
L
Linus Torvalds 已提交
1018 1019 1020
{
	int count;

1021 1022 1023
	if (!full_reset)
		goto __skip;

1024 1025 1026
	/* clear STATESTS */
	azx_writeb(chip, STATESTS, STATESTS_INT_MASK);

L
Linus Torvalds 已提交
1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042
	/* reset controller */
	azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);

	count = 50;
	while (azx_readb(chip, GCTL) && --count)
		msleep(1);

	/* delay for >= 100us for codec PLL to settle per spec
	 * Rev 0.9 section 5.5.1
	 */
	msleep(1);

	/* Bring controller out of reset */
	azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);

	count = 50;
1043
	while (!azx_readb(chip, GCTL) && --count)
L
Linus Torvalds 已提交
1044 1045
		msleep(1);

1046
	/* Brent Chartrand said to wait >= 540us for codecs to initialize */
L
Linus Torvalds 已提交
1047 1048
	msleep(1);

1049
      __skip:
L
Linus Torvalds 已提交
1050
	/* check to see if controller is ready */
1051
	if (!azx_readb(chip, GCTL)) {
1052
		snd_printd(SFX "azx_reset: controller not ready!\n");
L
Linus Torvalds 已提交
1053 1054 1055
		return -EBUSY;
	}

M
Matt 已提交
1056
	/* Accept unsolicited responses */
1057 1058 1059
	if (!chip->single_cmd)
		azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
			   ICH6_GCTL_UNSOL);
M
Matt 已提交
1060

L
Linus Torvalds 已提交
1061
	/* detect codecs */
1062
	if (!chip->codec_mask) {
L
Linus Torvalds 已提交
1063
		chip->codec_mask = azx_readw(chip, STATESTS);
1064
		snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
L
Linus Torvalds 已提交
1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075
	}

	return 0;
}


/*
 * Lowlevel interface
 */  

/* enable interrupts */
1076
static void azx_int_enable(struct azx *chip)
L
Linus Torvalds 已提交
1077 1078 1079 1080 1081 1082 1083
{
	/* enable controller CIE and GIE */
	azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
		   ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
}

/* disable interrupts */
1084
static void azx_int_disable(struct azx *chip)
L
Linus Torvalds 已提交
1085 1086 1087 1088
{
	int i;

	/* disable interrupts in stream descriptor */
1089
	for (i = 0; i < chip->num_streams; i++) {
1090
		struct azx_dev *azx_dev = &chip->azx_dev[i];
L
Linus Torvalds 已提交
1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
		azx_sd_writeb(azx_dev, SD_CTL,
			      azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
	}

	/* disable SIE for all streams */
	azx_writeb(chip, INTCTL, 0);

	/* disable controller CIE and GIE */
	azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
		   ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
}

/* clear interrupts */
1104
static void azx_int_clear(struct azx *chip)
L
Linus Torvalds 已提交
1105 1106 1107 1108
{
	int i;

	/* clear stream status */
1109
	for (i = 0; i < chip->num_streams; i++) {
1110
		struct azx_dev *azx_dev = &chip->azx_dev[i];
L
Linus Torvalds 已提交
1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124
		azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
	}

	/* clear STATESTS */
	azx_writeb(chip, STATESTS, STATESTS_INT_MASK);

	/* clear rirb status */
	azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);

	/* clear int status */
	azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
}

/* start a stream */
1125
static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1126
{
1127 1128 1129 1130 1131
	/*
	 * Before stream start, initialize parameter
	 */
	azx_dev->insufficient = 1;

L
Linus Torvalds 已提交
1132
	/* enable SIE */
1133 1134
	azx_writel(chip, INTCTL,
		   azx_readl(chip, INTCTL) | (1 << azx_dev->index));
L
Linus Torvalds 已提交
1135 1136 1137 1138 1139
	/* set DMA start and interrupt mask */
	azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
		      SD_CTL_DMA_START | SD_INT_MASK);
}

1140 1141
/* stop DMA */
static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1142 1143 1144 1145
{
	azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
		      ~(SD_CTL_DMA_START | SD_INT_MASK));
	azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
1146 1147 1148 1149 1150 1151
}

/* stop a stream */
static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
{
	azx_stream_clear(chip, azx_dev);
L
Linus Torvalds 已提交
1152
	/* disable SIE */
1153 1154
	azx_writel(chip, INTCTL,
		   azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
L
Linus Torvalds 已提交
1155 1156 1157 1158
}


/*
1159
 * reset and start the controller registers
L
Linus Torvalds 已提交
1160
 */
1161
static void azx_init_chip(struct azx *chip, int full_reset)
L
Linus Torvalds 已提交
1162
{
1163 1164
	if (chip->initialized)
		return;
L
Linus Torvalds 已提交
1165 1166

	/* reset controller */
1167
	azx_reset(chip, full_reset);
L
Linus Torvalds 已提交
1168 1169 1170 1171 1172 1173

	/* initialize interrupts */
	azx_int_clear(chip);
	azx_int_enable(chip);

	/* initialize the codec command I/O */
1174 1175
	if (!chip->single_cmd)
		azx_init_cmd_io(chip);
L
Linus Torvalds 已提交
1176

1177 1178
	/* program the position buffer */
	azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
T
Takashi Iwai 已提交
1179
	azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
1180

1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
	chip->initialized = 1;
}

/*
 * initialize the PCI registers
 */
/* update bits in a PCI register byte */
static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
			    unsigned char mask, unsigned char val)
{
	unsigned char data;

	pci_read_config_byte(pci, reg, &data);
	data &= ~mask;
	data |= (val & mask);
	pci_write_config_byte(pci, reg, data);
}

static void azx_init_pci(struct azx *chip)
{
	/* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
	 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
	 * Ensuring these bits are 0 clears playback static on some HD Audio
1204 1205
	 * codecs.
	 * The PCI register TCSEL is defined in the Intel manuals.
1206
	 */
1207
	if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
1208
		snd_printdd(SFX "Clearing TCSEL\n");
1209
		update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
1210
	}
1211

1212 1213 1214 1215
	/* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
	 * we need to enable snoop.
	 */
	if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
T
Takashi Iwai 已提交
1216
		snd_printdd(SFX "Setting ATI snoop: %d\n", azx_snoop(chip));
1217
		update_pci_byte(chip->pci,
T
Takashi Iwai 已提交
1218 1219
				ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
				azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
1220 1221 1222 1223
	}

	/* For NVIDIA HDA, enable snoop */
	if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
T
Takashi Iwai 已提交
1224
		snd_printdd(SFX "Setting Nvidia snoop: %d\n", azx_snoop(chip));
1225 1226 1227
		update_pci_byte(chip->pci,
				NVIDIA_HDA_TRANSREG_ADDR,
				0x0f, NVIDIA_HDA_ENABLE_COHBITS);
1228 1229 1230 1231 1232 1233
		update_pci_byte(chip->pci,
				NVIDIA_HDA_ISTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
		update_pci_byte(chip->pci,
				NVIDIA_HDA_OSTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
1234 1235 1236 1237
	}

	/* Enable SCH/PCH snoop if needed */
	if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
T
Takashi Iwai 已提交
1238
		unsigned short snoop;
T
Takashi Iwai 已提交
1239
		pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
T
Takashi Iwai 已提交
1240 1241 1242 1243 1244 1245
		if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
		    (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
			snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
			if (!azx_snoop(chip))
				snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
			pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
T
Takashi Iwai 已提交
1246 1247 1248
			pci_read_config_word(chip->pci,
				INTEL_SCH_HDA_DEVC, &snoop);
		}
T
Takashi Iwai 已提交
1249 1250 1251
		snd_printdd(SFX "SCH snoop: %s\n",
				(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
				? "Disabled" : "Enabled");
V
Vinod G 已提交
1252
        }
L
Linus Torvalds 已提交
1253 1254 1255
}


1256 1257
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);

L
Linus Torvalds 已提交
1258 1259 1260
/*
 * interrupt handler
 */
1261
static irqreturn_t azx_interrupt(int irq, void *dev_id)
L
Linus Torvalds 已提交
1262
{
1263 1264
	struct azx *chip = dev_id;
	struct azx_dev *azx_dev;
L
Linus Torvalds 已提交
1265
	u32 status;
1266
	u8 sd_status;
1267
	int i, ok;
L
Linus Torvalds 已提交
1268 1269 1270

	spin_lock(&chip->reg_lock);

1271 1272
	if (chip->disabled) {
		spin_unlock(&chip->reg_lock);
1273
		return IRQ_NONE;
1274
	}
1275

L
Linus Torvalds 已提交
1276 1277 1278 1279 1280 1281
	status = azx_readl(chip, INTSTS);
	if (status == 0) {
		spin_unlock(&chip->reg_lock);
		return IRQ_NONE;
	}
	
1282
	for (i = 0; i < chip->num_streams; i++) {
L
Linus Torvalds 已提交
1283 1284
		azx_dev = &chip->azx_dev[i];
		if (status & azx_dev->sd_int_sta_mask) {
1285
			sd_status = azx_sd_readb(azx_dev, SD_STS);
L
Linus Torvalds 已提交
1286
			azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1287 1288
			if (!azx_dev->substream || !azx_dev->running ||
			    !(sd_status & SD_INT_COMPLETE))
1289 1290
				continue;
			/* check whether this IRQ is really acceptable */
1291 1292
			ok = azx_position_ok(chip, azx_dev);
			if (ok == 1) {
1293
				azx_dev->irq_pending = 0;
L
Linus Torvalds 已提交
1294 1295 1296
				spin_unlock(&chip->reg_lock);
				snd_pcm_period_elapsed(azx_dev->substream);
				spin_lock(&chip->reg_lock);
1297
			} else if (ok == 0 && chip->bus && chip->bus->workq) {
1298 1299
				/* bogus IRQ, process it later */
				azx_dev->irq_pending = 1;
T
Takashi Iwai 已提交
1300 1301
				queue_work(chip->bus->workq,
					   &chip->irq_pending_work);
L
Linus Torvalds 已提交
1302 1303 1304 1305 1306 1307 1308
			}
		}
	}

	/* clear rirb int */
	status = azx_readb(chip, RIRBSTS);
	if (status & RIRB_INT_MASK) {
1309
		if (status & RIRB_INT_RESPONSE) {
1310
			if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
1311
				udelay(80);
L
Linus Torvalds 已提交
1312
			azx_update_rirb(chip);
1313
		}
L
Linus Torvalds 已提交
1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327
		azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
	}

#if 0
	/* clear state status int */
	if (azx_readb(chip, STATESTS) & 0x04)
		azx_writeb(chip, STATESTS, 0x04);
#endif
	spin_unlock(&chip->reg_lock);
	
	return IRQ_HANDLED;
}


1328 1329 1330
/*
 * set up a BDL entry
 */
1331 1332
static int setup_bdle(struct azx *chip,
		      struct snd_pcm_substream *substream,
1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344
		      struct azx_dev *azx_dev, u32 **bdlp,
		      int ofs, int size, int with_ioc)
{
	u32 *bdl = *bdlp;

	while (size > 0) {
		dma_addr_t addr;
		int chunk;

		if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
			return -EINVAL;

1345
		addr = snd_pcm_sgbuf_get_addr(substream, ofs);
1346 1347
		/* program the address field of the BDL entry */
		bdl[0] = cpu_to_le32((u32)addr);
T
Takashi Iwai 已提交
1348
		bdl[1] = cpu_to_le32(upper_32_bits(addr));
1349
		/* program the size field of the BDL entry */
T
Takashi Iwai 已提交
1350
		chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
1351 1352 1353 1354 1355 1356
		/* one BDLE cannot cross 4K boundary on CTHDA chips */
		if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
			u32 remain = 0x1000 - (ofs & 0xfff);
			if (chunk > remain)
				chunk = remain;
		}
1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370
		bdl[2] = cpu_to_le32(chunk);
		/* program the IOC to enable interrupt
		 * only when the whole fragment is processed
		 */
		size -= chunk;
		bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
		bdl += 4;
		azx_dev->frags++;
		ofs += chunk;
	}
	*bdlp = bdl;
	return ofs;
}

L
Linus Torvalds 已提交
1371 1372 1373
/*
 * set up BDL entries
 */
1374 1375
static int azx_setup_periods(struct azx *chip,
			     struct snd_pcm_substream *substream,
T
Takashi Iwai 已提交
1376
			     struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1377
{
T
Takashi Iwai 已提交
1378 1379
	u32 *bdl;
	int i, ofs, periods, period_bytes;
1380
	int pos_adj;
L
Linus Torvalds 已提交
1381 1382 1383 1384 1385

	/* reset BDL address */
	azx_sd_writel(azx_dev, SD_BDLPL, 0);
	azx_sd_writel(azx_dev, SD_BDLPU, 0);

1386
	period_bytes = azx_dev->period_bytes;
T
Takashi Iwai 已提交
1387 1388
	periods = azx_dev->bufsize / period_bytes;

L
Linus Torvalds 已提交
1389
	/* program the initial BDL entries */
T
Takashi Iwai 已提交
1390 1391 1392
	bdl = (u32 *)azx_dev->bdl.area;
	ofs = 0;
	azx_dev->frags = 0;
1393 1394
	pos_adj = bdl_pos_adj[chip->dev_index];
	if (pos_adj > 0) {
1395
		struct snd_pcm_runtime *runtime = substream->runtime;
1396
		int pos_align = pos_adj;
1397
		pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
1398
		if (!pos_adj)
1399 1400 1401 1402
			pos_adj = pos_align;
		else
			pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
				pos_align;
1403 1404
		pos_adj = frames_to_bytes(runtime, pos_adj);
		if (pos_adj >= period_bytes) {
1405
			snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
1406
				   bdl_pos_adj[chip->dev_index]);
1407 1408
			pos_adj = 0;
		} else {
1409
			ofs = setup_bdle(chip, substream, azx_dev,
1410 1411
					 &bdl, ofs, pos_adj,
					 !substream->runtime->no_period_wakeup);
1412 1413
			if (ofs < 0)
				goto error;
T
Takashi Iwai 已提交
1414
		}
1415 1416
	} else
		pos_adj = 0;
1417 1418
	for (i = 0; i < periods; i++) {
		if (i == periods - 1 && pos_adj)
1419
			ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
1420 1421
					 period_bytes - pos_adj, 0);
		else
1422
			ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
1423 1424
					 period_bytes,
					 !substream->runtime->no_period_wakeup);
1425 1426
		if (ofs < 0)
			goto error;
L
Linus Torvalds 已提交
1427
	}
T
Takashi Iwai 已提交
1428
	return 0;
1429 1430

 error:
1431
	snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
1432 1433
		   azx_dev->bufsize, period_bytes);
	return -EINVAL;
L
Linus Torvalds 已提交
1434 1435
}

1436 1437
/* reset stream */
static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1438 1439 1440 1441
{
	unsigned char val;
	int timeout;

1442 1443
	azx_stream_clear(chip, azx_dev);

1444 1445
	azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
		      SD_CTL_STREAM_RESET);
L
Linus Torvalds 已提交
1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459
	udelay(3);
	timeout = 300;
	while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
	       --timeout)
		;
	val &= ~SD_CTL_STREAM_RESET;
	azx_sd_writeb(azx_dev, SD_CTL, val);
	udelay(3);

	timeout = 300;
	/* waiting for hardware to report that the stream is out of reset */
	while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
	       --timeout)
		;
1460 1461 1462

	/* reset first position - may not be synced with hw at this time */
	*azx_dev->posbuf = 0;
1463
}
L
Linus Torvalds 已提交
1464

1465 1466 1467 1468 1469
/*
 * set up the SD for streaming
 */
static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
{
T
Takashi Iwai 已提交
1470
	unsigned int val;
1471 1472
	/* make sure the run bit is zero for SD */
	azx_stream_clear(chip, azx_dev);
L
Linus Torvalds 已提交
1473
	/* program the stream_tag */
T
Takashi Iwai 已提交
1474 1475 1476 1477 1478 1479
	val = azx_sd_readl(azx_dev, SD_CTL);
	val = (val & ~SD_CTL_STREAM_TAG_MASK) |
		(azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
	if (!azx_snoop(chip))
		val |= SD_CTL_TRAFFIC_PRIO;
	azx_sd_writel(azx_dev, SD_CTL, val);
L
Linus Torvalds 已提交
1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492

	/* program the length of samples in cyclic buffer */
	azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);

	/* program the stream format */
	/* this value needs to be the same as the one programmed */
	azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);

	/* program the stream LVI (last valid index) of the BDL */
	azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);

	/* program the BDL address */
	/* lower BDL address */
T
Takashi Iwai 已提交
1493
	azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
L
Linus Torvalds 已提交
1494
	/* upper BDL address */
T
Takashi Iwai 已提交
1495
	azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
L
Linus Torvalds 已提交
1496

1497
	/* enable the position buffer */
1498 1499
	if (chip->position_fix[0] != POS_FIX_LPIB ||
	    chip->position_fix[1] != POS_FIX_LPIB) {
1500 1501 1502 1503
		if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
			azx_writel(chip, DPLBASE,
				(u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
	}
1504

L
Linus Torvalds 已提交
1505
	/* set the interrupt enable bits in the descriptor control register */
1506 1507
	azx_sd_writel(azx_dev, SD_CTL,
		      azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
L
Linus Torvalds 已提交
1508 1509 1510 1511

	return 0;
}

1512 1513 1514 1515 1516 1517 1518 1519 1520
/*
 * Probe the given codec address
 */
static int probe_codec(struct azx *chip, int addr)
{
	unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
		(AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
	unsigned int res;

1521
	mutex_lock(&chip->bus->cmd_mutex);
1522 1523
	chip->probing = 1;
	azx_send_cmd(chip->bus, cmd);
1524
	res = azx_get_response(chip->bus, addr);
1525
	chip->probing = 0;
1526
	mutex_unlock(&chip->bus->cmd_mutex);
1527 1528
	if (res == -1)
		return -EIO;
1529
	snd_printdd(SFX "codec #%d probed OK\n", addr);
1530 1531 1532
	return 0;
}

1533 1534
static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
				 struct hda_pcm *cpcm);
1535
static void azx_stop_chip(struct azx *chip);
L
Linus Torvalds 已提交
1536

1537 1538 1539 1540 1541 1542
static void azx_bus_reset(struct hda_bus *bus)
{
	struct azx *chip = bus->private_data;

	bus->in_reset = 1;
	azx_stop_chip(chip);
1543
	azx_init_chip(chip, 1);
1544
#ifdef CONFIG_PM
1545
	if (chip->initialized) {
1546 1547 1548
		struct azx_pcm *p;
		list_for_each_entry(p, &chip->pcm_list, list)
			snd_pcm_suspend_all(p->pcm);
1549 1550 1551
		snd_hda_suspend(chip->bus);
		snd_hda_resume(chip->bus);
	}
1552
#endif
1553 1554 1555
	bus->in_reset = 0;
}

L
Linus Torvalds 已提交
1556 1557 1558 1559
/*
 * Codec initialization
 */

1560
/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1561
static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] DELAYED_INITDATA_MARK = {
1562
	[AZX_DRIVER_NVIDIA] = 8,
1563
	[AZX_DRIVER_TERA] = 1,
1564 1565
};

1566
static int DELAYED_INIT_MARK azx_codec_create(struct azx *chip, const char *model)
L
Linus Torvalds 已提交
1567 1568
{
	struct hda_bus_template bus_temp;
1569 1570
	int c, codecs, err;
	int max_slots;
L
Linus Torvalds 已提交
1571 1572 1573 1574 1575

	memset(&bus_temp, 0, sizeof(bus_temp));
	bus_temp.private_data = chip;
	bus_temp.modelname = model;
	bus_temp.pci = chip->pci;
1576 1577
	bus_temp.ops.command = azx_send_cmd;
	bus_temp.ops.get_response = azx_get_response;
1578
	bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
1579
	bus_temp.ops.bus_reset = azx_bus_reset;
1580
#ifdef CONFIG_SND_HDA_POWER_SAVE
1581
	bus_temp.power_save = &power_save;
1582 1583
	bus_temp.ops.pm_notify = azx_power_notify;
#endif
L
Linus Torvalds 已提交
1584

1585 1586
	err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
	if (err < 0)
L
Linus Torvalds 已提交
1587 1588
		return err;

1589 1590
	if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
		snd_printd(SFX "Enable delay in RIRB handling\n");
1591
		chip->bus->needs_damn_long_delay = 1;
1592
	}
1593

1594
	codecs = 0;
1595 1596
	max_slots = azx_max_codecs[chip->driver_type];
	if (!max_slots)
1597
		max_slots = AZX_DEFAULT_CODECS;
1598 1599 1600

	/* First try to probe all given codec slots */
	for (c = 0; c < max_slots; c++) {
1601
		if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
1602 1603 1604 1605
			if (probe_codec(chip, c) < 0) {
				/* Some BIOSen give you wrong codec addresses
				 * that don't exist
				 */
1606 1607
				snd_printk(KERN_WARNING SFX
					   "Codec #%d probe error; "
1608 1609 1610 1611
					   "disabling it...\n", c);
				chip->codec_mask &= ~(1 << c);
				/* More badly, accessing to a non-existing
				 * codec often screws up the controller chip,
P
Paul Menzel 已提交
1612
				 * and disturbs the further communications.
1613 1614 1615 1616 1617
				 * Thus if an error occurs during probing,
				 * better to reset the controller chip to
				 * get back to the sanity state.
				 */
				azx_stop_chip(chip);
1618
				azx_init_chip(chip, 1);
1619 1620 1621 1622
			}
		}
	}

1623 1624 1625 1626
	/* AMD chipsets often cause the communication stalls upon certain
	 * sequence like the pin-detection.  It seems that forcing the synced
	 * access works around the stall.  Grrr...
	 */
1627 1628
	if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
		snd_printd(SFX "Enable sync_write for stable communication\n");
1629 1630 1631 1632
		chip->bus->sync_write = 1;
		chip->bus->allow_bus_reset = 1;
	}

1633
	/* Then create codec instances */
1634
	for (c = 0; c < max_slots; c++) {
1635
		if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
1636
			struct hda_codec *codec;
1637
			err = snd_hda_codec_new(chip->bus, c, &codec);
L
Linus Torvalds 已提交
1638 1639
			if (err < 0)
				continue;
1640
			codec->beep_mode = chip->beep_mode;
L
Linus Torvalds 已提交
1641
			codecs++;
1642 1643 1644
		}
	}
	if (!codecs) {
L
Linus Torvalds 已提交
1645 1646 1647
		snd_printk(KERN_ERR SFX "no codecs initialized\n");
		return -ENXIO;
	}
1648 1649
	return 0;
}
L
Linus Torvalds 已提交
1650

1651 1652 1653 1654 1655 1656 1657
/* configure each codec instance */
static int __devinit azx_codec_configure(struct azx *chip)
{
	struct hda_codec *codec;
	list_for_each_entry(codec, &chip->bus->codec_list, list) {
		snd_hda_codec_configure(codec);
	}
L
Linus Torvalds 已提交
1658 1659 1660 1661 1662 1663 1664 1665 1666
	return 0;
}


/*
 * PCM support
 */

/* assign a stream for the PCM */
1667 1668
static inline struct azx_dev *
azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1669
{
1670
	int dev, i, nums;
1671
	struct azx_dev *res = NULL;
1672 1673 1674
	/* make a non-zero unique key for the substream */
	int key = (substream->pcm->device << 16) | (substream->number << 2) |
		(substream->stream + 1);
1675 1676

	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
1677 1678 1679 1680 1681 1682 1683
		dev = chip->playback_index_offset;
		nums = chip->playback_streams;
	} else {
		dev = chip->capture_index_offset;
		nums = chip->capture_streams;
	}
	for (i = 0; i < nums; i++, dev++)
1684
		if (!chip->azx_dev[dev].opened) {
1685
			res = &chip->azx_dev[dev];
1686
			if (res->assigned_key == key)
1687
				break;
L
Linus Torvalds 已提交
1688
		}
1689 1690
	if (res) {
		res->opened = 1;
1691
		res->assigned_key = key;
1692 1693
	}
	return res;
L
Linus Torvalds 已提交
1694 1695 1696
}

/* release the assigned stream */
1697
static inline void azx_release_device(struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1698 1699 1700 1701
{
	azx_dev->opened = 0;
}

1702
static struct snd_pcm_hardware azx_pcm_hw = {
1703 1704
	.info =			(SNDRV_PCM_INFO_MMAP |
				 SNDRV_PCM_INFO_INTERLEAVED |
L
Linus Torvalds 已提交
1705 1706
				 SNDRV_PCM_INFO_BLOCK_TRANSFER |
				 SNDRV_PCM_INFO_MMAP_VALID |
1707 1708
				 /* No full-resume yet implemented */
				 /* SNDRV_PCM_INFO_RESUME |*/
1709
				 SNDRV_PCM_INFO_PAUSE |
1710 1711
				 SNDRV_PCM_INFO_SYNC_START |
				 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
L
Linus Torvalds 已提交
1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725
	.formats =		SNDRV_PCM_FMTBIT_S16_LE,
	.rates =		SNDRV_PCM_RATE_48000,
	.rate_min =		48000,
	.rate_max =		48000,
	.channels_min =		2,
	.channels_max =		2,
	.buffer_bytes_max =	AZX_MAX_BUF_SIZE,
	.period_bytes_min =	128,
	.period_bytes_max =	AZX_MAX_BUF_SIZE / 2,
	.periods_min =		2,
	.periods_max =		AZX_MAX_FRAG,
	.fifo_size =		0,
};

1726
static int azx_pcm_open(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1727 1728 1729
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1730 1731 1732
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev;
	struct snd_pcm_runtime *runtime = substream->runtime;
L
Linus Torvalds 已提交
1733 1734
	unsigned long flags;
	int err;
1735
	int buff_step;
L
Linus Torvalds 已提交
1736

1737
	mutex_lock(&chip->open_mutex);
1738
	azx_dev = azx_assign_device(chip, substream);
L
Linus Torvalds 已提交
1739
	if (azx_dev == NULL) {
1740
		mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
1741 1742 1743 1744 1745 1746 1747 1748 1749
		return -EBUSY;
	}
	runtime->hw = azx_pcm_hw;
	runtime->hw.channels_min = hinfo->channels_min;
	runtime->hw.channels_max = hinfo->channels_max;
	runtime->hw.formats = hinfo->formats;
	runtime->hw.rates = hinfo->rates;
	snd_pcm_limit_hw_rates(runtime);
	snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
1750
	if (chip->align_buffer_size)
1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764
		/* constrain buffer sizes to be multiple of 128
		   bytes. This is more efficient in terms of memory
		   access but isn't required by the HDA spec and
		   prevents users from specifying exact period/buffer
		   sizes. For example for 44.1kHz, a period size set
		   to 20ms will be rounded to 19.59ms. */
		buff_step = 128;
	else
		/* Don't enforce steps on buffer sizes, still need to
		   be multiple of 4 bytes (HDA spec). Tested on Intel
		   HDA controllers, may not work on all devices where
		   option needs to be disabled */
		buff_step = 4;

1765
	snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1766
				   buff_step);
1767
	snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1768
				   buff_step);
1769
	snd_hda_power_up_d3wait(apcm->codec);
1770 1771
	err = hinfo->ops.open(hinfo, apcm->codec, substream);
	if (err < 0) {
L
Linus Torvalds 已提交
1772
		azx_release_device(azx_dev);
1773
		snd_hda_power_down(apcm->codec);
1774
		mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
1775 1776
		return err;
	}
1777
	snd_pcm_limit_hw_rates(runtime);
1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788
	/* sanity check */
	if (snd_BUG_ON(!runtime->hw.channels_min) ||
	    snd_BUG_ON(!runtime->hw.channels_max) ||
	    snd_BUG_ON(!runtime->hw.formats) ||
	    snd_BUG_ON(!runtime->hw.rates)) {
		azx_release_device(azx_dev);
		hinfo->ops.close(hinfo, apcm->codec, substream);
		snd_hda_power_down(apcm->codec);
		mutex_unlock(&chip->open_mutex);
		return -EINVAL;
	}
L
Linus Torvalds 已提交
1789 1790 1791 1792 1793 1794
	spin_lock_irqsave(&chip->reg_lock, flags);
	azx_dev->substream = substream;
	azx_dev->running = 0;
	spin_unlock_irqrestore(&chip->reg_lock, flags);

	runtime->private_data = azx_dev;
1795
	snd_pcm_set_sync(substream);
1796
	mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
1797 1798 1799
	return 0;
}

1800
static int azx_pcm_close(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1801 1802 1803
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1804 1805
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev = get_azx_dev(substream);
L
Linus Torvalds 已提交
1806 1807
	unsigned long flags;

1808
	mutex_lock(&chip->open_mutex);
L
Linus Torvalds 已提交
1809 1810 1811 1812 1813 1814
	spin_lock_irqsave(&chip->reg_lock, flags);
	azx_dev->substream = NULL;
	azx_dev->running = 0;
	spin_unlock_irqrestore(&chip->reg_lock, flags);
	azx_release_device(azx_dev);
	hinfo->ops.close(hinfo, apcm->codec, substream);
1815
	snd_hda_power_down(apcm->codec);
1816
	mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
1817 1818 1819
	return 0;
}

1820 1821
static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
			     struct snd_pcm_hw_params *hw_params)
L
Linus Torvalds 已提交
1822
{
T
Takashi Iwai 已提交
1823 1824 1825
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
	struct snd_pcm_runtime *runtime = substream->runtime;
1826
	struct azx_dev *azx_dev = get_azx_dev(substream);
T
Takashi Iwai 已提交
1827
	int ret;
1828

T
Takashi Iwai 已提交
1829
	mark_runtime_wc(chip, azx_dev, runtime, false);
1830 1831 1832
	azx_dev->bufsize = 0;
	azx_dev->period_bytes = 0;
	azx_dev->format_val = 0;
T
Takashi Iwai 已提交
1833
	ret = snd_pcm_lib_malloc_pages(substream,
1834
					params_buffer_bytes(hw_params));
T
Takashi Iwai 已提交
1835 1836 1837 1838
	if (ret < 0)
		return ret;
	mark_runtime_wc(chip, azx_dev, runtime, true);
	return ret;
L
Linus Torvalds 已提交
1839 1840
}

1841
static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1842 1843
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1844
	struct azx_dev *azx_dev = get_azx_dev(substream);
T
Takashi Iwai 已提交
1845 1846
	struct azx *chip = apcm->chip;
	struct snd_pcm_runtime *runtime = substream->runtime;
L
Linus Torvalds 已提交
1847 1848 1849 1850 1851 1852
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];

	/* reset BDL address */
	azx_sd_writel(azx_dev, SD_BDLPL, 0);
	azx_sd_writel(azx_dev, SD_BDLPU, 0);
	azx_sd_writel(azx_dev, SD_CTL, 0);
1853 1854 1855
	azx_dev->bufsize = 0;
	azx_dev->period_bytes = 0;
	azx_dev->format_val = 0;
L
Linus Torvalds 已提交
1856

1857
	snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
L
Linus Torvalds 已提交
1858

T
Takashi Iwai 已提交
1859
	mark_runtime_wc(chip, azx_dev, runtime, false);
L
Linus Torvalds 已提交
1860 1861 1862
	return snd_pcm_lib_free_pages(substream);
}

1863
static int azx_pcm_prepare(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1864 1865
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1866 1867
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev = get_azx_dev(substream);
L
Linus Torvalds 已提交
1868
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1869
	struct snd_pcm_runtime *runtime = substream->runtime;
1870
	unsigned int bufsize, period_bytes, format_val, stream_tag;
1871
	int err;
1872 1873 1874
	struct hda_spdif_out *spdif =
		snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
	unsigned short ctls = spdif ? spdif->ctls : 0;
L
Linus Torvalds 已提交
1875

1876
	azx_stream_reset(chip, azx_dev);
1877 1878 1879
	format_val = snd_hda_calc_stream_format(runtime->rate,
						runtime->channels,
						runtime->format,
1880
						hinfo->maxbps,
1881
						ctls);
1882
	if (!format_val) {
1883 1884
		snd_printk(KERN_ERR SFX
			   "invalid format_val, rate=%d, ch=%d, format=%d\n",
L
Linus Torvalds 已提交
1885 1886 1887 1888
			   runtime->rate, runtime->channels, runtime->format);
		return -EINVAL;
	}

1889 1890 1891
	bufsize = snd_pcm_lib_buffer_bytes(substream);
	period_bytes = snd_pcm_lib_period_bytes(substream);

1892
	snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905
		    bufsize, format_val);

	if (bufsize != azx_dev->bufsize ||
	    period_bytes != azx_dev->period_bytes ||
	    format_val != azx_dev->format_val) {
		azx_dev->bufsize = bufsize;
		azx_dev->period_bytes = period_bytes;
		azx_dev->format_val = format_val;
		err = azx_setup_periods(chip, substream, azx_dev);
		if (err < 0)
			return err;
	}

1906 1907 1908
	/* wallclk has 24Mhz clock source */
	azx_dev->period_wallclk = (((runtime->period_size * 24000) /
						runtime->rate) * 1000);
L
Linus Torvalds 已提交
1909 1910 1911 1912 1913 1914
	azx_setup_controller(chip, azx_dev);
	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
		azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
	else
		azx_dev->fifo_size = 0;

1915 1916
	stream_tag = azx_dev->stream_tag;
	/* CA-IBG chips need the playback stream starting from 1 */
1917
	if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
1918 1919 1920
	    stream_tag > chip->capture_streams)
		stream_tag -= chip->capture_streams;
	return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
1921
				     azx_dev->format_val, substream);
L
Linus Torvalds 已提交
1922 1923
}

1924
static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
L
Linus Torvalds 已提交
1925 1926
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1927
	struct azx *chip = apcm->chip;
1928 1929
	struct azx_dev *azx_dev;
	struct snd_pcm_substream *s;
1930
	int rstart = 0, start, nsync = 0, sbits = 0;
1931
	int nwait, timeout;
L
Linus Torvalds 已提交
1932 1933

	switch (cmd) {
1934 1935
	case SNDRV_PCM_TRIGGER_START:
		rstart = 1;
L
Linus Torvalds 已提交
1936 1937
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
	case SNDRV_PCM_TRIGGER_RESUME:
1938
		start = 1;
L
Linus Torvalds 已提交
1939 1940
		break;
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
1941
	case SNDRV_PCM_TRIGGER_SUSPEND:
L
Linus Torvalds 已提交
1942
	case SNDRV_PCM_TRIGGER_STOP:
1943
		start = 0;
L
Linus Torvalds 已提交
1944 1945
		break;
	default:
1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960
		return -EINVAL;
	}

	snd_pcm_group_for_each_entry(s, substream) {
		if (s->pcm->card != substream->pcm->card)
			continue;
		azx_dev = get_azx_dev(s);
		sbits |= 1 << azx_dev->index;
		nsync++;
		snd_pcm_trigger_done(s, substream);
	}

	spin_lock(&chip->reg_lock);
	if (nsync > 1) {
		/* first, set SYNC bits of corresponding streams */
1961 1962 1963 1964 1965
		if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
			azx_writel(chip, OLD_SSYNC,
				   azx_readl(chip, OLD_SSYNC) | sbits);
		else
			azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
1966 1967 1968 1969 1970
	}
	snd_pcm_group_for_each_entry(s, substream) {
		if (s->pcm->card != substream->pcm->card)
			continue;
		azx_dev = get_azx_dev(s);
1971 1972 1973 1974 1975
		if (start) {
			azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
			if (!rstart)
				azx_dev->start_wallclk -=
						azx_dev->period_wallclk;
1976
			azx_stream_start(chip, azx_dev);
1977
		} else {
1978
			azx_stream_stop(chip, azx_dev);
1979
		}
1980
		azx_dev->running = start;
L
Linus Torvalds 已提交
1981 1982
	}
	spin_unlock(&chip->reg_lock);
1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016
	if (start) {
		if (nsync == 1)
			return 0;
		/* wait until all FIFOs get ready */
		for (timeout = 5000; timeout; timeout--) {
			nwait = 0;
			snd_pcm_group_for_each_entry(s, substream) {
				if (s->pcm->card != substream->pcm->card)
					continue;
				azx_dev = get_azx_dev(s);
				if (!(azx_sd_readb(azx_dev, SD_STS) &
				      SD_STS_FIFO_READY))
					nwait++;
			}
			if (!nwait)
				break;
			cpu_relax();
		}
	} else {
		/* wait until all RUN bits are cleared */
		for (timeout = 5000; timeout; timeout--) {
			nwait = 0;
			snd_pcm_group_for_each_entry(s, substream) {
				if (s->pcm->card != substream->pcm->card)
					continue;
				azx_dev = get_azx_dev(s);
				if (azx_sd_readb(azx_dev, SD_CTL) &
				    SD_CTL_DMA_START)
					nwait++;
			}
			if (!nwait)
				break;
			cpu_relax();
		}
L
Linus Torvalds 已提交
2017
	}
2018 2019 2020
	if (nsync > 1) {
		spin_lock(&chip->reg_lock);
		/* reset SYNC bits */
2021 2022 2023 2024 2025
		if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
			azx_writel(chip, OLD_SSYNC,
				   azx_readl(chip, OLD_SSYNC) & ~sbits);
		else
			azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
2026 2027 2028
		spin_unlock(&chip->reg_lock);
	}
	return 0;
L
Linus Torvalds 已提交
2029 2030
}

2031 2032 2033 2034 2035 2036 2037 2038 2039
/* get the current DMA position with correction on VIA chips */
static unsigned int azx_via_get_position(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	unsigned int link_pos, mini_pos, bound_pos;
	unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
	unsigned int fifo_size;

	link_pos = azx_sd_readl(azx_dev, SD_LPIB);
2040
	if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086
		/* Playback, no problem using link position */
		return link_pos;
	}

	/* Capture */
	/* For new chipset,
	 * use mod to get the DMA position just like old chipset
	 */
	mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
	mod_dma_pos %= azx_dev->period_bytes;

	/* azx_dev->fifo_size can't get FIFO size of in stream.
	 * Get from base address + offset.
	 */
	fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);

	if (azx_dev->insufficient) {
		/* Link position never gather than FIFO size */
		if (link_pos <= fifo_size)
			return 0;

		azx_dev->insufficient = 0;
	}

	if (link_pos <= fifo_size)
		mini_pos = azx_dev->bufsize + link_pos - fifo_size;
	else
		mini_pos = link_pos - fifo_size;

	/* Find nearest previous boudary */
	mod_mini_pos = mini_pos % azx_dev->period_bytes;
	mod_link_pos = link_pos % azx_dev->period_bytes;
	if (mod_link_pos >= fifo_size)
		bound_pos = link_pos - mod_link_pos;
	else if (mod_dma_pos >= mod_mini_pos)
		bound_pos = mini_pos - mod_mini_pos;
	else {
		bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
		if (bound_pos >= azx_dev->bufsize)
			bound_pos = 0;
	}

	/* Calculate real DMA position we want */
	return bound_pos + mod_dma_pos;
}

2087
static unsigned int azx_get_position(struct azx *chip,
2088 2089
				     struct azx_dev *azx_dev,
				     bool with_check)
L
Linus Torvalds 已提交
2090 2091
{
	unsigned int pos;
2092
	int stream = azx_dev->substream->stream;
L
Linus Torvalds 已提交
2093

2094 2095 2096 2097 2098 2099
	switch (chip->position_fix[stream]) {
	case POS_FIX_LPIB:
		/* read LPIB */
		pos = azx_sd_readl(azx_dev, SD_LPIB);
		break;
	case POS_FIX_VIACOMBO:
2100
		pos = azx_via_get_position(chip, azx_dev);
2101 2102 2103 2104
		break;
	default:
		/* use the position buffer */
		pos = le32_to_cpu(*azx_dev->posbuf);
2105
		if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
2106 2107 2108 2109 2110 2111 2112 2113 2114 2115
			if (!pos || pos == (u32)-1) {
				printk(KERN_WARNING
				       "hda-intel: Invalid position buffer, "
				       "using LPIB read method instead.\n");
				chip->position_fix[stream] = POS_FIX_LPIB;
				pos = azx_sd_readl(azx_dev, SD_LPIB);
			} else
				chip->position_fix[stream] = POS_FIX_POSBUF;
		}
		break;
2116
	}
2117

L
Linus Torvalds 已提交
2118 2119
	if (pos >= azx_dev->bufsize)
		pos = 0;
2120 2121 2122 2123 2124 2125 2126 2127 2128
	return pos;
}

static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev = get_azx_dev(substream);
	return bytes_to_frames(substream->runtime,
2129
			       azx_get_position(chip, azx_dev, false));
2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142
}

/*
 * Check whether the current DMA position is acceptable for updating
 * periods.  Returns non-zero if it's OK.
 *
 * Many HD-audio controllers appear pretty inaccurate about
 * the update-IRQ timing.  The IRQ is issued before actually the
 * data is processed.  So, we need to process it afterwords in a
 * workqueue.
 */
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
{
2143
	u32 wallclk;
2144
	unsigned int pos;
2145
	int stream;
2146

2147 2148
	wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
	if (wallclk < (azx_dev->period_wallclk * 2) / 3)
2149 2150
		return -1;	/* bogus (too early) interrupt */

2151
	stream = azx_dev->substream->stream;
2152
	pos = azx_get_position(chip, azx_dev, true);
2153

2154 2155
	if (WARN_ONCE(!azx_dev->period_bytes,
		      "hda-intel: zero azx_dev->period_bytes"))
2156
		return -1; /* this shouldn't happen! */
2157
	if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
2158 2159 2160
	    pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
		/* NG - it's below the first next period boundary */
		return bdl_pos_adj[chip->dev_index] ? 0 : -1;
2161
	azx_dev->start_wallclk += wallclk;
2162 2163 2164 2165 2166 2167 2168 2169 2170
	return 1; /* OK, it's fine */
}

/*
 * The work for pending PCM period updates.
 */
static void azx_irq_pending_work(struct work_struct *work)
{
	struct azx *chip = container_of(work, struct azx, irq_pending_work);
2171
	int i, pending, ok;
2172

2173 2174 2175 2176 2177 2178 2179 2180
	if (!chip->irq_pending_warned) {
		printk(KERN_WARNING
		       "hda-intel: IRQ timing workaround is activated "
		       "for card #%d. Suggest a bigger bdl_pos_adj.\n",
		       chip->card->number);
		chip->irq_pending_warned = 1;
	}

2181 2182 2183 2184 2185 2186 2187 2188 2189
	for (;;) {
		pending = 0;
		spin_lock_irq(&chip->reg_lock);
		for (i = 0; i < chip->num_streams; i++) {
			struct azx_dev *azx_dev = &chip->azx_dev[i];
			if (!azx_dev->irq_pending ||
			    !azx_dev->substream ||
			    !azx_dev->running)
				continue;
2190 2191
			ok = azx_position_ok(chip, azx_dev);
			if (ok > 0) {
2192 2193 2194 2195
				azx_dev->irq_pending = 0;
				spin_unlock(&chip->reg_lock);
				snd_pcm_period_elapsed(azx_dev->substream);
				spin_lock(&chip->reg_lock);
2196 2197
			} else if (ok < 0) {
				pending = 0;	/* too early */
2198 2199 2200 2201 2202 2203
			} else
				pending++;
		}
		spin_unlock_irq(&chip->reg_lock);
		if (!pending)
			return;
2204
		msleep(1);
2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216
	}
}

/* clear irq_pending flags and assure no on-going workq */
static void azx_clear_irq_pending(struct azx *chip)
{
	int i;

	spin_lock_irq(&chip->reg_lock);
	for (i = 0; i < chip->num_streams; i++)
		chip->azx_dev[i].irq_pending = 0;
	spin_unlock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
2217 2218
}

T
Takashi Iwai 已提交
2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232
#ifdef CONFIG_X86
static int azx_pcm_mmap(struct snd_pcm_substream *substream,
			struct vm_area_struct *area)
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
	if (!azx_snoop(chip))
		area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
	return snd_pcm_lib_default_mmap(substream, area);
}
#else
#define azx_pcm_mmap	NULL
#endif

2233
static struct snd_pcm_ops azx_pcm_ops = {
L
Linus Torvalds 已提交
2234 2235 2236 2237 2238 2239 2240 2241
	.open = azx_pcm_open,
	.close = azx_pcm_close,
	.ioctl = snd_pcm_lib_ioctl,
	.hw_params = azx_pcm_hw_params,
	.hw_free = azx_pcm_hw_free,
	.prepare = azx_pcm_prepare,
	.trigger = azx_pcm_trigger,
	.pointer = azx_pcm_pointer,
T
Takashi Iwai 已提交
2242
	.mmap = azx_pcm_mmap,
T
Takashi Iwai 已提交
2243
	.page = snd_pcm_sgbuf_ops_page,
L
Linus Torvalds 已提交
2244 2245
};

2246
static void azx_pcm_free(struct snd_pcm *pcm)
L
Linus Torvalds 已提交
2247
{
2248 2249
	struct azx_pcm *apcm = pcm->private_data;
	if (apcm) {
2250
		list_del(&apcm->list);
2251 2252
		kfree(apcm);
	}
L
Linus Torvalds 已提交
2253 2254
}

2255 2256
#define MAX_PREALLOC_SIZE	(32 * 1024 * 1024)

2257
static int
2258 2259
azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
		      struct hda_pcm *cpcm)
L
Linus Torvalds 已提交
2260
{
2261
	struct azx *chip = bus->private_data;
2262
	struct snd_pcm *pcm;
L
Linus Torvalds 已提交
2263
	struct azx_pcm *apcm;
2264
	int pcm_dev = cpcm->device;
2265
	unsigned int size;
2266
	int s, err;
L
Linus Torvalds 已提交
2267

2268 2269 2270 2271 2272
	list_for_each_entry(apcm, &chip->pcm_list, list) {
		if (apcm->pcm->device == pcm_dev) {
			snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
			return -EBUSY;
		}
2273 2274 2275 2276
	}
	err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
			  cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
			  cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
L
Linus Torvalds 已提交
2277 2278 2279
			  &pcm);
	if (err < 0)
		return err;
T
Takashi Iwai 已提交
2280
	strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
2281
	apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
L
Linus Torvalds 已提交
2282 2283 2284
	if (apcm == NULL)
		return -ENOMEM;
	apcm->chip = chip;
2285
	apcm->pcm = pcm;
L
Linus Torvalds 已提交
2286 2287 2288
	apcm->codec = codec;
	pcm->private_data = apcm;
	pcm->private_free = azx_pcm_free;
2289 2290
	if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
		pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
2291
	list_add_tail(&apcm->list, &chip->pcm_list);
2292 2293 2294 2295 2296 2297 2298
	cpcm->pcm = pcm;
	for (s = 0; s < 2; s++) {
		apcm->hinfo[s] = &cpcm->stream[s];
		if (cpcm->stream[s].substreams)
			snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
	}
	/* buffer pre-allocation */
2299 2300 2301
	size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
	if (size > MAX_PREALLOC_SIZE)
		size = MAX_PREALLOC_SIZE;
T
Takashi Iwai 已提交
2302
	snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
L
Linus Torvalds 已提交
2303
					      snd_dma_pci_data(chip->pci),
2304
					      size, MAX_PREALLOC_SIZE);
L
Linus Torvalds 已提交
2305 2306 2307 2308 2309 2310
	return 0;
}

/*
 * mixer creation - all stuff is implemented in hda module
 */
2311
static int __devinit azx_mixer_create(struct azx *chip)
L
Linus Torvalds 已提交
2312 2313 2314 2315 2316 2317 2318 2319
{
	return snd_hda_build_controls(chip->bus);
}


/*
 * initialize SD streams
 */
2320
static int __devinit azx_init_stream(struct azx *chip)
L
Linus Torvalds 已提交
2321 2322 2323 2324
{
	int i;

	/* initialize each stream (aka device)
2325 2326
	 * assign the starting bdl address to each stream (device)
	 * and initialize
L
Linus Torvalds 已提交
2327
	 */
2328
	for (i = 0; i < chip->num_streams; i++) {
2329
		struct azx_dev *azx_dev = &chip->azx_dev[i];
2330
		azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
L
Linus Torvalds 已提交
2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342
		/* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
		azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
		/* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
		azx_dev->sd_int_sta_mask = 1 << i;
		/* stream tag: must be non-zero and unique */
		azx_dev->index = i;
		azx_dev->stream_tag = i + 1;
	}

	return 0;
}

2343 2344
static int azx_acquire_irq(struct azx *chip, int do_disconnect)
{
2345 2346
	if (request_irq(chip->pci->irq, azx_interrupt,
			chip->msi ? 0 : IRQF_SHARED,
2347
			KBUILD_MODNAME, chip)) {
2348 2349 2350 2351 2352 2353 2354
		printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
		       "disabling device\n", chip->pci->irq);
		if (do_disconnect)
			snd_card_disconnect(chip->card);
		return -1;
	}
	chip->irq = chip->pci->irq;
2355
	pci_intx(chip->pci, !chip->msi);
2356 2357 2358
	return 0;
}

L
Linus Torvalds 已提交
2359

2360 2361
static void azx_stop_chip(struct azx *chip)
{
2362
	if (!chip->initialized)
2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380
		return;

	/* disable interrupts */
	azx_int_disable(chip);
	azx_int_clear(chip);

	/* disable CORB/RIRB */
	azx_free_cmd_io(chip);

	/* disable position buffer */
	azx_writel(chip, DPLBASE, 0);
	azx_writel(chip, DPUBASE, 0);

	chip->initialized = 0;
}

#ifdef CONFIG_SND_HDA_POWER_SAVE
/* power-up/down the controller */
2381
static void azx_power_notify(struct hda_bus *bus)
2382
{
2383
	struct azx *chip = bus->private_data;
2384 2385 2386
	struct hda_codec *c;
	int power_on = 0;

2387
	list_for_each_entry(c, &bus->codec_list, list) {
2388 2389 2390 2391 2392 2393
		if (c->power_on) {
			power_on = 1;
			break;
		}
	}
	if (power_on)
2394
		azx_init_chip(chip, 1);
W
Wu Fengguang 已提交
2395 2396
	else if (chip->running && power_save_controller &&
		 !bus->power_keep_link_on)
2397 2398
		azx_stop_chip(chip);
}
2399 2400 2401 2402 2403 2404
#endif /* CONFIG_SND_HDA_POWER_SAVE */

#ifdef CONFIG_PM
/*
 * power management
 */
2405

T
Takashi Iwai 已提交
2406
static int azx_suspend(struct pci_dev *pci, pm_message_t state)
L
Linus Torvalds 已提交
2407
{
T
Takashi Iwai 已提交
2408 2409
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
2410
	struct azx_pcm *p;
L
Linus Torvalds 已提交
2411

T
Takashi Iwai 已提交
2412
	snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
2413
	azx_clear_irq_pending(chip);
2414 2415
	list_for_each_entry(p, &chip->pcm_list, list)
		snd_pcm_suspend_all(p->pcm);
2416
	if (chip->initialized)
2417
		snd_hda_suspend(chip->bus);
2418
	azx_stop_chip(chip);
2419
	if (chip->irq >= 0) {
2420
		free_irq(chip->irq, chip);
2421 2422
		chip->irq = -1;
	}
2423
	if (chip->msi)
2424
		pci_disable_msi(chip->pci);
T
Takashi Iwai 已提交
2425 2426
	pci_disable_device(pci);
	pci_save_state(pci);
2427
	pci_set_power_state(pci, pci_choose_state(pci, state));
L
Linus Torvalds 已提交
2428 2429 2430
	return 0;
}

T
Takashi Iwai 已提交
2431
static int azx_resume(struct pci_dev *pci)
L
Linus Torvalds 已提交
2432
{
T
Takashi Iwai 已提交
2433 2434
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
L
Linus Torvalds 已提交
2435

2436 2437
	pci_set_power_state(pci, PCI_D0);
	pci_restore_state(pci);
2438 2439 2440 2441 2442 2443 2444
	if (pci_enable_device(pci) < 0) {
		printk(KERN_ERR "hda-intel: pci_enable_device failed, "
		       "disabling device\n");
		snd_card_disconnect(card);
		return -EIO;
	}
	pci_set_master(pci);
2445 2446 2447 2448
	if (chip->msi)
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
	if (azx_acquire_irq(chip, 1) < 0)
2449
		return -EIO;
2450
	azx_init_pci(chip);
2451

2452
	azx_init_chip(chip, 1);
2453

L
Linus Torvalds 已提交
2454
	snd_hda_resume(chip->bus);
T
Takashi Iwai 已提交
2455
	snd_power_change_state(card, SNDRV_CTL_POWER_D0);
L
Linus Torvalds 已提交
2456 2457 2458 2459 2460
	return 0;
}
#endif /* CONFIG_PM */


T
Takashi Iwai 已提交
2461 2462 2463 2464 2465 2466
/*
 * reboot notifier for hang-up problem at power-down
 */
static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
{
	struct azx *chip = container_of(nb, struct azx, reboot_notifier);
2467
	snd_hda_bus_reboot_notify(chip->bus);
T
Takashi Iwai 已提交
2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483
	azx_stop_chip(chip);
	return NOTIFY_OK;
}

static void azx_notifier_register(struct azx *chip)
{
	chip->reboot_notifier.notifier_call = azx_halt;
	register_reboot_notifier(&chip->reboot_notifier);
}

static void azx_notifier_unregister(struct azx *chip)
{
	if (chip->reboot_notifier.notifier_call)
		unregister_reboot_notifier(&chip->reboot_notifier);
}

2484 2485 2486
static int DELAYED_INIT_MARK azx_first_init(struct azx *chip);
static int DELAYED_INIT_MARK azx_probe_continue(struct azx *chip);

2487
#ifdef SUPPORT_VGA_SWITCHEROO
2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580
static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci);

static void azx_vs_set_state(struct pci_dev *pci,
			     enum vga_switcheroo_state state)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
	bool disabled;

	if (chip->init_failed)
		return;

	disabled = (state == VGA_SWITCHEROO_OFF);
	if (chip->disabled == disabled)
		return;

	if (!chip->bus) {
		chip->disabled = disabled;
		if (!disabled) {
			snd_printk(KERN_INFO SFX
				   "%s: Start delayed initialization\n",
				   pci_name(chip->pci));
			if (azx_first_init(chip) < 0 ||
			    azx_probe_continue(chip) < 0) {
				snd_printk(KERN_ERR SFX
					   "%s: initialization error\n",
					   pci_name(chip->pci));
				chip->init_failed = true;
			}
		}
	} else {
		snd_printk(KERN_INFO SFX
			   "%s %s via VGA-switcheroo\n",
			   disabled ? "Disabling" : "Enabling",
			   pci_name(chip->pci));
		if (disabled) {
			azx_suspend(pci, PMSG_FREEZE);
			chip->disabled = true;
			snd_hda_lock_devices(chip->bus);
		} else {
			snd_hda_unlock_devices(chip->bus);
			chip->disabled = false;
			azx_resume(pci);
		}
	}
}

static bool azx_vs_can_switch(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;

	if (chip->init_failed)
		return false;
	if (chip->disabled || !chip->bus)
		return true;
	if (snd_hda_lock_devices(chip->bus))
		return false;
	snd_hda_unlock_devices(chip->bus);
	return true;
}

static void __devinit init_vga_switcheroo(struct azx *chip)
{
	struct pci_dev *p = get_bound_vga(chip->pci);
	if (p) {
		snd_printk(KERN_INFO SFX
			   "%s: Handle VGA-switcheroo audio client\n",
			   pci_name(chip->pci));
		chip->use_vga_switcheroo = 1;
		pci_dev_put(p);
	}
}

static const struct vga_switcheroo_client_ops azx_vs_ops = {
	.set_gpu_state = azx_vs_set_state,
	.can_switch = azx_vs_can_switch,
};

static int __devinit register_vga_switcheroo(struct azx *chip)
{
	if (!chip->use_vga_switcheroo)
		return 0;
	/* FIXME: currently only handling DIS controller
	 * is there any machine with two switchable HDMI audio controllers?
	 */
	return vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
						    VGA_SWITCHEROO_DIS,
						    chip->bus != NULL);
}
#else
#define init_vga_switcheroo(chip)		/* NOP */
#define register_vga_switcheroo(chip)		0
2581
#define check_hdmi_disabled(pci)	false
2582 2583
#endif /* SUPPORT_VGA_SWITCHER */

L
Linus Torvalds 已提交
2584 2585 2586
/*
 * destructor
 */
2587
static int azx_free(struct azx *chip)
L
Linus Torvalds 已提交
2588
{
T
Takashi Iwai 已提交
2589 2590
	int i;

T
Takashi Iwai 已提交
2591 2592
	azx_notifier_unregister(chip);

2593 2594 2595 2596 2597 2598
	if (use_vga_switcheroo(chip)) {
		if (chip->disabled && chip->bus)
			snd_hda_unlock_devices(chip->bus);
		vga_switcheroo_unregister_client(chip->pci);
	}

2599
	if (chip->initialized) {
2600
		azx_clear_irq_pending(chip);
2601
		for (i = 0; i < chip->num_streams; i++)
L
Linus Torvalds 已提交
2602
			azx_stream_stop(chip, &chip->azx_dev[i]);
2603
		azx_stop_chip(chip);
L
Linus Torvalds 已提交
2604 2605
	}

2606
	if (chip->irq >= 0)
L
Linus Torvalds 已提交
2607
		free_irq(chip->irq, (void*)chip);
2608
	if (chip->msi)
2609
		pci_disable_msi(chip->pci);
2610 2611
	if (chip->remap_addr)
		iounmap(chip->remap_addr);
L
Linus Torvalds 已提交
2612

T
Takashi Iwai 已提交
2613 2614
	if (chip->azx_dev) {
		for (i = 0; i < chip->num_streams; i++)
T
Takashi Iwai 已提交
2615 2616
			if (chip->azx_dev[i].bdl.area) {
				mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
T
Takashi Iwai 已提交
2617
				snd_dma_free_pages(&chip->azx_dev[i].bdl);
T
Takashi Iwai 已提交
2618
			}
T
Takashi Iwai 已提交
2619
	}
T
Takashi Iwai 已提交
2620 2621
	if (chip->rb.area) {
		mark_pages_wc(chip, &chip->rb, false);
L
Linus Torvalds 已提交
2622
		snd_dma_free_pages(&chip->rb);
T
Takashi Iwai 已提交
2623 2624 2625
	}
	if (chip->posbuf.area) {
		mark_pages_wc(chip, &chip->posbuf, false);
L
Linus Torvalds 已提交
2626
		snd_dma_free_pages(&chip->posbuf);
T
Takashi Iwai 已提交
2627
	}
2628 2629
	if (chip->region_requested)
		pci_release_regions(chip->pci);
L
Linus Torvalds 已提交
2630
	pci_disable_device(chip->pci);
2631
	kfree(chip->azx_dev);
L
Linus Torvalds 已提交
2632 2633 2634 2635 2636
	kfree(chip);

	return 0;
}

2637
static int azx_dev_free(struct snd_device *device)
L
Linus Torvalds 已提交
2638 2639 2640 2641
{
	return azx_free(device->device_data);
}

2642
#ifdef SUPPORT_VGA_SWITCHEROO
2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674
/*
 * Check of disabled HDMI controller by vga-switcheroo
 */
static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci)
{
	struct pci_dev *p;

	/* check only discrete GPU */
	switch (pci->vendor) {
	case PCI_VENDOR_ID_ATI:
	case PCI_VENDOR_ID_AMD:
	case PCI_VENDOR_ID_NVIDIA:
		if (pci->devfn == 1) {
			p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
							pci->bus->number, 0);
			if (p) {
				if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
					return p;
				pci_dev_put(p);
			}
		}
		break;
	}
	return NULL;
}

static bool __devinit check_hdmi_disabled(struct pci_dev *pci)
{
	bool vga_inactive = false;
	struct pci_dev *p = get_bound_vga(pci);

	if (p) {
2675
		if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
2676 2677 2678 2679 2680
			vga_inactive = true;
		pci_dev_put(p);
	}
	return vga_inactive;
}
2681
#endif /* SUPPORT_VGA_SWITCHEROO */
2682

2683 2684 2685
/*
 * white/black-listing for position_fix
 */
R
Ralf Baechle 已提交
2686
static struct snd_pci_quirk position_fix_list[] __devinitdata = {
T
Takashi Iwai 已提交
2687 2688
	SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
	SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
2689
	SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
T
Takashi Iwai 已提交
2690
	SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
2691
	SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
D
Daniel T Chen 已提交
2692
	SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
2693
	SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
2694
	SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
2695
	SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
2696
	SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
2697
	SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
2698
	SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
2699
	SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
2700
	SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
2701 2702 2703 2704 2705 2706 2707
	{}
};

static int __devinit check_position_fix(struct azx *chip, int fix)
{
	const struct snd_pci_quirk *q;

2708 2709 2710
	switch (fix) {
	case POS_FIX_LPIB:
	case POS_FIX_POSBUF:
2711
	case POS_FIX_VIACOMBO:
2712
	case POS_FIX_COMBO:
2713 2714 2715 2716 2717 2718 2719 2720 2721 2722
		return fix;
	}

	q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
	if (q) {
		printk(KERN_INFO
		       "hda_intel: position_fix set to %d "
		       "for device %04x:%04x\n",
		       q->value, q->subvendor, q->subdevice);
		return q->value;
2723
	}
2724 2725

	/* Check VIA/ATI HD Audio Controller exist */
2726 2727
	if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
		snd_printd(SFX "Using VIACOMBO position fix\n");
2728
		return POS_FIX_VIACOMBO;
2729 2730 2731
	}
	if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
		snd_printd(SFX "Using LPIB position fix\n");
2732
		return POS_FIX_LPIB;
2733
	}
2734
	return POS_FIX_AUTO;
2735 2736
}

2737 2738 2739 2740 2741 2742 2743 2744 2745 2746
/*
 * black-lists for probe_mask
 */
static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
	/* Thinkpad often breaks the controller communication when accessing
	 * to the non-working (or non-existing) modem codec slot.
	 */
	SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
2747 2748
	/* broken BIOS */
	SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
2749 2750
	/* including bogus ALC268 in slot#2 that conflicts with ALC888 */
	SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
2751
	/* forced codec slots */
2752
	SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
2753
	SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
2754 2755
	/* WinFast VP200 H (Teradici) user reported broken communication */
	SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
2756 2757 2758
	{}
};

2759 2760
#define AZX_FORCE_CODEC_MASK	0x100

2761
static void __devinit check_probe_mask(struct azx *chip, int dev)
2762 2763 2764
{
	const struct snd_pci_quirk *q;

2765 2766
	chip->codec_probe_mask = probe_mask[dev];
	if (chip->codec_probe_mask == -1) {
2767 2768 2769 2770 2771 2772
		q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
		if (q) {
			printk(KERN_INFO
			       "hda_intel: probe_mask set to 0x%x "
			       "for device %04x:%04x\n",
			       q->value, q->subvendor, q->subdevice);
2773
			chip->codec_probe_mask = q->value;
2774 2775
		}
	}
2776 2777 2778 2779 2780 2781 2782 2783

	/* check forced option */
	if (chip->codec_probe_mask != -1 &&
	    (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
		chip->codec_mask = chip->codec_probe_mask & 0xff;
		printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
		       chip->codec_mask);
	}
2784 2785
}

2786
/*
T
Takashi Iwai 已提交
2787
 * white/black-list for enable_msi
2788
 */
T
Takashi Iwai 已提交
2789
static struct snd_pci_quirk msi_black_list[] __devinitdata = {
T
Takashi Iwai 已提交
2790
	SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
2791
	SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
2792
	SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
2793
	SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
2794
	SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
2795 2796 2797 2798 2799 2800 2801
	{}
};

static void __devinit check_msi(struct azx *chip)
{
	const struct snd_pci_quirk *q;

T
Takashi Iwai 已提交
2802 2803
	if (enable_msi >= 0) {
		chip->msi = !!enable_msi;
2804
		return;
T
Takashi Iwai 已提交
2805 2806 2807
	}
	chip->msi = 1;	/* enable MSI as default */
	q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
2808 2809 2810 2811 2812
	if (q) {
		printk(KERN_INFO
		       "hda_intel: msi for device %04x:%04x set to %d\n",
		       q->subvendor, q->subdevice, q->value);
		chip->msi = q->value;
2813 2814 2815 2816
		return;
	}

	/* NVidia chipsets seem to cause troubles with MSI */
2817 2818
	if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
		printk(KERN_INFO "hda_intel: Disabling MSI\n");
2819
		chip->msi = 0;
2820 2821 2822
	}
}

2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851
/* check the snoop mode availability */
static void __devinit azx_check_snoop_available(struct azx *chip)
{
	bool snoop = chip->snoop;

	switch (chip->driver_type) {
	case AZX_DRIVER_VIA:
		/* force to non-snoop mode for a new VIA controller
		 * when BIOS is set
		 */
		if (snoop) {
			u8 val;
			pci_read_config_byte(chip->pci, 0x42, &val);
			if (!(val & 0x80) && chip->pci->revision == 0x30)
				snoop = false;
		}
		break;
	case AZX_DRIVER_ATIHDMI_NS:
		/* new ATI HDMI requires non-snoop */
		snoop = false;
		break;
	}

	if (snoop != chip->snoop) {
		snd_printk(KERN_INFO SFX "Force to %s mode\n",
			   snoop ? "snoop" : "non-snoop");
		chip->snoop = snoop;
	}
}
2852

L
Linus Torvalds 已提交
2853 2854 2855
/*
 * constructor
 */
2856
static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
2857
				int dev, unsigned int driver_caps,
2858
				struct azx **rchip)
L
Linus Torvalds 已提交
2859
{
2860
	static struct snd_device_ops ops = {
L
Linus Torvalds 已提交
2861 2862
		.dev_free = azx_dev_free,
	};
2863 2864
	struct azx *chip;
	int err;
L
Linus Torvalds 已提交
2865 2866

	*rchip = NULL;
2867

2868 2869
	err = pci_enable_device(pci);
	if (err < 0)
L
Linus Torvalds 已提交
2870 2871
		return err;

2872
	chip = kzalloc(sizeof(*chip), GFP_KERNEL);
2873
	if (!chip) {
L
Linus Torvalds 已提交
2874 2875 2876 2877 2878 2879
		snd_printk(KERN_ERR SFX "cannot allocate chip\n");
		pci_disable_device(pci);
		return -ENOMEM;
	}

	spin_lock_init(&chip->reg_lock);
2880
	mutex_init(&chip->open_mutex);
L
Linus Torvalds 已提交
2881 2882 2883
	chip->card = card;
	chip->pci = pci;
	chip->irq = -1;
2884 2885
	chip->driver_caps = driver_caps;
	chip->driver_type = driver_caps & 0xff;
2886
	check_msi(chip);
2887
	chip->dev_index = dev;
2888
	INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
2889
	INIT_LIST_HEAD(&chip->pcm_list);
2890
	init_vga_switcheroo(chip);
L
Linus Torvalds 已提交
2891

2892 2893
	chip->position_fix[0] = chip->position_fix[1] =
		check_position_fix(chip, position_fix[dev]);
2894 2895 2896 2897 2898 2899
	/* combo mode uses LPIB for playback */
	if (chip->position_fix[0] == POS_FIX_COMBO) {
		chip->position_fix[0] = POS_FIX_LPIB;
		chip->position_fix[1] = POS_FIX_AUTO;
	}

2900
	check_probe_mask(chip, dev);
2901

2902
	chip->single_cmd = single_cmd;
T
Takashi Iwai 已提交
2903
	chip->snoop = hda_snoop;
2904
	azx_check_snoop_available(chip);
2905

2906 2907
	if (bdl_pos_adj[dev] < 0) {
		switch (chip->driver_type) {
2908
		case AZX_DRIVER_ICH:
2909
		case AZX_DRIVER_PCH:
2910
			bdl_pos_adj[dev] = 1;
2911 2912
			break;
		default:
2913
			bdl_pos_adj[dev] = 32;
2914 2915 2916 2917
			break;
		}
	}

2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964
	if (check_hdmi_disabled(pci)) {
		snd_printk(KERN_INFO SFX "VGA controller for %s is disabled\n",
			   pci_name(pci));
		if (use_vga_switcheroo(chip)) {
			snd_printk(KERN_INFO SFX "Delaying initialization\n");
			chip->disabled = true;
			goto ok;
		}
		kfree(chip);
		pci_disable_device(pci);
		return -ENXIO;
	}

	err = azx_first_init(chip);
	if (err < 0) {
		azx_free(chip);
		return err;
	}

 ok:
	err = register_vga_switcheroo(chip);
	if (err < 0) {
		snd_printk(KERN_ERR SFX
			   "Error registering VGA-switcheroo client\n");
		azx_free(chip);
		return err;
	}

	err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
	if (err < 0) {
		snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
		azx_free(chip);
		return err;
	}

	*rchip = chip;
	return 0;
}

static int DELAYED_INIT_MARK azx_first_init(struct azx *chip)
{
	int dev = chip->dev_index;
	struct pci_dev *pci = chip->pci;
	struct snd_card *card = chip->card;
	int i, err;
	unsigned short gcap;

2965 2966 2967 2968 2969 2970 2971 2972 2973 2974
#if BITS_PER_LONG != 64
	/* Fix up base address on ULI M5461 */
	if (chip->driver_type == AZX_DRIVER_ULI) {
		u16 tmp3;
		pci_read_config_word(pci, 0x40, &tmp3);
		pci_write_config_word(pci, 0x40, tmp3 | 0x10);
		pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
	}
#endif

2975
	err = pci_request_regions(pci, "ICH HD audio");
2976
	if (err < 0)
L
Linus Torvalds 已提交
2977
		return err;
2978
	chip->region_requested = 1;
L
Linus Torvalds 已提交
2979

2980
	chip->addr = pci_resource_start(pci, 0);
2981
	chip->remap_addr = pci_ioremap_bar(pci, 0);
L
Linus Torvalds 已提交
2982 2983
	if (chip->remap_addr == NULL) {
		snd_printk(KERN_ERR SFX "ioremap error\n");
2984
		return -ENXIO;
L
Linus Torvalds 已提交
2985 2986
	}

2987 2988 2989
	if (chip->msi)
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
2990

2991 2992
	if (azx_acquire_irq(chip, 0) < 0)
		return -EBUSY;
L
Linus Torvalds 已提交
2993 2994 2995 2996

	pci_set_master(pci);
	synchronize_irq(chip->irq);

2997
	gcap = azx_readw(chip, GCAP);
2998
	snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
2999

3000
	/* disable SB600 64bit support for safety */
3001
	if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
3002 3003 3004 3005 3006 3007 3008 3009 3010 3011
		struct pci_dev *p_smbus;
		p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
					 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
					 NULL);
		if (p_smbus) {
			if (p_smbus->revision < 0x30)
				gcap &= ~ICH6_GCAP_64OK;
			pci_dev_put(p_smbus);
		}
	}
3012

3013 3014 3015
	/* disable 64bit DMA address on some devices */
	if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
		snd_printd(SFX "Disabling 64bit DMA\n");
3016
		gcap &= ~ICH6_GCAP_64OK;
3017
	}
3018

3019
	/* disable buffer size rounding to 128-byte multiples if supported */
3020 3021 3022 3023 3024 3025 3026 3027 3028 3029
	if (align_buffer_size >= 0)
		chip->align_buffer_size = !!align_buffer_size;
	else {
		if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
			chip->align_buffer_size = 0;
		else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
			chip->align_buffer_size = 1;
		else
			chip->align_buffer_size = 1;
	}
3030

3031
	/* allow 64bit DMA address if supported by H/W */
3032
	if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
3033
		pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
3034
	else {
3035 3036
		pci_set_dma_mask(pci, DMA_BIT_MASK(32));
		pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
3037
	}
3038

3039 3040 3041 3042 3043 3044
	/* read number of streams from GCAP register instead of using
	 * hardcoded value
	 */
	chip->capture_streams = (gcap >> 8) & 0x0f;
	chip->playback_streams = (gcap >> 12) & 0x0f;
	if (!chip->playback_streams && !chip->capture_streams) {
3045 3046 3047 3048 3049 3050 3051 3052
		/* gcap didn't give any info, switching to old method */

		switch (chip->driver_type) {
		case AZX_DRIVER_ULI:
			chip->playback_streams = ULI_NUM_PLAYBACK;
			chip->capture_streams = ULI_NUM_CAPTURE;
			break;
		case AZX_DRIVER_ATIHDMI:
3053
		case AZX_DRIVER_ATIHDMI_NS:
3054 3055 3056
			chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
			chip->capture_streams = ATIHDMI_NUM_CAPTURE;
			break;
3057
		case AZX_DRIVER_GENERIC:
3058 3059 3060 3061 3062
		default:
			chip->playback_streams = ICH6_NUM_PLAYBACK;
			chip->capture_streams = ICH6_NUM_CAPTURE;
			break;
		}
3063
	}
3064 3065
	chip->capture_index_offset = 0;
	chip->playback_index_offset = chip->capture_streams;
3066
	chip->num_streams = chip->playback_streams + chip->capture_streams;
3067 3068
	chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
				GFP_KERNEL);
3069
	if (!chip->azx_dev) {
3070
		snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
3071
		return -ENOMEM;
3072 3073
	}

T
Takashi Iwai 已提交
3074 3075 3076 3077 3078 3079 3080
	for (i = 0; i < chip->num_streams; i++) {
		/* allocate memory for the BDL for each stream */
		err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
					  snd_dma_pci_data(chip->pci),
					  BDL_SIZE, &chip->azx_dev[i].bdl);
		if (err < 0) {
			snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
3081
			return -ENOMEM;
T
Takashi Iwai 已提交
3082
		}
T
Takashi Iwai 已提交
3083
		mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
L
Linus Torvalds 已提交
3084
	}
3085
	/* allocate memory for the position buffer */
3086 3087 3088 3089
	err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
				  snd_dma_pci_data(chip->pci),
				  chip->num_streams * 8, &chip->posbuf);
	if (err < 0) {
3090
		snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
3091
		return -ENOMEM;
L
Linus Torvalds 已提交
3092
	}
T
Takashi Iwai 已提交
3093
	mark_pages_wc(chip, &chip->posbuf, true);
L
Linus Torvalds 已提交
3094
	/* allocate CORB/RIRB */
3095 3096
	err = azx_alloc_cmd_io(chip);
	if (err < 0)
3097
		return err;
L
Linus Torvalds 已提交
3098 3099 3100 3101 3102

	/* initialize streams */
	azx_init_stream(chip);

	/* initialize chip */
3103
	azx_init_pci(chip);
3104
	azx_init_chip(chip, (probe_only[dev] & 2) == 0);
L
Linus Torvalds 已提交
3105 3106

	/* codec detection */
3107
	if (!chip->codec_mask) {
L
Linus Torvalds 已提交
3108
		snd_printk(KERN_ERR SFX "no codecs found!\n");
3109
		return -ENODEV;
L
Linus Torvalds 已提交
3110 3111
	}

3112
	strcpy(card->driver, "HDA-Intel");
T
Takashi Iwai 已提交
3113 3114 3115 3116 3117
	strlcpy(card->shortname, driver_short_names[chip->driver_type],
		sizeof(card->shortname));
	snprintf(card->longname, sizeof(card->longname),
		 "%s at 0x%lx irq %i",
		 card->shortname, chip->addr, chip->irq);
3118

L
Linus Torvalds 已提交
3119 3120 3121
	return 0;
}

3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134
static void power_down_all_codecs(struct azx *chip)
{
#ifdef CONFIG_SND_HDA_POWER_SAVE
	/* The codecs were powered up in snd_hda_codec_new().
	 * Now all initialization done, so turn them down if possible
	 */
	struct hda_codec *codec;
	list_for_each_entry(codec, &chip->bus->codec_list, list) {
		snd_hda_power_down(codec);
	}
#endif
}

3135 3136
static int __devinit azx_probe(struct pci_dev *pci,
			       const struct pci_device_id *pci_id)
L
Linus Torvalds 已提交
3137
{
3138
	static int dev;
3139 3140
	struct snd_card *card;
	struct azx *chip;
3141
	int err;
L
Linus Torvalds 已提交
3142

3143 3144 3145 3146 3147 3148 3149
	if (dev >= SNDRV_CARDS)
		return -ENODEV;
	if (!enable[dev]) {
		dev++;
		return -ENOENT;
	}

3150 3151
	err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
	if (err < 0) {
L
Linus Torvalds 已提交
3152
		snd_printk(KERN_ERR SFX "Error creating card!\n");
3153
		return err;
L
Linus Torvalds 已提交
3154 3155
	}

3156 3157 3158
	/* set this here since it's referred in snd_hda_load_patch() */
	snd_card_set_dev(card, &pci->dev);

3159
	err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
W
Wu Fengguang 已提交
3160 3161
	if (err < 0)
		goto out_free;
T
Takashi Iwai 已提交
3162
	card->private_data = chip;
L
Linus Torvalds 已提交
3163

3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184
	if (!chip->disabled) {
		err = azx_probe_continue(chip);
		if (err < 0)
			goto out_free;
	}

	pci_set_drvdata(pci, card);

	dev++;
	return 0;

out_free:
	snd_card_free(card);
	return err;
}

static int DELAYED_INIT_MARK azx_probe_continue(struct azx *chip)
{
	int dev = chip->dev_index;
	int err;

3185 3186 3187 3188
#ifdef CONFIG_SND_HDA_INPUT_BEEP
	chip->beep_mode = beep_mode[dev];
#endif

L
Linus Torvalds 已提交
3189
	/* create codec instances */
3190
	err = azx_codec_create(chip, model[dev]);
W
Wu Fengguang 已提交
3191 3192
	if (err < 0)
		goto out_free;
3193
#ifdef CONFIG_SND_HDA_PATCH_LOADER
3194
	if (patch[dev] && *patch[dev]) {
3195 3196 3197 3198 3199 3200 3201
		snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
			   patch[dev]);
		err = snd_hda_load_patch(chip->bus, patch[dev]);
		if (err < 0)
			goto out_free;
	}
#endif
3202
	if ((probe_only[dev] & 1) == 0) {
3203 3204 3205 3206
		err = azx_codec_configure(chip);
		if (err < 0)
			goto out_free;
	}
L
Linus Torvalds 已提交
3207 3208

	/* create PCM streams */
3209
	err = snd_hda_build_pcms(chip->bus);
W
Wu Fengguang 已提交
3210 3211
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
3212 3213

	/* create mixer controls */
3214
	err = azx_mixer_create(chip);
W
Wu Fengguang 已提交
3215 3216
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
3217

3218
	err = snd_card_register(chip->card);
W
Wu Fengguang 已提交
3219 3220
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
3221

3222 3223
	chip->running = 1;
	power_down_all_codecs(chip);
T
Takashi Iwai 已提交
3224
	azx_notifier_register(chip);
L
Linus Torvalds 已提交
3225

3226 3227
	return 0;

W
Wu Fengguang 已提交
3228
out_free:
3229
	chip->init_failed = 1;
W
Wu Fengguang 已提交
3230
	return err;
L
Linus Torvalds 已提交
3231 3232 3233 3234
}

static void __devexit azx_remove(struct pci_dev *pci)
{
3235 3236 3237
	struct snd_card *card = pci_get_drvdata(pci);
	if (card)
		snd_card_free(card);
L
Linus Torvalds 已提交
3238 3239 3240 3241
	pci_set_drvdata(pci, NULL);
}

/* PCI IDs */
3242
static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
3243
	/* CPT */
3244
	{ PCI_DEVICE(0x8086, 0x1c20),
3245 3246
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
	  AZX_DCAPS_BUFSIZE },
3247
	/* PBG */
3248
	{ PCI_DEVICE(0x8086, 0x1d20),
3249 3250
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
	  AZX_DCAPS_BUFSIZE},
3251
	/* Panther Point */
3252
	{ PCI_DEVICE(0x8086, 0x1e20),
3253
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3254 3255 3256 3257
	  AZX_DCAPS_BUFSIZE},
	/* Lynx Point */
	{ PCI_DEVICE(0x8086, 0x8c20),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3258
	  AZX_DCAPS_BUFSIZE},
3259
	/* SCH */
3260
	{ PCI_DEVICE(0x8086, 0x811b),
3261
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
3262
	  AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Poulsbo */
3263 3264
	{ PCI_DEVICE(0x8086, 0x080a),
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
3265
	  AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Oaktrail */
3266
	/* ICH */
3267
	{ PCI_DEVICE(0x8086, 0x2668),
3268 3269
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH6 */
3270
	{ PCI_DEVICE(0x8086, 0x27d8),
3271 3272
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH7 */
3273
	{ PCI_DEVICE(0x8086, 0x269a),
3274 3275
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ESB2 */
3276
	{ PCI_DEVICE(0x8086, 0x284b),
3277 3278
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH8 */
3279
	{ PCI_DEVICE(0x8086, 0x293e),
3280 3281
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH9 */
3282
	{ PCI_DEVICE(0x8086, 0x293f),
3283 3284
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH9 */
3285
	{ PCI_DEVICE(0x8086, 0x3a3e),
3286 3287
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH10 */
3288
	{ PCI_DEVICE(0x8086, 0x3a6e),
3289 3290
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH10 */
3291 3292 3293 3294
	/* Generic Intel */
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3295
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
3296 3297 3298 3299 3300 3301 3302 3303
	/* ATI SB 450/600/700/800/900 */
	{ PCI_DEVICE(0x1002, 0x437b),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	{ PCI_DEVICE(0x1002, 0x4383),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	/* AMD Hudson */
	{ PCI_DEVICE(0x1022, 0x780d),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
3304
	/* ATI HDMI */
3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332
	{ PCI_DEVICE(0x1002, 0x793b),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x7919),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x960f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x970f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa00),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa08),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa10),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa18),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa20),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa28),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa30),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa38),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa40),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa48),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3333 3334 3335 3336 3337 3338 3339 3340
	{ PCI_DEVICE(0x1002, 0x9902),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaaa0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaaa8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaab0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3341
	/* VIA VT8251/VT8237A */
3342 3343
	{ PCI_DEVICE(0x1106, 0x3288),
	  .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
3344 3345 3346 3347 3348
	/* SIS966 */
	{ PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
	/* ULI M5461 */
	{ PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
	/* NVIDIA MCP */
3349 3350 3351
	{ PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3352
	  .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
3353
	/* Teradici */
3354 3355
	{ PCI_DEVICE(0x6549, 0x1200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
3356
	/* Creative X-Fi (CA0110-IBG) */
3357 3358 3359 3360 3361
	/* CTHDA chips */
	{ PCI_DEVICE(0x1102, 0x0010),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
	{ PCI_DEVICE(0x1102, 0x0012),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
3362 3363 3364 3365 3366
#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
	/* the following entry conflicts with snd-ctxfi driver,
	 * as ctxfi driver mutates from HD-audio to native mode with
	 * a special command sequence.
	 */
3367 3368 3369
	{ PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3370
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
3371
	  AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
3372 3373
#else
	/* this entry seems still valid -- i.e. without emu20kx chip */
3374 3375
	{ PCI_DEVICE(0x1102, 0x0009),
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
3376
	  AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
3377
#endif
3378 3379
	/* Vortex86MX */
	{ PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
3380 3381
	/* VMware HDAudio */
	{ PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
3382
	/* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
3383 3384 3385
	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3386
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
3387 3388 3389
	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3390
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
L
Linus Torvalds 已提交
3391 3392 3393 3394 3395
	{ 0, }
};
MODULE_DEVICE_TABLE(pci, azx_ids);

/* pci_driver definition */
3396
static struct pci_driver azx_driver = {
3397
	.name = KBUILD_MODNAME,
L
Linus Torvalds 已提交
3398 3399 3400
	.id_table = azx_ids,
	.probe = azx_probe,
	.remove = __devexit_p(azx_remove),
T
Takashi Iwai 已提交
3401 3402 3403 3404
#ifdef CONFIG_PM
	.suspend = azx_suspend,
	.resume = azx_resume,
#endif
L
Linus Torvalds 已提交
3405 3406
};

3407
module_pci_driver(azx_driver);