Kconfig 20.8 KB
Newer Older
C
Catalin Marinas 已提交
1 2
config ARM64
	def_bool y
3
	select ACPI_CCA_REQUIRED if ACPI
4
	select ACPI_GENERIC_GSI if ACPI
5
	select ACPI_REDUCED_HARDWARE_ONLY if ACPI
C
Catalin Marinas 已提交
6
	select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
7
	select ARCH_HAS_ELF_RANDOMIZE
8
	select ARCH_HAS_GCOV_PROFILE_ALL
9
	select ARCH_HAS_SG_CHAIN
10
	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
11
	select ARCH_USE_CMPXCHG_LOCKREF
12
	select ARCH_SUPPORTS_ATOMIC_RMW
13
	select ARCH_WANT_OPTIONAL_GPIOLIB
14
	select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
15
	select ARCH_WANT_FRAME_POINTERS
16
	select ARM_AMBA
17
	select ARM_ARCH_TIMER
18
	select ARM_GIC
A
AKASHI Takahiro 已提交
19
	select AUDIT_ARCH_COMPAT_GENERIC
20
	select ARM_GIC_V2M if PCI_MSI
21
	select ARM_GIC_V3
22
	select ARM_GIC_V3_ITS if PCI_MSI
23
	select BUILDTIME_EXTABLE_SORT
24
	select CLONE_BACKWARDS
25
	select COMMON_CLK
26
	select CPU_PM if (SUSPEND || CPU_IDLE)
27
	select DCACHE_WORD_ACCESS
28
	select EDAC_SUPPORT
29
	select GENERIC_ALLOCATOR
C
Catalin Marinas 已提交
30
	select GENERIC_CLOCKEVENTS
31
	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
32
	select GENERIC_CPU_AUTOPROBE
M
Mark Salter 已提交
33
	select GENERIC_EARLY_IOREMAP
C
Catalin Marinas 已提交
34 35
	select GENERIC_IRQ_PROBE
	select GENERIC_IRQ_SHOW
36
	select GENERIC_IRQ_SHOW_LEVEL
A
Arnd Bergmann 已提交
37
	select GENERIC_PCI_IOMAP
38
	select GENERIC_SCHED_CLOCK
C
Catalin Marinas 已提交
39
	select GENERIC_SMP_IDLE_THREAD
40 41
	select GENERIC_STRNCPY_FROM_USER
	select GENERIC_STRNLEN_USER
C
Catalin Marinas 已提交
42
	select GENERIC_TIME_VSYSCALL
43
	select HANDLE_DOMAIN_IRQ
C
Catalin Marinas 已提交
44
	select HARDIRQS_SW_RESEND
45
	select HAVE_ALIGNED_STRUCT_PAGE if SLUB
A
AKASHI Takahiro 已提交
46
	select HAVE_ARCH_AUDITSYSCALL
47
	select HAVE_ARCH_BITREVERSE
48
	select HAVE_ARCH_JUMP_LABEL
V
Vijaya Kumar K 已提交
49
	select HAVE_ARCH_KGDB
A
AKASHI Takahiro 已提交
50
	select HAVE_ARCH_SECCOMP_FILTER
C
Catalin Marinas 已提交
51
	select HAVE_ARCH_TRACEHOOK
Z
Zi Shen Lim 已提交
52
	select HAVE_BPF_JIT
53
	select HAVE_C_RECORDMCOUNT
54
	select HAVE_CC_STACKPROTECTOR
55
	select HAVE_CMPXCHG_DOUBLE
56
	select HAVE_DEBUG_BUGVERBOSE
57
	select HAVE_DEBUG_KMEMLEAK
C
Catalin Marinas 已提交
58 59
	select HAVE_DMA_API_DEBUG
	select HAVE_DMA_ATTRS
L
Laura Abbott 已提交
60
	select HAVE_DMA_CONTIGUOUS
61
	select HAVE_DYNAMIC_FTRACE
62
	select HAVE_EFFICIENT_UNALIGNED_ACCESS
63
	select HAVE_FTRACE_MCOUNT_RECORD
A
AKASHI Takahiro 已提交
64 65
	select HAVE_FUNCTION_TRACER
	select HAVE_FUNCTION_GRAPH_TRACER
C
Catalin Marinas 已提交
66 67 68
	select HAVE_GENERIC_DMA_COHERENT
	select HAVE_HW_BREAKPOINT if PERF_EVENTS
	select HAVE_MEMBLOCK
69
	select HAVE_PATA_PLATFORM
C
Catalin Marinas 已提交
70
	select HAVE_PERF_EVENTS
71 72
	select HAVE_PERF_REGS
	select HAVE_PERF_USER_STACK_DUMP
73
	select HAVE_RCU_TABLE_FREE
74
	select HAVE_SYSCALL_TRACEPOINTS
C
Catalin Marinas 已提交
75
	select IRQ_DOMAIN
76
	select IRQ_FORCED_THREADING
77
	select MODULES_USE_ELF_RELA
C
Catalin Marinas 已提交
78 79 80
	select NO_BOOTMEM
	select OF
	select OF_EARLY_FLATTREE
81
	select OF_RESERVED_MEM
C
Catalin Marinas 已提交
82
	select PERF_USE_VMALLOC
83 84
	select POWER_RESET
	select POWER_SUPPLY
C
Catalin Marinas 已提交
85 86
	select RTC_LIB
	select SPARSE_IRQ
87
	select SYSCTL_EXCEPTION_TRACE
L
Larry Bassel 已提交
88
	select HAVE_CONTEXT_TRACKING
C
Catalin Marinas 已提交
89 90 91 92 93 94 95 96 97 98 99 100
	help
	  ARM 64-bit (AArch64) Linux support.

config 64BIT
	def_bool y

config ARCH_PHYS_ADDR_T_64BIT
	def_bool y

config MMU
	def_bool y

101
config NO_IOPORT_MAP
102
	def_bool y if !PCI
C
Catalin Marinas 已提交
103 104 105 106 107 108 109 110 111 112

config STACKTRACE_SUPPORT
	def_bool y

config LOCKDEP_SUPPORT
	def_bool y

config TRACE_IRQFLAGS_SUPPORT
	def_bool y

113
config RWSEM_XCHGADD_ALGORITHM
C
Catalin Marinas 已提交
114 115 116 117 118 119 120 121 122 123 124
	def_bool y

config GENERIC_HWEIGHT
	def_bool y

config GENERIC_CSUM
        def_bool y

config GENERIC_CALIBRATE_DELAY
	def_bool y

125
config ZONE_DMA
C
Catalin Marinas 已提交
126 127
	def_bool y

S
Steve Capper 已提交
128 129 130
config HAVE_GENERIC_RCU_GUP
	def_bool y

C
Catalin Marinas 已提交
131 132 133 134 135 136 137 138 139 140 141 142 143 144 145
config ARCH_DMA_ADDR_T_64BIT
	def_bool y

config NEED_DMA_MAP_STATE
	def_bool y

config NEED_SG_DMA_LENGTH
	def_bool y

config SWIOTLB
	def_bool y

config IOMMU_HELPER
	def_bool SWIOTLB

146 147 148
config KERNEL_MODE_NEON
	def_bool y

149 150 151
config FIX_EARLYCON_MEM
	def_bool y

152 153 154 155 156 157 158
config PGTABLE_LEVELS
	int
	default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
	default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
	default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
	default 4 if ARM64_4K_PAGES && ARM64_VA_BITS_48

C
Catalin Marinas 已提交
159 160 161 162
source "init/Kconfig"

source "kernel/Kconfig.freezer"

163 164
menu "Platform selection"

165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181
config ARCH_EXYNOS
	bool
	help
	  This enables support for Samsung Exynos SoC family

config ARCH_EXYNOS7
	bool "ARMv8 based Samsung Exynos7"
	select ARCH_EXYNOS
	select COMMON_CLK_SAMSUNG
	select HAVE_S3C2410_WATCHDOG if WATCHDOG
	select HAVE_S3C_RTC if RTC_CLASS
	select PINCTRL
	select PINCTRL_EXYNOS

	help
	  This enables support for Samsung Exynos7 SoC family

182 183 184 185 186
config ARCH_FSL_LS2085A
	bool "Freescale LS2085A SOC"
	help
	  This enables support for Freescale LS2085A SOC.

187 188 189 190 191
config ARCH_HISI
	bool "Hisilicon SoC Family"
	help
	  This enables support for Hisilicon ARMv8 SoC family

192 193 194
config ARCH_MEDIATEK
	bool "Mediatek MT65xx & MT81xx ARMv8 SoC"
	select ARM_GIC
195
	select PINCTRL
196 197 198
	help
	  Support for Mediatek MT65xx & MT81xx ARMv8 SoCs

199 200 201 202 203 204
config ARCH_QCOM
	bool "Qualcomm Platforms"
	select PINCTRL
	help
	  This enables support for the ARMv8 based Qualcomm chipsets.

205 206 207 208 209
config ARCH_SEATTLE
	bool "AMD Seattle SoC Family"
	help
	  This enables support for AMD Seattle SOC Family

P
Paul Walmsley 已提交
210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235
config ARCH_TEGRA
	bool "NVIDIA Tegra SoC Family"
	select ARCH_HAS_RESET_CONTROLLER
	select ARCH_REQUIRE_GPIOLIB
	select CLKDEV_LOOKUP
	select CLKSRC_MMIO
	select CLKSRC_OF
	select GENERIC_CLOCKEVENTS
	select HAVE_CLK
	select PINCTRL
	select RESET_CONTROLLER
	help
	  This enables support for the NVIDIA Tegra SoC family.

config ARCH_TEGRA_132_SOC
	bool "NVIDIA Tegra132 SoC"
	depends on ARCH_TEGRA
	select PINCTRL_TEGRA124
	select USB_ULPI if USB_PHY
	select USB_ULPI_VIEWPORT if USB_PHY
	help
	  Enable support for NVIDIA Tegra132 SoC, based on the Denver
	  ARMv8 CPU.  The Tegra132 SoC is similar to the Tegra124 SoC,
	  but contains an NVIDIA Denver CPU complex in place of
	  Tegra124's "4+1" Cortex-A15 CPU complex.

236 237 238 239 240
config ARCH_SPRD
	bool "Spreadtrum SoC platform"
	help
	  Support for Spreadtrum ARM based SoCs

241 242 243 244 245
config ARCH_THUNDER
	bool "Cavium Inc. Thunder SoC Family"
	help
	  This enables support for Cavium's Thunder Family of SoCs.

246 247 248 249
config ARCH_VEXPRESS
	bool "ARMv8 software model (Versatile Express)"
	select ARCH_REQUIRE_GPIOLIB
	select COMMON_CLK_VERSATILE
250
	select POWER_RESET_VEXPRESS
251 252 253 254
	select VEXPRESS_CONFIG
	help
	  This enables support for the ARMv8 software model (Versatile
	  Express).
C
Catalin Marinas 已提交
255

256 257 258 259 260
config ARCH_XGENE
	bool "AppliedMicro X-Gene SOC Family"
	help
	  This enables support for AppliedMicro X-Gene SOC Family

M
Michal Simek 已提交
261 262 263 264 265
config ARCH_ZYNQMP
	bool "Xilinx ZynqMP Family"
	help
	  This enables support for Xilinx ZynqMP Family

C
Catalin Marinas 已提交
266 267 268 269
endmenu

menu "Bus support"

270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289
config PCI
	bool "PCI support"
	help
	  This feature enables support for PCI bus system. If you say Y
	  here, the kernel will include drivers and infrastructure code
	  to support PCI bus devices.

config PCI_DOMAINS
	def_bool PCI

config PCI_DOMAINS_GENERIC
	def_bool PCI

config PCI_SYSCALL
	def_bool PCI

source "drivers/pci/Kconfig"
source "drivers/pci/pcie/Kconfig"
source "drivers/pci/hotplug/Kconfig"

C
Catalin Marinas 已提交
290 291 292 293
endmenu

menu "Kernel Features"

294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398
menu "ARM errata workarounds via the alternatives framework"

config ARM64_ERRATUM_826319
	bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
	default y
	help
	  This option adds an alternative code sequence to work around ARM
	  erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
	  AXI master interface and an L2 cache.

	  If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
	  and is unable to accept a certain write via this interface, it will
	  not progress on read data presented on the read data channel and the
	  system can deadlock.

	  The workaround promotes data cache clean instructions to
	  data cache clean-and-invalidate.
	  Please note that this does not necessarily enable the workaround,
	  as it depends on the alternative framework, which will only patch
	  the kernel if an affected CPU is detected.

	  If unsure, say Y.

config ARM64_ERRATUM_827319
	bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
	default y
	help
	  This option adds an alternative code sequence to work around ARM
	  erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
	  master interface and an L2 cache.

	  Under certain conditions this erratum can cause a clean line eviction
	  to occur at the same time as another transaction to the same address
	  on the AMBA 5 CHI interface, which can cause data corruption if the
	  interconnect reorders the two transactions.

	  The workaround promotes data cache clean instructions to
	  data cache clean-and-invalidate.
	  Please note that this does not necessarily enable the workaround,
	  as it depends on the alternative framework, which will only patch
	  the kernel if an affected CPU is detected.

	  If unsure, say Y.

config ARM64_ERRATUM_824069
	bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
	default y
	help
	  This option adds an alternative code sequence to work around ARM
	  erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
	  to a coherent interconnect.

	  If a Cortex-A53 processor is executing a store or prefetch for
	  write instruction at the same time as a processor in another
	  cluster is executing a cache maintenance operation to the same
	  address, then this erratum might cause a clean cache line to be
	  incorrectly marked as dirty.

	  The workaround promotes data cache clean instructions to
	  data cache clean-and-invalidate.
	  Please note that this option does not necessarily enable the
	  workaround, as it depends on the alternative framework, which will
	  only patch the kernel if an affected CPU is detected.

	  If unsure, say Y.

config ARM64_ERRATUM_819472
	bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
	default y
	help
	  This option adds an alternative code sequence to work around ARM
	  erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
	  present when it is connected to a coherent interconnect.

	  If the processor is executing a load and store exclusive sequence at
	  the same time as a processor in another cluster is executing a cache
	  maintenance operation to the same address, then this erratum might
	  cause data corruption.

	  The workaround promotes data cache clean instructions to
	  data cache clean-and-invalidate.
	  Please note that this does not necessarily enable the workaround,
	  as it depends on the alternative framework, which will only patch
	  the kernel if an affected CPU is detected.

	  If unsure, say Y.

config ARM64_ERRATUM_832075
	bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
	default y
	help
	  This option adds an alternative code sequence to work around ARM
	  erratum 832075 on Cortex-A57 parts up to r1p2.

	  Affected Cortex-A57 parts might deadlock when exclusive load/store
	  instructions to Write-Back memory are mixed with Device loads.

	  The workaround is to promote device loads to use Load-Acquire
	  semantics.
	  Please note that this does not necessarily enable the workaround,
	  as it depends on the alternative framework, which will only patch
	  the kernel if an affected CPU is detected.

	  If unsure, say Y.

399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419
config ARM64_ERRATUM_845719
	bool "Cortex-A53: 845719: a load might read incorrect data"
	depends on COMPAT
	default y
	help
	  This option adds an alternative code sequence to work around ARM
	  erratum 845719 on Cortex-A53 parts up to r0p4.

	  When running a compat (AArch32) userspace on an affected Cortex-A53
	  part, a load at EL0 from a virtual address that matches the bottom 32
	  bits of the virtual address used by a recent load at (AArch64) EL1
	  might return incorrect data.

	  The workaround is to write the contextidr_el1 register on exception
	  return to a 32-bit task.
	  Please note that this does not necessarily enable the workaround,
	  as it depends on the alternative framework, which will only patch
	  the kernel if an affected CPU is detected.

	  If unsure, say Y.

420 421 422
endmenu


423 424 425 426 427 428 429 430 431 432 433
choice
	prompt "Page size"
	default ARM64_4K_PAGES
	help
	  Page size (translation granule) configuration.

config ARM64_4K_PAGES
	bool "4KB"
	help
	  This feature enables 4KB pages support.

C
Catalin Marinas 已提交
434
config ARM64_64K_PAGES
435
	bool "64KB"
C
Catalin Marinas 已提交
436 437 438 439 440 441
	help
	  This feature enables 64KB pages support (4KB by default)
	  allowing only two levels of page tables and faster TLB
	  look-up. AArch32 emulation is not available when this feature
	  is enabled.

442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460
endchoice

choice
	prompt "Virtual address space size"
	default ARM64_VA_BITS_39 if ARM64_4K_PAGES
	default ARM64_VA_BITS_42 if ARM64_64K_PAGES
	help
	  Allows choosing one of multiple possible virtual address
	  space sizes. The level of translation table is determined by
	  a combination of page size and virtual address space size.

config ARM64_VA_BITS_39
	bool "39-bit"
	depends on ARM64_4K_PAGES

config ARM64_VA_BITS_42
	bool "42-bit"
	depends on ARM64_64K_PAGES

461 462 463
config ARM64_VA_BITS_48
	bool "48-bit"

464 465 466 467 468 469
endchoice

config ARM64_VA_BITS
	int
	default 39 if ARM64_VA_BITS_39
	default 42 if ARM64_VA_BITS_42
470
	default 48 if ARM64_VA_BITS_48
471

472 473 474 475 476
config CPU_BIG_ENDIAN
       bool "Build big-endian kernel"
       help
         Say Y if you plan on running a kernel in big-endian mode.

C
Catalin Marinas 已提交
477 478 479 480 481 482 483 484 485 486 487 488 489
config SMP
	bool "Symmetric Multi-Processing"
	help
	  This enables support for systems with more than one CPU.  If
	  you say N here, the kernel will run on single and
	  multiprocessor machines, but will use only one CPU of a
	  multiprocessor machine. If you say Y here, the kernel will run
	  on many, but not all, single processor machines. On a single
	  processor machine, the kernel will run faster if you say N
	  here.

	  If you don't know what to do here, say N.

490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505
config SCHED_MC
	bool "Multi-core scheduler support"
	depends on SMP
	help
	  Multi-core scheduler support improves the CPU scheduler's decision
	  making when dealing with multi-core CPU chips at a cost of slightly
	  increased overhead in some places. If unsure say N here.

config SCHED_SMT
	bool "SMT scheduler support"
	depends on SMP
	help
	  Improves the CPU scheduler's decision making when dealing with
	  MultiThreading at a cost of slightly increased overhead in some
	  places. If unsure say N here.

C
Catalin Marinas 已提交
506
config NR_CPUS
507 508
	int "Maximum number of CPUs (2-4096)"
	range 2 4096
C
Catalin Marinas 已提交
509
	depends on SMP
510
	# These have to remain sorted largest to smallest
511
	default "64"
C
Catalin Marinas 已提交
512

513 514 515 516 517 518 519
config HOTPLUG_CPU
	bool "Support for hot-pluggable CPUs"
	depends on SMP
	help
	  Say Y here to experiment with turning CPUs off and on.  CPUs
	  can be controlled through /sys/devices/system/cpu.

C
Catalin Marinas 已提交
520 521
source kernel/Kconfig.preempt

522 523 524 525
config UP_LATE_INIT
       def_bool y
       depends on !SMP

C
Catalin Marinas 已提交
526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553
config HZ
	int
	default 100

config ARCH_HAS_HOLES_MEMORYMODEL
	def_bool y if SPARSEMEM

config ARCH_SPARSEMEM_ENABLE
	def_bool y
	select SPARSEMEM_VMEMMAP_ENABLE

config ARCH_SPARSEMEM_DEFAULT
	def_bool ARCH_SPARSEMEM_ENABLE

config ARCH_SELECT_MEMORY_MODEL
	def_bool ARCH_SPARSEMEM_ENABLE

config HAVE_ARCH_PFN_VALID
	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM

config HW_PERF_EVENTS
	bool "Enable hardware performance counter support for perf events"
	depends on PERF_EVENTS
	default y
	help
	  Enable hardware performance counter support for perf events. If
	  disabled, perf events will use software events only.

S
Steve Capper 已提交
554 555 556 557 558 559 560 561 562
config SYS_SUPPORTS_HUGETLBFS
	def_bool y

config ARCH_WANT_GENERAL_HUGETLB
	def_bool y

config ARCH_WANT_HUGE_PMD_SHARE
	def_bool y if !ARM64_64K_PAGES

S
Steve Capper 已提交
563 564 565
config HAVE_ARCH_TRANSPARENT_HUGEPAGE
	def_bool y

566 567 568
config ARCH_HAS_CACHE_LINE_SIZE
	def_bool y

C
Catalin Marinas 已提交
569 570
source "mm/Kconfig"

A
AKASHI Takahiro 已提交
571 572 573 574 575 576 577 578 579 580 581 582 583
config SECCOMP
	bool "Enable seccomp to safely compute untrusted bytecode"
	---help---
	  This kernel feature is useful for number crunching applications
	  that may need to compute untrusted bytecode during their
	  execution. By using pipes or other transports made available to
	  the process as file descriptors supporting the read/write
	  syscalls, it's possible to isolate those applications in
	  their own address space using seccomp. Once seccomp is
	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
	  and the task is only allowed to execute a few safe syscalls
	  defined by each seccomp mode.

584 585 586 587 588
config XEN_DOM0
	def_bool y
	depends on XEN

config XEN
589
	bool "Xen guest support on ARM64"
590
	depends on ARM64 && OF
591
	select SWIOTLB_XEN
592 593 594
	help
	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.

595 596 597 598 599
config FORCE_MAX_ZONEORDER
	int
	default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
	default "11"

600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649
menuconfig ARMV8_DEPRECATED
	bool "Emulate deprecated/obsolete ARMv8 instructions"
	depends on COMPAT
	help
	  Legacy software support may require certain instructions
	  that have been deprecated or obsoleted in the architecture.

	  Enable this config to enable selective emulation of these
	  features.

	  If unsure, say Y

if ARMV8_DEPRECATED

config SWP_EMULATION
	bool "Emulate SWP/SWPB instructions"
	help
	  ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
	  they are always undefined. Say Y here to enable software
	  emulation of these instructions for userspace using LDXR/STXR.

	  In some older versions of glibc [<=2.8] SWP is used during futex
	  trylock() operations with the assumption that the code will not
	  be preempted. This invalid assumption may be more likely to fail
	  with SWP emulation enabled, leading to deadlock of the user
	  application.

	  NOTE: when accessing uncached shared regions, LDXR/STXR rely
	  on an external transaction monitoring block called a global
	  monitor to maintain update atomicity. If your system does not
	  implement a global monitor, this option can cause programs that
	  perform SWP operations to uncached memory to deadlock.

	  If unsure, say Y

config CP15_BARRIER_EMULATION
	bool "Emulate CP15 Barrier instructions"
	help
	  The CP15 barrier instructions - CP15ISB, CP15DSB, and
	  CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
	  strongly recommended to use the ISB, DSB, and DMB
	  instructions instead.

	  Say Y here to enable software emulation of these
	  instructions for AArch32 userspace code. When this option is
	  enabled, CP15 barrier usage is traced which can help
	  identify software that needs updating.

	  If unsure, say Y

650 651 652 653 654 655 656 657 658 659 660 661 662 663 664
config SETEND_EMULATION
	bool "Emulate SETEND instruction"
	help
	  The SETEND instruction alters the data-endianness of the
	  AArch32 EL0, and is deprecated in ARMv8.

	  Say Y here to enable software emulation of the instruction
	  for AArch32 userspace code.

	  Note: All the cpus on the system must have mixed endian support at EL0
	  for this feature to be enabled. If a new CPU - which doesn't support mixed
	  endian - is hotplugged in after this feature has been enabled, there could
	  be unexpected results in the applications.

	  If unsure, say Y
665 666
endif

C
Catalin Marinas 已提交
667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686
endmenu

menu "Boot options"

config CMDLINE
	string "Default kernel command string"
	default ""
	help
	  Provide a set of default command-line options at build time by
	  entering them here. As a minimum, you should specify the the
	  root device (e.g. root=/dev/nfs).

config CMDLINE_FORCE
	bool "Always use the default kernel command string"
	help
	  Always use the default kernel command string, even if the boot
	  loader passes other arguments to the kernel.
	  This is useful if you cannot or don't want to change the
	  command-line options your boot loader passes to the kernel.

687 688 689
config EFI_STUB
	bool

M
Mark Salter 已提交
690 691 692 693 694 695
config EFI
	bool "UEFI runtime support"
	depends on OF && !CPU_BIG_ENDIAN
	select LIBFDT
	select UCS2_STRING
	select EFI_PARAMS_FROM_FDT
696
	select EFI_RUNTIME_WRAPPERS
697 698
	select EFI_STUB
	select EFI_ARMSTUB
M
Mark Salter 已提交
699 700 701 702
	default y
	help
	  This option provides support for runtime services provided
	  by UEFI firmware (such as non-volatile variables, realtime
M
Mark Salter 已提交
703 704 705
          clock, and platform reset). A UEFI stub is also provided to
	  allow the kernel to be booted as an EFI application. This
	  is only useful on systems that have UEFI firmware.
M
Mark Salter 已提交
706

Y
Yi Li 已提交
707 708 709 710 711 712 713 714 715 716 717
config DMI
	bool "Enable support for SMBIOS (DMI) tables"
	depends on EFI
	default y
	help
	  This enables SMBIOS/DMI feature for systems.

	  This option is only useful on systems that have UEFI firmware.
	  However, even with this option, the resultant kernel should
	  continue to boot on existing non-UEFI platforms.

C
Catalin Marinas 已提交
718 719 720 721 722 723 724 725
endmenu

menu "Userspace binary formats"

source "fs/Kconfig.binfmt"

config COMPAT
	bool "Kernel support for 32-bit EL0"
726
	depends on !ARM64_64K_PAGES || EXPERT
C
Catalin Marinas 已提交
727
	select COMPAT_BINFMT_ELF
728
	select HAVE_UID16
729
	select OLD_SIGSUSPEND3
730
	select COMPAT_OLD_SIGACTION
C
Catalin Marinas 已提交
731 732 733 734 735 736
	help
	  This option enables support for a 32-bit EL0 running under a 64-bit
	  kernel at EL1. AArch32-specific components such as system calls,
	  the user helper functions, VFP support and the ptrace interface are
	  handled appropriately by the kernel.

737 738 739 740
	  If you also enabled CONFIG_ARM64_64K_PAGES, please be aware that you
	  will only be able to execute AArch32 binaries that were compiled with
	  64k aligned segments.

C
Catalin Marinas 已提交
741 742 743 744 745 746 747 748
	  If you want to execute 32-bit userspace applications, say Y.

config SYSVIPC_COMPAT
	def_bool y
	depends on COMPAT && SYSVIPC

endmenu

749 750 751 752 753 754 755 756 757
menu "Power management options"

source "kernel/power/Kconfig"

config ARCH_SUSPEND_POSSIBLE
	def_bool y

endmenu

758 759 760 761
menu "CPU Power Management"

source "drivers/cpuidle/Kconfig"

762 763 764 765
source "drivers/cpufreq/Kconfig"

endmenu

C
Catalin Marinas 已提交
766 767 768 769
source "net/Kconfig"

source "drivers/Kconfig"

M
Mark Salter 已提交
770 771
source "drivers/firmware/Kconfig"

772 773
source "drivers/acpi/Kconfig"

C
Catalin Marinas 已提交
774 775
source "fs/Kconfig"

M
Marc Zyngier 已提交
776 777
source "arch/arm64/kvm/Kconfig"

C
Catalin Marinas 已提交
778 779 780 781 782
source "arch/arm64/Kconfig.debug"

source "security/Kconfig"

source "crypto/Kconfig"
783 784 785
if CRYPTO
source "arch/arm64/crypto/Kconfig"
endif
C
Catalin Marinas 已提交
786 787

source "lib/Kconfig"