main.c 81.0 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2009 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/nl80211.h>
S
Sujith 已提交
18
#include "ath9k.h"
19
#include "btcoex.h"
20 21 22 23 24 25 26 27

static char *dev_info = "ath9k";

MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

28 29 30 31
static int modparam_nohwcrypt;
module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");

32 33 34 35 36
/* We use the hw_value as an index into our private channel structure */

#define CHAN2G(_freq, _idx)  { \
	.center_freq = (_freq), \
	.hw_value = (_idx), \
37
	.max_power = 20, \
38 39 40 41 42 43
}

#define CHAN5G(_freq, _idx) { \
	.band = IEEE80211_BAND_5GHZ, \
	.center_freq = (_freq), \
	.hw_value = (_idx), \
44
	.max_power = 20, \
45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102
}

/* Some 2 GHz radios are actually tunable on 2312-2732
 * on 5 MHz steps, we support the channels which we know
 * we have calibration data for all cards though to make
 * this static */
static struct ieee80211_channel ath9k_2ghz_chantable[] = {
	CHAN2G(2412, 0), /* Channel 1 */
	CHAN2G(2417, 1), /* Channel 2 */
	CHAN2G(2422, 2), /* Channel 3 */
	CHAN2G(2427, 3), /* Channel 4 */
	CHAN2G(2432, 4), /* Channel 5 */
	CHAN2G(2437, 5), /* Channel 6 */
	CHAN2G(2442, 6), /* Channel 7 */
	CHAN2G(2447, 7), /* Channel 8 */
	CHAN2G(2452, 8), /* Channel 9 */
	CHAN2G(2457, 9), /* Channel 10 */
	CHAN2G(2462, 10), /* Channel 11 */
	CHAN2G(2467, 11), /* Channel 12 */
	CHAN2G(2472, 12), /* Channel 13 */
	CHAN2G(2484, 13), /* Channel 14 */
};

/* Some 5 GHz radios are actually tunable on XXXX-YYYY
 * on 5 MHz steps, we support the channels which we know
 * we have calibration data for all cards though to make
 * this static */
static struct ieee80211_channel ath9k_5ghz_chantable[] = {
	/* _We_ call this UNII 1 */
	CHAN5G(5180, 14), /* Channel 36 */
	CHAN5G(5200, 15), /* Channel 40 */
	CHAN5G(5220, 16), /* Channel 44 */
	CHAN5G(5240, 17), /* Channel 48 */
	/* _We_ call this UNII 2 */
	CHAN5G(5260, 18), /* Channel 52 */
	CHAN5G(5280, 19), /* Channel 56 */
	CHAN5G(5300, 20), /* Channel 60 */
	CHAN5G(5320, 21), /* Channel 64 */
	/* _We_ call this "Middle band" */
	CHAN5G(5500, 22), /* Channel 100 */
	CHAN5G(5520, 23), /* Channel 104 */
	CHAN5G(5540, 24), /* Channel 108 */
	CHAN5G(5560, 25), /* Channel 112 */
	CHAN5G(5580, 26), /* Channel 116 */
	CHAN5G(5600, 27), /* Channel 120 */
	CHAN5G(5620, 28), /* Channel 124 */
	CHAN5G(5640, 29), /* Channel 128 */
	CHAN5G(5660, 30), /* Channel 132 */
	CHAN5G(5680, 31), /* Channel 136 */
	CHAN5G(5700, 32), /* Channel 140 */
	/* _We_ call this UNII 3 */
	CHAN5G(5745, 33), /* Channel 149 */
	CHAN5G(5765, 34), /* Channel 153 */
	CHAN5G(5785, 35), /* Channel 157 */
	CHAN5G(5805, 36), /* Channel 161 */
	CHAN5G(5825, 37), /* Channel 165 */
};

103 104
static void ath_cache_conf_rate(struct ath_softc *sc,
				struct ieee80211_conf *conf)
S
Sujith 已提交
105
{
106 107 108 109 110 111 112 113 114 115 116
	switch (conf->channel->band) {
	case IEEE80211_BAND_2GHZ:
		if (conf_is_ht20(conf))
			sc->cur_rate_table =
			  sc->hw_rate_table[ATH9K_MODE_11NG_HT20];
		else if (conf_is_ht40_minus(conf))
			sc->cur_rate_table =
			  sc->hw_rate_table[ATH9K_MODE_11NG_HT40MINUS];
		else if (conf_is_ht40_plus(conf))
			sc->cur_rate_table =
			  sc->hw_rate_table[ATH9K_MODE_11NG_HT40PLUS];
117
		else
118 119 120 121 122 123 124 125 126 127 128 129 130 131
			sc->cur_rate_table =
			  sc->hw_rate_table[ATH9K_MODE_11G];
		break;
	case IEEE80211_BAND_5GHZ:
		if (conf_is_ht20(conf))
			sc->cur_rate_table =
			  sc->hw_rate_table[ATH9K_MODE_11NA_HT20];
		else if (conf_is_ht40_minus(conf))
			sc->cur_rate_table =
			  sc->hw_rate_table[ATH9K_MODE_11NA_HT40MINUS];
		else if (conf_is_ht40_plus(conf))
			sc->cur_rate_table =
			  sc->hw_rate_table[ATH9K_MODE_11NA_HT40PLUS];
		else
132 133
			sc->cur_rate_table =
			  sc->hw_rate_table[ATH9K_MODE_11A];
134 135
		break;
	default:
136
		BUG_ON(1);
137 138
		break;
	}
S
Sujith 已提交
139 140 141 142
}

static void ath_update_txpow(struct ath_softc *sc)
{
143
	struct ath_hw *ah = sc->sc_ah;
S
Sujith 已提交
144 145
	u32 txpow;

S
Sujith 已提交
146 147
	if (sc->curtxpow != sc->config.txpowlimit) {
		ath9k_hw_set_txpowerlimit(ah, sc->config.txpowlimit);
S
Sujith 已提交
148 149
		/* read back in case value is clamped */
		ath9k_hw_getcapability(ah, ATH9K_CAP_TXPOW, 1, &txpow);
S
Sujith 已提交
150
		sc->curtxpow = txpow;
S
Sujith 已提交
151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190
	}
}

static u8 parse_mpdudensity(u8 mpdudensity)
{
	/*
	 * 802.11n D2.0 defined values for "Minimum MPDU Start Spacing":
	 *   0 for no restriction
	 *   1 for 1/4 us
	 *   2 for 1/2 us
	 *   3 for 1 us
	 *   4 for 2 us
	 *   5 for 4 us
	 *   6 for 8 us
	 *   7 for 16 us
	 */
	switch (mpdudensity) {
	case 0:
		return 0;
	case 1:
	case 2:
	case 3:
		/* Our lower layer calculations limit our precision to
		   1 microsecond */
		return 1;
	case 4:
		return 2;
	case 5:
		return 4;
	case 6:
		return 8;
	case 7:
		return 16;
	default:
		return 0;
	}
}

static void ath_setup_rates(struct ath_softc *sc, enum ieee80211_band band)
{
191
	const struct ath_rate_table *rate_table = NULL;
S
Sujith 已提交
192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220
	struct ieee80211_supported_band *sband;
	struct ieee80211_rate *rate;
	int i, maxrates;

	switch (band) {
	case IEEE80211_BAND_2GHZ:
		rate_table = sc->hw_rate_table[ATH9K_MODE_11G];
		break;
	case IEEE80211_BAND_5GHZ:
		rate_table = sc->hw_rate_table[ATH9K_MODE_11A];
		break;
	default:
		break;
	}

	if (rate_table == NULL)
		return;

	sband = &sc->sbands[band];
	rate = sc->rates[band];

	if (rate_table->rate_cnt > ATH_RATE_MAX)
		maxrates = ATH_RATE_MAX;
	else
		maxrates = rate_table->rate_cnt;

	for (i = 0; i < maxrates; i++) {
		rate[i].bitrate = rate_table->info[i].ratekbps / 100;
		rate[i].hw_value = rate_table->info[i].ratecode;
221 222 223 224 225
		if (rate_table->info[i].short_preamble) {
			rate[i].hw_value_short = rate_table->info[i].ratecode |
				rate_table->info[i].short_preamble;
			rate[i].flags = IEEE80211_RATE_SHORT_PREAMBLE;
		}
S
Sujith 已提交
226
		sband->n_bitrates++;
227

228
		DPRINTF(sc->sc_ah, ATH_DBG_CONFIG, "Rate: %2dMbps, ratecode: %2d\n",
S
Sujith 已提交
229
			rate[i].bitrate / 10, rate[i].hw_value);
S
Sujith 已提交
230 231 232
	}
}

233 234 235 236 237 238 239 240 241 242 243 244 245
static struct ath9k_channel *ath_get_curchannel(struct ath_softc *sc,
						struct ieee80211_hw *hw)
{
	struct ieee80211_channel *curchan = hw->conf.channel;
	struct ath9k_channel *channel;
	u8 chan_idx;

	chan_idx = curchan->hw_value;
	channel = &sc->sc_ah->channels[chan_idx];
	ath9k_update_ichannel(sc, hw, channel);
	return channel;
}

246
static bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode)
247 248 249 250
{
	unsigned long flags;
	bool ret;

251 252 253
	spin_lock_irqsave(&sc->sc_pm_lock, flags);
	ret = ath9k_hw_setpower(sc->sc_ah, mode);
	spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
254 255 256 257

	return ret;
}

258 259 260 261 262 263 264 265
void ath9k_ps_wakeup(struct ath_softc *sc)
{
	unsigned long flags;

	spin_lock_irqsave(&sc->sc_pm_lock, flags);
	if (++sc->ps_usecount != 1)
		goto unlock;

266
	ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284

 unlock:
	spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
}

void ath9k_ps_restore(struct ath_softc *sc)
{
	unsigned long flags;

	spin_lock_irqsave(&sc->sc_pm_lock, flags);
	if (--sc->ps_usecount != 0)
		goto unlock;

	if (sc->ps_enabled &&
	    !(sc->sc_flags & (SC_OP_WAIT_FOR_BEACON |
			      SC_OP_WAIT_FOR_CAB |
			      SC_OP_WAIT_FOR_PSPOLL_DATA |
			      SC_OP_WAIT_FOR_TX_ACK)))
285
		ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_NETWORK_SLEEP);
286 287 288 289 290

 unlock:
	spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
}

S
Sujith 已提交
291 292 293 294 295
/*
 * Set/change channels.  If the channel is really being changed, it's done
 * by reseting the chip.  To accomplish this we must first cleanup any pending
 * DMA, then restart stuff.
*/
296 297
int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
		    struct ath9k_channel *hchan)
S
Sujith 已提交
298
{
299
	struct ath_hw *ah = sc->sc_ah;
S
Sujith 已提交
300
	bool fastcc = true, stopped;
301 302
	struct ieee80211_channel *channel = hw->conf.channel;
	int r;
S
Sujith 已提交
303 304 305 306

	if (sc->sc_flags & SC_OP_INVALID)
		return -EIO;

307 308
	ath9k_ps_wakeup(sc);

309 310 311 312 313 314 315 316 317 318
	/*
	 * This is only performed if the channel settings have
	 * actually changed.
	 *
	 * To switch channels clear any pending DMA operations;
	 * wait long enough for the RX fifo to drain, reset the
	 * hardware at the new frequency, and then re-enable
	 * the relevant bits of the h/w.
	 */
	ath9k_hw_set_interrupts(ah, 0);
S
Sujith 已提交
319
	ath_drain_all_txq(sc, false);
320
	stopped = ath_stoprecv(sc);
S
Sujith 已提交
321

322 323 324
	/* XXX: do not flush receive queue here. We don't want
	 * to flush data frames already in queue because of
	 * changing channel. */
S
Sujith 已提交
325

326 327 328
	if (!stopped || (sc->sc_flags & SC_OP_FULL_RESET))
		fastcc = false;

329
	DPRINTF(sc->sc_ah, ATH_DBG_CONFIG,
330
		"(%u MHz) -> (%u MHz), chanwidth: %d\n",
331
		sc->sc_ah->curchan->channel,
332
		channel->center_freq, sc->tx_chan_width);
S
Sujith 已提交
333

334 335 336 337
	spin_lock_bh(&sc->sc_resetlock);

	r = ath9k_hw_reset(ah, hchan, fastcc);
	if (r) {
338
		DPRINTF(sc->sc_ah, ATH_DBG_FATAL,
339
			"Unable to reset channel (%u Mhz) "
340
			"reset status %d\n",
341 342
			channel->center_freq, r);
		spin_unlock_bh(&sc->sc_resetlock);
343
		goto ps_restore;
S
Sujith 已提交
344
	}
345 346 347 348 349
	spin_unlock_bh(&sc->sc_resetlock);

	sc->sc_flags &= ~SC_OP_FULL_RESET;

	if (ath_startrecv(sc) != 0) {
350
		DPRINTF(sc->sc_ah, ATH_DBG_FATAL,
351
			"Unable to restart recv logic\n");
352 353
		r = -EIO;
		goto ps_restore;
354 355 356 357
	}

	ath_cache_conf_rate(sc, &hw->conf);
	ath_update_txpow(sc);
S
Sujith 已提交
358
	ath9k_hw_set_interrupts(ah, sc->imask);
359 360

 ps_restore:
361
	ath9k_ps_restore(sc);
362
	return r;
S
Sujith 已提交
363 364 365 366 367 368 369 370 371 372 373
}

/*
 *  This routine performs the periodic noise floor calibration function
 *  that is used to adjust and optimize the chip performance.  This
 *  takes environmental changes (location, temperature) into account.
 *  When the task is complete, it reschedules itself depending on the
 *  appropriate interval that was calculated.
 */
static void ath_ani_calibrate(unsigned long data)
{
374 375
	struct ath_softc *sc = (struct ath_softc *)data;
	struct ath_hw *ah = sc->sc_ah;
S
Sujith 已提交
376 377 378 379
	bool longcal = false;
	bool shortcal = false;
	bool aniflag = false;
	unsigned int timestamp = jiffies_to_msecs(jiffies);
380
	u32 cal_interval, short_cal_interval;
S
Sujith 已提交
381

382 383
	short_cal_interval = (ah->opmode == NL80211_IFTYPE_AP) ?
		ATH_AP_SHORT_CALINTERVAL : ATH_STA_SHORT_CALINTERVAL;
S
Sujith 已提交
384 385 386 387 388

	/*
	* don't calibrate when we're scanning.
	* we are most likely not on our home channel.
	*/
389
	spin_lock(&sc->ani_lock);
390
	if (sc->sc_flags & SC_OP_SCANNING)
391
		goto set_timer;
S
Sujith 已提交
392

393 394 395 396 397 398
	/* Only calibrate if awake */
	if (sc->sc_ah->power_mode != ATH9K_PM_AWAKE)
		goto set_timer;

	ath9k_ps_wakeup(sc);

S
Sujith 已提交
399
	/* Long calibration runs independently of short calibration. */
S
Sujith 已提交
400
	if ((timestamp - sc->ani.longcal_timer) >= ATH_LONG_CALINTERVAL) {
S
Sujith 已提交
401
		longcal = true;
402
		DPRINTF(sc->sc_ah, ATH_DBG_ANI, "longcal @%lu\n", jiffies);
S
Sujith 已提交
403
		sc->ani.longcal_timer = timestamp;
S
Sujith 已提交
404 405
	}

S
Sujith 已提交
406 407
	/* Short calibration applies only while caldone is false */
	if (!sc->ani.caldone) {
408
		if ((timestamp - sc->ani.shortcal_timer) >= short_cal_interval) {
S
Sujith 已提交
409
			shortcal = true;
410
			DPRINTF(sc->sc_ah, ATH_DBG_ANI, "shortcal @%lu\n", jiffies);
S
Sujith 已提交
411 412
			sc->ani.shortcal_timer = timestamp;
			sc->ani.resetcal_timer = timestamp;
S
Sujith 已提交
413 414
		}
	} else {
S
Sujith 已提交
415
		if ((timestamp - sc->ani.resetcal_timer) >=
S
Sujith 已提交
416
		    ATH_RESTART_CALINTERVAL) {
S
Sujith 已提交
417 418 419
			sc->ani.caldone = ath9k_hw_reset_calvalid(ah);
			if (sc->ani.caldone)
				sc->ani.resetcal_timer = timestamp;
S
Sujith 已提交
420 421 422 423
		}
	}

	/* Verify whether we must check ANI */
424
	if ((timestamp - sc->ani.checkani_timer) >= ATH_ANI_POLLINTERVAL) {
S
Sujith 已提交
425
		aniflag = true;
S
Sujith 已提交
426
		sc->ani.checkani_timer = timestamp;
S
Sujith 已提交
427 428 429 430 431 432
	}

	/* Skip all processing if there's nothing to do. */
	if (longcal || shortcal || aniflag) {
		/* Call ANI routine if necessary */
		if (aniflag)
433
			ath9k_hw_ani_monitor(ah, ah->curchan);
S
Sujith 已提交
434 435 436

		/* Perform calibration if necessary */
		if (longcal || shortcal) {
S
Sujith 已提交
437 438 439 440 441 442 443
			sc->ani.caldone = ath9k_hw_calibrate(ah, ah->curchan,
						     sc->rx_chainmask, longcal);

			if (longcal)
				sc->ani.noise_floor = ath9k_hw_getchan_noise(ah,
								     ah->curchan);

444
			DPRINTF(sc->sc_ah, ATH_DBG_ANI," calibrate chan %u/%x nf: %d\n",
S
Sujith 已提交
445 446
				ah->curchan->channel, ah->curchan->channelFlags,
				sc->ani.noise_floor);
S
Sujith 已提交
447 448 449
		}
	}

450 451
	ath9k_ps_restore(sc);

452
set_timer:
453
	spin_unlock(&sc->ani_lock);
S
Sujith 已提交
454 455 456 457 458
	/*
	* Set timer interval based on previous results.
	* The interval must be the shortest necessary to satisfy ANI,
	* short calibration and long calibration.
	*/
459
	cal_interval = ATH_LONG_CALINTERVAL;
460
	if (sc->sc_ah->config.enable_ani)
461
		cal_interval = min(cal_interval, (u32)ATH_ANI_POLLINTERVAL);
S
Sujith 已提交
462
	if (!sc->ani.caldone)
463
		cal_interval = min(cal_interval, (u32)short_cal_interval);
S
Sujith 已提交
464

S
Sujith 已提交
465
	mod_timer(&sc->ani.timer, jiffies + msecs_to_jiffies(cal_interval));
S
Sujith 已提交
466 467
}

S
Sujith 已提交
468 469 470 471 472 473 474 475 476 477 478 479
static void ath_start_ani(struct ath_softc *sc)
{
	unsigned long timestamp = jiffies_to_msecs(jiffies);

	sc->ani.longcal_timer = timestamp;
	sc->ani.shortcal_timer = timestamp;
	sc->ani.checkani_timer = timestamp;

	mod_timer(&sc->ani.timer,
		  jiffies + msecs_to_jiffies(ATH_ANI_POLLINTERVAL));
}

S
Sujith 已提交
480 481 482
/*
 * Update tx/rx chainmask. For legacy association,
 * hard code chainmask to 1x1, for 11n association, use
483 484
 * the chainmask configuration, for bt coexistence, use
 * the chainmask configuration even in legacy mode.
S
Sujith 已提交
485
 */
486
void ath_update_chainmask(struct ath_softc *sc, int is_ht)
S
Sujith 已提交
487
{
488 489
	struct ath_hw *ah = sc->sc_ah;

490
	if ((sc->sc_flags & SC_OP_SCANNING) || is_ht ||
491
	    (ah->btcoex_hw.scheme != ATH_BTCOEX_CFG_NONE)) {
492 493
		sc->tx_chainmask = sc->sc_ah->caps.tx_chainmask;
		sc->rx_chainmask = sc->sc_ah->caps.rx_chainmask;
S
Sujith 已提交
494
	} else {
S
Sujith 已提交
495 496
		sc->tx_chainmask = 1;
		sc->rx_chainmask = 1;
S
Sujith 已提交
497 498
	}

499
	DPRINTF(ah, ATH_DBG_CONFIG, "tx chmask: %d, rx chmask: %d\n",
S
Sujith 已提交
500
		sc->tx_chainmask, sc->rx_chainmask);
S
Sujith 已提交
501 502 503 504 505 506 507 508
}

static void ath_node_attach(struct ath_softc *sc, struct ieee80211_sta *sta)
{
	struct ath_node *an;

	an = (struct ath_node *)sta->drv_priv;

509
	if (sc->sc_flags & SC_OP_TXAGGR) {
S
Sujith 已提交
510
		ath_tx_node_init(sc, an);
S
Sujith 已提交
511
		an->maxampdu = 1 << (IEEE80211_HT_MAX_AMPDU_FACTOR +
512 513
				     sta->ht_cap.ampdu_factor);
		an->mpdudensity = parse_mpdudensity(sta->ht_cap.ampdu_density);
514
		an->last_rssi = ATH_RSSI_DUMMY_MARKER;
515
	}
S
Sujith 已提交
516 517 518 519 520 521 522 523 524 525 526 527 528
}

static void ath_node_detach(struct ath_softc *sc, struct ieee80211_sta *sta)
{
	struct ath_node *an = (struct ath_node *)sta->drv_priv;

	if (sc->sc_flags & SC_OP_TXAGGR)
		ath_tx_node_cleanup(sc, an);
}

static void ath9k_tasklet(unsigned long data)
{
	struct ath_softc *sc = (struct ath_softc *)data;
529 530
	struct ath_hw *ah = sc->sc_ah;

S
Sujith 已提交
531
	u32 status = sc->intrstatus;
S
Sujith 已提交
532

533 534
	ath9k_ps_wakeup(sc);

S
Sujith 已提交
535 536
	if (status & ATH9K_INT_FATAL) {
		ath_reset(sc, false);
537
		ath9k_ps_restore(sc);
S
Sujith 已提交
538
		return;
S
Sujith 已提交
539
	}
S
Sujith 已提交
540

S
Sujith 已提交
541 542 543 544
	if (status & (ATH9K_INT_RX | ATH9K_INT_RXEOL | ATH9K_INT_RXORN)) {
		spin_lock_bh(&sc->rx.rxflushlock);
		ath_rx_tasklet(sc, 0);
		spin_unlock_bh(&sc->rx.rxflushlock);
S
Sujith 已提交
545 546
	}

S
Sujith 已提交
547 548 549
	if (status & ATH9K_INT_TX)
		ath_tx_tasklet(sc);

550
	if ((status & ATH9K_INT_TSFOOR) && sc->ps_enabled) {
551 552 553 554
		/*
		 * TSF sync does not look correct; remain awake to sync with
		 * the next Beacon.
		 */
555
		DPRINTF(ah, ATH_DBG_PS, "TSFOOR - Sync with next Beacon\n");
556
		sc->sc_flags |= SC_OP_WAIT_FOR_BEACON | SC_OP_BEACON_SYNC;
557 558
	}

559
	if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
560 561 562
		if (status & ATH9K_INT_GENTIMER)
			ath_gen_timer_isr(sc->sc_ah);

S
Sujith 已提交
563
	/* re-enable hardware interrupt */
564
	ath9k_hw_set_interrupts(ah, sc->imask);
565
	ath9k_ps_restore(sc);
S
Sujith 已提交
566 567
}

568
irqreturn_t ath_isr(int irq, void *dev)
S
Sujith 已提交
569
{
S
Sujith 已提交
570 571 572 573 574 575 576 577
#define SCHED_INTR (				\
		ATH9K_INT_FATAL |		\
		ATH9K_INT_RXORN |		\
		ATH9K_INT_RXEOL |		\
		ATH9K_INT_RX |			\
		ATH9K_INT_TX |			\
		ATH9K_INT_BMISS |		\
		ATH9K_INT_CST |			\
578 579
		ATH9K_INT_TSFOOR |		\
		ATH9K_INT_GENTIMER)
S
Sujith 已提交
580

S
Sujith 已提交
581
	struct ath_softc *sc = dev;
582
	struct ath_hw *ah = sc->sc_ah;
S
Sujith 已提交
583 584 585
	enum ath9k_int status;
	bool sched = false;

S
Sujith 已提交
586 587 588 589 590 591 592
	/*
	 * The hardware is not ready/present, don't
	 * touch anything. Note this can happen early
	 * on if the IRQ is shared.
	 */
	if (sc->sc_flags & SC_OP_INVALID)
		return IRQ_NONE;
S
Sujith 已提交
593

S
Sujith 已提交
594 595 596

	/* shared irq, not for us */

597
	if (!ath9k_hw_intrpend(ah))
S
Sujith 已提交
598 599 600 601 602 603 604 605 606 607
		return IRQ_NONE;

	/*
	 * Figure out the reason(s) for the interrupt.  Note
	 * that the hal returns a pseudo-ISR that may include
	 * bits we haven't explicitly enabled so we mask the
	 * value to insure we only process bits we requested.
	 */
	ath9k_hw_getisr(ah, &status);	/* NB: clears ISR too */
	status &= sc->imask;	/* discard unasked-for bits */
S
Sujith 已提交
608

S
Sujith 已提交
609 610 611 612
	/*
	 * If there are no status bits set, then this interrupt was not
	 * for me (should have been caught above).
	 */
613
	if (!status)
S
Sujith 已提交
614
		return IRQ_NONE;
S
Sujith 已提交
615

S
Sujith 已提交
616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635
	/* Cache the status */
	sc->intrstatus = status;

	if (status & SCHED_INTR)
		sched = true;

	/*
	 * If a FATAL or RXORN interrupt is received, we have to reset the
	 * chip immediately.
	 */
	if (status & (ATH9K_INT_FATAL | ATH9K_INT_RXORN))
		goto chip_reset;

	if (status & ATH9K_INT_SWBA)
		tasklet_schedule(&sc->bcon_tasklet);

	if (status & ATH9K_INT_TXURN)
		ath9k_hw_updatetxtriglevel(ah, true);

	if (status & ATH9K_INT_MIB) {
S
Sujith 已提交
636
		/*
S
Sujith 已提交
637 638 639
		 * Disable interrupts until we service the MIB
		 * interrupt; otherwise it will continue to
		 * fire.
S
Sujith 已提交
640
		 */
S
Sujith 已提交
641 642 643 644 645 646
		ath9k_hw_set_interrupts(ah, 0);
		/*
		 * Let the hal handle the event. We assume
		 * it will clear whatever condition caused
		 * the interrupt.
		 */
647
		ath9k_hw_procmibevent(ah);
S
Sujith 已提交
648 649
		ath9k_hw_set_interrupts(ah, sc->imask);
	}
S
Sujith 已提交
650

651 652
	if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
		if (status & ATH9K_INT_TIM_TIMER) {
S
Sujith 已提交
653 654
			/* Clear RxAbort bit so that we can
			 * receive frames */
655
			ath9k_setpower(sc, ATH9K_PM_AWAKE);
656
			ath9k_hw_setrxabort(sc->sc_ah, 0);
S
Sujith 已提交
657
			sc->sc_flags |= SC_OP_WAIT_FOR_BEACON;
S
Sujith 已提交
658
		}
S
Sujith 已提交
659 660

chip_reset:
S
Sujith 已提交
661

662 663
	ath_debug_stat_interrupt(sc, status);

S
Sujith 已提交
664 665
	if (sched) {
		/* turn off every interrupt except SWBA */
S
Sujith 已提交
666
		ath9k_hw_set_interrupts(ah, (sc->imask & ATH9K_INT_SWBA));
S
Sujith 已提交
667 668 669 670
		tasklet_schedule(&sc->intr_tq);
	}

	return IRQ_HANDLED;
S
Sujith 已提交
671 672

#undef SCHED_INTR
S
Sujith 已提交
673 674
}

675
static u32 ath_get_extchanmode(struct ath_softc *sc,
676
			       struct ieee80211_channel *chan,
S
Sujith 已提交
677
			       enum nl80211_channel_type channel_type)
678 679 680 681 682
{
	u32 chanmode = 0;

	switch (chan->band) {
	case IEEE80211_BAND_2GHZ:
S
Sujith 已提交
683 684 685
		switch(channel_type) {
		case NL80211_CHAN_NO_HT:
		case NL80211_CHAN_HT20:
686
			chanmode = CHANNEL_G_HT20;
S
Sujith 已提交
687 688
			break;
		case NL80211_CHAN_HT40PLUS:
689
			chanmode = CHANNEL_G_HT40PLUS;
S
Sujith 已提交
690 691
			break;
		case NL80211_CHAN_HT40MINUS:
692
			chanmode = CHANNEL_G_HT40MINUS;
S
Sujith 已提交
693 694
			break;
		}
695 696
		break;
	case IEEE80211_BAND_5GHZ:
S
Sujith 已提交
697 698 699
		switch(channel_type) {
		case NL80211_CHAN_NO_HT:
		case NL80211_CHAN_HT20:
700
			chanmode = CHANNEL_A_HT20;
S
Sujith 已提交
701 702
			break;
		case NL80211_CHAN_HT40PLUS:
703
			chanmode = CHANNEL_A_HT40PLUS;
S
Sujith 已提交
704 705
			break;
		case NL80211_CHAN_HT40MINUS:
706
			chanmode = CHANNEL_A_HT40MINUS;
S
Sujith 已提交
707 708
			break;
		}
709 710 711 712 713 714 715 716
		break;
	default:
		break;
	}

	return chanmode;
}

717
static int ath_setkey_tkip(struct ath_softc *sc, u16 keyix, const u8 *key,
718 719
			   struct ath9k_keyval *hk, const u8 *addr,
			   bool authenticator)
720
{
721 722
	const u8 *key_rxmic;
	const u8 *key_txmic;
723

724 725
	key_txmic = key + NL80211_TKIP_DATA_OFFSET_TX_MIC_KEY;
	key_rxmic = key + NL80211_TKIP_DATA_OFFSET_RX_MIC_KEY;
726 727

	if (addr == NULL) {
728 729 730 731 732
		/*
		 * Group key installation - only two key cache entries are used
		 * regardless of splitmic capability since group key is only
		 * used either for TX or RX.
		 */
733 734 735 736 737 738 739
		if (authenticator) {
			memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
			memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_mic));
		} else {
			memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
			memcpy(hk->kv_txmic, key_rxmic, sizeof(hk->kv_mic));
		}
740
		return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, addr);
741
	}
S
Sujith 已提交
742
	if (!sc->splitmic) {
743
		/* TX and RX keys share the same key cache entry. */
744 745
		memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
		memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_txmic));
746
		return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, addr);
747
	}
748 749 750 751

	/* Separate key cache entries for TX and RX */

	/* TX key goes at first index, RX key at +32. */
752
	memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
753 754
	if (!ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, NULL)) {
		/* TX MIC entry failed. No need to proceed further */
755
		DPRINTF(sc->sc_ah, ATH_DBG_FATAL,
S
Sujith 已提交
756
			"Setting TX MIC Key Failed\n");
757 758 759 760 761
		return 0;
	}

	memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
	/* XXX delete tx key on failure? */
762
	return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix + 32, hk, addr);
763 764 765 766 767 768
}

static int ath_reserve_key_cache_slot_tkip(struct ath_softc *sc)
{
	int i;

S
Sujith 已提交
769 770 771
	for (i = IEEE80211_WEP_NKID; i < sc->keymax / 2; i++) {
		if (test_bit(i, sc->keymap) ||
		    test_bit(i + 64, sc->keymap))
772
			continue; /* At least one part of TKIP key allocated */
S
Sujith 已提交
773 774 775
		if (sc->splitmic &&
		    (test_bit(i + 32, sc->keymap) ||
		     test_bit(i + 64 + 32, sc->keymap)))
776 777 778 779 780 781 782 783 784 785 786 787 788
			continue; /* At least one part of TKIP key allocated */

		/* Found a free slot for a TKIP key */
		return i;
	}
	return -1;
}

static int ath_reserve_key_cache_slot(struct ath_softc *sc)
{
	int i;

	/* First, try to find slots that would not be available for TKIP. */
S
Sujith 已提交
789 790 791 792 793 794
	if (sc->splitmic) {
		for (i = IEEE80211_WEP_NKID; i < sc->keymax / 4; i++) {
			if (!test_bit(i, sc->keymap) &&
			    (test_bit(i + 32, sc->keymap) ||
			     test_bit(i + 64, sc->keymap) ||
			     test_bit(i + 64 + 32, sc->keymap)))
795
				return i;
S
Sujith 已提交
796 797 798 799
			if (!test_bit(i + 32, sc->keymap) &&
			    (test_bit(i, sc->keymap) ||
			     test_bit(i + 64, sc->keymap) ||
			     test_bit(i + 64 + 32, sc->keymap)))
800
				return i + 32;
S
Sujith 已提交
801 802 803 804
			if (!test_bit(i + 64, sc->keymap) &&
			    (test_bit(i , sc->keymap) ||
			     test_bit(i + 32, sc->keymap) ||
			     test_bit(i + 64 + 32, sc->keymap)))
805
				return i + 64;
S
Sujith 已提交
806 807 808 809
			if (!test_bit(i + 64 + 32, sc->keymap) &&
			    (test_bit(i, sc->keymap) ||
			     test_bit(i + 32, sc->keymap) ||
			     test_bit(i + 64, sc->keymap)))
810
				return i + 64 + 32;
811 812
		}
	} else {
S
Sujith 已提交
813 814 815
		for (i = IEEE80211_WEP_NKID; i < sc->keymax / 2; i++) {
			if (!test_bit(i, sc->keymap) &&
			    test_bit(i + 64, sc->keymap))
816
				return i;
S
Sujith 已提交
817 818
			if (test_bit(i, sc->keymap) &&
			    !test_bit(i + 64, sc->keymap))
819 820 821 822 823
				return i + 64;
		}
	}

	/* No partially used TKIP slots, pick any available slot */
S
Sujith 已提交
824
	for (i = IEEE80211_WEP_NKID; i < sc->keymax; i++) {
825 826 827 828 829
		/* Do not allow slots that could be needed for TKIP group keys
		 * to be used. This limitation could be removed if we know that
		 * TKIP will not be used. */
		if (i >= 64 && i < 64 + IEEE80211_WEP_NKID)
			continue;
S
Sujith 已提交
830
		if (sc->splitmic) {
831 832 833 834 835 836
			if (i >= 32 && i < 32 + IEEE80211_WEP_NKID)
				continue;
			if (i >= 64 + 32 && i < 64 + 32 + IEEE80211_WEP_NKID)
				continue;
		}

S
Sujith 已提交
837
		if (!test_bit(i, sc->keymap))
838 839 840 841 842
			return i; /* Found a free slot for a key */
	}

	/* No free slot found */
	return -1;
843 844 845
}

static int ath_key_config(struct ath_softc *sc,
846
			  struct ieee80211_vif *vif,
847
			  struct ieee80211_sta *sta,
848 849 850 851 852
			  struct ieee80211_key_conf *key)
{
	struct ath9k_keyval hk;
	const u8 *mac = NULL;
	int ret = 0;
853
	int idx;
854 855 856 857 858 859 860 861 862 863 864 865 866 867

	memset(&hk, 0, sizeof(hk));

	switch (key->alg) {
	case ALG_WEP:
		hk.kv_type = ATH9K_CIPHER_WEP;
		break;
	case ALG_TKIP:
		hk.kv_type = ATH9K_CIPHER_TKIP;
		break;
	case ALG_CCMP:
		hk.kv_type = ATH9K_CIPHER_AES_CCM;
		break;
	default:
J
Jouni Malinen 已提交
868
		return -EOPNOTSUPP;
869 870
	}

871
	hk.kv_len = key->keylen;
872 873
	memcpy(hk.kv_val, key->key, key->keylen);

874 875 876 877 878
	if (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
		/* For now, use the default keys for broadcast keys. This may
		 * need to change with virtual interfaces. */
		idx = key->keyidx;
	} else if (key->keyidx) {
879 880 881 882
		if (WARN_ON(!sta))
			return -EOPNOTSUPP;
		mac = sta->addr;

883 884 885 886 887 888
		if (vif->type != NL80211_IFTYPE_AP) {
			/* Only keyidx 0 should be used with unicast key, but
			 * allow this for client mode for now. */
			idx = key->keyidx;
		} else
			return -EIO;
889
	} else {
890 891 892 893
		if (WARN_ON(!sta))
			return -EOPNOTSUPP;
		mac = sta->addr;

894 895 896 897 898
		if (key->alg == ALG_TKIP)
			idx = ath_reserve_key_cache_slot_tkip(sc);
		else
			idx = ath_reserve_key_cache_slot(sc);
		if (idx < 0)
J
Jouni Malinen 已提交
899
			return -ENOSPC; /* no free key cache entries */
900 901 902
	}

	if (key->alg == ALG_TKIP)
903 904
		ret = ath_setkey_tkip(sc, idx, key->key, &hk, mac,
				      vif->type == NL80211_IFTYPE_AP);
905
	else
906
		ret = ath9k_hw_set_keycache_entry(sc->sc_ah, idx, &hk, mac);
907 908 909 910

	if (!ret)
		return -EIO;

S
Sujith 已提交
911
	set_bit(idx, sc->keymap);
912
	if (key->alg == ALG_TKIP) {
S
Sujith 已提交
913 914 915 916
		set_bit(idx + 64, sc->keymap);
		if (sc->splitmic) {
			set_bit(idx + 32, sc->keymap);
			set_bit(idx + 64 + 32, sc->keymap);
917 918 919 920
		}
	}

	return idx;
921 922 923 924
}

static void ath_key_delete(struct ath_softc *sc, struct ieee80211_key_conf *key)
{
925 926 927 928
	ath9k_hw_keyreset(sc->sc_ah, key->hw_key_idx);
	if (key->hw_key_idx < IEEE80211_WEP_NKID)
		return;

S
Sujith 已提交
929
	clear_bit(key->hw_key_idx, sc->keymap);
930 931
	if (key->alg != ALG_TKIP)
		return;
932

S
Sujith 已提交
933 934 935 936
	clear_bit(key->hw_key_idx + 64, sc->keymap);
	if (sc->splitmic) {
		clear_bit(key->hw_key_idx + 32, sc->keymap);
		clear_bit(key->hw_key_idx + 64 + 32, sc->keymap);
937
	}
938 939
}

940 941
static void setup_ht_cap(struct ath_softc *sc,
			 struct ieee80211_sta_ht_cap *ht_info)
942
{
943
	u8 tx_streams, rx_streams;
944

J
Johannes Berg 已提交
945 946 947 948 949
	ht_info->ht_supported = true;
	ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
		       IEEE80211_HT_CAP_SM_PS |
		       IEEE80211_HT_CAP_SGI_40 |
		       IEEE80211_HT_CAP_DSSSCCK40;
950

S
Sujith 已提交
951 952
	ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
	ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;
953

J
Johannes Berg 已提交
954 955
	/* set up supported mcs set */
	memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
956 957 958 959
	tx_streams = !(sc->tx_chainmask & (sc->tx_chainmask - 1)) ? 1 : 2;
	rx_streams = !(sc->rx_chainmask & (sc->rx_chainmask - 1)) ? 1 : 2;

	if (tx_streams != rx_streams) {
960
		DPRINTF(sc->sc_ah, ATH_DBG_CONFIG, "TX streams %d, RX streams: %d\n",
961 962 963 964 965
			tx_streams, rx_streams);
		ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
		ht_info->mcs.tx_params |= ((tx_streams - 1) <<
				IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
	}
966

967 968
	ht_info->mcs.rx_mask[0] = 0xff;
	if (rx_streams >= 2)
969 970
		ht_info->mcs.rx_mask[1] = 0xff;

971
	ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
972 973
}

974
static void ath9k_bss_assoc_info(struct ath_softc *sc,
S
Sujith 已提交
975
				 struct ieee80211_vif *vif,
976
				 struct ieee80211_bss_conf *bss_conf)
977
{
978
	struct ath_hw *ah = sc->sc_ah;
979
	struct ath_common *common = ath9k_hw_common(ah);
980

981
	if (bss_conf->assoc) {
982
		DPRINTF(ah, ATH_DBG_CONFIG, "Bss Info ASSOC %d, bssid: %pM\n",
983
			bss_conf->aid, common->curbssid);
984

985
		/* New association, store aid */
986
		common->curaid = bss_conf->aid;
987
		ath9k_hw_write_associd(ah);
988 989 990 991 992 993 994

		/*
		 * Request a re-configuration of Beacon related timers
		 * on the receipt of the first Beacon frame (i.e.,
		 * after time sync with the AP).
		 */
		sc->sc_flags |= SC_OP_BEACON_SYNC;
995

996
		/* Configure the beacon */
997
		ath_beacon_config(sc, vif);
998

999
		/* Reset rssi stats */
1000
		sc->sc_ah->stats.avgbrssi = ATH_RSSI_DUMMY_MARKER;
1001

S
Sujith 已提交
1002
		ath_start_ani(sc);
1003
	} else {
1004
		DPRINTF(ah, ATH_DBG_CONFIG, "Bss Info DISASSOC\n");
1005
		common->curaid = 0;
1006 1007
		/* Stop ANI */
		del_timer_sync(&sc->ani.timer);
1008
	}
1009
}
1010

1011 1012 1013
/********************************/
/*	 LED functions		*/
/********************************/
1014

1015 1016 1017 1018 1019 1020 1021
static void ath_led_blink_work(struct work_struct *work)
{
	struct ath_softc *sc = container_of(work, struct ath_softc,
					    ath_led_blink_work.work);

	if (!(sc->sc_flags & SC_OP_LED_ASSOCIATED))
		return;
1022 1023 1024

	if ((sc->led_on_duration == ATH_LED_ON_DURATION_IDLE) ||
	    (sc->led_off_duration == ATH_LED_OFF_DURATION_IDLE))
1025
		ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 0);
1026
	else
1027
		ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin,
1028
				  (sc->sc_flags & SC_OP_LED_ON) ? 1 : 0);
1029

1030 1031 1032 1033 1034
	ieee80211_queue_delayed_work(sc->hw,
				     &sc->ath_led_blink_work,
				     (sc->sc_flags & SC_OP_LED_ON) ?
					msecs_to_jiffies(sc->led_off_duration) :
					msecs_to_jiffies(sc->led_on_duration));
1035

1036 1037 1038 1039 1040 1041
	sc->led_on_duration = sc->led_on_cnt ?
			max((ATH_LED_ON_DURATION_IDLE - sc->led_on_cnt), 25) :
			ATH_LED_ON_DURATION_IDLE;
	sc->led_off_duration = sc->led_off_cnt ?
			max((ATH_LED_OFF_DURATION_IDLE - sc->led_off_cnt), 10) :
			ATH_LED_OFF_DURATION_IDLE;
1042 1043 1044 1045 1046 1047 1048
	sc->led_on_cnt = sc->led_off_cnt = 0;
	if (sc->sc_flags & SC_OP_LED_ON)
		sc->sc_flags &= ~SC_OP_LED_ON;
	else
		sc->sc_flags |= SC_OP_LED_ON;
}

1049 1050 1051 1052 1053
static void ath_led_brightness(struct led_classdev *led_cdev,
			       enum led_brightness brightness)
{
	struct ath_led *led = container_of(led_cdev, struct ath_led, led_cdev);
	struct ath_softc *sc = led->sc;
1054

1055 1056 1057
	switch (brightness) {
	case LED_OFF:
		if (led->led_type == ATH_LED_ASSOC ||
1058
		    led->led_type == ATH_LED_RADIO) {
1059
			ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin,
1060
				(led->led_type == ATH_LED_RADIO));
1061
			sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
1062 1063 1064 1065 1066
			if (led->led_type == ATH_LED_RADIO)
				sc->sc_flags &= ~SC_OP_LED_ON;
		} else {
			sc->led_off_cnt++;
		}
1067 1068
		break;
	case LED_FULL:
1069
		if (led->led_type == ATH_LED_ASSOC) {
1070
			sc->sc_flags |= SC_OP_LED_ASSOCIATED;
1071 1072
			ieee80211_queue_delayed_work(sc->hw,
						     &sc->ath_led_blink_work, 0);
1073
		} else if (led->led_type == ATH_LED_RADIO) {
1074
			ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 0);
1075 1076 1077 1078
			sc->sc_flags |= SC_OP_LED_ON;
		} else {
			sc->led_on_cnt++;
		}
1079 1080 1081
		break;
	default:
		break;
1082
	}
1083
}
1084

1085 1086 1087 1088
static int ath_register_led(struct ath_softc *sc, struct ath_led *led,
			    char *trigger)
{
	int ret;
1089

1090 1091 1092 1093
	led->sc = sc;
	led->led_cdev.name = led->name;
	led->led_cdev.default_trigger = trigger;
	led->led_cdev.brightness_set = ath_led_brightness;
1094

1095 1096
	ret = led_classdev_register(wiphy_dev(sc->hw->wiphy), &led->led_cdev);
	if (ret)
1097
		DPRINTF(sc->sc_ah, ATH_DBG_FATAL,
1098 1099 1100 1101 1102
			"Failed to register led:%s", led->name);
	else
		led->registered = 1;
	return ret;
}
1103

1104 1105 1106 1107 1108
static void ath_unregister_led(struct ath_led *led)
{
	if (led->registered) {
		led_classdev_unregister(&led->led_cdev);
		led->registered = 0;
1109 1110 1111
	}
}

1112
static void ath_deinit_leds(struct ath_softc *sc)
1113
{
1114 1115 1116 1117 1118
	ath_unregister_led(&sc->assoc_led);
	sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
	ath_unregister_led(&sc->tx_led);
	ath_unregister_led(&sc->rx_led);
	ath_unregister_led(&sc->radio_led);
1119
	ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 1);
1120
}
1121

1122 1123 1124 1125
static void ath_init_leds(struct ath_softc *sc)
{
	char *trigger;
	int ret;
1126

1127 1128 1129 1130 1131
	if (AR_SREV_9287(sc->sc_ah))
		sc->sc_ah->led_pin = ATH_LED_PIN_9287;
	else
		sc->sc_ah->led_pin = ATH_LED_PIN_DEF;

1132
	/* Configure gpio 1 for output */
1133
	ath9k_hw_cfg_output(sc->sc_ah, sc->sc_ah->led_pin,
1134 1135
			    AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
	/* LED off, active low */
1136
	ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 1);
S
Sujith 已提交
1137

1138 1139
	INIT_DELAYED_WORK(&sc->ath_led_blink_work, ath_led_blink_work);

1140 1141
	trigger = ieee80211_get_radio_led_name(sc->hw);
	snprintf(sc->radio_led.name, sizeof(sc->radio_led.name),
D
Danny Kukawka 已提交
1142
		"ath9k-%s::radio", wiphy_name(sc->hw->wiphy));
1143 1144 1145 1146
	ret = ath_register_led(sc, &sc->radio_led, trigger);
	sc->radio_led.led_type = ATH_LED_RADIO;
	if (ret)
		goto fail;
S
Sujith 已提交
1147

1148 1149
	trigger = ieee80211_get_assoc_led_name(sc->hw);
	snprintf(sc->assoc_led.name, sizeof(sc->assoc_led.name),
D
Danny Kukawka 已提交
1150
		"ath9k-%s::assoc", wiphy_name(sc->hw->wiphy));
1151 1152 1153 1154
	ret = ath_register_led(sc, &sc->assoc_led, trigger);
	sc->assoc_led.led_type = ATH_LED_ASSOC;
	if (ret)
		goto fail;
1155

1156 1157
	trigger = ieee80211_get_tx_led_name(sc->hw);
	snprintf(sc->tx_led.name, sizeof(sc->tx_led.name),
D
Danny Kukawka 已提交
1158
		"ath9k-%s::tx", wiphy_name(sc->hw->wiphy));
1159 1160 1161 1162
	ret = ath_register_led(sc, &sc->tx_led, trigger);
	sc->tx_led.led_type = ATH_LED_TX;
	if (ret)
		goto fail;
1163

1164 1165
	trigger = ieee80211_get_rx_led_name(sc->hw);
	snprintf(sc->rx_led.name, sizeof(sc->rx_led.name),
D
Danny Kukawka 已提交
1166
		"ath9k-%s::rx", wiphy_name(sc->hw->wiphy));
1167 1168 1169 1170
	ret = ath_register_led(sc, &sc->rx_led, trigger);
	sc->rx_led.led_type = ATH_LED_RX;
	if (ret)
		goto fail;
1171

1172 1173 1174
	return;

fail:
1175
	cancel_delayed_work_sync(&sc->ath_led_blink_work);
1176
	ath_deinit_leds(sc);
1177 1178
}

1179
void ath_radio_enable(struct ath_softc *sc)
1180
{
1181
	struct ath_hw *ah = sc->sc_ah;
1182 1183
	struct ieee80211_channel *channel = sc->hw->conf.channel;
	int r;
1184

1185
	ath9k_ps_wakeup(sc);
V
Vivek Natarajan 已提交
1186
	ath9k_hw_configpcipowersave(ah, 0, 0);
1187

1188 1189 1190
	if (!ah->curchan)
		ah->curchan = ath_get_curchannel(sc, sc->hw);

S
Sujith 已提交
1191
	spin_lock_bh(&sc->sc_resetlock);
1192
	r = ath9k_hw_reset(ah, ah->curchan, false);
1193
	if (r) {
1194
		DPRINTF(sc->sc_ah, ATH_DBG_FATAL,
1195
			"Unable to reset channel %u (%uMhz) ",
1196
			"reset status %d\n",
1197
			channel->center_freq, r);
1198 1199 1200 1201 1202
	}
	spin_unlock_bh(&sc->sc_resetlock);

	ath_update_txpow(sc);
	if (ath_startrecv(sc) != 0) {
1203
		DPRINTF(sc->sc_ah, ATH_DBG_FATAL,
S
Sujith 已提交
1204
			"Unable to restart recv logic\n");
1205 1206 1207 1208
		return;
	}

	if (sc->sc_flags & SC_OP_BEACONS)
1209
		ath_beacon_config(sc, NULL);	/* restart beacons */
1210 1211

	/* Re-Enable  interrupts */
S
Sujith 已提交
1212
	ath9k_hw_set_interrupts(ah, sc->imask);
1213 1214

	/* Enable LED */
1215
	ath9k_hw_cfg_output(ah, ah->led_pin,
1216
			    AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1217
	ath9k_hw_set_gpio(ah, ah->led_pin, 0);
1218 1219

	ieee80211_wake_queues(sc->hw);
1220
	ath9k_ps_restore(sc);
1221 1222
}

1223
void ath_radio_disable(struct ath_softc *sc)
1224
{
1225
	struct ath_hw *ah = sc->sc_ah;
1226 1227
	struct ieee80211_channel *channel = sc->hw->conf.channel;
	int r;
1228

1229
	ath9k_ps_wakeup(sc);
1230 1231 1232
	ieee80211_stop_queues(sc->hw);

	/* Disable LED */
1233 1234
	ath9k_hw_set_gpio(ah, ah->led_pin, 1);
	ath9k_hw_cfg_gpio_input(ah, ah->led_pin);
1235 1236 1237 1238

	/* Disable interrupts */
	ath9k_hw_set_interrupts(ah, 0);

S
Sujith 已提交
1239
	ath_drain_all_txq(sc, false);	/* clear pending tx frames */
1240 1241 1242
	ath_stoprecv(sc);		/* turn off frame recv */
	ath_flushrecv(sc);		/* flush recv queue */

1243 1244 1245
	if (!ah->curchan)
		ah->curchan = ath_get_curchannel(sc, sc->hw);

1246
	spin_lock_bh(&sc->sc_resetlock);
1247
	r = ath9k_hw_reset(ah, ah->curchan, false);
1248
	if (r) {
1249
		DPRINTF(sc->sc_ah, ATH_DBG_FATAL,
S
Sujith 已提交
1250
			"Unable to reset channel %u (%uMhz) "
1251
			"reset status %d\n",
1252
			channel->center_freq, r);
1253 1254 1255 1256
	}
	spin_unlock_bh(&sc->sc_resetlock);

	ath9k_hw_phy_disable(ah);
V
Vivek Natarajan 已提交
1257
	ath9k_hw_configpcipowersave(ah, 1, 1);
1258
	ath9k_ps_restore(sc);
1259
	ath9k_setpower(sc, ATH9K_PM_FULL_SLEEP);
1260 1261
}

1262 1263 1264 1265
/*******************/
/*	Rfkill	   */
/*******************/

1266 1267
static bool ath_is_rfkill_set(struct ath_softc *sc)
{
1268
	struct ath_hw *ah = sc->sc_ah;
1269

1270 1271
	return ath9k_hw_gpio_get(ah, ah->rfkill_gpio) ==
				  ah->rfkill_polarity;
1272 1273
}

J
Johannes Berg 已提交
1274
static void ath9k_rfkill_poll_state(struct ieee80211_hw *hw)
1275
{
J
Johannes Berg 已提交
1276 1277
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
J
Johannes Berg 已提交
1278
	bool blocked = !!ath_is_rfkill_set(sc);
1279

J
Johannes Berg 已提交
1280
	wiphy_rfkill_set_hw_state(hw->wiphy, blocked);
1281 1282
}

J
Johannes Berg 已提交
1283
static void ath_start_rfkill_poll(struct ath_softc *sc)
1284
{
J
Johannes Berg 已提交
1285
	struct ath_hw *ah = sc->sc_ah;
S
Sujith 已提交
1286

J
Johannes Berg 已提交
1287 1288
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
		wiphy_rfkill_start_polling(sc->hw->wiphy);
S
Sujith 已提交
1289
}
1290

1291
void ath_cleanup(struct ath_softc *sc)
1292 1293 1294 1295
{
	ath_detach(sc);
	free_irq(sc->irq, sc);
	ath_bus_cleanup(sc);
1296
	kfree(sc->sec_wiphy);
1297 1298 1299
	ieee80211_free_hw(sc->hw);
}

1300
void ath_detach(struct ath_softc *sc)
1301
{
1302
	struct ieee80211_hw *hw = sc->hw;
1303
	struct ath_hw *ah = sc->sc_ah;
S
Sujith 已提交
1304
	int i = 0;
1305

1306 1307
	ath9k_ps_wakeup(sc);

1308
	dev_dbg(sc->dev, "Detach ATH hw\n");
1309

1310
	ath_deinit_leds(sc);
S
Sujith 已提交
1311
	wiphy_rfkill_stop_polling(sc->hw->wiphy);
1312

1313 1314 1315 1316 1317 1318 1319 1320
	for (i = 0; i < sc->num_sec_wiphy; i++) {
		struct ath_wiphy *aphy = sc->sec_wiphy[i];
		if (aphy == NULL)
			continue;
		sc->sec_wiphy[i] = NULL;
		ieee80211_unregister_hw(aphy->hw);
		ieee80211_free_hw(aphy->hw);
	}
1321
	ieee80211_unregister_hw(hw);
1322 1323
	ath_rx_cleanup(sc);
	ath_tx_cleanup(sc);
1324

S
Sujith 已提交
1325 1326
	tasklet_kill(&sc->intr_tq);
	tasklet_kill(&sc->bcon_tasklet);
1327

S
Sujith 已提交
1328
	if (!(sc->sc_flags & SC_OP_INVALID))
1329
		ath9k_setpower(sc, ATH9K_PM_AWAKE);
1330

S
Sujith 已提交
1331 1332 1333
	/* cleanup tx queues */
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
		if (ATH_TXQ_SETUP(sc, i))
S
Sujith 已提交
1334
			ath_tx_cleanupq(sc, &sc->tx.txq[i]);
S
Sujith 已提交
1335

1336
	if ((sc->btcoex.no_stomp_timer) &&
1337
	    ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
1338
		ath_gen_timer_free(ah, sc->btcoex.no_stomp_timer);
1339

1340
	ath9k_hw_detach(ah);
1341
	ath9k_exit_debug(ah);
1342
	sc->sc_ah = NULL;
1343 1344
}

1345 1346 1347 1348 1349 1350
static int ath9k_reg_notifier(struct wiphy *wiphy,
			      struct regulatory_request *request)
{
	struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
1351
	struct ath_regulatory *reg = ath9k_hw_regulatory(sc->sc_ah);
1352 1353 1354 1355

	return ath_reg_notifier_apply(wiphy, request, reg);
}

1356 1357 1358 1359 1360 1361 1362 1363
/*
 * Detects if there is any priority bt traffic
 */
static void ath_detect_bt_priority(struct ath_softc *sc)
{
	struct ath_btcoex *btcoex = &sc->btcoex;
	struct ath_hw *ah = sc->sc_ah;

1364
	if (ath9k_hw_gpio_get(sc->sc_ah, ah->btcoex_hw.btpriority_gpio))
1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384
		btcoex->bt_priority_cnt++;

	if (time_after(jiffies, btcoex->bt_priority_time +
			msecs_to_jiffies(ATH_BT_PRIORITY_TIME_THRESHOLD))) {
		if (btcoex->bt_priority_cnt >= ATH_BT_CNT_THRESHOLD) {
			DPRINTF(sc->sc_ah, ATH_DBG_BTCOEX,
				"BT priority traffic detected");
			sc->sc_flags |= SC_OP_BT_PRIORITY_DETECTED;
		} else {
			sc->sc_flags &= ~SC_OP_BT_PRIORITY_DETECTED;
		}

		btcoex->bt_priority_cnt = 0;
		btcoex->bt_priority_time = jiffies;
	}
}

/*
 * Configures appropriate weight based on stomp type.
 */
1385 1386
static void ath9k_btcoex_bt_stomp(struct ath_softc *sc,
				  enum ath_stomp_type stomp_type)
1387
{
1388
	struct ath_hw *ah = sc->sc_ah;
1389 1390 1391

	switch (stomp_type) {
	case ATH_BTCOEX_STOMP_ALL:
1392 1393
		ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
					   AR_STOMP_ALL_WLAN_WGHT);
1394 1395
		break;
	case ATH_BTCOEX_STOMP_LOW:
1396 1397
		ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
					   AR_STOMP_LOW_WLAN_WGHT);
1398 1399
		break;
	case ATH_BTCOEX_STOMP_NONE:
1400 1401
		ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
					   AR_STOMP_NONE_WLAN_WGHT);
1402 1403
		break;
	default:
1404
		DPRINTF(ah, ATH_DBG_BTCOEX, "Invalid Stomptype\n");
1405 1406 1407
		break;
	}

1408
	ath9k_hw_btcoex_enable(ah);
1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425
}

/*
 * This is the master bt coex timer which runs for every
 * 45ms, bt traffic will be given priority during 55% of this
 * period while wlan gets remaining 45%
 */
static void ath_btcoex_period_timer(unsigned long data)
{
	struct ath_softc *sc = (struct ath_softc *) data;
	struct ath_hw *ah = sc->sc_ah;
	struct ath_btcoex *btcoex = &sc->btcoex;

	ath_detect_bt_priority(sc);

	spin_lock_bh(&btcoex->btcoex_lock);

1426
	ath9k_btcoex_bt_stomp(sc, btcoex->bt_stomp_type);
1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459

	spin_unlock_bh(&btcoex->btcoex_lock);

	if (btcoex->btcoex_period != btcoex->btcoex_no_stomp) {
		if (btcoex->hw_timer_enabled)
			ath_gen_timer_stop(ah, btcoex->no_stomp_timer);

		ath_gen_timer_start(ah,
			btcoex->no_stomp_timer,
			(ath9k_hw_gettsf32(ah) +
				btcoex->btcoex_no_stomp),
				btcoex->btcoex_no_stomp * 10);
		btcoex->hw_timer_enabled = true;
	}

	mod_timer(&btcoex->period_timer, jiffies +
				  msecs_to_jiffies(ATH_BTCOEX_DEF_BT_PERIOD));
}

/*
 * Generic tsf based hw timer which configures weight
 * registers to time slice between wlan and bt traffic
 */
static void ath_btcoex_no_stomp_timer(void *arg)
{
	struct ath_softc *sc = (struct ath_softc *)arg;
	struct ath_hw *ah = sc->sc_ah;
	struct ath_btcoex *btcoex = &sc->btcoex;

	DPRINTF(ah, ATH_DBG_BTCOEX, "no stomp timer running \n");

	spin_lock_bh(&btcoex->btcoex_lock);

1460
	if (btcoex->bt_stomp_type == ATH_BTCOEX_STOMP_LOW)
1461
		ath9k_btcoex_bt_stomp(sc, ATH_BTCOEX_STOMP_NONE);
1462
	 else if (btcoex->bt_stomp_type == ATH_BTCOEX_STOMP_ALL)
1463
		ath9k_btcoex_bt_stomp(sc, ATH_BTCOEX_STOMP_LOW);
1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491

	spin_unlock_bh(&btcoex->btcoex_lock);
}

static int ath_init_btcoex_timer(struct ath_softc *sc)
{
	struct ath_btcoex *btcoex = &sc->btcoex;

	btcoex->btcoex_period = ATH_BTCOEX_DEF_BT_PERIOD * 1000;
	btcoex->btcoex_no_stomp = (100 - ATH_BTCOEX_DEF_DUTY_CYCLE) *
		btcoex->btcoex_period / 100;

	setup_timer(&btcoex->period_timer, ath_btcoex_period_timer,
			(unsigned long) sc);

	spin_lock_init(&btcoex->btcoex_lock);

	btcoex->no_stomp_timer = ath_gen_timer_alloc(sc->sc_ah,
			ath_btcoex_no_stomp_timer,
			ath_btcoex_no_stomp_timer,
			(void *) sc, AR_FIRST_NDP_TIMER);

	if (!btcoex->no_stomp_timer)
		return -ENOMEM;

	return 0;
}

1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532
/*
 * Read and write, they both share the same lock. We do this to serialize
 * reads and writes on Atheros 802.11n PCI devices only. This is required
 * as the FIFO on these devices can only accept sanely 2 requests. After
 * that the device goes bananas. Serializing the reads/writes prevents this
 * from happening.
 */

static void ath9k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
{
	struct ath_hw *ah = (struct ath_hw *) hw_priv;

	if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
		unsigned long flags;
		spin_lock_irqsave(&ah->ah_sc->sc_serial_rw, flags);
		iowrite32(val, ah->ah_sc->mem + reg_offset);
		spin_unlock_irqrestore(&ah->ah_sc->sc_serial_rw, flags);
	} else
		iowrite32(val, ah->ah_sc->mem + reg_offset);
}

static unsigned int ath9k_ioread32(void *hw_priv, u32 reg_offset)
{
	struct ath_hw *ah = (struct ath_hw *) hw_priv;
	u32 val;

	if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
		unsigned long flags;
		spin_lock_irqsave(&ah->ah_sc->sc_serial_rw, flags);
		val = ioread32(ah->ah_sc->mem + reg_offset);
		spin_unlock_irqrestore(&ah->ah_sc->sc_serial_rw, flags);
	} else
		val = ioread32(ah->ah_sc->mem + reg_offset);
	return val;
}

static struct ath_ops ath9k_common_ops = {
	.read = ath9k_ioread32,
	.write = ath9k_iowrite32,
};

1533 1534 1535 1536 1537 1538
/*
 * Initialize and fill ath_softc, ath_sofct is the
 * "Software Carrier" struct. Historically it has existed
 * to allow the separation between hardware specific
 * variables (now in ath_hw) and driver specific variables.
 */
1539
static int ath_init_softc(u16 devid, struct ath_softc *sc, u16 subsysid)
S
Sujith 已提交
1540
{
1541
	struct ath_hw *ah = NULL;
1542
	struct ath_common *common;
1543
	int r = 0, i;
S
Sujith 已提交
1544
	int csz = 0;
1545
	int qnum;
S
Sujith 已提交
1546 1547 1548

	/* XXX: hardware will not be ready until ath_open() being called */
	sc->sc_flags |= SC_OP_INVALID;
1549

1550
	spin_lock_init(&sc->wiphy_lock);
S
Sujith 已提交
1551
	spin_lock_init(&sc->sc_resetlock);
1552
	spin_lock_init(&sc->sc_serial_rw);
1553
	spin_lock_init(&sc->ani_lock);
1554
	spin_lock_init(&sc->sc_pm_lock);
1555
	mutex_init(&sc->mutex);
S
Sujith 已提交
1556
	tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
S
Sujith 已提交
1557
	tasklet_init(&sc->bcon_tasklet, ath_beacon_tasklet,
S
Sujith 已提交
1558 1559
		     (unsigned long)sc);

1560 1561 1562 1563 1564 1565 1566
	ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
	if (!ah) {
		r = -ENOMEM;
		goto bad_no_ah;
	}

	ah->ah_sc = sc;
1567
	ah->hw_version.devid = devid;
1568
	ah->hw_version.subsysid = subsysid;
1569
	sc->sc_ah = ah;
1570

1571
	common = ath9k_hw_common(ah);
1572
	common->ops = &ath9k_common_ops;
1573
	common->ah = ah;
1574
	common->hw = sc->hw;
1575 1576 1577 1578 1579 1580 1581 1582 1583

	/*
	 * Cache line size is used to size and align various
	 * structures used to communicate with the hardware.
	 */
	ath_read_cachesize(sc, &csz);
	/* XXX assert csz is non-zero */
	common->cachelsz = csz << 2;	/* convert to bytes */

1584 1585 1586
	if (ath9k_init_debug(ah) < 0)
		dev_err(sc->dev, "Unable to create debugfs files\n");

1587
	r = ath9k_hw_init(ah);
1588
	if (r) {
1589
		DPRINTF(ah, ATH_DBG_FATAL,
1590
			"Unable to initialize hardware; "
1591
			"initialization status: %d\n", r);
S
Sujith 已提交
1592 1593 1594 1595
		goto bad;
	}

	/* Get the hardware key cache size. */
1596
	sc->keymax = ah->caps.keycache_size;
S
Sujith 已提交
1597
	if (sc->keymax > ATH_KEYMAX) {
1598
		DPRINTF(ah, ATH_DBG_ANY,
S
Sujith 已提交
1599
			"Warning, using only %u entries in %u key cache\n",
S
Sujith 已提交
1600 1601
			ATH_KEYMAX, sc->keymax);
		sc->keymax = ATH_KEYMAX;
S
Sujith 已提交
1602 1603 1604 1605 1606 1607
	}

	/*
	 * Reset the key cache since some parts do not
	 * reset the contents on initial power up.
	 */
S
Sujith 已提交
1608
	for (i = 0; i < sc->keymax; i++)
S
Sujith 已提交
1609 1610 1611
		ath9k_hw_keyreset(ah, (u16) i);

	/* default to MONITOR mode */
1612
	sc->sc_ah->opmode = NL80211_IFTYPE_MONITOR;
1613

S
Sujith 已提交
1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625
	/* Setup rate tables */

	ath_rate_attach(sc);
	ath_setup_rates(sc, IEEE80211_BAND_2GHZ);
	ath_setup_rates(sc, IEEE80211_BAND_5GHZ);

	/*
	 * Allocate hardware transmit queues: one queue for
	 * beacon frames and one data queue for each QoS
	 * priority.  Note that the hal handles reseting
	 * these queues at the needed time.
	 */
S
Sujith 已提交
1626 1627
	sc->beacon.beaconq = ath_beaconq_setup(ah);
	if (sc->beacon.beaconq == -1) {
1628
		DPRINTF(ah, ATH_DBG_FATAL,
S
Sujith 已提交
1629
			"Unable to setup a beacon xmit queue\n");
1630
		r = -EIO;
S
Sujith 已提交
1631 1632
		goto bad2;
	}
S
Sujith 已提交
1633 1634
	sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
	if (sc->beacon.cabq == NULL) {
1635
		DPRINTF(ah, ATH_DBG_FATAL,
S
Sujith 已提交
1636
			"Unable to setup CAB xmit queue\n");
1637
		r = -EIO;
S
Sujith 已提交
1638 1639 1640
		goto bad2;
	}

S
Sujith 已提交
1641
	sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
S
Sujith 已提交
1642 1643
	ath_cabq_update(sc);

S
Sujith 已提交
1644 1645
	for (i = 0; i < ARRAY_SIZE(sc->tx.hwq_map); i++)
		sc->tx.hwq_map[i] = -1;
S
Sujith 已提交
1646 1647 1648 1649

	/* Setup data queues */
	/* NB: ensure BK queue is the lowest priority h/w queue */
	if (!ath_tx_setup(sc, ATH9K_WME_AC_BK)) {
1650
		DPRINTF(ah, ATH_DBG_FATAL,
S
Sujith 已提交
1651
			"Unable to setup xmit queue for BK traffic\n");
1652
		r = -EIO;
S
Sujith 已提交
1653 1654 1655 1656
		goto bad2;
	}

	if (!ath_tx_setup(sc, ATH9K_WME_AC_BE)) {
1657
		DPRINTF(ah, ATH_DBG_FATAL,
S
Sujith 已提交
1658
			"Unable to setup xmit queue for BE traffic\n");
1659
		r = -EIO;
S
Sujith 已提交
1660 1661 1662
		goto bad2;
	}
	if (!ath_tx_setup(sc, ATH9K_WME_AC_VI)) {
1663
		DPRINTF(ah, ATH_DBG_FATAL,
S
Sujith 已提交
1664
			"Unable to setup xmit queue for VI traffic\n");
1665
		r = -EIO;
S
Sujith 已提交
1666 1667 1668
		goto bad2;
	}
	if (!ath_tx_setup(sc, ATH9K_WME_AC_VO)) {
1669
		DPRINTF(ah, ATH_DBG_FATAL,
S
Sujith 已提交
1670
			"Unable to setup xmit queue for VO traffic\n");
1671
		r = -EIO;
S
Sujith 已提交
1672 1673 1674 1675 1676 1677
		goto bad2;
	}

	/* Initializes the noise floor to a reasonable default value.
	 * Later on this will be updated during ANI processing. */

S
Sujith 已提交
1678 1679
	sc->ani.noise_floor = ATH_DEFAULT_NOISE_FLOOR;
	setup_timer(&sc->ani.timer, ath_ani_calibrate, (unsigned long)sc);
S
Sujith 已提交
1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704

	if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
				   ATH9K_CIPHER_TKIP, NULL)) {
		/*
		 * Whether we should enable h/w TKIP MIC.
		 * XXX: if we don't support WME TKIP MIC, then we wouldn't
		 * report WMM capable, so it's always safe to turn on
		 * TKIP MIC in this case.
		 */
		ath9k_hw_setcapability(sc->sc_ah, ATH9K_CAP_TKIP_MIC,
				       0, 1, NULL);
	}

	/*
	 * Check whether the separate key cache entries
	 * are required to handle both tx+rx MIC keys.
	 * With split mic keys the number of stations is limited
	 * to 27 otherwise 59.
	 */
	if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
				   ATH9K_CIPHER_TKIP, NULL)
	    && ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
				      ATH9K_CIPHER_MIC, NULL)
	    && ath9k_hw_getcapability(ah, ATH9K_CAP_TKIP_SPLIT,
				      0, NULL))
S
Sujith 已提交
1705
		sc->splitmic = 1;
S
Sujith 已提交
1706 1707 1708 1709 1710 1711

	/* turn on mcast key search if possible */
	if (!ath9k_hw_getcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 0, NULL))
		(void)ath9k_hw_setcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 1,
					     1, NULL);

S
Sujith 已提交
1712
	sc->config.txpowlimit = ATH_TXPOWER_MAX;
S
Sujith 已提交
1713 1714

	/* 11n Capabilities */
1715
	if (ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
S
Sujith 已提交
1716 1717 1718 1719
		sc->sc_flags |= SC_OP_TXAGGR;
		sc->sc_flags |= SC_OP_RXAGGR;
	}

1720 1721
	sc->tx_chainmask = ah->caps.tx_chainmask;
	sc->rx_chainmask = ah->caps.rx_chainmask;
S
Sujith 已提交
1722 1723

	ath9k_hw_setcapability(ah, ATH9K_CAP_DIVERSITY, 1, true, NULL);
S
Sujith 已提交
1724
	sc->rx.defant = ath9k_hw_getdefantenna(ah);
S
Sujith 已提交
1725

1726
	if (ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK)
1727
		memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
S
Sujith 已提交
1728

S
Sujith 已提交
1729
	sc->beacon.slottime = ATH9K_SLOT_TIME_9;	/* default to short slot time */
S
Sujith 已提交
1730 1731

	/* initialize beacon slots */
1732
	for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++) {
1733
		sc->beacon.bslot[i] = NULL;
1734 1735
		sc->beacon.bslot_aphy[i] = NULL;
	}
S
Sujith 已提交
1736 1737 1738

	/* setup channels and rates */

1739
	sc->sbands[IEEE80211_BAND_2GHZ].channels = ath9k_2ghz_chantable;
S
Sujith 已提交
1740 1741 1742
	sc->sbands[IEEE80211_BAND_2GHZ].bitrates =
		sc->rates[IEEE80211_BAND_2GHZ];
	sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
1743 1744
	sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
		ARRAY_SIZE(ath9k_2ghz_chantable);
S
Sujith 已提交
1745

1746
	if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes)) {
1747
		sc->sbands[IEEE80211_BAND_5GHZ].channels = ath9k_5ghz_chantable;
S
Sujith 已提交
1748 1749 1750
		sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
			sc->rates[IEEE80211_BAND_5GHZ];
		sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
1751 1752
		sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
			ARRAY_SIZE(ath9k_5ghz_chantable);
S
Sujith 已提交
1753 1754
	}

1755
	switch (ah->btcoex_hw.scheme) {
1756 1757 1758 1759 1760 1761 1762 1763
	case ATH_BTCOEX_CFG_NONE:
		break;
	case ATH_BTCOEX_CFG_2WIRE:
		ath9k_hw_btcoex_init_2wire(ah);
		break;
	case ATH_BTCOEX_CFG_3WIRE:
		ath9k_hw_btcoex_init_3wire(ah);
		r = ath_init_btcoex_timer(sc);
1764 1765
		if (r)
			goto bad2;
1766
		qnum = ath_tx_get_qnum(sc, ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_BE);
1767
		ath9k_hw_init_btcoex_hw(ah, qnum);
1768
		sc->btcoex.bt_stomp_type = ATH_BTCOEX_STOMP_LOW;
1769 1770 1771 1772
		break;
	default:
		WARN_ON(1);
		break;
1773
	}
1774

S
Sujith 已提交
1775 1776 1777 1778 1779
	return 0;
bad2:
	/* cleanup tx queues */
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
		if (ATH_TXQ_SETUP(sc, i))
S
Sujith 已提交
1780
			ath_tx_cleanupq(sc, &sc->tx.txq[i]);
S
Sujith 已提交
1781
bad:
1782
	ath9k_hw_detach(ah);
1783
bad_no_ah:
1784 1785
	ath9k_exit_debug(sc->sc_ah);
	sc->sc_ah = NULL;
S
Sujith 已提交
1786

1787
	return r;
S
Sujith 已提交
1788 1789
}

1790
void ath_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
1791
{
S
Sujith 已提交
1792 1793 1794
	hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
		IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
		IEEE80211_HW_SIGNAL_DBM |
1795 1796
		IEEE80211_HW_AMPDU_AGGREGATION |
		IEEE80211_HW_SUPPORTS_PS |
1797 1798
		IEEE80211_HW_PS_NULLFUNC_STACK |
		IEEE80211_HW_SPECTRUM_MGMT;
1799

1800
	if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || modparam_nohwcrypt)
1801 1802
		hw->flags |= IEEE80211_HW_MFP_CAPABLE;

S
Sujith 已提交
1803 1804 1805
	hw->wiphy->interface_modes =
		BIT(NL80211_IFTYPE_AP) |
		BIT(NL80211_IFTYPE_STATION) |
1806 1807
		BIT(NL80211_IFTYPE_ADHOC) |
		BIT(NL80211_IFTYPE_MESH_POINT);
1808

1809
	hw->queues = 4;
S
Sujith 已提交
1810
	hw->max_rates = 4;
S
Sujith 已提交
1811
	hw->channel_change_time = 5000;
1812
	hw->max_listen_interval = 10;
1813 1814
	/* Hardware supports 10 but we use 4 */
	hw->max_rate_tries = 4;
S
Sujith 已提交
1815
	hw->sta_data_size = sizeof(struct ath_node);
S
Sujith 已提交
1816
	hw->vif_data_size = sizeof(struct ath_vif);
1817

1818
	hw->rate_control_algorithm = "ath9k_rate_control";
1819

1820 1821 1822 1823 1824 1825 1826
	hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
		&sc->sbands[IEEE80211_BAND_2GHZ];
	if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
		hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
			&sc->sbands[IEEE80211_BAND_5GHZ];
}

1827
/* Device driver core initialization */
1828
int ath_init_device(u16 devid, struct ath_softc *sc, u16 subsysid)
1829 1830
{
	struct ieee80211_hw *hw = sc->hw;
1831
	struct ath_common *common;
1832
	struct ath_hw *ah;
1833
	int error = 0, i;
1834
	struct ath_regulatory *reg;
1835

1836
	dev_dbg(sc->dev, "Attach ATH hw\n");
1837

1838
	error = ath_init_softc(devid, sc, subsysid);
1839 1840 1841
	if (error != 0)
		return error;

1842
	ah = sc->sc_ah;
1843
	common = ath9k_hw_common(ah);
1844

1845 1846
	/* get mac address from hardware and set in mac80211 */

1847
	SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
1848 1849 1850

	ath_set_hw_capab(sc, hw);

1851
	error = ath_regd_init(&common->regulatory, sc->hw->wiphy,
1852 1853 1854 1855
			      ath9k_reg_notifier);
	if (error)
		return error;

1856
	reg = &common->regulatory;
1857

1858
	if (ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
1859
		setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
1860
		if (test_bit(ATH9K_MODE_11A, ah->caps.wireless_modes))
1861
			setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
S
Sujith 已提交
1862 1863
	}

1864 1865 1866
	/* initialize tx/rx engine */
	error = ath_tx_init(sc, ATH_TXBUF);
	if (error != 0)
1867
		goto error_attach;
1868

1869 1870
	error = ath_rx_init(sc, ATH_RXBUF);
	if (error != 0)
1871
		goto error_attach;
1872

1873
	INIT_WORK(&sc->chan_work, ath9k_wiphy_chan_work);
1874 1875
	INIT_DELAYED_WORK(&sc->wiphy_work, ath9k_wiphy_work);
	sc->wiphy_scheduler_int = msecs_to_jiffies(500);
1876

1877
	error = ieee80211_register_hw(hw);
1878

1879
	if (!ath_is_world_regd(reg)) {
1880
		error = regulatory_hint(hw->wiphy, reg->alpha2);
1881 1882 1883
		if (error)
			goto error_attach;
	}
1884

1885 1886
	/* Initialize LED control */
	ath_init_leds(sc);
1887

J
Johannes Berg 已提交
1888
	ath_start_rfkill_poll(sc);
1889

1890
	return 0;
1891 1892 1893 1894 1895 1896 1897

error_attach:
	/* cleanup tx queues */
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
		if (ATH_TXQ_SETUP(sc, i))
			ath_tx_cleanupq(sc, &sc->tx.txq[i]);

1898 1899
	ath9k_hw_detach(ah);
	ath9k_exit_debug(ah);
1900
	sc->sc_ah = NULL;
1901

1902
	return error;
1903 1904
}

S
Sujith 已提交
1905 1906
int ath_reset(struct ath_softc *sc, bool retry_tx)
{
1907
	struct ath_hw *ah = sc->sc_ah;
1908
	struct ieee80211_hw *hw = sc->hw;
1909
	int r;
S
Sujith 已提交
1910 1911

	ath9k_hw_set_interrupts(ah, 0);
S
Sujith 已提交
1912
	ath_drain_all_txq(sc, retry_tx);
S
Sujith 已提交
1913 1914 1915 1916
	ath_stoprecv(sc);
	ath_flushrecv(sc);

	spin_lock_bh(&sc->sc_resetlock);
1917
	r = ath9k_hw_reset(ah, sc->sc_ah->curchan, false);
1918
	if (r)
1919
		DPRINTF(ah, ATH_DBG_FATAL,
1920
			"Unable to reset hardware; reset status %d\n", r);
S
Sujith 已提交
1921 1922 1923
	spin_unlock_bh(&sc->sc_resetlock);

	if (ath_startrecv(sc) != 0)
1924
		DPRINTF(ah, ATH_DBG_FATAL, "Unable to start recv logic\n");
S
Sujith 已提交
1925 1926 1927 1928 1929 1930

	/*
	 * We may be doing a reset in response to a request
	 * that changes the channel so update any state that
	 * might change as a result.
	 */
1931
	ath_cache_conf_rate(sc, &hw->conf);
S
Sujith 已提交
1932 1933 1934 1935

	ath_update_txpow(sc);

	if (sc->sc_flags & SC_OP_BEACONS)
1936
		ath_beacon_config(sc, NULL);	/* restart beacons */
S
Sujith 已提交
1937

S
Sujith 已提交
1938
	ath9k_hw_set_interrupts(ah, sc->imask);
S
Sujith 已提交
1939 1940 1941 1942 1943

	if (retry_tx) {
		int i;
		for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
			if (ATH_TXQ_SETUP(sc, i)) {
S
Sujith 已提交
1944 1945 1946
				spin_lock_bh(&sc->tx.txq[i].axq_lock);
				ath_txq_schedule(sc, &sc->tx.txq[i]);
				spin_unlock_bh(&sc->tx.txq[i].axq_lock);
S
Sujith 已提交
1947 1948 1949 1950
			}
		}
	}

1951
	return r;
S
Sujith 已提交
1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971
}

/*
 *  This function will allocate both the DMA descriptor structure, and the
 *  buffers it contains.  These are used to contain the descriptors used
 *  by the system.
*/
int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
		      struct list_head *head, const char *name,
		      int nbuf, int ndesc)
{
#define	DS2PHYS(_dd, _ds)						\
	((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)

	struct ath_desc *ds;
	struct ath_buf *bf;
	int i, bsize, error;

1972
	DPRINTF(sc->sc_ah, ATH_DBG_CONFIG, "%s DMA: %u buffers %u desc/buf\n",
S
Sujith 已提交
1973
		name, nbuf, ndesc);
S
Sujith 已提交
1974

1975
	INIT_LIST_HEAD(head);
S
Sujith 已提交
1976 1977
	/* ath_desc must be a multiple of DWORDs */
	if ((sizeof(struct ath_desc) % 4) != 0) {
1978
		DPRINTF(sc->sc_ah, ATH_DBG_FATAL, "ath_desc not DWORD aligned\n");
S
Sujith 已提交
1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990
		ASSERT((sizeof(struct ath_desc) % 4) == 0);
		error = -ENOMEM;
		goto fail;
	}

	dd->dd_desc_len = sizeof(struct ath_desc) * nbuf * ndesc;

	/*
	 * Need additional DMA memory because we can't use
	 * descriptors that cross the 4K page boundary. Assume
	 * one skipped descriptor per 4K page.
	 */
1991
	if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
S
Sujith 已提交
1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004
		u32 ndesc_skipped =
			ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
		u32 dma_len;

		while (ndesc_skipped) {
			dma_len = ndesc_skipped * sizeof(struct ath_desc);
			dd->dd_desc_len += dma_len;

			ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
		};
	}

	/* allocate descriptors */
2005
	dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
2006
					 &dd->dd_desc_paddr, GFP_KERNEL);
S
Sujith 已提交
2007 2008 2009 2010 2011
	if (dd->dd_desc == NULL) {
		error = -ENOMEM;
		goto fail;
	}
	ds = dd->dd_desc;
2012
	DPRINTF(sc->sc_ah, ATH_DBG_CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
2013
		name, ds, (u32) dd->dd_desc_len,
S
Sujith 已提交
2014 2015 2016 2017
		ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);

	/* allocate buffers */
	bsize = sizeof(struct ath_buf) * nbuf;
2018
	bf = kzalloc(bsize, GFP_KERNEL);
S
Sujith 已提交
2019 2020 2021 2022 2023 2024 2025 2026 2027 2028
	if (bf == NULL) {
		error = -ENOMEM;
		goto fail2;
	}
	dd->dd_bufptr = bf;

	for (i = 0; i < nbuf; i++, bf++, ds += ndesc) {
		bf->bf_desc = ds;
		bf->bf_daddr = DS2PHYS(dd, ds);

2029
		if (!(sc->sc_ah->caps.hw_caps &
S
Sujith 已提交
2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049
		      ATH9K_HW_CAP_4KB_SPLITTRANS)) {
			/*
			 * Skip descriptor addresses which can cause 4KB
			 * boundary crossing (addr + length) with a 32 dword
			 * descriptor fetch.
			 */
			while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
				ASSERT((caddr_t) bf->bf_desc <
				       ((caddr_t) dd->dd_desc +
					dd->dd_desc_len));

				ds += ndesc;
				bf->bf_desc = ds;
				bf->bf_daddr = DS2PHYS(dd, ds);
			}
		}
		list_add_tail(&bf->list, head);
	}
	return 0;
fail2:
2050 2051
	dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
			  dd->dd_desc_paddr);
S
Sujith 已提交
2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063
fail:
	memset(dd, 0, sizeof(*dd));
	return error;
#undef ATH_DESC_4KB_BOUND_CHECK
#undef ATH_DESC_4KB_BOUND_NUM_SKIPPED
#undef DS2PHYS
}

void ath_descdma_cleanup(struct ath_softc *sc,
			 struct ath_descdma *dd,
			 struct list_head *head)
{
2064 2065
	dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
			  dd->dd_desc_paddr);
S
Sujith 已提交
2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077

	INIT_LIST_HEAD(head);
	kfree(dd->dd_bufptr);
	memset(dd, 0, sizeof(*dd));
}

int ath_get_hal_qnum(u16 queue, struct ath_softc *sc)
{
	int qnum;

	switch (queue) {
	case 0:
S
Sujith 已提交
2078
		qnum = sc->tx.hwq_map[ATH9K_WME_AC_VO];
S
Sujith 已提交
2079 2080
		break;
	case 1:
S
Sujith 已提交
2081
		qnum = sc->tx.hwq_map[ATH9K_WME_AC_VI];
S
Sujith 已提交
2082 2083
		break;
	case 2:
S
Sujith 已提交
2084
		qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
S
Sujith 已提交
2085 2086
		break;
	case 3:
S
Sujith 已提交
2087
		qnum = sc->tx.hwq_map[ATH9K_WME_AC_BK];
S
Sujith 已提交
2088 2089
		break;
	default:
S
Sujith 已提交
2090
		qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
S
Sujith 已提交
2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121
		break;
	}

	return qnum;
}

int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc)
{
	int qnum;

	switch (queue) {
	case ATH9K_WME_AC_VO:
		qnum = 0;
		break;
	case ATH9K_WME_AC_VI:
		qnum = 1;
		break;
	case ATH9K_WME_AC_BE:
		qnum = 2;
		break;
	case ATH9K_WME_AC_BK:
		qnum = 3;
		break;
	default:
		qnum = -1;
		break;
	}

	return qnum;
}

2122 2123
/* XXX: Remove me once we don't depend on ath9k_channel for all
 * this redundant data */
2124 2125
void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
			   struct ath9k_channel *ichan)
2126 2127 2128 2129 2130 2131 2132 2133 2134
{
	struct ieee80211_channel *chan = hw->conf.channel;
	struct ieee80211_conf *conf = &hw->conf;

	ichan->channel = chan->center_freq;
	ichan->chan = chan;

	if (chan->band == IEEE80211_BAND_2GHZ) {
		ichan->chanmode = CHANNEL_G;
S
Sujith 已提交
2135
		ichan->channelFlags = CHANNEL_2GHZ | CHANNEL_OFDM | CHANNEL_G;
2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151
	} else {
		ichan->chanmode = CHANNEL_A;
		ichan->channelFlags = CHANNEL_5GHZ | CHANNEL_OFDM;
	}

	sc->tx_chan_width = ATH9K_HT_MACMODE_20;

	if (conf_is_ht(conf)) {
		if (conf_is_ht40(conf))
			sc->tx_chan_width = ATH9K_HT_MACMODE_2040;

		ichan->chanmode = ath_get_extchanmode(sc, chan,
					    conf->channel_type);
	}
}

S
Sujith 已提交
2152 2153 2154 2155
/**********************/
/* mac80211 callbacks */
/**********************/

2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176
/*
 * (Re)start btcoex timers
 */
static void ath9k_btcoex_timer_resume(struct ath_softc *sc)
{
	struct ath_btcoex *btcoex = &sc->btcoex;
	struct ath_hw *ah = sc->sc_ah;

	DPRINTF(ah, ATH_DBG_BTCOEX, "Starting btcoex timers");

	/* make sure duty cycle timer is also stopped when resuming */
	if (btcoex->hw_timer_enabled)
		ath_gen_timer_stop(sc->sc_ah, btcoex->no_stomp_timer);

	btcoex->bt_priority_cnt = 0;
	btcoex->bt_priority_time = jiffies;
	sc->sc_flags &= ~SC_OP_BT_PRIORITY_DETECTED;

	mod_timer(&btcoex->period_timer, jiffies);
}

2177
static int ath9k_start(struct ieee80211_hw *hw)
2178
{
2179 2180
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
2181
	struct ath_hw *ah = sc->sc_ah;
2182
	struct ieee80211_channel *curchan = hw->conf.channel;
S
Sujith 已提交
2183
	struct ath9k_channel *init_channel;
2184
	int r;
2185

2186
	DPRINTF(ah, ATH_DBG_CONFIG, "Starting driver with "
S
Sujith 已提交
2187
		"initial channel: %d MHz\n", curchan->center_freq);
2188

2189 2190
	mutex_lock(&sc->mutex);

2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211
	if (ath9k_wiphy_started(sc)) {
		if (sc->chan_idx == curchan->hw_value) {
			/*
			 * Already on the operational channel, the new wiphy
			 * can be marked active.
			 */
			aphy->state = ATH_WIPHY_ACTIVE;
			ieee80211_wake_queues(hw);
		} else {
			/*
			 * Another wiphy is on another channel, start the new
			 * wiphy in paused state.
			 */
			aphy->state = ATH_WIPHY_PAUSED;
			ieee80211_stop_queues(hw);
		}
		mutex_unlock(&sc->mutex);
		return 0;
	}
	aphy->state = ATH_WIPHY_ACTIVE;

2212
	/* setup initial channel */
2213

2214
	sc->chan_idx = curchan->hw_value;
2215

2216
	init_channel = ath_get_curchannel(sc, hw);
S
Sujith 已提交
2217 2218

	/* Reset SERDES registers */
2219
	ath9k_hw_configpcipowersave(ah, 0, 0);
S
Sujith 已提交
2220 2221 2222 2223 2224 2225 2226 2227 2228

	/*
	 * The basic interface to setting the hardware in a good
	 * state is ``reset''.  On return the hardware is known to
	 * be powered up and with interrupts disabled.  This must
	 * be followed by initialization of the appropriate bits
	 * and then setup of the interrupt mask.
	 */
	spin_lock_bh(&sc->sc_resetlock);
2229
	r = ath9k_hw_reset(ah, init_channel, false);
2230
	if (r) {
2231
		DPRINTF(ah, ATH_DBG_FATAL,
2232
			"Unable to reset hardware; reset status %d "
2233 2234
			"(freq %u MHz)\n", r,
			curchan->center_freq);
S
Sujith 已提交
2235
		spin_unlock_bh(&sc->sc_resetlock);
2236
		goto mutex_unlock;
S
Sujith 已提交
2237 2238 2239 2240 2241 2242 2243 2244
	}
	spin_unlock_bh(&sc->sc_resetlock);

	/*
	 * This is needed only to setup initial state
	 * but it's best done after a reset.
	 */
	ath_update_txpow(sc);
2245

S
Sujith 已提交
2246 2247 2248 2249 2250 2251 2252 2253
	/*
	 * Setup the hardware after reset:
	 * The receive engine is set going.
	 * Frame transmit is handled entirely
	 * in the frame output path; there's nothing to do
	 * here except setup the interrupt mask.
	 */
	if (ath_startrecv(sc) != 0) {
2254
		DPRINTF(ah, ATH_DBG_FATAL, "Unable to start recv logic\n");
2255 2256
		r = -EIO;
		goto mutex_unlock;
2257
	}
2258

S
Sujith 已提交
2259
	/* Setup our intr mask. */
S
Sujith 已提交
2260
	sc->imask = ATH9K_INT_RX | ATH9K_INT_TX
S
Sujith 已提交
2261 2262 2263
		| ATH9K_INT_RXEOL | ATH9K_INT_RXORN
		| ATH9K_INT_FATAL | ATH9K_INT_GLOBAL;

2264
	if (ah->caps.hw_caps & ATH9K_HW_CAP_GTT)
S
Sujith 已提交
2265
		sc->imask |= ATH9K_INT_GTT;
S
Sujith 已提交
2266

2267
	if (ah->caps.hw_caps & ATH9K_HW_CAP_HT)
S
Sujith 已提交
2268
		sc->imask |= ATH9K_INT_CST;
S
Sujith 已提交
2269

2270
	ath_cache_conf_rate(sc, &hw->conf);
S
Sujith 已提交
2271 2272 2273 2274

	sc->sc_flags &= ~SC_OP_INVALID;

	/* Disable BMISS interrupt when we're not associated */
S
Sujith 已提交
2275
	sc->imask &= ~(ATH9K_INT_SWBA | ATH9K_INT_BMISS);
2276
	ath9k_hw_set_interrupts(ah, sc->imask);
S
Sujith 已提交
2277

2278
	ieee80211_wake_queues(hw);
S
Sujith 已提交
2279

2280
	ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work, 0);
2281

2282 2283
	if ((ah->btcoex_hw.scheme != ATH_BTCOEX_CFG_NONE) &&
	    !ah->btcoex_hw.enabled) {
2284 2285
		ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
					   AR_STOMP_LOW_WLAN_WGHT);
2286
		ath9k_hw_btcoex_enable(ah);
2287

2288 2289
		if (sc->bus_ops->bt_coex_prep)
			sc->bus_ops->bt_coex_prep(sc);
2290
		if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
2291
			ath9k_btcoex_timer_resume(sc);
2292 2293
	}

2294 2295 2296
mutex_unlock:
	mutex_unlock(&sc->mutex);

2297
	return r;
2298 2299
}

2300 2301
static int ath9k_tx(struct ieee80211_hw *hw,
		    struct sk_buff *skb)
2302
{
S
Sujith 已提交
2303
	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
2304 2305
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
S
Sujith 已提交
2306
	struct ath_tx_control txctl;
2307
	int hdrlen, padsize;
S
Sujith 已提交
2308

2309
	if (aphy->state != ATH_WIPHY_ACTIVE && aphy->state != ATH_WIPHY_SCAN) {
2310 2311 2312 2313 2314
		printk(KERN_DEBUG "ath9k: %s: TX in unexpected wiphy state "
		       "%d\n", wiphy_name(hw->wiphy), aphy->state);
		goto exit;
	}

2315
	if (sc->ps_enabled) {
2316 2317 2318 2319 2320 2321 2322 2323
		struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
		/*
		 * mac80211 does not set PM field for normal data frames, so we
		 * need to update that based on the current PS mode.
		 */
		if (ieee80211_is_data(hdr->frame_control) &&
		    !ieee80211_is_nullfunc(hdr->frame_control) &&
		    !ieee80211_has_pm(hdr->frame_control)) {
2324
			DPRINTF(sc->sc_ah, ATH_DBG_PS, "Add PM=1 for a TX frame "
2325 2326 2327 2328 2329
				"while in PS mode\n");
			hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
		}
	}

2330 2331 2332 2333 2334 2335 2336 2337 2338 2339
	if (unlikely(sc->sc_ah->power_mode != ATH9K_PM_AWAKE)) {
		/*
		 * We are using PS-Poll and mac80211 can request TX while in
		 * power save mode. Need to wake up hardware for the TX to be
		 * completed and if needed, also for RX of buffered frames.
		 */
		struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
		ath9k_ps_wakeup(sc);
		ath9k_hw_setrxabort(sc->sc_ah, 0);
		if (ieee80211_is_pspoll(hdr->frame_control)) {
2340
			DPRINTF(sc->sc_ah, ATH_DBG_PS, "Sending PS-Poll to pick a "
2341 2342 2343
				"buffered frame\n");
			sc->sc_flags |= SC_OP_WAIT_FOR_PSPOLL_DATA;
		} else {
2344
			DPRINTF(sc->sc_ah, ATH_DBG_PS, "Wake up to complete TX\n");
2345 2346 2347 2348 2349 2350 2351 2352 2353 2354
			sc->sc_flags |= SC_OP_WAIT_FOR_TX_ACK;
		}
		/*
		 * The actual restore operation will happen only after
		 * the sc_flags bit is cleared. We are just dropping
		 * the ps_usecount here.
		 */
		ath9k_ps_restore(sc);
	}

S
Sujith 已提交
2355
	memset(&txctl, 0, sizeof(struct ath_tx_control));
2356

2357 2358 2359 2360 2361 2362 2363 2364
	/*
	 * As a temporary workaround, assign seq# here; this will likely need
	 * to be cleaned up to work better with Beacon transmission and virtual
	 * BSSes.
	 */
	if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
		struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
		if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
S
Sujith 已提交
2365
			sc->tx.seq_no += 0x10;
2366
		hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
S
Sujith 已提交
2367
		hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
2368
	}
2369

2370 2371 2372 2373 2374 2375 2376 2377 2378 2379
	/* Add the padding after the header if this is not already done */
	hdrlen = ieee80211_get_hdrlen_from_skb(skb);
	if (hdrlen & 3) {
		padsize = hdrlen % 4;
		if (skb_headroom(skb) < padsize)
			return -1;
		skb_push(skb, padsize);
		memmove(skb->data, skb->data + padsize, hdrlen);
	}

S
Sujith 已提交
2380 2381 2382 2383 2384 2385
	/* Check if a tx queue is available */

	txctl.txq = ath_test_get_txq(sc, skb);
	if (!txctl.txq)
		goto exit;

2386
	DPRINTF(sc->sc_ah, ATH_DBG_XMIT, "transmitting packet, skb: %p\n", skb);
2387

2388
	if (ath_tx_start(hw, skb, &txctl) != 0) {
2389
		DPRINTF(sc->sc_ah, ATH_DBG_XMIT, "TX failed\n");
S
Sujith 已提交
2390
		goto exit;
2391 2392
	}

S
Sujith 已提交
2393 2394 2395
	return 0;
exit:
	dev_kfree_skb_any(skb);
2396
	return 0;
2397 2398
}

2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414
/*
 * Pause btcoex timer and bt duty cycle timer
 */
static void ath9k_btcoex_timer_pause(struct ath_softc *sc)
{
	struct ath_btcoex *btcoex = &sc->btcoex;
	struct ath_hw *ah = sc->sc_ah;

	del_timer_sync(&btcoex->period_timer);

	if (btcoex->hw_timer_enabled)
		ath_gen_timer_stop(ah, btcoex->no_stomp_timer);

	btcoex->hw_timer_enabled = false;
}

2415
static void ath9k_stop(struct ieee80211_hw *hw)
2416
{
2417 2418
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
2419
	struct ath_hw *ah = sc->sc_ah;
2420

S
Sujith 已提交
2421 2422
	mutex_lock(&sc->mutex);

2423 2424
	aphy->state = ATH_WIPHY_INACTIVE;

2425 2426 2427 2428 2429 2430 2431 2432
	cancel_delayed_work_sync(&sc->ath_led_blink_work);
	cancel_delayed_work_sync(&sc->tx_complete_work);

	if (!sc->num_sec_wiphy) {
		cancel_delayed_work_sync(&sc->wiphy_work);
		cancel_work_sync(&sc->chan_work);
	}

S
Sujith 已提交
2433
	if (sc->sc_flags & SC_OP_INVALID) {
2434
		DPRINTF(ah, ATH_DBG_ANY, "Device not present\n");
S
Sujith 已提交
2435
		mutex_unlock(&sc->mutex);
S
Sujith 已提交
2436 2437
		return;
	}
2438

2439 2440 2441 2442 2443
	if (ath9k_wiphy_started(sc)) {
		mutex_unlock(&sc->mutex);
		return; /* another wiphy still in use */
	}

2444
	if (ah->btcoex_hw.enabled) {
2445
		ath9k_hw_btcoex_disable(ah);
2446
		if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
2447
			ath9k_btcoex_timer_pause(sc);
2448 2449
	}

S
Sujith 已提交
2450 2451
	/* make sure h/w will not generate any interrupt
	 * before setting the invalid flag. */
2452
	ath9k_hw_set_interrupts(ah, 0);
S
Sujith 已提交
2453 2454

	if (!(sc->sc_flags & SC_OP_INVALID)) {
S
Sujith 已提交
2455
		ath_drain_all_txq(sc, false);
S
Sujith 已提交
2456
		ath_stoprecv(sc);
2457
		ath9k_hw_phy_disable(ah);
S
Sujith 已提交
2458
	} else
S
Sujith 已提交
2459
		sc->rx.rxlink = NULL;
S
Sujith 已提交
2460 2461

	/* disable HAL and put h/w to sleep */
2462 2463
	ath9k_hw_disable(ah);
	ath9k_hw_configpcipowersave(ah, 1, 1);
2464
	ath9k_setpower(sc, ATH9K_PM_FULL_SLEEP);
S
Sujith 已提交
2465 2466

	sc->sc_flags |= SC_OP_INVALID;
2467

2468 2469
	mutex_unlock(&sc->mutex);

2470
	DPRINTF(ah, ATH_DBG_CONFIG, "Driver halt\n");
2471 2472
}

2473 2474
static int ath9k_add_interface(struct ieee80211_hw *hw,
			       struct ieee80211_if_init_conf *conf)
2475
{
2476 2477
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
S
Sujith 已提交
2478
	struct ath_vif *avp = (void *)conf->vif->drv_priv;
2479
	enum nl80211_iftype ic_opmode = NL80211_IFTYPE_UNSPECIFIED;
2480
	int ret = 0;
2481

2482 2483
	mutex_lock(&sc->mutex);

2484 2485 2486 2487 2488 2489
	if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK) &&
	    sc->nvifs > 0) {
		ret = -ENOBUFS;
		goto out;
	}

2490
	switch (conf->type) {
2491
	case NL80211_IFTYPE_STATION:
2492
		ic_opmode = NL80211_IFTYPE_STATION;
2493
		break;
2494 2495
	case NL80211_IFTYPE_ADHOC:
	case NL80211_IFTYPE_AP:
2496
	case NL80211_IFTYPE_MESH_POINT:
2497 2498 2499 2500
		if (sc->nbcnvifs >= ATH_BCBUF) {
			ret = -ENOBUFS;
			goto out;
		}
2501
		ic_opmode = conf->type;
2502 2503
		break;
	default:
2504
		DPRINTF(sc->sc_ah, ATH_DBG_FATAL,
S
Sujith 已提交
2505
			"Interface type %d not yet supported\n", conf->type);
2506 2507
		ret = -EOPNOTSUPP;
		goto out;
2508 2509
	}

2510
	DPRINTF(sc->sc_ah, ATH_DBG_CONFIG, "Attach a VIF of type: %d\n", ic_opmode);
2511

S
Sujith 已提交
2512
	/* Set the VIF opmode */
S
Sujith 已提交
2513 2514 2515
	avp->av_opmode = ic_opmode;
	avp->av_bslot = -1;

2516
	sc->nvifs++;
2517 2518 2519 2520

	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK)
		ath9k_set_bssid_mask(hw);

2521 2522 2523
	if (sc->nvifs > 1)
		goto out; /* skip global settings for secondary vif */

S
Sujith 已提交
2524
	if (ic_opmode == NL80211_IFTYPE_AP) {
S
Sujith 已提交
2525
		ath9k_hw_set_tsfadjust(sc->sc_ah, 1);
S
Sujith 已提交
2526 2527
		sc->sc_flags |= SC_OP_TSF_RESET;
	}
S
Sujith 已提交
2528 2529

	/* Set the device opmode */
2530
	sc->sc_ah->opmode = ic_opmode;
S
Sujith 已提交
2531

2532 2533 2534 2535
	/*
	 * Enable MIB interrupts when there are hardware phy counters.
	 * Note we only do this (at the moment) for station mode.
	 */
2536
	if ((conf->type == NL80211_IFTYPE_STATION) ||
2537 2538
	    (conf->type == NL80211_IFTYPE_ADHOC) ||
	    (conf->type == NL80211_IFTYPE_MESH_POINT)) {
S
Sujith 已提交
2539
		sc->imask |= ATH9K_INT_MIB;
2540 2541 2542
		sc->imask |= ATH9K_INT_TSFOOR;
	}

S
Sujith 已提交
2543
	ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
2544

2545 2546 2547
	if (conf->type == NL80211_IFTYPE_AP    ||
	    conf->type == NL80211_IFTYPE_ADHOC ||
	    conf->type == NL80211_IFTYPE_MONITOR)
S
Sujith 已提交
2548
		ath_start_ani(sc);
2549

2550
out:
2551
	mutex_unlock(&sc->mutex);
2552
	return ret;
2553 2554
}

2555 2556
static void ath9k_remove_interface(struct ieee80211_hw *hw,
				   struct ieee80211_if_init_conf *conf)
2557
{
2558 2559
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
S
Sujith 已提交
2560
	struct ath_vif *avp = (void *)conf->vif->drv_priv;
2561
	int i;
2562

2563
	DPRINTF(sc->sc_ah, ATH_DBG_CONFIG, "Detach Interface\n");
2564

2565 2566
	mutex_lock(&sc->mutex);

2567
	/* Stop ANI */
S
Sujith 已提交
2568
	del_timer_sync(&sc->ani.timer);
J
Jouni Malinen 已提交
2569

2570
	/* Reclaim beacon resources */
2571 2572 2573
	if ((sc->sc_ah->opmode == NL80211_IFTYPE_AP) ||
	    (sc->sc_ah->opmode == NL80211_IFTYPE_ADHOC) ||
	    (sc->sc_ah->opmode == NL80211_IFTYPE_MESH_POINT)) {
S
Sujith 已提交
2574
		ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
2575
		ath_beacon_return(sc, avp);
J
Jouni Malinen 已提交
2576
	}
2577

2578
	sc->sc_flags &= ~SC_OP_BEACONS;
2579

2580 2581 2582 2583 2584
	for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++) {
		if (sc->beacon.bslot[i] == conf->vif) {
			printk(KERN_DEBUG "%s: vif had allocated beacon "
			       "slot\n", __func__);
			sc->beacon.bslot[i] = NULL;
2585
			sc->beacon.bslot_aphy[i] = NULL;
2586 2587 2588
		}
	}

S
Sujith 已提交
2589
	sc->nvifs--;
2590 2591

	mutex_unlock(&sc->mutex);
2592 2593
}

2594
static int ath9k_config(struct ieee80211_hw *hw, u32 changed)
2595
{
2596 2597
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
2598
	struct ieee80211_conf *conf = &hw->conf;
2599
	struct ath_hw *ah = sc->sc_ah;
2600
	bool all_wiphys_idle = false, disable_radio = false;
2601

2602
	mutex_lock(&sc->mutex);
2603

2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616
	/* Leave this as the first check */
	if (changed & IEEE80211_CONF_CHANGE_IDLE) {

		spin_lock_bh(&sc->wiphy_lock);
		all_wiphys_idle =  ath9k_all_wiphys_idle(sc);
		spin_unlock_bh(&sc->wiphy_lock);

		if (conf->flags & IEEE80211_CONF_IDLE){
			if (all_wiphys_idle)
				disable_radio = true;
		}
		else if (all_wiphys_idle) {
			ath_radio_enable(sc);
2617
			DPRINTF(sc->sc_ah, ATH_DBG_CONFIG,
2618 2619 2620 2621
				"not-idle: enabling radio\n");
		}
	}

2622 2623
	if (changed & IEEE80211_CONF_CHANGE_PS) {
		if (conf->flags & IEEE80211_CONF_PS) {
2624 2625 2626 2627 2628 2629 2630 2631
			if (!(ah->caps.hw_caps &
			      ATH9K_HW_CAP_AUTOSLEEP)) {
				if ((sc->imask & ATH9K_INT_TIM_TIMER) == 0) {
					sc->imask |= ATH9K_INT_TIM_TIMER;
					ath9k_hw_set_interrupts(sc->sc_ah,
							sc->imask);
				}
				ath9k_hw_setrxabort(sc->sc_ah, 1);
2632
			}
2633
			sc->ps_enabled = true;
2634
		} else {
2635
			sc->ps_enabled = false;
2636
			ath9k_setpower(sc, ATH9K_PM_AWAKE);
2637 2638 2639
			if (!(ah->caps.hw_caps &
			      ATH9K_HW_CAP_AUTOSLEEP)) {
				ath9k_hw_setrxabort(sc->sc_ah, 0);
2640 2641 2642 2643
				sc->sc_flags &= ~(SC_OP_WAIT_FOR_BEACON |
						  SC_OP_WAIT_FOR_CAB |
						  SC_OP_WAIT_FOR_PSPOLL_DATA |
						  SC_OP_WAIT_FOR_TX_ACK);
2644 2645 2646 2647 2648
				if (sc->imask & ATH9K_INT_TIM_TIMER) {
					sc->imask &= ~ATH9K_INT_TIM_TIMER;
					ath9k_hw_set_interrupts(sc->sc_ah,
							sc->imask);
				}
2649 2650 2651 2652
			}
		}
	}

2653
	if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
2654
		struct ieee80211_channel *curchan = hw->conf.channel;
2655
		int pos = curchan->hw_value;
J
Johannes Berg 已提交
2656

2657 2658 2659
		aphy->chan_idx = pos;
		aphy->chan_is_ht = conf_is_ht(conf);

2660 2661 2662 2663 2664 2665 2666 2667 2668 2669
		if (aphy->state == ATH_WIPHY_SCAN ||
		    aphy->state == ATH_WIPHY_ACTIVE)
			ath9k_wiphy_pause_all_forced(sc, aphy);
		else {
			/*
			 * Do not change operational channel based on a paused
			 * wiphy changes.
			 */
			goto skip_chan_change;
		}
2670

2671
		DPRINTF(sc->sc_ah, ATH_DBG_CONFIG, "Set channel: %d MHz\n",
S
Sujith 已提交
2672
			curchan->center_freq);
2673

2674
		/* XXX: remove me eventualy */
2675
		ath9k_update_ichannel(sc, hw, &sc->sc_ah->channels[pos]);
2676

2677
		ath_update_chainmask(sc, conf_is_ht(conf));
S
Sujith 已提交
2678

2679
		if (ath_set_channel(sc, hw, &sc->sc_ah->channels[pos]) < 0) {
2680
			DPRINTF(sc->sc_ah, ATH_DBG_FATAL, "Unable to set channel\n");
2681
			mutex_unlock(&sc->mutex);
2682 2683
			return -EINVAL;
		}
S
Sujith 已提交
2684
	}
2685

2686
skip_chan_change:
2687
	if (changed & IEEE80211_CONF_CHANGE_POWER)
S
Sujith 已提交
2688
		sc->config.txpowlimit = 2 * conf->power_level;
2689

2690
	if (disable_radio) {
2691
		DPRINTF(sc->sc_ah, ATH_DBG_CONFIG, "idle: disabling radio\n");
2692 2693 2694
		ath_radio_disable(sc);
	}

2695
	mutex_unlock(&sc->mutex);
2696

2697 2698 2699
	return 0;
}

2700 2701 2702 2703
#define SUPPORTED_FILTERS			\
	(FIF_PROMISC_IN_BSS |			\
	FIF_ALLMULTI |				\
	FIF_CONTROL |				\
2704
	FIF_PSPOLL |				\
2705 2706 2707
	FIF_OTHER_BSS |				\
	FIF_BCN_PRBRESP_PROMISC |		\
	FIF_FCSFAIL)
2708

2709 2710 2711 2712
/* FIXME: sc->sc_full_reset ? */
static void ath9k_configure_filter(struct ieee80211_hw *hw,
				   unsigned int changed_flags,
				   unsigned int *total_flags,
2713
				   u64 multicast)
2714
{
2715 2716
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
2717
	u32 rfilt;
2718

2719 2720
	changed_flags &= SUPPORTED_FILTERS;
	*total_flags &= SUPPORTED_FILTERS;
2721

S
Sujith 已提交
2722
	sc->rx.rxfilter = *total_flags;
2723
	ath9k_ps_wakeup(sc);
2724 2725
	rfilt = ath_calcrxfilter(sc);
	ath9k_hw_setrxfilter(sc->sc_ah, rfilt);
2726
	ath9k_ps_restore(sc);
2727

2728
	DPRINTF(sc->sc_ah, ATH_DBG_CONFIG, "Set HW RX filter: 0x%x\n", rfilt);
2729
}
2730

2731 2732 2733
static void ath9k_sta_notify(struct ieee80211_hw *hw,
			     struct ieee80211_vif *vif,
			     enum sta_notify_cmd cmd,
2734
			     struct ieee80211_sta *sta)
2735
{
2736 2737
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
2738

2739 2740
	switch (cmd) {
	case STA_NOTIFY_ADD:
S
Sujith 已提交
2741
		ath_node_attach(sc, sta);
2742 2743
		break;
	case STA_NOTIFY_REMOVE:
S
Sujith 已提交
2744
		ath_node_detach(sc, sta);
2745 2746 2747 2748
		break;
	default:
		break;
	}
2749 2750
}

2751
static int ath9k_conf_tx(struct ieee80211_hw *hw, u16 queue,
2752
			 const struct ieee80211_tx_queue_params *params)
2753
{
2754 2755
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
2756 2757
	struct ath9k_tx_queue_info qi;
	int ret = 0, qnum;
2758

2759 2760
	if (queue >= WME_NUM_AC)
		return 0;
2761

2762 2763
	mutex_lock(&sc->mutex);

2764 2765
	memset(&qi, 0, sizeof(struct ath9k_tx_queue_info));

2766 2767 2768 2769 2770
	qi.tqi_aifs = params->aifs;
	qi.tqi_cwmin = params->cw_min;
	qi.tqi_cwmax = params->cw_max;
	qi.tqi_burstTime = params->txop;
	qnum = ath_get_hal_qnum(queue, sc);
2771

2772
	DPRINTF(sc->sc_ah, ATH_DBG_CONFIG,
S
Sujith 已提交
2773
		"Configure tx [queue/halq] [%d/%d],  "
2774
		"aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
S
Sujith 已提交
2775 2776
		queue, qnum, params->aifs, params->cw_min,
		params->cw_max, params->txop);
2777

2778 2779
	ret = ath_txq_update(sc, qnum, &qi);
	if (ret)
2780
		DPRINTF(sc->sc_ah, ATH_DBG_FATAL, "TXQ Update failed\n");
2781

2782 2783
	mutex_unlock(&sc->mutex);

2784 2785
	return ret;
}
2786

2787 2788
static int ath9k_set_key(struct ieee80211_hw *hw,
			 enum set_key_cmd cmd,
2789 2790
			 struct ieee80211_vif *vif,
			 struct ieee80211_sta *sta,
2791 2792
			 struct ieee80211_key_conf *key)
{
2793 2794
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
2795
	int ret = 0;
2796

2797 2798 2799
	if (modparam_nohwcrypt)
		return -ENOSPC;

2800
	mutex_lock(&sc->mutex);
2801
	ath9k_ps_wakeup(sc);
2802
	DPRINTF(sc->sc_ah, ATH_DBG_CONFIG, "Set HW Key\n");
2803

2804 2805
	switch (cmd) {
	case SET_KEY:
2806
		ret = ath_key_config(sc, vif, sta, key);
2807 2808
		if (ret >= 0) {
			key->hw_key_idx = ret;
2809 2810 2811 2812
			/* push IV and Michael MIC generation to stack */
			key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
			if (key->alg == ALG_TKIP)
				key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
2813 2814
			if (sc->sc_ah->sw_mgmt_crypto && key->alg == ALG_CCMP)
				key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
2815
			ret = 0;
2816 2817 2818 2819 2820 2821 2822 2823
		}
		break;
	case DISABLE_KEY:
		ath_key_delete(sc, key);
		break;
	default:
		ret = -EINVAL;
	}
2824

2825
	ath9k_ps_restore(sc);
2826 2827
	mutex_unlock(&sc->mutex);

2828 2829
	return ret;
}
2830

2831 2832 2833 2834 2835
static void ath9k_bss_info_changed(struct ieee80211_hw *hw,
				   struct ieee80211_vif *vif,
				   struct ieee80211_bss_conf *bss_conf,
				   u32 changed)
{
2836 2837
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
2838
	struct ath_hw *ah = sc->sc_ah;
2839
	struct ath_common *common = ath9k_hw_common(ah);
2840 2841 2842
	struct ath_vif *avp = (void *)vif->drv_priv;
	u32 rfilt = 0;
	int error, i;
2843

2844 2845
	mutex_lock(&sc->mutex);

2846 2847 2848 2849 2850 2851 2852 2853 2854
	/*
	 * TODO: Need to decide which hw opmode to use for
	 *       multi-interface cases
	 * XXX: This belongs into add_interface!
	 */
	if (vif->type == NL80211_IFTYPE_AP &&
	    ah->opmode != NL80211_IFTYPE_AP) {
		ah->opmode = NL80211_IFTYPE_STATION;
		ath9k_hw_setopmode(ah);
2855 2856
		memcpy(common->curbssid, common->macaddr, ETH_ALEN);
		common->curaid = 0;
2857
		ath9k_hw_write_associd(ah);
2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868
		/* Request full reset to get hw opmode changed properly */
		sc->sc_flags |= SC_OP_FULL_RESET;
	}

	if ((changed & BSS_CHANGED_BSSID) &&
	    !is_zero_ether_addr(bss_conf->bssid)) {
		switch (vif->type) {
		case NL80211_IFTYPE_STATION:
		case NL80211_IFTYPE_ADHOC:
		case NL80211_IFTYPE_MESH_POINT:
			/* Set BSSID */
2869
			memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
2870
			memcpy(avp->bssid, bss_conf->bssid, ETH_ALEN);
2871
			common->curaid = 0;
2872
			ath9k_hw_write_associd(ah);
2873 2874 2875 2876

			/* Set aggregation protection mode parameters */
			sc->config.ath_aggr_prot = 0;

2877
			DPRINTF(sc->sc_ah, ATH_DBG_CONFIG,
2878
				"RX filter 0x%x bssid %pM aid 0x%x\n",
2879
				rfilt, common->curbssid, common->curaid);
2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917

			/* need to reconfigure the beacon */
			sc->sc_flags &= ~SC_OP_BEACONS ;

			break;
		default:
			break;
		}
	}

	if ((vif->type == NL80211_IFTYPE_ADHOC) ||
	    (vif->type == NL80211_IFTYPE_AP) ||
	    (vif->type == NL80211_IFTYPE_MESH_POINT)) {
		if ((changed & BSS_CHANGED_BEACON) ||
		    (changed & BSS_CHANGED_BEACON_ENABLED &&
		     bss_conf->enable_beacon)) {
			/*
			 * Allocate and setup the beacon frame.
			 *
			 * Stop any previous beacon DMA.  This may be
			 * necessary, for example, when an ibss merge
			 * causes reconfiguration; we may be called
			 * with beacon transmission active.
			 */
			ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);

			error = ath_beacon_alloc(aphy, vif);
			if (!error)
				ath_beacon_config(sc, vif);
		}
	}

	/* Check for WLAN_CAPABILITY_PRIVACY ? */
	if ((avp->av_opmode != NL80211_IFTYPE_STATION)) {
		for (i = 0; i < IEEE80211_WEP_NKID; i++)
			if (ath9k_hw_keyisvalid(sc->sc_ah, (u16)i))
				ath9k_hw_keysetmac(sc->sc_ah,
						   (u16)i,
2918
						   common->curbssid);
2919 2920 2921 2922 2923 2924
	}

	/* Only legacy IBSS for now */
	if (vif->type == NL80211_IFTYPE_ADHOC)
		ath_update_chainmask(sc, 0);

2925
	if (changed & BSS_CHANGED_ERP_PREAMBLE) {
2926
		DPRINTF(sc->sc_ah, ATH_DBG_CONFIG, "BSS Changed PREAMBLE %d\n",
2927 2928 2929 2930 2931 2932
			bss_conf->use_short_preamble);
		if (bss_conf->use_short_preamble)
			sc->sc_flags |= SC_OP_PREAMBLE_SHORT;
		else
			sc->sc_flags &= ~SC_OP_PREAMBLE_SHORT;
	}
2933

2934
	if (changed & BSS_CHANGED_ERP_CTS_PROT) {
2935
		DPRINTF(sc->sc_ah, ATH_DBG_CONFIG, "BSS Changed CTS PROT %d\n",
2936 2937 2938 2939 2940 2941 2942
			bss_conf->use_cts_prot);
		if (bss_conf->use_cts_prot &&
		    hw->conf.channel->band != IEEE80211_BAND_5GHZ)
			sc->sc_flags |= SC_OP_PROTECT_ENABLE;
		else
			sc->sc_flags &= ~SC_OP_PROTECT_ENABLE;
	}
2943

2944
	if (changed & BSS_CHANGED_ASSOC) {
2945
		DPRINTF(sc->sc_ah, ATH_DBG_CONFIG, "BSS Changed ASSOC %d\n",
2946
			bss_conf->assoc);
S
Sujith 已提交
2947
		ath9k_bss_assoc_info(sc, vif, bss_conf);
2948
	}
2949

2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961
	/*
	 * The HW TSF has to be reset when the beacon interval changes.
	 * We set the flag here, and ath_beacon_config_ap() would take this
	 * into account when it gets called through the subsequent
	 * config_interface() call - with IFCC_BEACON in the changed field.
	 */

	if (changed & BSS_CHANGED_BEACON_INT) {
		sc->sc_flags |= SC_OP_TSF_RESET;
		sc->beacon_interval = bss_conf->beacon_int;
	}

2962
	mutex_unlock(&sc->mutex);
2963
}
2964

2965 2966 2967
static u64 ath9k_get_tsf(struct ieee80211_hw *hw)
{
	u64 tsf;
2968 2969
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
2970

2971 2972 2973
	mutex_lock(&sc->mutex);
	tsf = ath9k_hw_gettsf64(sc->sc_ah);
	mutex_unlock(&sc->mutex);
2974

2975 2976
	return tsf;
}
2977

2978 2979
static void ath9k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
{
2980 2981
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
2982

2983 2984 2985
	mutex_lock(&sc->mutex);
	ath9k_hw_settsf64(sc->sc_ah, tsf);
	mutex_unlock(&sc->mutex);
2986 2987
}

2988 2989
static void ath9k_reset_tsf(struct ieee80211_hw *hw)
{
2990 2991
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
2992

2993
	mutex_lock(&sc->mutex);
2994 2995

	ath9k_ps_wakeup(sc);
2996
	ath9k_hw_reset_tsf(sc->sc_ah);
2997 2998
	ath9k_ps_restore(sc);

2999
	mutex_unlock(&sc->mutex);
3000
}
3001

3002
static int ath9k_ampdu_action(struct ieee80211_hw *hw,
3003 3004 3005
			      enum ieee80211_ampdu_mlme_action action,
			      struct ieee80211_sta *sta,
			      u16 tid, u16 *ssn)
3006
{
3007 3008
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
3009
	int ret = 0;
3010

3011 3012
	switch (action) {
	case IEEE80211_AMPDU_RX_START:
3013 3014
		if (!(sc->sc_flags & SC_OP_RXAGGR))
			ret = -ENOTSUPP;
3015 3016 3017 3018
		break;
	case IEEE80211_AMPDU_RX_STOP:
		break;
	case IEEE80211_AMPDU_TX_START:
S
Sujith 已提交
3019 3020
		ath_tx_aggr_start(sc, sta, tid, ssn);
		ieee80211_start_tx_ba_cb_irqsafe(hw, sta->addr, tid);
3021 3022
		break;
	case IEEE80211_AMPDU_TX_STOP:
S
Sujith 已提交
3023
		ath_tx_aggr_stop(sc, sta, tid);
3024
		ieee80211_stop_tx_ba_cb_irqsafe(hw, sta->addr, tid);
3025
		break;
3026
	case IEEE80211_AMPDU_TX_OPERATIONAL:
3027 3028
		ath_tx_aggr_resume(sc, sta, tid);
		break;
3029
	default:
3030
		DPRINTF(sc->sc_ah, ATH_DBG_FATAL, "Unknown AMPDU action\n");
3031 3032 3033
	}

	return ret;
3034 3035
}

3036 3037
static void ath9k_sw_scan_start(struct ieee80211_hw *hw)
{
3038 3039
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
3040

3041
	mutex_lock(&sc->mutex);
3042 3043 3044 3045 3046 3047 3048
	if (ath9k_wiphy_scanning(sc)) {
		printk(KERN_DEBUG "ath9k: Two wiphys trying to scan at the "
		       "same time\n");
		/*
		 * Do not allow the concurrent scanning state for now. This
		 * could be improved with scanning control moved into ath9k.
		 */
3049
		mutex_unlock(&sc->mutex);
3050 3051 3052 3053 3054 3055
		return;
	}

	aphy->state = ATH_WIPHY_SCAN;
	ath9k_wiphy_pause_all_forced(sc, aphy);

3056
	spin_lock_bh(&sc->ani_lock);
3057
	sc->sc_flags |= SC_OP_SCANNING;
3058
	spin_unlock_bh(&sc->ani_lock);
3059
	mutex_unlock(&sc->mutex);
3060 3061 3062 3063
}

static void ath9k_sw_scan_complete(struct ieee80211_hw *hw)
{
3064 3065
	struct ath_wiphy *aphy = hw->priv;
	struct ath_softc *sc = aphy->sc;
3066

3067
	mutex_lock(&sc->mutex);
3068
	spin_lock_bh(&sc->ani_lock);
3069
	aphy->state = ATH_WIPHY_ACTIVE;
3070
	sc->sc_flags &= ~SC_OP_SCANNING;
S
Sujith 已提交
3071
	sc->sc_flags |= SC_OP_FULL_RESET;
3072
	spin_unlock_bh(&sc->ani_lock);
3073
	ath_beacon_config(sc, NULL);
3074
	mutex_unlock(&sc->mutex);
3075 3076
}

3077
struct ieee80211_ops ath9k_ops = {
3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089
	.tx 		    = ath9k_tx,
	.start 		    = ath9k_start,
	.stop 		    = ath9k_stop,
	.add_interface 	    = ath9k_add_interface,
	.remove_interface   = ath9k_remove_interface,
	.config 	    = ath9k_config,
	.configure_filter   = ath9k_configure_filter,
	.sta_notify         = ath9k_sta_notify,
	.conf_tx 	    = ath9k_conf_tx,
	.bss_info_changed   = ath9k_bss_info_changed,
	.set_key            = ath9k_set_key,
	.get_tsf 	    = ath9k_get_tsf,
3090
	.set_tsf 	    = ath9k_set_tsf,
3091
	.reset_tsf 	    = ath9k_reset_tsf,
3092
	.ampdu_action       = ath9k_ampdu_action,
3093 3094
	.sw_scan_start      = ath9k_sw_scan_start,
	.sw_scan_complete   = ath9k_sw_scan_complete,
J
Johannes Berg 已提交
3095
	.rfkill_poll        = ath9k_rfkill_poll_state,
3096 3097
};

3098 3099 3100 3101 3102 3103 3104 3105 3106
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	{ AR_SREV_VERSION_9280,		"9280" },
3107 3108
	{ AR_SREV_VERSION_9285,		"9285" },
	{ AR_SREV_VERSION_9287,         "9287" }
3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124
};

static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
3125
const char *
3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141
ath_mac_bb_name(u32 mac_bb_version)
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 */
3142
const char *
3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155
ath_rf_name(u16 rf_version)
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}

3156
static int __init ath9k_init(void)
3157
{
3158 3159 3160 3161 3162 3163
	int error;

	/* Register rate control algorithm */
	error = ath_rate_control_register();
	if (error != 0) {
		printk(KERN_ERR
3164 3165
			"ath9k: Unable to register rate control "
			"algorithm: %d\n",
3166
			error);
3167
		goto err_out;
3168 3169
	}

3170 3171 3172 3173 3174 3175 3176 3177
	error = ath9k_debug_create_root();
	if (error) {
		printk(KERN_ERR
			"ath9k: Unable to create debugfs root: %d\n",
			error);
		goto err_rate_unregister;
	}

3178 3179
	error = ath_pci_init();
	if (error < 0) {
3180
		printk(KERN_ERR
3181
			"ath9k: No PCI devices found, driver not installed.\n");
3182
		error = -ENODEV;
3183
		goto err_remove_root;
3184 3185
	}

3186 3187 3188 3189 3190 3191
	error = ath_ahb_init();
	if (error < 0) {
		error = -ENODEV;
		goto err_pci_exit;
	}

3192
	return 0;
3193

3194 3195 3196
 err_pci_exit:
	ath_pci_exit();

3197 3198
 err_remove_root:
	ath9k_debug_remove_root();
3199 3200 3201 3202
 err_rate_unregister:
	ath_rate_control_unregister();
 err_out:
	return error;
3203
}
3204
module_init(ath9k_init);
3205

3206
static void __exit ath9k_exit(void)
3207
{
3208
	ath_ahb_exit();
3209
	ath_pci_exit();
3210
	ath9k_debug_remove_root();
3211
	ath_rate_control_unregister();
S
Sujith 已提交
3212
	printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
3213
}
3214
module_exit(ath9k_exit);