hw.h 33.6 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2011 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#ifndef HW_H
#define HW_H

#include <linux/if_ether.h>
#include <linux/delay.h>
S
Sujith 已提交
22
#include <linux/io.h>
23
#include <linux/firmware.h>
S
Sujith 已提交
24 25 26 27 28 29 30

#include "mac.h"
#include "ani.h"
#include "eeprom.h"
#include "calib.h"
#include "reg.h"
#include "phy.h"
31
#include "btcoex.h"
32
#include "dynack.h"
S
Sujith 已提交
33

34
#include "../regd.h"
35

S
Sujith 已提交
36
#define ATHEROS_VENDOR_ID	0x168c
37

S
Sujith 已提交
38 39 40 41 42 43
#define AR5416_DEVID_PCI	0x0023
#define AR5416_DEVID_PCIE	0x0024
#define AR9160_DEVID_PCI	0x0027
#define AR9280_DEVID_PCI	0x0029
#define AR9280_DEVID_PCIE	0x002a
#define AR9285_DEVID_PCIE	0x002b
44
#define AR2427_DEVID_PCIE	0x002c
45 46 47
#define AR9287_DEVID_PCI	0x002d
#define AR9287_DEVID_PCIE	0x002e
#define AR9300_DEVID_PCIE	0x0030
48
#define AR9300_DEVID_AR9340	0x0031
49
#define AR9300_DEVID_AR9485_PCIE 0x0032
L
Luis R. Rodriguez 已提交
50
#define AR9300_DEVID_AR9580	0x0033
51
#define AR9300_DEVID_AR9462	0x0034
G
Gabor Juhos 已提交
52
#define AR9300_DEVID_AR9330	0x0035
G
Gabor Juhos 已提交
53
#define AR9300_DEVID_QCA955X	0x0038
54
#define AR9485_DEVID_AR1111	0x0037
55
#define AR9300_DEVID_AR9565     0x0036
56
#define AR9300_DEVID_AR953X     0x003d
57

S
Sujith 已提交
58
#define AR5416_AR9100_DEVID	0x000b
59

S
Sujith 已提交
60 61 62 63
#define	AR_SUBVENDOR_ID_NOG	0x0e11
#define AR_SUBVENDOR_ID_NEW_A	0x7065
#define AR5416_MAGIC		0x19641014

64 65 66 67
#define AR9280_COEX2WIRE_SUBSYSID	0x309b
#define AT9285_COEX3WIRE_SA_SUBSYSID	0x30aa
#define AT9285_COEX3WIRE_DA_SUBSYSID	0x30ab

68 69
#define ATH_AMPDU_LIMIT_MAX        (64 * 1024 - 1)

70 71
#define	ATH_DEFAULT_NOISE_FLOOR -95

72
#define ATH9K_RSSI_BAD			-128
73

74 75
#define ATH9K_NUM_CHANNELS	38

S
Sujith 已提交
76
/* Register read/write primitives */
77
#define REG_WRITE(_ah, _reg, _val) \
78
	(_ah)->reg_ops.write((_ah), (_val), (_reg))
79 80

#define REG_READ(_ah, _reg) \
81
	(_ah)->reg_ops.read((_ah), (_reg))
S
Sujith 已提交
82

83
#define REG_READ_MULTI(_ah, _addr, _val, _cnt)		\
84
	(_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
85

86 87 88
#define REG_RMW(_ah, _reg, _set, _clr) \
	(_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))

89 90
#define ENABLE_REGWRITE_BUFFER(_ah)					\
	do {								\
91 92
		if ((_ah)->reg_ops.enable_write_buffer)	\
			(_ah)->reg_ops.enable_write_buffer((_ah)); \
93 94 95 96
	} while (0)

#define REGWRITE_BUFFER_FLUSH(_ah)					\
	do {								\
97 98
		if ((_ah)->reg_ops.write_flush)		\
			(_ah)->reg_ops.write_flush((_ah));	\
99 100
	} while (0)

101 102
#define PR_EEP(_s, _val)						\
	do {								\
103 104
		len += scnprintf(buf + len, size - len, "%20s : %10d\n",\
				 _s, (_val));				\
105 106
	} while (0)

S
Sujith 已提交
107 108 109
#define SM(_v, _f)  (((_v) << _f##_S) & _f)
#define MS(_v, _f)  (((_v) & _f) >> _f##_S)
#define REG_RMW_FIELD(_a, _r, _f, _v) \
110
	REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
111 112
#define REG_READ_FIELD(_a, _r, _f) \
	(((REG_READ(_a, _r) & _f) >> _f##_S))
S
Sujith 已提交
113
#define REG_SET_BIT(_a, _r, _f) \
114
	REG_RMW(_a, _r, (_f), 0)
S
Sujith 已提交
115
#define REG_CLR_BIT(_a, _r, _f) \
116
	REG_RMW(_a, _r, 0, (_f))
117

118 119 120 121 122
#define DO_DELAY(x) do {					\
		if (((++(x) % 64) == 0) &&			\
		    (ath9k_hw_common(ah)->bus_ops->ath_bus_type	\
			!= ATH_USB))				\
			udelay(1);				\
S
Sujith 已提交
123
	} while (0)
124

125 126
#define REG_WRITE_ARRAY(iniarray, column, regWr) \
	ath9k_hw_write_array(ah, iniarray, column, &(regWr))
127

S
Sujith 已提交
128 129 130 131
#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT             0
#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED     2
#define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME           3
132
#define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL  4
S
Sujith 已提交
133 134
#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED    5
#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED      6
135 136 137 138 139 140 141 142 143 144
#define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA      0x16
#define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK       0x17
#define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA        0x18
#define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK         0x19
#define AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX           0x14
#define AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX           0x13
#define AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX           9
#define AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX           8
#define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_STROBE      0x1d
#define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_DATA        0x1e
145

S
Sujith 已提交
146 147
#define AR_GPIOD_MASK               0x00001FFF
#define AR_GPIO_BIT(_gpio)          (1 << (_gpio))
148

S
Sujith 已提交
149
#define BASE_ACTIVATE_DELAY         100
150
#define RTC_PLL_SETTLE_DELAY        (AR_SREV_9340(ah) ? 1000 : 100)
S
Sujith 已提交
151 152
#define COEF_SCALE_S                24
#define HT40_CHANNEL_CENTER_SHIFT   10
153

S
Sujith 已提交
154 155 156 157 158 159 160
#define ATH9K_ANTENNA0_CHAINMASK    0x1
#define ATH9K_ANTENNA1_CHAINMASK    0x2

#define ATH9K_NUM_DMA_DEBUG_REGS    8
#define ATH9K_NUM_QUEUES            10

#define MAX_RATE_POWER              63
S
Sujith 已提交
161
#define AH_WAIT_TIMEOUT             100000 /* (us) */
162
#define AH_TSF_WRITE_TIMEOUT        100    /* (us) */
S
Sujith 已提交
163 164
#define AH_TIME_QUANTUM             10
#define AR_KEYTABLE_SIZE            128
S
Sujith 已提交
165
#define POWER_UP_TIME               10000
S
Sujith 已提交
166
#define SPUR_RSSI_THRESH            40
167 168
#define UPPER_5G_SUB_BAND_START		5700
#define MID_5G_SUB_BAND_START		5400
S
Sujith 已提交
169 170 171 172

#define CAB_TIMEOUT_VAL             10
#define BEACON_TIMEOUT_VAL          10
#define MIN_BEACON_TIMEOUT_VAL      1
173
#define SLEEP_SLOP                  TU_TO_USEC(3)
S
Sujith 已提交
174 175 176 177 178 179 180

#define INIT_CONFIG_STATUS          0x00000000
#define INIT_RSSI_THR               0x00000700
#define INIT_BCON_CNTRL_REG         0x00000000

#define TU_TO_USEC(_tu)             ((_tu) << 10)

181 182 183
#define ATH9K_HW_RX_HP_QDEPTH	16
#define ATH9K_HW_RX_LP_QDEPTH	128

184 185 186
#define PAPRD_GAIN_TABLE_ENTRIES	32
#define PAPRD_TABLE_SZ			24
#define PAPRD_IDEAL_AGC2_PWR_RANGE	0xe0
187

188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218
/*
 * Wake on Wireless
 */

/* Keep Alive Frame */
#define KAL_FRAME_LEN		28
#define KAL_FRAME_TYPE		0x2	/* data frame */
#define KAL_FRAME_SUB_TYPE	0x4	/* null data frame */
#define KAL_DURATION_ID		0x3d
#define KAL_NUM_DATA_WORDS	6
#define KAL_NUM_DESC_WORDS	12
#define KAL_ANTENNA_MODE	1
#define KAL_TO_DS		1
#define KAL_DELAY		4	/*delay of 4ms between 2 KAL frames */
#define KAL_TIMEOUT		900

#define MAX_PATTERN_SIZE		256
#define MAX_PATTERN_MASK_SIZE		32
#define MAX_NUM_PATTERN			8
#define MAX_NUM_USER_PATTERN		6 /*  deducting the disassociate and
					      deauthenticate packets */

/*
 * WoW trigger mapping to hardware code
 */

#define AH_WOW_USER_PATTERN_EN		BIT(0)
#define AH_WOW_MAGIC_PATTERN_EN		BIT(1)
#define AH_WOW_LINK_CHANGE		BIT(2)
#define AH_WOW_BEACON_MISS		BIT(3)

219 220 221 222 223 224 225
enum ath_hw_txq_subtype {
	ATH_TXQ_AC_BE = 0,
	ATH_TXQ_AC_BK = 1,
	ATH_TXQ_AC_VI = 2,
	ATH_TXQ_AC_VO = 3,
};

226 227 228 229 230 231 232
enum ath_ini_subsys {
	ATH_INI_PRE = 0,
	ATH_INI_CORE,
	ATH_INI_POST,
	ATH_INI_NUM_SPLIT,
};

S
Sujith 已提交
233
enum ath9k_hw_caps {
234 235
	ATH9K_HW_CAP_HT                         = BIT(0),
	ATH9K_HW_CAP_RFSILENT                   = BIT(1),
236 237 238 239 240 241 242 243 244 245 246
	ATH9K_HW_CAP_AUTOSLEEP                  = BIT(2),
	ATH9K_HW_CAP_4KB_SPLITTRANS             = BIT(3),
	ATH9K_HW_CAP_EDMA			= BIT(4),
	ATH9K_HW_CAP_RAC_SUPPORTED		= BIT(5),
	ATH9K_HW_CAP_LDPC			= BIT(6),
	ATH9K_HW_CAP_FASTCLOCK			= BIT(7),
	ATH9K_HW_CAP_SGI_20			= BIT(8),
	ATH9K_HW_CAP_ANT_DIV_COMB		= BIT(10),
	ATH9K_HW_CAP_2GHZ			= BIT(11),
	ATH9K_HW_CAP_5GHZ			= BIT(12),
	ATH9K_HW_CAP_APM			= BIT(13),
247
#ifdef CONFIG_ATH9K_PCOEM
248 249
	ATH9K_HW_CAP_RTT			= BIT(14),
	ATH9K_HW_CAP_MCI			= BIT(15),
250 251 252 253 254 255 256 257 258 259 260
	ATH9K_HW_WOW_DEVICE_CAPABLE		= BIT(16),
	ATH9K_HW_CAP_BT_ANT_DIV			= BIT(17),
#else
	ATH9K_HW_CAP_RTT			= 0,
	ATH9K_HW_CAP_MCI			= 0,
	ATH9K_HW_WOW_DEVICE_CAPABLE		= 0,
	ATH9K_HW_CAP_BT_ANT_DIV			= 0,
#endif
	ATH9K_HW_CAP_DFS			= BIT(18),
	ATH9K_HW_CAP_PAPRD			= BIT(19),
	ATH9K_HW_CAP_FCC_BAND_SWITCH		= BIT(20),
S
Sujith 已提交
261
};
262

263 264 265 266 267 268 269 270 271 272 273
/*
 * WoW device capabilities
 * @ATH9K_HW_WOW_DEVICE_CAPABLE: device revision is capable of WoW.
 * @ATH9K_HW_WOW_PATTERN_MATCH_EXACT: device is capable of matching
 * an exact user defined pattern or de-authentication/disassoc pattern.
 * @ATH9K_HW_WOW_PATTERN_MATCH_DWORD: device requires the first four
 * bytes of the pattern for user defined pattern, de-authentication and
 * disassociation patterns for all types of possible frames recieved
 * of those types.
 */

S
Sujith 已提交
274 275 276 277 278
struct ath9k_hw_capabilities {
	u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
	u16 rts_aggr_limit;
	u8 tx_chainmask;
	u8 rx_chainmask;
279 280
	u8 max_txchains;
	u8 max_rxchains;
S
Sujith 已提交
281
	u8 num_gpio_pins;
282 283 284
	u8 rx_hp_qdepth;
	u8 rx_lp_qdepth;
	u8 rx_status_len;
285
	u8 tx_desc_len;
286
	u8 txs_len;
S
Sujith 已提交
287
};
288

289 290 291 292 293 294 295 296 297 298 299 300 301 302 303
#define AR_NO_SPUR      	0x8000
#define AR_BASE_FREQ_2GHZ   	2300
#define AR_BASE_FREQ_5GHZ   	4900
#define AR_SPUR_FEEQ_BOUND_HT40 19
#define AR_SPUR_FEEQ_BOUND_HT20 10

enum ath9k_hw_hang_checks {
	HW_BB_WATCHDOG            = BIT(0),
	HW_PHYRESTART_CLC_WAR     = BIT(1),
	HW_BB_RIFS_HANG           = BIT(2),
	HW_BB_DFS_HANG            = BIT(3),
	HW_BB_RX_CLEAR_STUCK_HANG = BIT(4),
	HW_MAC_HANG               = BIT(5),
};

S
Sujith 已提交
304 305 306
struct ath9k_ops_config {
	int dma_beacon_response_time;
	int sw_beacon_response_time;
307
	u32 cwm_ignore_extcca;
S
Sujith 已提交
308 309 310 311 312 313
	u32 pcie_waen;
	u8 analog_shiftreg;
	u32 ofdm_trig_low;
	u32 ofdm_trig_high;
	u32 cck_trig_high;
	u32 cck_trig_low;
314
	u32 enable_paprd;
S
Sujith 已提交
315
	int serialize_regmode;
S
Sujith 已提交
316
	bool rx_intr_mitigation;
317
	bool tx_intr_mitigation;
318
	u8 max_txtrig_level;
319
	u16 ani_poll_interval; /* ANI poll interval in ms */
320
	u16 hw_hang_checks;
321 322
	u16 rimt_first;
	u16 rimt_last;
323 324

	/* Platform specific config */
S
Sujith Manoharan 已提交
325
	u32 aspm_l1_fix;
326
	u32 xlna_gpio;
327
	u32 ant_ctrl_comm2g_switch_enable;
328
	bool xatten_margin_cfg;
329
	bool alt_mingainidx;
330
	bool no_pll_pwrsave;
331
	bool tx_gain_buffalo;
S
Sujith Manoharan 已提交
332
	bool led_active_high;
S
Sujith 已提交
333
};
334

S
Sujith 已提交
335 336 337
enum ath9k_int {
	ATH9K_INT_RX = 0x00000001,
	ATH9K_INT_RXDESC = 0x00000002,
F
Felix Fietkau 已提交
338 339
	ATH9K_INT_RXHP = 0x00000001,
	ATH9K_INT_RXLP = 0x00000002,
S
Sujith 已提交
340 341 342 343 344 345
	ATH9K_INT_RXNOFRM = 0x00000008,
	ATH9K_INT_RXEOL = 0x00000010,
	ATH9K_INT_RXORN = 0x00000020,
	ATH9K_INT_TX = 0x00000040,
	ATH9K_INT_TXDESC = 0x00000080,
	ATH9K_INT_TIM_TIMER = 0x00000100,
346
	ATH9K_INT_MCI = 0x00000200,
347
	ATH9K_INT_BB_WATCHDOG = 0x00000400,
S
Sujith 已提交
348 349 350 351 352 353 354 355 356 357 358 359
	ATH9K_INT_TXURN = 0x00000800,
	ATH9K_INT_MIB = 0x00001000,
	ATH9K_INT_RXPHY = 0x00004000,
	ATH9K_INT_RXKCM = 0x00008000,
	ATH9K_INT_SWBA = 0x00010000,
	ATH9K_INT_BMISS = 0x00040000,
	ATH9K_INT_BNR = 0x00100000,
	ATH9K_INT_TIM = 0x00200000,
	ATH9K_INT_DTIM = 0x00400000,
	ATH9K_INT_DTIMSYNC = 0x00800000,
	ATH9K_INT_GPIO = 0x01000000,
	ATH9K_INT_CABEND = 0x02000000,
360
	ATH9K_INT_TSFOOR = 0x04000000,
361
	ATH9K_INT_GENTIMER = 0x08000000,
S
Sujith 已提交
362 363 364 365 366 367 368
	ATH9K_INT_CST = 0x10000000,
	ATH9K_INT_GTT = 0x20000000,
	ATH9K_INT_FATAL = 0x40000000,
	ATH9K_INT_GLOBAL = 0x80000000,
	ATH9K_INT_BMISC = ATH9K_INT_TIM |
		ATH9K_INT_DTIM |
		ATH9K_INT_DTIMSYNC |
369
		ATH9K_INT_TSFOOR |
S
Sujith 已提交
370 371 372 373 374 375 376 377 378 379 380 381 382 383 384
		ATH9K_INT_CABEND,
	ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
		ATH9K_INT_RXDESC |
		ATH9K_INT_RXEOL |
		ATH9K_INT_RXORN |
		ATH9K_INT_TXURN |
		ATH9K_INT_TXDESC |
		ATH9K_INT_MIB |
		ATH9K_INT_RXPHY |
		ATH9K_INT_RXKCM |
		ATH9K_INT_SWBA |
		ATH9K_INT_BMISS |
		ATH9K_INT_GPIO,
	ATH9K_INT_NOCARD = 0xffffffff
};
385

386
#define MAX_RTT_TABLE_ENTRY     6
387
#define MAX_IQCAL_MEASUREMENT	8
388
#define MAX_CL_TAB_ENTRY	16
389
#define CL_TAB_ENTRY(reg_base)	(reg_base + (4 * j))
390

391 392 393 394 395 396 397 398
enum ath9k_cal_flags {
	RTT_DONE,
	PAPRD_PACKET_SENT,
	PAPRD_DONE,
	NFCAL_PENDING,
	NFCAL_INTF,
	TXIQCAL_DONE,
	TXCLCAL_DONE,
399
	SW_PKDET_DONE,
400 401
};

402
struct ath9k_hw_cal_data {
S
Sujith 已提交
403
	u16 channel;
F
Felix Fietkau 已提交
404
	u16 channelFlags;
405
	unsigned long cal_flags;
S
Sujith 已提交
406 407 408
	int32_t CalValid;
	int8_t iCoff;
	int8_t qCoff;
409
	u8 caldac[2];
410 411
	u16 small_signal_gain[AR9300_MAX_CHAINS];
	u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
412 413
	u32 num_measures[AR9300_MAX_CHAINS];
	int tx_corr_coeff[MAX_IQCAL_MEASUREMENT][AR9300_MAX_CHAINS];
414
	u32 tx_clcal[AR9300_MAX_CHAINS][MAX_CL_TAB_ENTRY];
S
Sujith Manoharan 已提交
415
	u32 rtt_table[AR9300_MAX_CHAINS][MAX_RTT_TABLE_ENTRY];
416 417 418 419 420 421
	struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
};

struct ath9k_channel {
	struct ieee80211_channel *chan;
	u16 channel;
F
Felix Fietkau 已提交
422
	u16 channelFlags;
423
	s16 noisefloor;
S
Sujith 已提交
424
};
425

F
Felix Fietkau 已提交
426 427 428 429 430 431 432 433 434 435 436 437
#define CHANNEL_5GHZ		BIT(0)
#define CHANNEL_HALF		BIT(1)
#define CHANNEL_QUARTER		BIT(2)
#define CHANNEL_HT		BIT(3)
#define CHANNEL_HT40PLUS	BIT(4)
#define CHANNEL_HT40MINUS	BIT(5)

#define IS_CHAN_5GHZ(_c) (!!((_c)->channelFlags & CHANNEL_5GHZ))
#define IS_CHAN_2GHZ(_c) (!IS_CHAN_5GHZ(_c))

#define IS_CHAN_HALF_RATE(_c) (!!((_c)->channelFlags & CHANNEL_HALF))
#define IS_CHAN_QUARTER_RATE(_c) (!!((_c)->channelFlags & CHANNEL_QUARTER))
438
#define IS_CHAN_A_FAST_CLOCK(_ah, _c)			\
F
Felix Fietkau 已提交
439 440 441 442 443 444 445 446 447 448 449
	(IS_CHAN_5GHZ(_c) && ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))

#define IS_CHAN_HT(_c) ((_c)->channelFlags & CHANNEL_HT)

#define IS_CHAN_HT20(_c) (IS_CHAN_HT(_c) && !IS_CHAN_HT40(_c))

#define IS_CHAN_HT40(_c) \
	(!!((_c)->channelFlags & (CHANNEL_HT40PLUS | CHANNEL_HT40MINUS)))

#define IS_CHAN_HT40PLUS(_c) ((_c)->channelFlags & CHANNEL_HT40PLUS)
#define IS_CHAN_HT40MINUS(_c) ((_c)->channelFlags & CHANNEL_HT40MINUS)
S
Sujith 已提交
450 451 452 453 454 455 456

enum ath9k_power_mode {
	ATH9K_PM_AWAKE = 0,
	ATH9K_PM_FULL_SLEEP,
	ATH9K_PM_NETWORK_SLEEP,
	ATH9K_PM_UNDEFINED
};
457

S
Sujith 已提交
458 459 460 461 462
enum ser_reg_mode {
	SER_REG_MODE_OFF = 0,
	SER_REG_MODE_ON = 1,
	SER_REG_MODE_AUTO = 2,
};
463

464 465 466 467 468 469
enum ath9k_rx_qtype {
	ATH9K_RX_QUEUE_HP,
	ATH9K_RX_QUEUE_LP,
	ATH9K_RX_QUEUE_MAX,
};

S
Sujith 已提交
470 471 472 473
struct ath9k_beacon_state {
	u32 bs_nexttbtt;
	u32 bs_nextdtim;
	u32 bs_intval;
474
#define ATH9K_TSFOOR_THRESHOLD    0x00004240 /* 16k us */
S
Sujith 已提交
475 476 477
	u32 bs_dtimperiod;
	u16 bs_bmissthreshold;
	u32 bs_sleepduration;
478
	u32 bs_tsfoor_threshold;
S
Sujith 已提交
479
};
480

S
Sujith 已提交
481 482 483 484 485
struct chan_centers {
	u16 synth_center;
	u16 ctl_center;
	u16 ext_center;
};
486

S
Sujith 已提交
487 488 489 490 491
enum {
	ATH9K_RESET_POWER_ON,
	ATH9K_RESET_WARM,
	ATH9K_RESET_COLD,
};
492

493 494 495 496 497 498 499 500 501
struct ath9k_hw_version {
	u32 magic;
	u16 devid;
	u16 subvendorid;
	u32 macVersion;
	u16 macRev;
	u16 phyRev;
	u16 analog5GhzRev;
	u16 analog2GhzRev;
502
	enum ath_usb_dev usbdev;
503
};
S
Sujith 已提交
504

505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526
/* Generic TSF timer definitions */

#define ATH_MAX_GEN_TIMER	16

#define AR_GENTMR_BIT(_index)	(1 << (_index))

struct ath_gen_timer_configuration {
	u32 next_addr;
	u32 period_addr;
	u32 mode_addr;
	u32 mode_mask;
};

struct ath_gen_timer {
	void (*trigger)(void *arg);
	void (*overflow)(void *arg);
	void *arg;
	u8 index;
};

struct ath_gen_timer_table {
	struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
527
	u16 timer_mask;
528 529
};

530 531 532 533
struct ath_hw_antcomb_conf {
	u8 main_lna_conf;
	u8 alt_lna_conf;
	u8 fast_div_bias;
534 535 536
	u8 main_gaintb;
	u8 alt_gaintb;
	int lna1_lna2_delta;
537
	int lna1_lna2_switch_delta;
538
	u8 div_group;
539 540
};

541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574
/**
 * struct ath_hw_radar_conf - radar detection initialization parameters
 *
 * @pulse_inband: threshold for checking the ratio of in-band power
 *	to total power for short radar pulses (half dB steps)
 * @pulse_inband_step: threshold for checking an in-band power to total
 *	power ratio increase for short radar pulses (half dB steps)
 * @pulse_height: threshold for detecting the beginning of a short
 *	radar pulse (dB step)
 * @pulse_rssi: threshold for detecting if a short radar pulse is
 *	gone (dB step)
 * @pulse_maxlen: maximum pulse length (0.8 us steps)
 *
 * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
 * @radar_inband: threshold for checking the ratio of in-band power
 *	to total power for long radar pulses (half dB steps)
 * @fir_power: threshold for detecting the end of a long radar pulse (dB)
 *
 * @ext_channel: enable extension channel radar detection
 */
struct ath_hw_radar_conf {
	unsigned int pulse_inband;
	unsigned int pulse_inband_step;
	unsigned int pulse_height;
	unsigned int pulse_rssi;
	unsigned int pulse_maxlen;

	unsigned int radar_rssi;
	unsigned int radar_inband;
	int fir_power;

	bool ext_channel;
};

575 576 577 578 579 580
/**
 * struct ath_hw_private_ops - callbacks used internally by hardware code
 *
 * This structure contains private callbacks designed to only be used internally
 * by the hardware core.
 *
581 582 583
 * @init_cal_settings: setup types of calibrations supported
 * @init_cal: starts actual calibration
 *
584
 * @init_mode_gain_regs: Initialize TX/RX gain registers
585 586 587 588
 *
 * @rf_set_freq: change frequency
 * @spur_mitigate_freq: spur mitigation
 * @set_rf_regs:
589 590
 * @compute_pll_control: compute the PLL control value to use for
 *	AR_RTC_PLL_CONTROL for a given channel
591 592
 * @setup_calibration: set up calibration
 * @iscal_supported: used to query if a type of calibration is supported
593
 *
594 595
 * @ani_cache_ini_regs: cache the values for ANI from the initial
 *	register settings through the register initialization.
596 597
 */
struct ath_hw_private_ops {
598
	void (*init_hang_checks)(struct ath_hw *ah);
599 600 601
	bool (*detect_mac_hang)(struct ath_hw *ah);
	bool (*detect_bb_hang)(struct ath_hw *ah);

602
	/* Calibration ops */
603
	void (*init_cal_settings)(struct ath_hw *ah);
604 605
	bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);

606
	void (*init_mode_gain_regs)(struct ath_hw *ah);
607 608
	void (*setup_calibration)(struct ath_hw *ah,
				  struct ath9k_cal_list *currCal);
609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628

	/* PHY ops */
	int (*rf_set_freq)(struct ath_hw *ah,
			   struct ath9k_channel *chan);
	void (*spur_mitigate_freq)(struct ath_hw *ah,
				   struct ath9k_channel *chan);
	bool (*set_rf_regs)(struct ath_hw *ah,
			    struct ath9k_channel *chan,
			    u16 modesIndex);
	void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
	void (*init_bb)(struct ath_hw *ah,
			struct ath9k_channel *chan);
	int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
	void (*olc_init)(struct ath_hw *ah);
	void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
	void (*mark_phy_inactive)(struct ath_hw *ah);
	void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
	bool (*rfbus_req)(struct ath_hw *ah);
	void (*rfbus_done)(struct ath_hw *ah);
	void (*restore_chainmask)(struct ath_hw *ah);
629 630
	u32 (*compute_pll_control)(struct ath_hw *ah,
				   struct ath9k_channel *chan);
631 632
	bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
			    int param);
633
	void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
634 635
	void (*set_radar_params)(struct ath_hw *ah,
				 struct ath_hw_radar_conf *conf);
636 637
	int (*fast_chan_change)(struct ath_hw *ah, struct ath9k_channel *chan,
				u8 *ini_reloaded);
638 639

	/* ANI */
640
	void (*ani_cache_ini_regs)(struct ath_hw *ah);
641 642
};

643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673
/**
 * struct ath_spec_scan - parameters for Atheros spectral scan
 *
 * @enabled: enable/disable spectral scan
 * @short_repeat: controls whether the chip is in spectral scan mode
 *		  for 4 usec (enabled) or 204 usec (disabled)
 * @count: number of scan results requested. There are special meanings
 *	   in some chip revisions:
 *	   AR92xx: highest bit set (>=128) for endless mode
 *		   (spectral scan won't stopped until explicitly disabled)
 *	   AR9300 and newer: 0 for endless mode
 * @endless: true if endless mode is intended. Otherwise, count value is
 *           corrected to the next possible value.
 * @period: time duration between successive spectral scan entry points
 *	    (period*256*Tclk). Tclk = ath_common->clockrate
 * @fft_period: PHY passes FFT frames to MAC every (fft_period+1)*4uS
 *
 * Note: Tclk = 40MHz or 44MHz depending upon operating mode.
 *	 Typically it's 44MHz in 2/5GHz on later chips, but there's
 *	 a "fast clock" check for this in 5GHz.
 *
 */
struct ath_spec_scan {
	bool enabled;
	bool short_repeat;
	bool endless;
	u8 count;
	u8 period;
	u8 fft_period;
};

674 675 676 677 678 679 680
/**
 * struct ath_hw_ops - callbacks used by hardware code and driver code
 *
 * This structure contains callbacks designed to to be used internally by
 * hardware code and also by the lower level driver.
 *
 * @config_pci_powersave:
681
 * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
682 683 684 685
 *
 * @spectral_scan_config: set parameters for spectral scan and enable/disable it
 * @spectral_scan_trigger: trigger a spectral scan run
 * @spectral_scan_wait: wait for a spectral scan run to finish
686 687 688
 */
struct ath_hw_ops {
	void (*config_pci_powersave)(struct ath_hw *ah,
689
				     bool power_off);
690
	void (*rx_enable)(struct ath_hw *ah);
691
	void (*set_desc_link)(void *ds, u32 link);
692 693
	int (*calibrate)(struct ath_hw *ah, struct ath9k_channel *chan,
			 u8 rxchainmask, bool longcal);
694 695
	bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked,
			u32 *sync_cause_p);
696 697
	void (*set_txdesc)(struct ath_hw *ah, void *ds,
			   struct ath_tx_info *i);
698 699
	int (*proc_txdesc)(struct ath_hw *ah, void *ds,
			   struct ath_tx_status *ts);
700
	int (*get_duration)(struct ath_hw *ah, const void *ds, int index);
701 702 703 704
	void (*antdiv_comb_conf_get)(struct ath_hw *ah,
			struct ath_hw_antcomb_conf *antconf);
	void (*antdiv_comb_conf_set)(struct ath_hw *ah,
			struct ath_hw_antcomb_conf *antconf);
705 706 707 708
	void (*spectral_scan_config)(struct ath_hw *ah,
				     struct ath_spec_scan *param);
	void (*spectral_scan_trigger)(struct ath_hw *ah);
	void (*spectral_scan_wait)(struct ath_hw *ah);
S
Sujith Manoharan 已提交
709

L
Luis R. Rodriguez 已提交
710 711 712 713
	void (*tx99_start)(struct ath_hw *ah, u32 qnum);
	void (*tx99_stop)(struct ath_hw *ah);
	void (*tx99_set_txpower)(struct ath_hw *ah, u8 power);

S
Sujith Manoharan 已提交
714 715 716
#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
	void (*set_bt_ant_diversity)(struct ath_hw *hw, bool enable);
#endif
717 718
};

719 720 721 722 723 724
struct ath_nf_limits {
	s16 max;
	s16 min;
	s16 nominal;
};

725 726 727 728 729 730
enum ath_cal_list {
	TX_IQ_CAL         =	BIT(0),
	TX_IQ_ON_AGC_CAL  =	BIT(1),
	TX_CL_CAL         =	BIT(2),
};

731 732 733
/* ah_flags */
#define AH_USE_EEPROM   0x1
#define AH_UNPLUGGED    0x2 /* The card has been physically removed. */
734
#define AH_FASTCC       0x4
735
#define AH_NO_EEP_SWAP  0x8 /* Do not swap EEPROM data */
736

737
struct ath_hw {
738 739
	struct ath_ops reg_ops;

740
	struct device *dev;
741
	struct ieee80211_hw *hw;
742
	struct ath_common common;
743
	struct ath9k_hw_version hw_version;
744 745
	struct ath9k_ops_config config;
	struct ath9k_hw_capabilities caps;
746
	struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
747
	struct ath9k_channel *curchan;
S
Sujith 已提交
748

749 750 751
	union {
		struct ar5416_eeprom_def def;
		struct ar5416_eeprom_4k map4k;
752
		struct ar9287_eeprom map9287;
753
		struct ar9300_eeprom ar9300_eep;
754
	} eeprom;
S
Sujith 已提交
755
	const struct eeprom_ops *eep_ops;
756

757 758
	bool sw_mgmt_crypto_tx;
	bool sw_mgmt_crypto_rx;
759
	bool is_pciexpress;
760
	bool aspm_enabled;
761
	bool is_monitoring;
762
	bool need_an_top2_fixup;
763
	u16 tx_trig_level;
764

765
	u32 nf_regs[6];
766 767
	struct ath_nf_limits nf_2g;
	struct ath_nf_limits nf_5g;
768 769 770
	u16 rfsilent;
	u32 rfkill_gpio;
	u32 rfkill_polarity;
771
	u32 ah_flags;
S
Sujith 已提交
772

773
	bool reset_power_on;
774 775
	bool htc_reset_init;

776 777
	enum nl80211_iftype opmode;
	enum ath9k_power_mode power_mode;
778

779
	s8 noise;
780
	struct ath9k_hw_cal_data *caldata;
781
	struct ath9k_pacal_info pacal_info;
782 783 784
	struct ar5416Stats stats;
	struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];

P
Pavel Roskin 已提交
785
	enum ath9k_int imask;
786
	u32 imrs2_reg;
787 788 789 790 791
	u32 txok_interrupt_mask;
	u32 txerr_interrupt_mask;
	u32 txdesc_interrupt_mask;
	u32 txeol_interrupt_mask;
	u32 txurn_interrupt_mask;
792
	atomic_t intr_ref_cnt;
793
	bool chip_fullsleep;
794
	u32 modes_index;
S
Sujith 已提交
795 796

	/* Calibration */
797
	u32 supp_cals;
798 799 800 801 802 803
	struct ath9k_cal_list iq_caldata;
	struct ath9k_cal_list adcgain_caldata;
	struct ath9k_cal_list adcdc_caldata;
	struct ath9k_cal_list *cal_list;
	struct ath9k_cal_list *cal_list_last;
	struct ath9k_cal_list *cal_list_curr;
804 805 806 807 808 809 810 811 812 813 814
#define totalPowerMeasI meas0.unsign
#define totalPowerMeasQ meas1.unsign
#define totalIqCorrMeas meas2.sign
#define totalAdcIOddPhase  meas0.unsign
#define totalAdcIEvenPhase meas1.unsign
#define totalAdcQOddPhase  meas2.unsign
#define totalAdcQEvenPhase meas3.unsign
#define totalAdcDcOffsetIOddPhase  meas0.sign
#define totalAdcDcOffsetIEvenPhase meas1.sign
#define totalAdcDcOffsetQOddPhase  meas2.sign
#define totalAdcDcOffsetQEvenPhase meas3.sign
815 816 817
	union {
		u32 unsign[AR5416_MAX_CHAINS];
		int32_t sign[AR5416_MAX_CHAINS];
818
	} meas0;
819 820 821
	union {
		u32 unsign[AR5416_MAX_CHAINS];
		int32_t sign[AR5416_MAX_CHAINS];
822
	} meas1;
823 824 825
	union {
		u32 unsign[AR5416_MAX_CHAINS];
		int32_t sign[AR5416_MAX_CHAINS];
826
	} meas2;
827 828 829
	union {
		u32 unsign[AR5416_MAX_CHAINS];
		int32_t sign[AR5416_MAX_CHAINS];
830 831
	} meas3;
	u16 cal_samples;
832
	u8 enabled_cals;
S
Sujith 已提交
833

834 835
	u32 sta_id1_defaults;
	u32 misc_mode;
S
Sujith 已提交
836

837 838 839 840 841
	/* Private to hardware code */
	struct ath_hw_private_ops private_ops;
	/* Accessed by the lower level driver */
	struct ath_hw_ops ops;

842
	/* Used to program the radio on non single-chip devices */
843 844
	u32 *analogBank6Data;

845
	int coverage_class;
846 847
	u32 slottime;
	u32 globaltxtimeout;
S
Sujith 已提交
848 849

	/* ANI */
850 851
	u32 aniperiod;
	enum ath9k_ani_cmd ani_function;
852
	u32 ani_skip_count;
853
	struct ar5416AniState ani;
854

855
#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
856
	struct ath_btcoex_hw btcoex_hw;
857
#endif
858

859 860 861 862
	u32 intr_txqs;
	u8 txchainmask;
	u8 rxchainmask;

863 864
	struct ath_hw_radar_conf radar_conf;

865 866 867
	u32 originalGain[22];
	int initPDADC;
	int PDADCdelta;
868
	int led_pin;
869 870
	u32 gpio_mask;
	u32 gpio_val;
871

872
	struct ar5416IniArray ini_dfs;
873 874 875 876 877 878
	struct ar5416IniArray iniModes;
	struct ar5416IniArray iniCommon;
	struct ar5416IniArray iniBB_RfGain;
	struct ar5416IniArray iniBank6;
	struct ar5416IniArray iniAddac;
	struct ar5416IniArray iniPcieSerdes;
879
	struct ar5416IniArray iniPcieSerdesLowPower;
880 881
	struct ar5416IniArray iniModesFastClock;
	struct ar5416IniArray iniAdditional;
882
	struct ar5416IniArray iniModesRxGain;
883
	struct ar5416IniArray ini_modes_rx_gain_bounds;
884
	struct ar5416IniArray iniModesTxGain;
S
Sujith 已提交
885 886
	struct ar5416IniArray iniCckfirNormal;
	struct ar5416IniArray iniCckfirJapan2484;
887
	struct ar5416IniArray iniModes_9271_ANI_reg;
888
	struct ar5416IniArray ini_radio_post_sys2ant;
889
	struct ar5416IniArray ini_modes_rxgain_5g_xlna;
890 891
	struct ar5416IniArray ini_modes_rxgain_bb_core;
	struct ar5416IniArray ini_modes_rxgain_bb_postamble;
892

893 894 895 896 897
	struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
	struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
	struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
	struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];

898 899 900
	u32 intr_gen_timer_trigger;
	u32 intr_gen_timer_thresh;
	struct ath_gen_timer_table hw_gen_timers;
901 902 903 904 905

	struct ar9003_txs *ts_ring;
	u32 ts_paddr_start;
	u32 ts_paddr_end;
	u16 ts_tail;
906
	u16 ts_size;
907 908 909

	u32 bb_watchdog_last_status;
	u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
910
	u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */
911

912 913
	unsigned int paprd_target_power;
	unsigned int paprd_training_power;
914
	unsigned int paprd_ratemask;
915
	unsigned int paprd_ratemask_ht40;
916
	bool paprd_table_write_done;
917 918
	u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
	u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
919 920 921 922 923 924
	/*
	 * Store the permanent value of Reg 0x4004in WARegVal
	 * so we dont have to R/M/W. We should not be reading
	 * this register when in sleep states.
	 */
	u32 WARegVal;
925 926 927

	/* Enterprise mode cap */
	u32 ent_mode;
928

S
Sujith Manoharan 已提交
929
#ifdef CONFIG_ATH9K_WOW
930 931
	u32 wow_event_mask;
#endif
932
	bool is_clk_25mhz;
933
	int (*get_mac_revision)(void);
934
	int (*external_reset)(void);
935 936
	bool disable_2ghz;
	bool disable_5ghz;
937 938

	const struct firmware *eeprom_blob;
939 940

	struct ath_dynack dynack;
941 942
};

943 944 945 946 947
struct ath_bus_ops {
	enum ath_bus_type ath_bus_type;
	void (*read_cachesize)(struct ath_common *common, int *csz);
	bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
	void (*bt_coex_prep)(struct ath_common *common);
948
	void (*aspm_init)(struct ath_common *common);
949 950
};

951 952 953 954 955 956 957 958 959 960
static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
{
	return &ah->common;
}

static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
{
	return &(ath9k_hw_common(ah)->regulatory);
}

961 962 963 964 965 966 967 968 969 970
static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
{
	return &ah->private_ops;
}

static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
{
	return &ah->ops;
}

971 972 973 974 975
static inline u8 get_streams(int mask)
{
	return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
}

976
/* Initialization, Detach, Reset */
S
Sujith 已提交
977
void ath9k_hw_deinit(struct ath_hw *ah);
978
int ath9k_hw_init(struct ath_hw *ah);
979
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
980
		   struct ath9k_hw_cal_data *caldata, bool fastcc);
981
int ath9k_hw_fill_cap_info(struct ath_hw *ah);
982
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
S
Sujith 已提交
983 984

/* GPIO / RFKILL / Antennae */
985 986 987
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
988
			 u32 ah_signal_type);
989 990
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
S
Sujith 已提交
991 992

/* General Operation */
993 994
void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
			  int hw_delay);
S
Sujith 已提交
995
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
996
void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
997
			  int column, unsigned int *writecnt);
S
Sujith 已提交
998
u32 ath9k_hw_reverse_bits(u32 val, u32 n);
999
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
1000
			   u8 phy, int kbps,
S
Sujith 已提交
1001
			   u32 frameLen, u16 rateix, bool shortPreamble);
1002
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
1003 1004
				  struct ath9k_channel *chan,
				  struct chan_centers *centers);
1005 1006 1007 1008
u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
bool ath9k_hw_phy_disable(struct ath_hw *ah);
bool ath9k_hw_disable(struct ath_hw *ah);
1009
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
1010 1011
void ath9k_hw_setopmode(struct ath_hw *ah);
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
1012
void ath9k_hw_write_associd(struct ath_hw *ah);
1013
u32 ath9k_hw_gettsf32(struct ath_hw *ah);
1014 1015 1016
u64 ath9k_hw_gettsf64(struct ath_hw *ah);
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
void ath9k_hw_reset_tsf(struct ath_hw *ah);
1017
u32 ath9k_hw_get_tsf_offset(struct timespec *last, struct timespec *cur);
1018
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set);
1019
void ath9k_hw_init_global_settings(struct ath_hw *ah);
1020
u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
1021
void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan);
1022 1023
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
1024
				    const struct ath9k_beacon_state *bs);
1025
void ath9k_hw_check_nav(struct ath_hw *ah);
1026
bool ath9k_hw_check_alive(struct ath_hw *ah);
1027

1028
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
1029

1030 1031 1032 1033 1034 1035
/* Generic hw timer primitives */
struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index);
1036 1037 1038 1039 1040 1041
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period);
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);

1042 1043 1044
void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
void ath_gen_timer_isr(struct ath_hw *hw);

1045
void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
1046

1047 1048 1049
/* PHY */
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent);
1050 1051
void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
			    bool test);
1052

1053 1054 1055 1056 1057
/*
 * Code Specific to AR5008, AR9001 or AR9002,
 * we stuff these here to avoid callbacks for AR9003.
 */
int ar9002_hw_rf_claim(struct ath_hw *ah);
1058
void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
1059

1060
/*
1061
 * Code specific to AR9003, we stuff these here to avoid callbacks
1062 1063
 * for older families
 */
1064
bool ar9003_hw_bb_watchdog_check(struct ath_hw *ah);
1065 1066 1067
void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
1068
void ar9003_hw_disable_phy_restart(struct ath_hw *ah);
1069 1070
void ar9003_paprd_enable(struct ath_hw *ah, bool val);
void ar9003_paprd_populate_single_table(struct ath_hw *ah,
1071 1072 1073 1074
					struct ath9k_hw_cal_data *caldata,
					int chain);
int ar9003_paprd_create_curve(struct ath_hw *ah,
			      struct ath9k_hw_cal_data *caldata, int chain);
1075
void ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
1076 1077
int ar9003_paprd_init_table(struct ath_hw *ah);
bool ar9003_paprd_is_done(struct ath_hw *ah);
S
Sujith Manoharan 已提交
1078
bool ar9003_is_paprd_enabled(struct ath_hw *ah);
1079
void ar9003_hw_set_chain_masks(struct ath_hw *ah, u8 rx, u8 tx);
1080 1081

/* Hardware family op attach helpers */
1082
int ar5008_hw_attach_phy_ops(struct ath_hw *ah);
1083 1084
void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
1085

1086 1087 1088
void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
void ar9003_hw_attach_calib_ops(struct ath_hw *ah);

1089
int ar9002_hw_attach_ops(struct ath_hw *ah);
1090 1091
void ar9003_hw_attach_ops(struct ath_hw *ah);

1092
void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
1093

1094
void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
1095
void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
1096

1097 1098 1099 1100
void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us);
void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us);
void ath9k_hw_setslottime(struct ath_hw *ah, u32 us);

1101
#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
1102 1103 1104 1105
static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
{
	return ah->btcoex_hw.enabled;
}
S
Sujith Manoharan 已提交
1106 1107
static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
{
1108 1109
	return ah->common.btcoex_enabled &&
	       (ah->caps.hw_caps & ATH9K_HW_CAP_MCI);
S
Sujith Manoharan 已提交
1110 1111

}
1112
void ath9k_hw_btcoex_enable(struct ath_hw *ah);
1113 1114 1115 1116 1117 1118
static inline enum ath_btcoex_scheme
ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
{
	return ah->btcoex_hw.scheme;
}
#else
1119 1120 1121 1122
static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
{
	return false;
}
S
Sujith Manoharan 已提交
1123 1124 1125 1126
static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
{
	return false;
}
1127 1128 1129 1130 1131 1132 1133 1134
static inline void ath9k_hw_btcoex_enable(struct ath_hw *ah)
{
}
static inline enum ath_btcoex_scheme
ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
{
	return ATH_BTCOEX_CFG_NONE;
}
1135
#endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
1136

1137

S
Sujith Manoharan 已提交
1138
#ifdef CONFIG_ATH9K_WOW
1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165
const char *ath9k_hw_wow_event_to_string(u32 wow_event);
void ath9k_hw_wow_apply_pattern(struct ath_hw *ah, u8 *user_pattern,
				u8 *user_mask, int pattern_count,
				int pattern_len);
u32 ath9k_hw_wow_wakeup(struct ath_hw *ah);
void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable);
#else
static inline const char *ath9k_hw_wow_event_to_string(u32 wow_event)
{
	return NULL;
}
static inline void ath9k_hw_wow_apply_pattern(struct ath_hw *ah,
					      u8 *user_pattern,
					      u8 *user_mask,
					      int pattern_count,
					      int pattern_len)
{
}
static inline u32 ath9k_hw_wow_wakeup(struct ath_hw *ah)
{
	return 0;
}
static inline void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable)
{
}
#endif

1166 1167 1168 1169 1170
#define ATH9K_CLOCK_RATE_CCK		22
#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
#define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44

1171
#endif