head_64.S 20.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14
/*
 *  PowerPC version
 *    Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
 *
 *  Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
 *    Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
 *  Adapted for Power Macintosh by Paul Mackerras.
 *  Low-level exception handlers and MMU support
 *  rewritten by Paul Mackerras.
 *    Copyright (C) 1996 Paul Mackerras.
 *
 *  Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and
 *    Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com
 *
15 16 17
 *  This file contains the entry point for the 64-bit kernel along
 *  with some early initialization code common to all 64-bit powerpc
 *  variants.
18 19 20 21 22 23 24 25
 *
 *  This program is free software; you can redistribute it and/or
 *  modify it under the terms of the GNU General Public License
 *  as published by the Free Software Foundation; either version
 *  2 of the License, or (at your option) any later version.
 */

#include <linux/threads.h>
26
#include <linux/init.h>
27
#include <asm/reg.h>
28 29 30 31 32 33 34 35
#include <asm/page.h>
#include <asm/mmu.h>
#include <asm/ppc_asm.h>
#include <asm/asm-offsets.h>
#include <asm/bug.h>
#include <asm/cputable.h>
#include <asm/setup.h>
#include <asm/hvcall.h>
36
#include <asm/thread_info.h>
37
#include <asm/firmware.h>
38
#include <asm/page_64.h>
39
#include <asm/irqflags.h>
40
#include <asm/kvm_book3s_asm.h>
41
#include <asm/ptrace.h>
42
#include <asm/hw_irq.h>
43

L
Lucas De Marchi 已提交
44
/* The physical memory is laid out such that the secondary processor
45 46
 * spin code sits at 0x0000...0x00ff. On server, the vectors follow
 * using the layout described in exceptions-64s.S
47 48 49 50
 */

/*
 * Entering into this code we make the following assumptions:
51 52
 *
 *  For pSeries or server processors:
53 54
 *   1. The MMU is off & open firmware is running in real mode.
 *   2. The kernel is entered at __start
55 56
 * -or- For OPAL entry:
 *   1. The MMU is off, processor in HV mode, primary CPU enters at 0
57 58
 *      with device-tree in gpr3. We also get OPAL base in r8 and
 *	entry in r9 for debugging purposes
59
 *   2. Secondary processors enter at 0x60 with PIR in gpr3
60
 *
61 62 63
 *  For Book3E processors:
 *   1. The MMU is on running in AS0 in a state defined in ePAPR
 *   2. The kernel is entered at __start
64 65 66 67 68 69 70 71
 */

	.text
	.globl  _stext
_stext:
_GLOBAL(__start)
	/* NOP this out unconditionally */
BEGIN_FTR_SECTION
72
	FIXUP_ENDIAN
73
	b	__start_initialization_multiplatform
74 75 76 77 78
END_FTR_SECTION(0, 1)

	/* Catch branch to 0 in real mode */
	trap

79 80 81 82 83
	/* Secondary processors spin on this value until it becomes nonzero.
	 * When it does it contains the real address of the descriptor
	 * of the function that the cpu should jump to to continue
	 * initialization.
	 */
84
	.balign 8
85 86 87 88 89 90 91 92 93 94
	.globl  __secondary_hold_spinloop
__secondary_hold_spinloop:
	.llong	0x0

	/* Secondary processors write this value with their cpu # */
	/* after they enter the spin loop immediately below.	  */
	.globl	__secondary_hold_acknowledge
__secondary_hold_acknowledge:
	.llong	0x0

95
#ifdef CONFIG_RELOCATABLE
96 97 98 99 100 101 102 103 104 105 106 107 108
	/* This flag is set to 1 by a loader if the kernel should run
	 * at the loaded address instead of the linked address.  This
	 * is used by kexec-tools to keep the the kdump kernel in the
	 * crash_kernel region.  The loader is responsible for
	 * observing the alignment requirement.
	 */
	/* Do not move this variable as kexec-tools knows about it. */
	. = 0x5c
	.globl	__run_at_load
__run_at_load:
	.long	0x72756e30	/* "run0" -- relocate to 0 by default */
#endif

109 110
	. = 0x60
/*
111 112
 * The following code is used to hold secondary processors
 * in a spin loop after they have entered the kernel, but
113 114 115
 * before the bulk of the kernel has been relocated.  This code
 * is relocated to physical address 0x60 before prom_init is run.
 * All of it must fit below the first exception vector at 0x100.
116 117
 * Use .globl here not _GLOBAL because we want __secondary_hold
 * to be the actual text address, not a descriptor.
118
 */
119 120
	.globl	__secondary_hold
__secondary_hold:
121
	FIXUP_ENDIAN
122
#ifndef CONFIG_PPC_BOOK3E
123 124 125
	mfmsr	r24
	ori	r24,r24,MSR_RI
	mtmsrd	r24			/* RI on */
126
#endif
127
	/* Grab our physical cpu number */
128
	mr	r24,r3
129 130
	/* stash r4 for book3e */
	mr	r25,r4
131 132 133 134

	/* Tell the master cpu we're here */
	/* Relocation is off & we are located at an address less */
	/* than 0x100, so only need to grab low order offset.    */
135
	std	r24,__secondary_hold_acknowledge-_stext(0)
136 137
	sync

138 139 140 141
	li	r26,0
#ifdef CONFIG_PPC_BOOK3E
	tovirt(r26,r26)
#endif
142
	/* All secondary cpus wait here until told to start. */
143
100:	ld	r4,__secondary_hold_spinloop-_stext(r26)
144 145
	cmpdi	0,r4,0
	beq	100b
146

147
#if defined(CONFIG_SMP) || defined(CONFIG_KEXEC)
148 149 150
#ifdef CONFIG_PPC_BOOK3E
	tovirt(r4,r4)
#endif
151
	ld	r4,0(r4)		/* deref function descriptor */
152
	mtctr	r4
153
	mr	r3,r24
154 155 156 157 158 159 160
	/*
	 * it may be the case that other platforms have r4 right to
	 * begin with, this gives us some safety in case it is not
	 */
#ifdef CONFIG_PPC_BOOK3E
	mr	r4,r25
#else
161
	li	r4,0
162
#endif
163 164
	/* Make sure that patched code is visible */
	isync
165
	bctr
166 167 168 169 170 171 172 173 174 175 176
#else
	BUG_OPCODE
#endif

/* This value is used to mark exception frames on the stack. */
	.section ".toc","aw"
exception_marker:
	.tc	ID_72656773_68657265[TC],0x7265677368657265
	.text

/*
177 178 179
 * On server, we include the exception vectors code here as it
 * relies on absolute addressing which is only possible within
 * this compilation unit
180
 */
181 182
#ifdef CONFIG_PPC_BOOK3S
#include "exceptions-64s.S"
183
#endif
184

185 186 187 188
_GLOBAL(generic_secondary_thread_init)
	mr	r24,r3

	/* turn on 64-bit mode */
189
	bl	enable_64b_mode
190 191

	/* get a valid TOC pointer, wherever we're mapped at */
192
	bl	relative_toc
193
	tovirt(r2,r2)
194 195 196 197

#ifdef CONFIG_PPC_BOOK3E
	/* Book3E initialization */
	mr	r3,r24
198
	bl	book3e_secondary_thread_init
199 200
#endif
	b	generic_secondary_common_init
201 202

/*
O
Olof Johansson 已提交
203 204
 * On pSeries and most other platforms, secondary processors spin
 * in the following code.
205
 * At entry, r3 = this processor's number (physical cpu id)
206 207 208 209
 *
 * On Book3E, r4 = 1 to indicate that the initial TLB entry for
 * this core already exists (setup via some other mechanism such
 * as SCOM before entry).
210
 */
O
Olof Johansson 已提交
211
_GLOBAL(generic_secondary_smp_init)
212
	FIXUP_ENDIAN
213
	mr	r24,r3
214 215
	mr	r25,r4

216
	/* turn on 64-bit mode */
217
	bl	enable_64b_mode
218

219
	/* get a valid TOC pointer, wherever we're mapped at */
220
	bl	relative_toc
221
	tovirt(r2,r2)
222

223 224 225 226
#ifdef CONFIG_PPC_BOOK3E
	/* Book3E initialization */
	mr	r3,r24
	mr	r4,r25
227
	bl	book3e_secondary_core_init
228 229 230
#endif

generic_secondary_common_init:
231 232 233 234
	/* Set up a paca value for this processor. Since we have the
	 * physical cpu id in r24, we need to search the pacas to find
	 * which logical id maps to our physical one.
	 */
235 236
	LOAD_REG_ADDR(r13, paca)	/* Load paca pointer		 */
	ld	r13,0(r13)		/* Get base vaddr of paca array	 */
237 238
#ifndef CONFIG_SMP
	addi	r13,r13,PACA_SIZE	/* know r13 if used accidentally */
239
	b	kexec_wait		/* wait for next kernel if !SMP	 */
240 241 242
#else
	LOAD_REG_ADDR(r7, nr_cpu_ids)	/* Load nr_cpu_ids address       */
	lwz	r7,0(r7)		/* also the max paca allocated 	 */
243 244 245 246 247 248
	li	r5,0			/* logical cpu id                */
1:	lhz	r6,PACAHWCPUID(r13)	/* Load HW procid from paca      */
	cmpw	r6,r24			/* Compare to our id             */
	beq	2f
	addi	r13,r13,PACA_SIZE	/* Loop to next PACA on miss     */
	addi	r5,r5,1
249
	cmpw	r5,r7			/* Check if more pacas exist     */
250 251 252
	blt	1b

	mr	r3,r24			/* not found, copy phys to r3	 */
253
	b	kexec_wait		/* next kernel might do better	 */
254

255
2:	SET_PACA(r13)
256 257 258 259 260
#ifdef CONFIG_PPC_BOOK3E
	addi	r12,r13,PACA_EXTLB	/* and TLB exc frame in another  */
	mtspr	SPRN_SPRG_TLB_EXFRAME,r12
#endif

261 262
	/* From now on, r24 is expected to be logical cpuid */
	mr	r24,r5
263

O
Olof Johansson 已提交
264
	/* See if we need to call a cpu state restore handler */
265
	LOAD_REG_ADDR(r23, cur_cpu_spec)
O
Olof Johansson 已提交
266 267 268
	ld	r23,0(r23)
	ld	r23,CPU_SPEC_RESTORE(r23)
	cmpdi	0,r23,0
269
	beq	3f
O
Olof Johansson 已提交
270 271 272 273
	ld	r23,0(r23)
	mtctr	r23
	bctrl

274
3:	LOAD_REG_ADDR(r3, spinning_secondaries) /* Decrement spinning_secondaries */
275 276 277 278 279 280 281
	lwarx	r4,0,r3
	subi	r4,r4,1
	stwcx.	r4,0,r3
	bne	3b
	isync

4:	HMT_LOW
282 283 284
	lbz	r23,PACAPROCSTART(r13)	/* Test if this processor should */
					/* start.			 */
	cmpwi	0,r23,0
285
	beq	4b			/* Loop until told to go	 */
286 287

	sync				/* order paca.run and cur_cpu_spec */
288
	isync				/* In case code patching happened */
289

290
	/* Create a temp kernel stack for use before relocation is on.	*/
291 292 293
	ld	r1,PACAEMERGSP(r13)
	subi	r1,r1,STACK_FRAME_OVERHEAD

294
	b	__secondary_start
295
#endif /* SMP */
296

297 298 299 300
/*
 * Turn the MMU off.
 * Assumes we're mapped EA == RA if the MMU is on.
 */
301
#ifdef CONFIG_PPC_BOOK3S
302 303 304 305
_STATIC(__mmu_off)
	mfmsr	r3
	andi.	r0,r3,MSR_IR|MSR_DR
	beqlr
306
	mflr	r4
307 308 309 310 311 312
	andc	r3,r3,r0
	mtspr	SPRN_SRR0,r4
	mtspr	SPRN_SRR1,r3
	sync
	rfid
	b	.	/* prevent speculative execution */
313
#endif
314 315 316 317 318 319 320 321 322 323 324 325 326 327


/*
 * Here is our main kernel entry point. We support currently 2 kind of entries
 * depending on the value of r5.
 *
 *   r5 != NULL -> OF entry, we go to prom_init, "legacy" parameter content
 *                 in r3...r7
 *   
 *   r5 == NULL -> kexec style entry. r3 is a physical pointer to the
 *                 DT block, r4 is a physical pointer to the kernel itself
 *
 */
_GLOBAL(__start_initialization_multiplatform)
328
	/* Make sure we are running in 64 bits mode */
329
	bl	enable_64b_mode
330 331

	/* Get TOC pointer (current runtime address) */
332
	bl	relative_toc
333 334 335 336 337 338 339

	/* find out where we are now */
	bcl	20,31,$+4
0:	mflr	r26			/* r26 = runtime addr here */
	addis	r26,r26,(_stext - 0b)@ha
	addi	r26,r26,(_stext - 0b)@l	/* current runtime base addr */

340 341 342 343
	/*
	 * Are we booted from a PROM Of-type client-interface ?
	 */
	cmpldi	cr0,r5,0
344
	beq	1f
345
	b	__boot_from_prom		/* yes -> prom */
346
1:
347 348 349
	/* Save parameters */
	mr	r31,r3
	mr	r30,r4
350 351 352 353 354
#ifdef CONFIG_PPC_EARLY_DEBUG_OPAL
	/* Save OPAL entry */
	mr	r28,r8
	mr	r29,r9
#endif
355

356
#ifdef CONFIG_PPC_BOOK3E
357 358
	bl	start_initialization_book3e
	b	__after_prom_start
359
#else
360
	/* Setup some critical 970 SPRs before switching MMU off */
O
Olof Johansson 已提交
361 362 363 364 365 366 367
	mfspr	r0,SPRN_PVR
	srwi	r0,r0,16
	cmpwi	r0,0x39		/* 970 */
	beq	1f
	cmpwi	r0,0x3c		/* 970FX */
	beq	1f
	cmpwi	r0,0x44		/* 970MP */
368 369
	beq	1f
	cmpwi	r0,0x45		/* 970GX */
O
Olof Johansson 已提交
370
	bne	2f
371
1:	bl	__cpu_preinit_ppc970
O
Olof Johansson 已提交
372
2:
373

374
	/* Switch off MMU if not already off */
375 376
	bl	__mmu_off
	b	__after_prom_start
377
#endif /* CONFIG_PPC_BOOK3E */
378

379
_INIT_STATIC(__boot_from_prom)
380
#ifdef CONFIG_PPC_OF_BOOT_TRAMPOLINE
381 382 383 384 385 386 387
	/* Save parameters */
	mr	r31,r3
	mr	r30,r4
	mr	r29,r5
	mr	r28,r6
	mr	r27,r7

388 389 390
	/*
	 * Align the stack to 16-byte boundary
	 * Depending on the size and layout of the ELF sections in the initial
391
	 * boot binary, the stack pointer may be unaligned on PowerMac
392
	 */
393 394
	rldicr	r1,r1,0,59

395 396 397
#ifdef CONFIG_RELOCATABLE
	/* Relocate code for where we are now */
	mr	r3,r26
398
	bl	relocate
399 400
#endif

401 402 403 404 405 406 407 408
	/* Restore parameters */
	mr	r3,r31
	mr	r4,r30
	mr	r5,r29
	mr	r6,r28
	mr	r7,r27

	/* Do all of the interaction with OF client interface */
409
	mr	r8,r26
410
	bl	prom_init
411 412 413 414
#endif /* #CONFIG_PPC_OF_BOOT_TRAMPOLINE */

	/* We never return. We also hit that trap if trying to boot
	 * from OF while CONFIG_PPC_OF_BOOT_TRAMPOLINE isn't selected */
415 416 417
	trap

_STATIC(__after_prom_start)
418 419 420 421
#ifdef CONFIG_RELOCATABLE
	/* process relocations for the final address of the kernel */
	lis	r25,PAGE_OFFSET@highest	/* compute virtual base of kernel */
	sldi	r25,r25,32
422
	lwz	r7,__run_at_load-_stext(r26)
423
	cmplwi	cr0,r7,1	/* flagged to stay where we are ? */
424 425 426
	bne	1f
	add	r25,r25,r26
1:	mr	r3,r25
427
	bl	relocate
428
#endif
429 430

/*
431
 * We need to run with _stext at physical address PHYSICAL_START.
432 433 434 435 436
 * This will leave some code in the first 256B of
 * real memory, which are reserved for software use.
 *
 * Note: This process overwrites the OF exception vectors.
 */
437
	li	r3,0			/* target addr */
438 439 440
#ifdef CONFIG_PPC_BOOK3E
	tovirt(r3,r3)			/* on booke, we already run at PAGE_OFFSET */
#endif
441
	mr.	r4,r26			/* In some cases the loader may  */
442
	beq	9f			/* have already put us at zero */
443 444
	li	r6,0x100		/* Start offset, the first 0x100 */
					/* bytes were copied earlier.	 */
445 446 447
#ifdef CONFIG_PPC_BOOK3E
	tovirt(r6,r6)			/* on booke, we already run at PAGE_OFFSET */
#endif
448

449
#ifdef CONFIG_RELOCATABLE
450 451
/*
 * Check if the kernel has to be running as relocatable kernel based on the
452
 * variable __run_at_load, if it is set the kernel is treated as relocatable
453 454
 * kernel, otherwise it will be moved to PHYSICAL_START
 */
455 456
	lwz	r7,__run_at_load-_stext(r26)
	cmplwi	cr0,r7,1
457 458
	bne	3f

459 460
	/* just copy interrupts */
	LOAD_REG_IMMEDIATE(r5, __end_interrupts - _stext)
461 462 463 464 465 466
	b	5f
3:
#endif
	lis	r5,(copy_to_here - _stext)@ha
	addi	r5,r5,(copy_to_here - _stext)@l /* # bytes of memory to copy */

467
	bl	copy_and_flush		/* copy the first n bytes	 */
468 469
					/* this includes the code being	 */
					/* executed here.		 */
470 471 472
	addis	r8,r3,(4f - _stext)@ha	/* Jump to the copy of this code */
	addi	r8,r8,(4f - _stext)@l	/* that we just made */
	mtctr	r8
473 474
	bctr

A
Anton Blanchard 已提交
475
.balign 8
476 477
p_end:	.llong	_end - _stext

478 479 480
4:	/* Now copy the rest of the kernel up to _end */
	addis	r5,r26,(p_end - _stext)@ha
	ld	r5,(p_end - _stext)@l(r5)	/* get _end */
481
5:	bl	copy_and_flush		/* copy the rest */
482

483
9:	b	start_here_multiplatform
484

485 486 487 488 489 490 491 492 493 494 495
/*
 * Copy routine used to copy the kernel to start at physical address 0
 * and flush and invalidate the caches as needed.
 * r3 = dest addr, r4 = source addr, r5 = copy limit, r6 = start offset
 * on exit, r3, r4, r5 are unchanged, r6 is updated to be >= r5.
 *
 * Note: this routine *only* clobbers r0, r6 and lr
 */
_GLOBAL(copy_and_flush)
	addi	r5,r5,-8
	addi	r6,r6,-8
496
4:	li	r0,8			/* Use the smallest common	*/
497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517
					/* denominator cache line	*/
					/* size.  This results in	*/
					/* extra cache line flushes	*/
					/* but operation is correct.	*/
					/* Can't get cache line size	*/
					/* from NACA as it is being	*/
					/* moved too.			*/

	mtctr	r0			/* put # words/line in ctr	*/
3:	addi	r6,r6,8			/* copy a cache line		*/
	ldx	r0,r6,r4
	stdx	r0,r6,r3
	bdnz	3b
	dcbst	r6,r3			/* write it to memory		*/
	sync
	icbi	r6,r3			/* flush the icache line	*/
	cmpld	0,r6,r5
	blt	4b
	sync
	addi	r5,r5,8
	addi	r6,r6,8
518
	isync
519 520 521 522 523 524 525 526 527 528 529 530 531 532
	blr

.align 8
copy_to_here:

#ifdef CONFIG_SMP
#ifdef CONFIG_PPC_PMAC
/*
 * On PowerMac, secondary processors starts from the reset vector, which
 * is temporarily turned into a call to one of the functions below.
 */
	.section ".text";
	.align 2 ;

533 534 535 536 537 538 539 540 541 542 543
	.globl	__secondary_start_pmac_0
__secondary_start_pmac_0:
	/* NB the entries for cpus 0, 1, 2 must each occupy 8 bytes. */
	li	r24,0
	b	1f
	li	r24,1
	b	1f
	li	r24,2
	b	1f
	li	r24,3
1:
544 545 546
	
_GLOBAL(pmac_secondary_start)
	/* turn on 64-bit mode */
547
	bl	enable_64b_mode
548

549 550 551 552 553 554 555 556 557
	li	r0,0
	mfspr	r3,SPRN_HID4
	rldimi	r3,r0,40,23	/* clear bit 23 (rm_ci) */
	sync
	mtspr	SPRN_HID4,r3
	isync
	sync
	slbia

558
	/* get TOC pointer (real address) */
559
	bl	relative_toc
560
	tovirt(r2,r2)
561

562
	/* Copy some CPU settings from CPU 0 */
563
	bl	__restore_cpu_ppc970
564 565 566 567 568 569 570

	/* pSeries do that early though I don't think we really need it */
	mfmsr	r3
	ori	r3,r3,MSR_RI
	mtmsrd	r3			/* RI on */

	/* Set up a paca value for this processor. */
571 572
	LOAD_REG_ADDR(r4,paca)		/* Load paca pointer		*/
	ld	r4,0(r4)		/* Get base vaddr of paca array	*/
573
	mulli	r13,r24,PACA_SIZE	/* Calculate vaddr of right paca */
574
	add	r13,r13,r4		/* for this processor.		*/
575
	SET_PACA(r13)			/* Save vaddr of paca in an SPRG*/
576

577 578 579 580 581
	/* Mark interrupts soft and hard disabled (they might be enabled
	 * in the PACA when doing hotplug)
	 */
	li	r0,0
	stb	r0,PACASOFTIRQEN(r13)
582 583
	li	r0,PACA_IRQ_HARD_DIS
	stb	r0,PACAIRQHAPPENED(r13)
584

585 586 587 588
	/* Create a temp kernel stack for use before relocation is on.	*/
	ld	r1,PACAEMERGSP(r13)
	subi	r1,r1,STACK_FRAME_OVERHEAD

589
	b	__secondary_start
590 591 592 593 594 595 596 597 598 599 600

#endif /* CONFIG_PPC_PMAC */

/*
 * This function is called after the master CPU has released the
 * secondary processors.  The execution environment is relocation off.
 * The paca for this processor has the following fields initialized at
 * this point:
 *   1. Processor number
 *   2. Segment table pointer (virtual address)
 * On entry the following are set:
601
 *   r1	       = stack pointer (real addr of temp stack)
602 603 604
 *   r24       = cpu# (in Linux terms)
 *   r13       = paca virtual address
 *   SPRG_PACA = paca virtual address
605
 */
606 607 608
	.section ".text";
	.align 2 ;

609
	.globl	__secondary_start
610
__secondary_start:
611 612
	/* Set thread priority to MEDIUM */
	HMT_MEDIUM
613

614
	/* Initialize the kernel stack */
615
	LOAD_REG_ADDR(r3, current_set)
616
	sldi	r28,r24,3		/* get current_set[cpu#]	 */
617 618 619
	ldx	r14,r3,r28
	addi	r14,r14,THREAD_SIZE-STACK_FRAME_OVERHEAD
	std	r14,PACAKSAVE(r13)
620

621
	/* Do early setup for that CPU (stab, slb, hash table pointer) */
622
	bl	early_setup_secondary
623

624 625 626 627 628 629
	/*
	 * setup the new stack pointer, but *don't* use this until
	 * translation is on.
	 */
	mr	r1, r14

630
	/* Clear backchain so we get nice backtraces */
631 632 633
	li	r7,0
	mtlr	r7

634 635 636
	/* Mark interrupts soft and hard disabled (they might be enabled
	 * in the PACA when doing hotplug)
	 */
637
	stb	r7,PACASOFTIRQEN(r13)
638 639
	li	r0,PACA_IRQ_HARD_DIS
	stb	r0,PACAIRQHAPPENED(r13)
640

641
	/* enable MMU and jump to start_secondary */
642
	LOAD_REG_ADDR(r3, start_secondary_prolog)
643
	LOAD_REG_IMMEDIATE(r4, MSR_KERNEL)
644

645 646
	mtspr	SPRN_SRR0,r3
	mtspr	SPRN_SRR1,r4
647
	RFI
648 649 650 651
	b	.	/* prevent speculative execution */

/* 
 * Running with relocation on at this point.  All we want to do is
652 653
 * zero the stack back-chain pointer and get the TOC virtual address
 * before going into C code.
654
 */
655
start_secondary_prolog:
656
	ld	r2,PACATOC(r13)
657 658
	li	r3,0
	std	r3,0(r1)		/* Zero the stack frame pointer	*/
659
	bl	start_secondary
660
	b	.
661 662 663 664 665 666 667 668 669
/*
 * Reset stack pointer and call start_secondary
 * to continue with online operation when woken up
 * from cede in cpu offline.
 */
_GLOBAL(start_secondary_resume)
	ld	r1,PACAKSAVE(r13)	/* Reload kernel stack pointer */
	li	r3,0
	std	r3,0(r1)		/* Zero the stack frame pointer	*/
670
	bl	start_secondary
671
	b	.
672 673 674 675 676 677 678
#endif

/*
 * This subroutine clobbers r11 and r12
 */
_GLOBAL(enable_64b_mode)
	mfmsr	r11			/* grab the current MSR */
679 680 681 682
#ifdef CONFIG_PPC_BOOK3E
	oris	r11,r11,0x8000		/* CM bit set, we'll set ICM later */
	mtmsr	r11
#else /* CONFIG_PPC_BOOK3E */
683
	li	r12,(MSR_64BIT | MSR_ISF)@highest
684
	sldi	r12,r12,48
685 686 687
	or	r11,r11,r12
	mtmsrd	r11
	isync
688
#endif
689 690
	blr

691 692 693 694
/*
 * This puts the TOC pointer into r2, offset by 0x8000 (as expected
 * by the toolchain).  It computes the correct value for wherever we
 * are running at the moment, using position-independent code.
695 696 697 698 699 700 701
 *
 * Note: The compiler constructs pointers using offsets from the
 * TOC in -mcmodel=medium mode. After we relocate to 0 but before
 * the MMU is on we need our TOC to be a virtual address otherwise
 * these pointers will be real addresses which may get stored and
 * accessed later with the MMU on. We use tovirt() at the call
 * sites to handle this.
702 703 704 705
 */
_GLOBAL(relative_toc)
	mflr	r0
	bcl	20,31,$+4
706 707 708
0:	mflr	r11
	ld	r2,(p_toc - 0b)(r11)
	add	r2,r2,r11
709 710 711
	mtlr	r0
	blr

A
Anton Blanchard 已提交
712
.balign 8
713 714
p_toc:	.llong	__toc_start + 0x8000 - 0b

715 716 717
/*
 * This is where the main kernel code starts.
 */
718
_INIT_STATIC(start_here_multiplatform)
719
	/* set up the TOC */
720
	bl      relative_toc
721
	tovirt(r2,r2)
722 723 724 725 726 727

	/* Clear out the BSS. It may have been done in prom_init,
	 * already but that's irrelevant since prom_init will soon
	 * be detached from the kernel completely. Besides, we need
	 * to clear it now for kexec-style entry.
	 */
728 729
	LOAD_REG_ADDR(r11,__bss_stop)
	LOAD_REG_ADDR(r8,__bss_start)
730 731
	sub	r11,r11,r8		/* bss size			*/
	addi	r11,r11,7		/* round up to an even double word */
732
	srdi.	r11,r11,3		/* shift right by 3		*/
733 734 735 736 737 738 739 740
	beq	4f
	addi	r8,r8,-8
	li	r0,0
	mtctr	r11			/* zero this many doublewords	*/
3:	stdu	r0,8(r8)
	bdnz	3b
4:

741 742
#ifdef CONFIG_PPC_EARLY_DEBUG_OPAL
	/* Setup OPAL entry */
743
	LOAD_REG_ADDR(r11, opal)
744 745 746 747
	std	r28,0(r11);
	std	r29,8(r11);
#endif

748
#ifndef CONFIG_PPC_BOOK3E
749 750 751
	mfmsr	r6
	ori	r6,r6,MSR_RI
	mtmsrd	r6			/* RI on */
752
#endif
753

754 755 756 757 758 759 760
#ifdef CONFIG_RELOCATABLE
	/* Save the physical address we're running at in kernstart_addr */
	LOAD_REG_ADDR(r4, kernstart_addr)
	clrldi	r0,r25,2
	std	r0,0(r4)
#endif

761
	/* The following gets the stack set up with the regs */
762 763 764 765 766
	/* pointing to the real addr of the kernel stack.  This is   */
	/* all done to support the C function call below which sets  */
	/* up the htab.  This is done because we have relocated the  */
	/* kernel but are still running in real mode. */

767
	LOAD_REG_ADDR(r3,init_thread_union)
768

769
	/* set up a stack pointer */
770 771 772 773 774 775 776 777 778
	addi	r1,r3,THREAD_SIZE
	li	r0,0
	stdu	r0,-STACK_FRAME_OVERHEAD(r1)

	/* Do very early kernel initializations, including initial hash table,
	 * stab and slb setup before we turn on relocation.	*/

	/* Restore parameters passed from prom_init/kexec */
	mr	r3,r31
779
	bl	early_setup		/* also sets r13 and SPRG_PACA */
780

781
	LOAD_REG_ADDR(r3, start_here_common)
782
	ld	r4,PACAKMSR(r13)
783 784
	mtspr	SPRN_SRR0,r3
	mtspr	SPRN_SRR1,r4
785
	RFI
786 787 788
	b	.	/* prevent speculative execution */
	
	/* This is where all platforms converge execution */
789 790

start_here_common:
791
	/* relocation is on at this point */
792
	std	r1,PACAKSAVE(r13)
793

794
	/* Load the TOC (virtual address) */
795 796
	ld	r2,PACATOC(r13)

797
	/* Do more system initializations in virtual mode */
798
	bl	setup_system
799

800 801 802 803 804 805 806
	/* Mark interrupts soft and hard disabled (they might be enabled
	 * in the PACA when doing hotplug)
	 */
	li	r0,0
	stb	r0,PACASOFTIRQEN(r13)
	li	r0,PACA_IRQ_HARD_DIS
	stb	r0,PACAIRQHAPPENED(r13)
807

808
	/* Generic kernel entry */
809
	bl	start_kernel
810

811 812
	/* Not reached */
	BUG_OPCODE
813 814 815 816 817 818 819 820 821 822 823 824 825 826 827

/*
 * We put a few things here that have to be page-aligned.
 * This stuff goes at the beginning of the bss, which is page-aligned.
 */
	.section ".bss"

	.align	PAGE_SHIFT

	.globl	empty_zero_page
empty_zero_page:
	.space	PAGE_SIZE

	.globl	swapper_pg_dir
swapper_pg_dir:
828
	.space	PGD_TABLE_SIZE