ahci.c 51.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *  ahci.c - AHCI SATA support
 *
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
 *  Maintained by:  Jeff Garzik <jgarzik@pobox.com>
 *    		    Please ALWAYS copy linux-ide@vger.kernel.org
 *		    on emails.
 *
 *  Copyright 2004-2005 Red Hat, Inc.
 *
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 2, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with this program; see the file COPYING.  If not, write to
 *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
 *
 *
 * libata documentation is available via 'make {ps|pdf}docs',
 * as Documentation/DocBook/libata.*
 *
 * AHCI hardware documentation:
L
Linus Torvalds 已提交
30
 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
31
 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
L
Linus Torvalds 已提交
32 33 34 35 36 37 38 39 40 41
 *
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
42
#include <linux/dma-mapping.h>
43
#include <linux/device.h>
L
Linus Torvalds 已提交
44
#include <scsi/scsi_host.h>
45
#include <scsi/scsi_cmnd.h>
L
Linus Torvalds 已提交
46 47 48
#include <linux/libata.h>

#define DRV_NAME	"ahci"
49
#define DRV_VERSION	"2.3"
L
Linus Torvalds 已提交
50 51 52 53


enum {
	AHCI_PCI_BAR		= 5,
54
	AHCI_MAX_PORTS		= 32,
L
Linus Torvalds 已提交
55 56
	AHCI_MAX_SG		= 168, /* hardware max is 64K */
	AHCI_DMA_BOUNDARY	= 0xffffffff,
57
	AHCI_USE_CLUSTERING	= 1,
T
Tejun Heo 已提交
58
	AHCI_MAX_CMDS		= 32,
59
	AHCI_CMD_SZ		= 32,
T
Tejun Heo 已提交
60
	AHCI_CMD_SLOT_SZ	= AHCI_MAX_CMDS * AHCI_CMD_SZ,
L
Linus Torvalds 已提交
61
	AHCI_RX_FIS_SZ		= 256,
62
	AHCI_CMD_TBL_CDB	= 0x40,
63 64 65 66
	AHCI_CMD_TBL_HDR_SZ	= 0x80,
	AHCI_CMD_TBL_SZ		= AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
	AHCI_CMD_TBL_AR_SZ	= AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
	AHCI_PORT_PRIV_DMA_SZ	= AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
L
Linus Torvalds 已提交
67 68 69 70
				  AHCI_RX_FIS_SZ,
	AHCI_IRQ_ON_SG		= (1 << 31),
	AHCI_CMD_ATAPI		= (1 << 5),
	AHCI_CMD_WRITE		= (1 << 6),
71
	AHCI_CMD_PREFETCH	= (1 << 7),
T
Tejun Heo 已提交
72 73
	AHCI_CMD_RESET		= (1 << 8),
	AHCI_CMD_CLR_BUSY	= (1 << 10),
L
Linus Torvalds 已提交
74 75

	RX_FIS_D2H_REG		= 0x40,	/* offset of D2H Register FIS data */
76
	RX_FIS_SDB		= 0x58, /* offset of SDB FIS data */
T
Tejun Heo 已提交
77
	RX_FIS_UNK		= 0x60, /* offset of Unknown FIS data */
L
Linus Torvalds 已提交
78 79

	board_ahci		= 0,
80 81 82
	board_ahci_pi		= 1,
	board_ahci_vt8251	= 2,
	board_ahci_ign_iferr	= 3,
83
	board_ahci_sb600	= 4,
84
	board_ahci_mv		= 5,
L
Linus Torvalds 已提交
85 86 87 88 89 90 91 92 93 94 95 96 97 98

	/* global controller registers */
	HOST_CAP		= 0x00, /* host capabilities */
	HOST_CTL		= 0x04, /* global host control */
	HOST_IRQ_STAT		= 0x08, /* interrupt status */
	HOST_PORTS_IMPL		= 0x0c, /* bitmap of implemented ports */
	HOST_VERSION		= 0x10, /* AHCI spec. version compliancy */

	/* HOST_CTL bits */
	HOST_RESET		= (1 << 0),  /* reset controller; self-clear */
	HOST_IRQ_EN		= (1 << 1),  /* global IRQ enable */
	HOST_AHCI_EN		= (1 << 31), /* AHCI enabled */

	/* HOST_CAP bits */
99
	HOST_CAP_SSC		= (1 << 14), /* Slumber capable */
T
Tejun Heo 已提交
100
	HOST_CAP_CLO		= (1 << 24), /* Command List Override support */
101
	HOST_CAP_SSS		= (1 << 27), /* Staggered Spin-up */
T
Tejun Heo 已提交
102
	HOST_CAP_SNTF		= (1 << 29), /* SNotification register */
103
	HOST_CAP_NCQ		= (1 << 30), /* Native Command Queueing */
104
	HOST_CAP_64		= (1 << 31), /* PCI DAC (64-bit DMA) support */
L
Linus Torvalds 已提交
105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120

	/* registers for each SATA port */
	PORT_LST_ADDR		= 0x00, /* command list DMA addr */
	PORT_LST_ADDR_HI	= 0x04, /* command list DMA addr hi */
	PORT_FIS_ADDR		= 0x08, /* FIS rx buf addr */
	PORT_FIS_ADDR_HI	= 0x0c, /* FIS rx buf addr hi */
	PORT_IRQ_STAT		= 0x10, /* interrupt status */
	PORT_IRQ_MASK		= 0x14, /* interrupt enable/disable mask */
	PORT_CMD		= 0x18, /* port command */
	PORT_TFDATA		= 0x20,	/* taskfile data */
	PORT_SIG		= 0x24,	/* device TF signature */
	PORT_CMD_ISSUE		= 0x38, /* command issue */
	PORT_SCR_STAT		= 0x28, /* SATA phy register: SStatus */
	PORT_SCR_CTL		= 0x2c, /* SATA phy register: SControl */
	PORT_SCR_ERR		= 0x30, /* SATA phy register: SError */
	PORT_SCR_ACT		= 0x34, /* SATA phy register: SActive */
T
Tejun Heo 已提交
121
	PORT_SCR_NTF		= 0x3c, /* SATA phy register: SNotification */
L
Linus Torvalds 已提交
122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142

	/* PORT_IRQ_{STAT,MASK} bits */
	PORT_IRQ_COLD_PRES	= (1 << 31), /* cold presence detect */
	PORT_IRQ_TF_ERR		= (1 << 30), /* task file error */
	PORT_IRQ_HBUS_ERR	= (1 << 29), /* host bus fatal error */
	PORT_IRQ_HBUS_DATA_ERR	= (1 << 28), /* host bus data error */
	PORT_IRQ_IF_ERR		= (1 << 27), /* interface fatal error */
	PORT_IRQ_IF_NONFATAL	= (1 << 26), /* interface non-fatal error */
	PORT_IRQ_OVERFLOW	= (1 << 24), /* xfer exhausted available S/G */
	PORT_IRQ_BAD_PMP	= (1 << 23), /* incorrect port multiplier */

	PORT_IRQ_PHYRDY		= (1 << 22), /* PhyRdy changed */
	PORT_IRQ_DEV_ILCK	= (1 << 7), /* device interlock */
	PORT_IRQ_CONNECT	= (1 << 6), /* port connect change status */
	PORT_IRQ_SG_DONE	= (1 << 5), /* descriptor processed */
	PORT_IRQ_UNK_FIS	= (1 << 4), /* unknown FIS rx'd */
	PORT_IRQ_SDB_FIS	= (1 << 3), /* Set Device Bits FIS rx'd */
	PORT_IRQ_DMAS_FIS	= (1 << 2), /* DMA Setup FIS rx'd */
	PORT_IRQ_PIOS_FIS	= (1 << 1), /* PIO Setup FIS rx'd */
	PORT_IRQ_D2H_REG_FIS	= (1 << 0), /* D2H Register FIS rx'd */

T
Tejun Heo 已提交
143 144 145
	PORT_IRQ_FREEZE		= PORT_IRQ_HBUS_ERR |
				  PORT_IRQ_IF_ERR |
				  PORT_IRQ_CONNECT |
146
				  PORT_IRQ_PHYRDY |
T
Tejun Heo 已提交
147 148 149 150 151 152 153
				  PORT_IRQ_UNK_FIS,
	PORT_IRQ_ERROR		= PORT_IRQ_FREEZE |
				  PORT_IRQ_TF_ERR |
				  PORT_IRQ_HBUS_DATA_ERR,
	DEF_PORT_IRQ		= PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
				  PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
				  PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
L
Linus Torvalds 已提交
154 155

	/* PORT_CMD bits */
156
	PORT_CMD_ATAPI		= (1 << 24), /* Device is ATAPI */
L
Linus Torvalds 已提交
157 158 159
	PORT_CMD_LIST_ON	= (1 << 15), /* cmd list DMA engine running */
	PORT_CMD_FIS_ON		= (1 << 14), /* FIS DMA engine running */
	PORT_CMD_FIS_RX		= (1 << 4), /* Enable FIS receive DMA engine */
T
Tejun Heo 已提交
160
	PORT_CMD_CLO		= (1 << 3), /* Command list override */
L
Linus Torvalds 已提交
161 162 163 164
	PORT_CMD_POWER_ON	= (1 << 2), /* Power up device */
	PORT_CMD_SPIN_UP	= (1 << 1), /* Spin up device */
	PORT_CMD_START		= (1 << 0), /* Enable port DMA engine */

165
	PORT_CMD_ICC_MASK	= (0xf << 28), /* i/f ICC state mask */
L
Linus Torvalds 已提交
166 167 168
	PORT_CMD_ICC_ACTIVE	= (0x1 << 28), /* Put i/f in active state */
	PORT_CMD_ICC_PARTIAL	= (0x2 << 28), /* Put i/f in partial state */
	PORT_CMD_ICC_SLUMBER	= (0x6 << 28), /* Put i/f in slumber state */
169

170
	/* ap->flags bits */
171 172
	AHCI_FLAG_NO_NCQ		= (1 << 24),
	AHCI_FLAG_IGN_IRQ_IF_ERR	= (1 << 25), /* ignore IRQ_IF_ERR */
173
	AHCI_FLAG_HONOR_PI		= (1 << 26), /* honor PORTS_IMPL */
174
	AHCI_FLAG_IGN_SERR_INTERNAL	= (1 << 27), /* ignore SERR_INTERNAL */
T
Tejun Heo 已提交
175
	AHCI_FLAG_32BIT_ONLY		= (1 << 28), /* force 32bit */
176 177
	AHCI_FLAG_MV_PATA		= (1 << 29), /* PATA port */
	AHCI_FLAG_NO_MSI		= (1 << 30), /* no PCI MSI */
178
	AHCI_FLAG_NO_HOTPLUG		= (1 << 31), /* ignore PxSERR.DIAG.N */
T
Tejun Heo 已提交
179 180 181

	AHCI_FLAG_COMMON		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
					  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
182
					  ATA_FLAG_ACPI_SATA,
183
	AHCI_LFLAG_COMMON		= ATA_LFLAG_SKIP_D2H_BSY,
L
Linus Torvalds 已提交
184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201
};

struct ahci_cmd_hdr {
	u32			opts;
	u32			status;
	u32			tbl_addr;
	u32			tbl_addr_hi;
	u32			reserved[4];
};

struct ahci_sg {
	u32			addr;
	u32			addr_hi;
	u32			reserved;
	u32			flags_size;
};

struct ahci_host_priv {
202 203 204 205
	u32			cap;		/* cap to use */
	u32			port_map;	/* port map to use */
	u32			saved_cap;	/* saved initial cap */
	u32			saved_port_map;	/* saved initial port_map */
L
Linus Torvalds 已提交
206 207 208 209 210 211 212 213 214
};

struct ahci_port_priv {
	struct ahci_cmd_hdr	*cmd_slot;
	dma_addr_t		cmd_slot_dma;
	void			*cmd_tbl;
	dma_addr_t		cmd_tbl_dma;
	void			*rx_fis;
	dma_addr_t		rx_fis_dma;
215 216 217
	/* for NCQ spurious interrupt analysis */
	unsigned int		ncq_saw_d2h:1;
	unsigned int		ncq_saw_dmas:1;
218
	unsigned int		ncq_saw_sdb:1;
219
	u32 			intr_mask;	/* interrupts to enable */
L
Linus Torvalds 已提交
220 221
};

222 223
static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
L
Linus Torvalds 已提交
224
static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
225
static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
L
Linus Torvalds 已提交
226 227 228 229 230 231
static void ahci_irq_clear(struct ata_port *ap);
static int ahci_port_start(struct ata_port *ap);
static void ahci_port_stop(struct ata_port *ap);
static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
static void ahci_qc_prep(struct ata_queued_cmd *qc);
static u8 ahci_check_status(struct ata_port *ap);
T
Tejun Heo 已提交
232 233 234
static void ahci_freeze(struct ata_port *ap);
static void ahci_thaw(struct ata_port *ap);
static void ahci_error_handler(struct ata_port *ap);
235
static void ahci_vt8251_error_handler(struct ata_port *ap);
T
Tejun Heo 已提交
236
static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
237
static int ahci_port_resume(struct ata_port *ap);
238 239 240
static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl);
static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
			       u32 opts);
241
#ifdef CONFIG_PM
242 243 244
static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
static int ahci_pci_device_resume(struct pci_dev *pdev);
245
#endif
L
Linus Torvalds 已提交
246

247
static struct scsi_host_template ahci_sht = {
L
Linus Torvalds 已提交
248 249 250 251
	.module			= THIS_MODULE,
	.name			= DRV_NAME,
	.ioctl			= ata_scsi_ioctl,
	.queuecommand		= ata_scsi_queuecmd,
T
Tejun Heo 已提交
252 253
	.change_queue_depth	= ata_scsi_change_queue_depth,
	.can_queue		= AHCI_MAX_CMDS - 1,
L
Linus Torvalds 已提交
254 255 256 257 258 259 260 261
	.this_id		= ATA_SHT_THIS_ID,
	.sg_tablesize		= AHCI_MAX_SG,
	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
	.emulated		= ATA_SHT_EMULATED,
	.use_clustering		= AHCI_USE_CLUSTERING,
	.proc_name		= DRV_NAME,
	.dma_boundary		= AHCI_DMA_BOUNDARY,
	.slave_configure	= ata_scsi_slave_config,
T
Tejun Heo 已提交
262
	.slave_destroy		= ata_scsi_slave_destroy,
L
Linus Torvalds 已提交
263 264 265
	.bios_param		= ata_std_bios_param,
};

J
Jeff Garzik 已提交
266
static const struct ata_port_operations ahci_ops = {
L
Linus Torvalds 已提交
267 268 269 270 271 272 273 274 275 276 277 278
	.port_disable		= ata_port_disable,

	.check_status		= ahci_check_status,
	.check_altstatus	= ahci_check_status,
	.dev_select		= ata_noop_dev_select,

	.tf_read		= ahci_tf_read,

	.qc_prep		= ahci_qc_prep,
	.qc_issue		= ahci_qc_issue,

	.irq_clear		= ahci_irq_clear,
279 280
	.irq_on			= ata_dummy_irq_on,
	.irq_ack		= ata_dummy_irq_ack,
L
Linus Torvalds 已提交
281 282 283 284

	.scr_read		= ahci_scr_read,
	.scr_write		= ahci_scr_write,

T
Tejun Heo 已提交
285 286 287 288 289 290
	.freeze			= ahci_freeze,
	.thaw			= ahci_thaw,

	.error_handler		= ahci_error_handler,
	.post_internal_cmd	= ahci_post_internal_cmd,

291
#ifdef CONFIG_PM
292 293
	.port_suspend		= ahci_port_suspend,
	.port_resume		= ahci_port_resume,
294
#endif
295

L
Linus Torvalds 已提交
296 297 298 299
	.port_start		= ahci_port_start,
	.port_stop		= ahci_port_stop,
};

300 301 302 303 304 305 306 307 308 309 310 311 312
static const struct ata_port_operations ahci_vt8251_ops = {
	.port_disable		= ata_port_disable,

	.check_status		= ahci_check_status,
	.check_altstatus	= ahci_check_status,
	.dev_select		= ata_noop_dev_select,

	.tf_read		= ahci_tf_read,

	.qc_prep		= ahci_qc_prep,
	.qc_issue		= ahci_qc_issue,

	.irq_clear		= ahci_irq_clear,
313 314
	.irq_on			= ata_dummy_irq_on,
	.irq_ack		= ata_dummy_irq_ack,
315 316 317 318 319 320 321 322 323 324

	.scr_read		= ahci_scr_read,
	.scr_write		= ahci_scr_write,

	.freeze			= ahci_freeze,
	.thaw			= ahci_thaw,

	.error_handler		= ahci_vt8251_error_handler,
	.post_internal_cmd	= ahci_post_internal_cmd,

325
#ifdef CONFIG_PM
326 327
	.port_suspend		= ahci_port_suspend,
	.port_resume		= ahci_port_resume,
328
#endif
329 330 331 332 333

	.port_start		= ahci_port_start,
	.port_stop		= ahci_port_stop,
};

334
static const struct ata_port_info ahci_port_info[] = {
L
Linus Torvalds 已提交
335 336
	/* board_ahci */
	{
T
Tejun Heo 已提交
337
		.flags		= AHCI_FLAG_COMMON,
338
		.link_flags	= AHCI_LFLAG_COMMON,
339
		.pio_mask	= 0x1f, /* pio0-4 */
340
		.udma_mask	= ATA_UDMA6,
L
Linus Torvalds 已提交
341 342
		.port_ops	= &ahci_ops,
	},
343 344
	/* board_ahci_pi */
	{
T
Tejun Heo 已提交
345
		.flags		= AHCI_FLAG_COMMON | AHCI_FLAG_HONOR_PI,
346
		.link_flags	= AHCI_LFLAG_COMMON,
347
		.pio_mask	= 0x1f, /* pio0-4 */
348
		.udma_mask	= ATA_UDMA6,
349 350
		.port_ops	= &ahci_ops,
	},
351 352
	/* board_ahci_vt8251 */
	{
353 354
		.flags		= AHCI_FLAG_COMMON | AHCI_FLAG_NO_NCQ,
		.link_flags	= AHCI_LFLAG_COMMON | ATA_LFLAG_HRST_TO_RESUME,
355
		.pio_mask	= 0x1f, /* pio0-4 */
356
		.udma_mask	= ATA_UDMA6,
357
		.port_ops	= &ahci_vt8251_ops,
358
	},
359 360
	/* board_ahci_ign_iferr */
	{
T
Tejun Heo 已提交
361
		.flags		= AHCI_FLAG_COMMON | AHCI_FLAG_IGN_IRQ_IF_ERR,
362
		.link_flags	= AHCI_LFLAG_COMMON,
363
		.pio_mask	= 0x1f, /* pio0-4 */
364
		.udma_mask	= ATA_UDMA6,
365 366
		.port_ops	= &ahci_ops,
	},
367 368
	/* board_ahci_sb600 */
	{
T
Tejun Heo 已提交
369
		.flags		= AHCI_FLAG_COMMON |
T
Tejun Heo 已提交
370 371
				  AHCI_FLAG_IGN_SERR_INTERNAL |
				  AHCI_FLAG_32BIT_ONLY,
372
		.link_flags	= AHCI_LFLAG_COMMON,
373
		.pio_mask	= 0x1f, /* pio0-4 */
374
		.udma_mask	= ATA_UDMA6,
375 376
		.port_ops	= &ahci_ops,
	},
377 378 379 380 381
	/* board_ahci_mv */
	{
		.sht		= &ahci_sht,
		.flags		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
				  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
382 383 384
				  AHCI_FLAG_HONOR_PI | AHCI_FLAG_NO_NCQ |
				  AHCI_FLAG_NO_MSI | AHCI_FLAG_MV_PATA,
		.link_flags	= AHCI_LFLAG_COMMON,
385 386 387 388
		.pio_mask	= 0x1f, /* pio0-4 */
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &ahci_ops,
	},
L
Linus Torvalds 已提交
389 390
};

391
static const struct pci_device_id ahci_pci_tbl[] = {
J
Jeff Garzik 已提交
392
	/* Intel */
393 394 395 396 397
	{ PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
	{ PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
	{ PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
	{ PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
	{ PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
398
	{ PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
399 400 401 402
	{ PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
	{ PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
	{ PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
	{ PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
403 404 405 406 407 408 409 410 411 412 413 414 415
	{ PCI_VDEVICE(INTEL, 0x2821), board_ahci_pi }, /* ICH8 */
	{ PCI_VDEVICE(INTEL, 0x2822), board_ahci_pi }, /* ICH8 */
	{ PCI_VDEVICE(INTEL, 0x2824), board_ahci_pi }, /* ICH8 */
	{ PCI_VDEVICE(INTEL, 0x2829), board_ahci_pi }, /* ICH8M */
	{ PCI_VDEVICE(INTEL, 0x282a), board_ahci_pi }, /* ICH8M */
	{ PCI_VDEVICE(INTEL, 0x2922), board_ahci_pi }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2923), board_ahci_pi }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2924), board_ahci_pi }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2925), board_ahci_pi }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2927), board_ahci_pi }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2929), board_ahci_pi }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292a), board_ahci_pi }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292b), board_ahci_pi }, /* ICH9M */
416
	{ PCI_VDEVICE(INTEL, 0x292c), board_ahci_pi }, /* ICH9M */
417 418 419
	{ PCI_VDEVICE(INTEL, 0x292f), board_ahci_pi }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x294d), board_ahci_pi }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x294e), board_ahci_pi }, /* ICH9M */
J
Jeff Garzik 已提交
420

421 422 423
	/* JMicron 360/1/3/5/6, match class to avoid IDE function */
	{ PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
	  PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
J
Jeff Garzik 已提交
424 425

	/* ATI */
426
	{ PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
H
henry su 已提交
427 428 429 430 431 432
	{ PCI_VDEVICE(ATI, 0x4390), board_ahci_sb600 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4391), board_ahci_sb600 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4392), board_ahci_sb600 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4393), board_ahci_sb600 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4394), board_ahci_sb600 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4395), board_ahci_sb600 }, /* ATI SB700/800 */
J
Jeff Garzik 已提交
433 434

	/* VIA */
435
	{ PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
T
Tejun Heo 已提交
436
	{ PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
J
Jeff Garzik 已提交
437 438

	/* NVIDIA */
439 440 441 442
	{ PCI_VDEVICE(NVIDIA, 0x044c), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x044d), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x044e), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x044f), board_ahci },		/* MCP65 */
443 444 445 446 447 448 449 450
	{ PCI_VDEVICE(NVIDIA, 0x045c), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045d), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045e), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045f), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x0550), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0551), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0552), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0553), board_ahci },		/* MCP67 */
451 452 453 454 455 456 457 458
	{ PCI_VDEVICE(NVIDIA, 0x0554), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0555), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0556), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0557), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0558), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0559), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x055a), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x055b), board_ahci },		/* MCP67 */
459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482
	{ PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci },		/* MCP77 */
J
Jeff Garzik 已提交
483

J
Jeff Garzik 已提交
484
	/* SiS */
485 486 487
	{ PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
	{ PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
	{ PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
J
Jeff Garzik 已提交
488

489 490 491
	/* Marvell */
	{ PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv },	/* 6145 */

492 493
	/* Generic, PCI class code for AHCI */
	{ PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
494
	  PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
495

L
Linus Torvalds 已提交
496 497 498 499 500 501 502 503
	{ }	/* terminate list */
};


static struct pci_driver ahci_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= ahci_pci_tbl,
	.probe			= ahci_init_one,
504
	.remove			= ata_pci_remove_one,
505
#ifdef CONFIG_PM
506 507
	.suspend		= ahci_pci_device_suspend,
	.resume			= ahci_pci_device_resume,
508
#endif
L
Linus Torvalds 已提交
509 510 511
};


512 513 514 515 516
static inline int ahci_nr_ports(u32 cap)
{
	return (cap & 0x1f) + 1;
}

517 518
static inline void __iomem *__ahci_port_base(struct ata_host *host,
					     unsigned int port_no)
L
Linus Torvalds 已提交
519
{
520
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
521

522 523 524 525 526 527
	return mmio + 0x100 + (port_no * 0x80);
}

static inline void __iomem *ahci_port_base(struct ata_port *ap)
{
	return __ahci_port_base(ap->host, ap->port_no);
L
Linus Torvalds 已提交
528 529
}

530 531
/**
 *	ahci_save_initial_config - Save and fixup initial config values
532 533 534
 *	@pdev: target PCI device
 *	@pi: associated ATA port info
 *	@hpriv: host private area to store config values
535 536 537 538 539 540 541 542 543 544 545
 *
 *	Some registers containing configuration info might be setup by
 *	BIOS and might be cleared on reset.  This function saves the
 *	initial values of those registers into @hpriv such that they
 *	can be restored after controller reset.
 *
 *	If inconsistent, config values are fixed up by this function.
 *
 *	LOCKING:
 *	None.
 */
546 547 548
static void ahci_save_initial_config(struct pci_dev *pdev,
				     const struct ata_port_info *pi,
				     struct ahci_host_priv *hpriv)
549
{
550
	void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
551
	u32 cap, port_map;
552
	int i;
553 554 555 556 557 558 559

	/* Values prefixed with saved_ are written back to host after
	 * reset.  Values without are used for driver operation.
	 */
	hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
	hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);

560
	/* some chips have errata preventing 64bit use */
T
Tejun Heo 已提交
561 562 563 564 565 566
	if ((cap & HOST_CAP_64) && (pi->flags & AHCI_FLAG_32BIT_ONLY)) {
		dev_printk(KERN_INFO, &pdev->dev,
			   "controller can't do 64bit DMA, forcing 32bit\n");
		cap &= ~HOST_CAP_64;
	}

567 568 569 570 571 572
	if ((cap & HOST_CAP_NCQ) && (pi->flags & AHCI_FLAG_NO_NCQ)) {
		dev_printk(KERN_INFO, &pdev->dev,
			   "controller can't do NCQ, turning off CAP_NCQ\n");
		cap &= ~HOST_CAP_NCQ;
	}

573 574
	/* fixup zero port_map */
	if (!port_map) {
T
Tejun Heo 已提交
575
		port_map = (1 << ahci_nr_ports(cap)) - 1;
576
		dev_printk(KERN_WARNING, &pdev->dev,
577 578 579 580 581 582
			   "PORTS_IMPL is zero, forcing 0x%x\n", port_map);

		/* write the fixed up value to the PI register */
		hpriv->saved_port_map = port_map;
	}

583 584 585 586 587 588 589 590 591 592 593 594 595 596
	/*
	 * Temporary Marvell 6145 hack: PATA port presence
	 * is asserted through the standard AHCI port
	 * presence register, as bit 4 (counting from 0)
	 */
	if (pi->flags & AHCI_FLAG_MV_PATA) {
		dev_printk(KERN_ERR, &pdev->dev,
			   "MV_AHCI HACK: port_map %x -> %x\n",
			   hpriv->port_map,
			   hpriv->port_map & 0xf);

		port_map &= 0xf;
	}

597
	/* cross check port_map and cap.n_ports */
598
	if (pi->flags & AHCI_FLAG_HONOR_PI) {
599 600 601 602 603 604 605 606 607 608 609 610 611 612
		u32 tmp_port_map = port_map;
		int n_ports = ahci_nr_ports(cap);

		for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
			if (tmp_port_map & (1 << i)) {
				n_ports--;
				tmp_port_map &= ~(1 << i);
			}
		}

		/* Whine if inconsistent.  No need to update cap.
		 * port_map is used to determine number of ports.
		 */
		if (n_ports || tmp_port_map)
613
			dev_printk(KERN_WARNING, &pdev->dev,
614 615 616 617 618 619 620 621
				   "nr_ports (%u) and implemented port map "
				   "(0x%x) don't match\n",
				   ahci_nr_ports(cap), port_map);
	} else {
		/* fabricate port_map from cap.nr_ports */
		port_map = (1 << ahci_nr_ports(cap)) - 1;
	}

622 623 624 625 626 627 628
	/* record values to use during operation */
	hpriv->cap = cap;
	hpriv->port_map = port_map;
}

/**
 *	ahci_restore_initial_config - Restore initial config
629
 *	@host: target ATA host
630 631 632 633 634 635
 *
 *	Restore initial config stored by ahci_save_initial_config().
 *
 *	LOCKING:
 *	None.
 */
636
static void ahci_restore_initial_config(struct ata_host *host)
637
{
638 639 640
	struct ahci_host_priv *hpriv = host->private_data;
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];

641 642 643 644 645
	writel(hpriv->saved_cap, mmio + HOST_CAP);
	writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
	(void) readl(mmio + HOST_PORTS_IMPL);	/* flush */
}

T
Tejun Heo 已提交
646
static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
L
Linus Torvalds 已提交
647
{
T
Tejun Heo 已提交
648 649 650 651 652 653 654 655
	static const int offset[] = {
		[SCR_STATUS]		= PORT_SCR_STAT,
		[SCR_CONTROL]		= PORT_SCR_CTL,
		[SCR_ERROR]		= PORT_SCR_ERR,
		[SCR_ACTIVE]		= PORT_SCR_ACT,
		[SCR_NOTIFICATION]	= PORT_SCR_NTF,
	};
	struct ahci_host_priv *hpriv = ap->host->private_data;
L
Linus Torvalds 已提交
656

T
Tejun Heo 已提交
657 658 659
	if (sc_reg < ARRAY_SIZE(offset) &&
	    (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
		return offset[sc_reg];
660
	return 0;
L
Linus Torvalds 已提交
661 662
}

T
Tejun Heo 已提交
663
static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
L
Linus Torvalds 已提交
664
{
T
Tejun Heo 已提交
665 666 667 668 669 670
	void __iomem *port_mmio = ahci_port_base(ap);
	int offset = ahci_scr_offset(ap, sc_reg);

	if (offset) {
		*val = readl(port_mmio + offset);
		return 0;
L
Linus Torvalds 已提交
671
	}
T
Tejun Heo 已提交
672 673
	return -EINVAL;
}
L
Linus Torvalds 已提交
674

T
Tejun Heo 已提交
675 676 677 678 679 680 681 682 683 684
static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
{
	void __iomem *port_mmio = ahci_port_base(ap);
	int offset = ahci_scr_offset(ap, sc_reg);

	if (offset) {
		writel(val, port_mmio + offset);
		return 0;
	}
	return -EINVAL;
L
Linus Torvalds 已提交
685 686
}

687
static void ahci_start_engine(struct ata_port *ap)
688
{
689
	void __iomem *port_mmio = ahci_port_base(ap);
690 691
	u32 tmp;

692
	/* start DMA */
693
	tmp = readl(port_mmio + PORT_CMD);
694 695 696 697 698
	tmp |= PORT_CMD_START;
	writel(tmp, port_mmio + PORT_CMD);
	readl(port_mmio + PORT_CMD); /* flush */
}

699
static int ahci_stop_engine(struct ata_port *ap)
700
{
701
	void __iomem *port_mmio = ahci_port_base(ap);
702 703 704 705
	u32 tmp;

	tmp = readl(port_mmio + PORT_CMD);

706
	/* check if the HBA is idle */
707 708 709
	if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
		return 0;

710
	/* setting HBA to idle */
711 712 713
	tmp &= ~PORT_CMD_START;
	writel(tmp, port_mmio + PORT_CMD);

714
	/* wait for engine to stop. This could be as long as 500 msec */
715 716
	tmp = ata_wait_register(port_mmio + PORT_CMD,
			        PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
717
	if (tmp & PORT_CMD_LIST_ON)
718 719 720 721 722
		return -EIO;

	return 0;
}

723
static void ahci_start_fis_rx(struct ata_port *ap)
724
{
725 726 727
	void __iomem *port_mmio = ahci_port_base(ap);
	struct ahci_host_priv *hpriv = ap->host->private_data;
	struct ahci_port_priv *pp = ap->private_data;
728 729 730
	u32 tmp;

	/* set FIS registers */
731 732 733 734
	if (hpriv->cap & HOST_CAP_64)
		writel((pp->cmd_slot_dma >> 16) >> 16,
		       port_mmio + PORT_LST_ADDR_HI);
	writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
735

736 737 738 739
	if (hpriv->cap & HOST_CAP_64)
		writel((pp->rx_fis_dma >> 16) >> 16,
		       port_mmio + PORT_FIS_ADDR_HI);
	writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
740 741 742 743 744 745 746 747 748 749

	/* enable FIS reception */
	tmp = readl(port_mmio + PORT_CMD);
	tmp |= PORT_CMD_FIS_RX;
	writel(tmp, port_mmio + PORT_CMD);

	/* flush */
	readl(port_mmio + PORT_CMD);
}

750
static int ahci_stop_fis_rx(struct ata_port *ap)
751
{
752
	void __iomem *port_mmio = ahci_port_base(ap);
753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768
	u32 tmp;

	/* disable FIS reception */
	tmp = readl(port_mmio + PORT_CMD);
	tmp &= ~PORT_CMD_FIS_RX;
	writel(tmp, port_mmio + PORT_CMD);

	/* wait for completion, spec says 500ms, give it 1000 */
	tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
				PORT_CMD_FIS_ON, 10, 1000);
	if (tmp & PORT_CMD_FIS_ON)
		return -EBUSY;

	return 0;
}

769
static void ahci_power_up(struct ata_port *ap)
770
{
771 772
	struct ahci_host_priv *hpriv = ap->host->private_data;
	void __iomem *port_mmio = ahci_port_base(ap);
773 774 775 776 777
	u32 cmd;

	cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;

	/* spin up device */
778
	if (hpriv->cap & HOST_CAP_SSS) {
779 780 781 782 783 784 785 786
		cmd |= PORT_CMD_SPIN_UP;
		writel(cmd, port_mmio + PORT_CMD);
	}

	/* wake up link */
	writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
}

787
#ifdef CONFIG_PM
788
static void ahci_power_down(struct ata_port *ap)
789
{
790 791
	struct ahci_host_priv *hpriv = ap->host->private_data;
	void __iomem *port_mmio = ahci_port_base(ap);
792 793
	u32 cmd, scontrol;

794
	if (!(hpriv->cap & HOST_CAP_SSS))
795
		return;
796

797 798 799 800
	/* put device into listen mode, first set PxSCTL.DET to 0 */
	scontrol = readl(port_mmio + PORT_SCR_CTL);
	scontrol &= ~0xf;
	writel(scontrol, port_mmio + PORT_SCR_CTL);
801

802 803 804 805
	/* then set PxCMD.SUD to 0 */
	cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
	cmd &= ~PORT_CMD_SPIN_UP;
	writel(cmd, port_mmio + PORT_CMD);
806
}
807
#endif
808

809
static void ahci_start_port(struct ata_port *ap)
810 811
{
	/* enable FIS reception */
812
	ahci_start_fis_rx(ap);
813 814

	/* enable DMA */
815
	ahci_start_engine(ap);
816 817
}

818
static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
819 820 821 822
{
	int rc;

	/* disable DMA */
823
	rc = ahci_stop_engine(ap);
824 825 826 827 828 829
	if (rc) {
		*emsg = "failed to stop engine";
		return rc;
	}

	/* disable FIS reception */
830
	rc = ahci_stop_fis_rx(ap);
831 832 833 834 835 836 837 838
	if (rc) {
		*emsg = "failed stop FIS RX";
		return rc;
	}

	return 0;
}

839
static int ahci_reset_controller(struct ata_host *host)
840
{
841 842
	struct pci_dev *pdev = to_pci_dev(host->dev);
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
843
	u32 tmp;
844 845 846 847 848 849 850 851 852 853 854 855 856 857 858

	/* global controller reset */
	tmp = readl(mmio + HOST_CTL);
	if ((tmp & HOST_RESET) == 0) {
		writel(tmp | HOST_RESET, mmio + HOST_CTL);
		readl(mmio + HOST_CTL); /* flush */
	}

	/* reset must complete within 1 second, or
	 * the hardware should be considered fried.
	 */
	ssleep(1);

	tmp = readl(mmio + HOST_CTL);
	if (tmp & HOST_RESET) {
859
		dev_printk(KERN_ERR, host->dev,
860 861 862 863
			   "controller reset failed (0x%x)\n", tmp);
		return -EIO;
	}

864
	/* turn on AHCI mode */
865 866
	writel(HOST_AHCI_EN, mmio + HOST_CTL);
	(void) readl(mmio + HOST_CTL);	/* flush */
867

868
	/* some registers might be cleared on reset.  restore initial values */
869
	ahci_restore_initial_config(host);
870 871 872 873 874 875 876 877 878 879 880 881 882

	if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
		u16 tmp16;

		/* configure PCS */
		pci_read_config_word(pdev, 0x92, &tmp16);
		tmp16 |= 0xf;
		pci_write_config_word(pdev, 0x92, tmp16);
	}

	return 0;
}

883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910
static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
			   int port_no, void __iomem *mmio,
			   void __iomem *port_mmio)
{
	const char *emsg = NULL;
	int rc;
	u32 tmp;

	/* make sure port is not active */
	rc = ahci_deinit_port(ap, &emsg);
	if (rc)
		dev_printk(KERN_WARNING, &pdev->dev,
			   "%s (%d)\n", emsg, rc);

	/* clear SError */
	tmp = readl(port_mmio + PORT_SCR_ERR);
	VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
	writel(tmp, port_mmio + PORT_SCR_ERR);

	/* clear port IRQ */
	tmp = readl(port_mmio + PORT_IRQ_STAT);
	VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
	if (tmp)
		writel(tmp, port_mmio + PORT_IRQ_STAT);

	writel(1 << port_no, mmio + HOST_IRQ_STAT);
}

911
static void ahci_init_controller(struct ata_host *host)
912
{
913 914
	struct pci_dev *pdev = to_pci_dev(host->dev);
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
915
	int i;
916
	void __iomem *port_mmio;
917 918
	u32 tmp;

919 920 921 922 923 924 925 926 927 928 929 930
	if (host->ports[0]->flags & AHCI_FLAG_MV_PATA) {
		port_mmio = __ahci_port_base(host, 4);

		writel(0, port_mmio + PORT_IRQ_MASK);

		/* clear port IRQ */
		tmp = readl(port_mmio + PORT_IRQ_STAT);
		VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
		if (tmp)
			writel(tmp, port_mmio + PORT_IRQ_STAT);
	}

931 932
	for (i = 0; i < host->n_ports; i++) {
		struct ata_port *ap = host->ports[i];
933

934
		port_mmio = ahci_port_base(ap);
935
		if (ata_port_is_dummy(ap))
936 937
			continue;

938
		ahci_port_init(pdev, ap, i, mmio, port_mmio);
939 940 941 942 943 944 945 946 947
	}

	tmp = readl(mmio + HOST_CTL);
	VPRINTK("HOST_CTL 0x%x\n", tmp);
	writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
	tmp = readl(mmio + HOST_CTL);
	VPRINTK("HOST_CTL 0x%x\n", tmp);
}

948
static unsigned int ahci_dev_classify(struct ata_port *ap)
L
Linus Torvalds 已提交
949
{
950
	void __iomem *port_mmio = ahci_port_base(ap);
L
Linus Torvalds 已提交
951
	struct ata_taskfile tf;
952 953 954 955 956 957 958 959 960 961 962
	u32 tmp;

	tmp = readl(port_mmio + PORT_SIG);
	tf.lbah		= (tmp >> 24)	& 0xff;
	tf.lbam		= (tmp >> 16)	& 0xff;
	tf.lbal		= (tmp >> 8)	& 0xff;
	tf.nsect	= (tmp)		& 0xff;

	return ata_dev_classify(&tf);
}

T
Tejun Heo 已提交
963 964
static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
			       u32 opts)
965
{
T
Tejun Heo 已提交
966 967 968 969 970 971 972 973
	dma_addr_t cmd_tbl_dma;

	cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;

	pp->cmd_slot[tag].opts = cpu_to_le32(opts);
	pp->cmd_slot[tag].status = 0;
	pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
	pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
974 975
}

976
static int ahci_kick_engine(struct ata_port *ap, int force_restart)
T
Tejun Heo 已提交
977
{
T
Tejun Heo 已提交
978
	void __iomem *port_mmio = ap->ioaddr.cmd_addr;
J
Jeff Garzik 已提交
979
	struct ahci_host_priv *hpriv = ap->host->private_data;
980
	u32 tmp;
981
	int busy, rc;
982

983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002
	/* do we need to kick the port? */
	busy = ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ);
	if (!busy && !force_restart)
		return 0;

	/* stop engine */
	rc = ahci_stop_engine(ap);
	if (rc)
		goto out_restart;

	/* need to do CLO? */
	if (!busy) {
		rc = 0;
		goto out_restart;
	}

	if (!(hpriv->cap & HOST_CAP_CLO)) {
		rc = -EOPNOTSUPP;
		goto out_restart;
	}
1003

1004
	/* perform CLO */
1005 1006 1007 1008
	tmp = readl(port_mmio + PORT_CMD);
	tmp |= PORT_CMD_CLO;
	writel(tmp, port_mmio + PORT_CMD);

1009
	rc = 0;
1010 1011 1012
	tmp = ata_wait_register(port_mmio + PORT_CMD,
				PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
	if (tmp & PORT_CMD_CLO)
1013
		rc = -EIO;
1014

1015 1016 1017 1018
	/* restart engine */
 out_restart:
	ahci_start_engine(ap);
	return rc;
1019 1020
}

1021 1022 1023
static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
				struct ata_taskfile *tf, int is_cmd, u16 flags,
				unsigned long timeout_msec)
1024
{
1025
	const u32 cmd_fis_len = 5; /* five dwords */
T
Tejun Heo 已提交
1026
	struct ahci_port_priv *pp = ap->private_data;
1027
	void __iomem *port_mmio = ahci_port_base(ap);
1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050
	u8 *fis = pp->cmd_tbl;
	u32 tmp;

	/* prep the command */
	ata_tf_to_fis(tf, pmp, is_cmd, fis);
	ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));

	/* issue & wait */
	writel(1, port_mmio + PORT_CMD_ISSUE);

	if (timeout_msec) {
		tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
					1, timeout_msec);
		if (tmp & 0x1) {
			ahci_kick_engine(ap, 1);
			return -EBUSY;
		}
	} else
		readl(port_mmio + PORT_CMD_ISSUE);	/* flush */

	return 0;
}

T
Tejun Heo 已提交
1051
static int ahci_do_softreset(struct ata_link *link, unsigned int *class,
1052
			     int pmp, unsigned long deadline)
1053
{
T
Tejun Heo 已提交
1054
	struct ata_port *ap = link->ap;
T
Tejun Heo 已提交
1055
	const char *reason = NULL;
1056
	unsigned long now, msecs;
T
Tejun Heo 已提交
1057 1058 1059 1060 1061
	struct ata_taskfile tf;
	int rc;

	DPRINTK("ENTER\n");

T
Tejun Heo 已提交
1062
	if (ata_link_offline(link)) {
1063 1064 1065 1066 1067
		DPRINTK("PHY reports no device\n");
		*class = ATA_DEV_NONE;
		return 0;
	}

T
Tejun Heo 已提交
1068
	/* prepare for SRST (AHCI-1.1 10.4.1) */
1069 1070
	rc = ahci_kick_engine(ap, 1);
	if (rc)
T
Tejun Heo 已提交
1071
		ata_link_printk(link, KERN_WARNING,
1072
				"failed to reset engine (errno=%d)", rc);
T
Tejun Heo 已提交
1073

T
Tejun Heo 已提交
1074
	ata_tf_init(link->device, &tf);
T
Tejun Heo 已提交
1075 1076

	/* issue the first D2H Register FIS */
1077 1078 1079 1080 1081
	msecs = 0;
	now = jiffies;
	if (time_after(now, deadline))
		msecs = jiffies_to_msecs(deadline - now);

T
Tejun Heo 已提交
1082
	tf.ctl |= ATA_SRST;
1083
	if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
1084
				 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
T
Tejun Heo 已提交
1085 1086 1087 1088 1089 1090 1091 1092 1093 1094
		rc = -EIO;
		reason = "1st FIS failed";
		goto fail;
	}

	/* spec says at least 5us, but be generous and sleep for 1ms */
	msleep(1);

	/* issue the second D2H Register FIS */
	tf.ctl &= ~ATA_SRST;
1095
	ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
T
Tejun Heo 已提交
1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106

	/* spec mandates ">= 2ms" before checking status.
	 * We wait 150ms, because that was the magic delay used for
	 * ATAPI devices in Hale Landis's ATADRVR, for the period of time
	 * between when the ATA command register is written, and then
	 * status is checked.  Because waiting for "a while" before
	 * checking status is fine, post SRST, we perform this magic
	 * delay here as well.
	 */
	msleep(150);

T
Tejun Heo 已提交
1107 1108 1109 1110 1111
	rc = ata_wait_ready(ap, deadline);
	/* link occupied, -ENODEV too is an error */
	if (rc) {
		reason = "device not ready";
		goto fail;
T
Tejun Heo 已提交
1112
	}
T
Tejun Heo 已提交
1113
	*class = ahci_dev_classify(ap);
T
Tejun Heo 已提交
1114 1115 1116 1117 1118

	DPRINTK("EXIT, class=%u\n", *class);
	return 0;

 fail:
T
Tejun Heo 已提交
1119
	ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
T
Tejun Heo 已提交
1120 1121 1122
	return rc;
}

T
Tejun Heo 已提交
1123
static int ahci_softreset(struct ata_link *link, unsigned int *class,
1124 1125
			  unsigned long deadline)
{
T
Tejun Heo 已提交
1126
	return ahci_do_softreset(link, class, 0, deadline);
1127 1128
}

T
Tejun Heo 已提交
1129
static int ahci_hardreset(struct ata_link *link, unsigned int *class,
1130
			  unsigned long deadline)
1131
{
T
Tejun Heo 已提交
1132
	struct ata_port *ap = link->ap;
1133 1134 1135
	struct ahci_port_priv *pp = ap->private_data;
	u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
	struct ata_taskfile tf;
1136 1137 1138
	int rc;

	DPRINTK("ENTER\n");
L
Linus Torvalds 已提交
1139

1140
	ahci_stop_engine(ap);
1141 1142

	/* clear D2H reception area to properly wait for D2H FIS */
T
Tejun Heo 已提交
1143
	ata_tf_init(link->device, &tf);
1144
	tf.command = 0x80;
1145
	ata_tf_to_fis(&tf, 0, 0, d2h_fis);
1146

T
Tejun Heo 已提交
1147
	rc = sata_std_hardreset(link, class, deadline);
1148

1149
	ahci_start_engine(ap);
L
Linus Torvalds 已提交
1150

T
Tejun Heo 已提交
1151
	if (rc == 0 && ata_link_online(link))
1152 1153 1154
		*class = ahci_dev_classify(ap);
	if (*class == ATA_DEV_UNKNOWN)
		*class = ATA_DEV_NONE;
L
Linus Torvalds 已提交
1155

1156 1157 1158 1159
	DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
	return rc;
}

T
Tejun Heo 已提交
1160
static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
1161
				 unsigned long deadline)
1162
{
T
Tejun Heo 已提交
1163
	struct ata_port *ap = link->ap;
1164
	u32 serror;
1165 1166 1167 1168
	int rc;

	DPRINTK("ENTER\n");

1169
	ahci_stop_engine(ap);
1170

T
Tejun Heo 已提交
1171
	rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
1172
				 deadline);
1173 1174

	/* vt8251 needs SError cleared for the port to operate */
1175 1176
	ahci_scr_read(ap, SCR_ERROR, &serror);
	ahci_scr_write(ap, SCR_ERROR, serror);
1177

1178
	ahci_start_engine(ap);
1179 1180 1181 1182 1183 1184 1185 1186 1187

	DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);

	/* vt8251 doesn't clear BSY on signature FIS reception,
	 * request follow-up softreset.
	 */
	return rc ?: -EAGAIN;
}

T
Tejun Heo 已提交
1188
static void ahci_postreset(struct ata_link *link, unsigned int *class)
1189
{
T
Tejun Heo 已提交
1190
	struct ata_port *ap = link->ap;
1191
	void __iomem *port_mmio = ahci_port_base(ap);
1192 1193
	u32 new_tmp, tmp;

T
Tejun Heo 已提交
1194
	ata_std_postreset(link, class);
1195 1196 1197

	/* Make sure port's ATAPI bit is set appropriately */
	new_tmp = tmp = readl(port_mmio + PORT_CMD);
1198
	if (*class == ATA_DEV_ATAPI)
1199 1200 1201 1202 1203 1204 1205
		new_tmp |= PORT_CMD_ATAPI;
	else
		new_tmp &= ~PORT_CMD_ATAPI;
	if (new_tmp != tmp) {
		writel(new_tmp, port_mmio + PORT_CMD);
		readl(port_mmio + PORT_CMD); /* flush */
	}
L
Linus Torvalds 已提交
1206 1207 1208 1209
}

static u8 ahci_check_status(struct ata_port *ap)
{
T
Tejun Heo 已提交
1210
	void __iomem *mmio = ap->ioaddr.cmd_addr;
L
Linus Torvalds 已提交
1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222

	return readl(mmio + PORT_TFDATA) & 0xFF;
}

static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
{
	struct ahci_port_priv *pp = ap->private_data;
	u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;

	ata_tf_from_fis(d2h_fis, tf);
}

T
Tejun Heo 已提交
1223
static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
L
Linus Torvalds 已提交
1224
{
1225 1226
	struct scatterlist *sg;
	struct ahci_sg *ahci_sg;
1227
	unsigned int n_sg = 0;
L
Linus Torvalds 已提交
1228 1229 1230 1231 1232 1233

	VPRINTK("ENTER\n");

	/*
	 * Next, the S/G list.
	 */
T
Tejun Heo 已提交
1234
	ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
1235 1236 1237 1238 1239 1240 1241
	ata_for_each_sg(sg, qc) {
		dma_addr_t addr = sg_dma_address(sg);
		u32 sg_len = sg_dma_len(sg);

		ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
		ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
		ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
1242

1243
		ahci_sg++;
1244
		n_sg++;
L
Linus Torvalds 已提交
1245
	}
1246 1247

	return n_sg;
L
Linus Torvalds 已提交
1248 1249 1250 1251
}

static void ahci_qc_prep(struct ata_queued_cmd *qc)
{
1252 1253
	struct ata_port *ap = qc->ap;
	struct ahci_port_priv *pp = ap->private_data;
1254
	int is_atapi = is_atapi_taskfile(&qc->tf);
T
Tejun Heo 已提交
1255
	void *cmd_tbl;
L
Linus Torvalds 已提交
1256 1257
	u32 opts;
	const u32 cmd_fis_len = 5; /* five dwords */
1258
	unsigned int n_elem;
L
Linus Torvalds 已提交
1259 1260 1261 1262 1263

	/*
	 * Fill in command table information.  First, the header,
	 * a SATA Register - Host to Device command FIS.
	 */
T
Tejun Heo 已提交
1264 1265
	cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;

1266
	ata_tf_to_fis(&qc->tf, 0, 1, cmd_tbl);
1267
	if (is_atapi) {
T
Tejun Heo 已提交
1268 1269
		memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
		memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
1270
	}
L
Linus Torvalds 已提交
1271

1272 1273
	n_elem = 0;
	if (qc->flags & ATA_QCFLAG_DMAMAP)
T
Tejun Heo 已提交
1274
		n_elem = ahci_fill_sg(qc, cmd_tbl);
L
Linus Torvalds 已提交
1275

1276 1277 1278 1279 1280 1281 1282
	/*
	 * Fill in command slot information.
	 */
	opts = cmd_fis_len | n_elem << 16;
	if (qc->tf.flags & ATA_TFLAG_WRITE)
		opts |= AHCI_CMD_WRITE;
	if (is_atapi)
1283
		opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
1284

T
Tejun Heo 已提交
1285
	ahci_fill_cmd_slot(pp, qc->tag, opts);
L
Linus Torvalds 已提交
1286 1287
}

T
Tejun Heo 已提交
1288
static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
L
Linus Torvalds 已提交
1289
{
T
Tejun Heo 已提交
1290
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
1291
	struct ata_eh_info *ehi = &ap->link.eh_info;
T
Tejun Heo 已提交
1292 1293 1294
	unsigned int err_mask = 0, action = 0;
	struct ata_queued_cmd *qc;
	u32 serror;
L
Linus Torvalds 已提交
1295

T
Tejun Heo 已提交
1296
	ata_ehi_clear_desc(ehi);
L
Linus Torvalds 已提交
1297

T
Tejun Heo 已提交
1298
	/* AHCI needs SError cleared; otherwise, it might lock up */
1299
	ahci_scr_read(ap, SCR_ERROR, &serror);
T
Tejun Heo 已提交
1300
	ahci_scr_write(ap, SCR_ERROR, serror);
L
Linus Torvalds 已提交
1301

T
Tejun Heo 已提交
1302 1303 1304
	/* analyze @irq_stat */
	ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);

1305 1306 1307 1308
	/* some controllers set IRQ_IF_ERR on device errors, ignore it */
	if (ap->flags & AHCI_FLAG_IGN_IRQ_IF_ERR)
		irq_stat &= ~PORT_IRQ_IF_ERR;

1309
	if (irq_stat & PORT_IRQ_TF_ERR) {
T
Tejun Heo 已提交
1310
		err_mask |= AC_ERR_DEV;
1311 1312 1313
		if (ap->flags & AHCI_FLAG_IGN_SERR_INTERNAL)
			serror &= ~SERR_INTERNAL;
	}
T
Tejun Heo 已提交
1314 1315 1316 1317

	if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
		err_mask |= AC_ERR_HOST_BUS;
		action |= ATA_EH_SOFTRESET;
L
Linus Torvalds 已提交
1318 1319
	}

T
Tejun Heo 已提交
1320 1321 1322
	if (irq_stat & PORT_IRQ_IF_ERR) {
		err_mask |= AC_ERR_ATA_BUS;
		action |= ATA_EH_SOFTRESET;
T
Tejun Heo 已提交
1323
		ata_ehi_push_desc(ehi, "interface fatal error");
T
Tejun Heo 已提交
1324
	}
L
Linus Torvalds 已提交
1325

T
Tejun Heo 已提交
1326
	if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
1327
		ata_ehi_hotplugged(ehi);
T
Tejun Heo 已提交
1328
		ata_ehi_push_desc(ehi, "%s", irq_stat & PORT_IRQ_CONNECT ?
T
Tejun Heo 已提交
1329 1330 1331 1332 1333
			"connection status changed" : "PHY RDY changed");
	}

	if (irq_stat & PORT_IRQ_UNK_FIS) {
		u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
L
Linus Torvalds 已提交
1334

T
Tejun Heo 已提交
1335 1336
		err_mask |= AC_ERR_HSM;
		action |= ATA_EH_SOFTRESET;
T
Tejun Heo 已提交
1337
		ata_ehi_push_desc(ehi, "unknown FIS %08x %08x %08x %08x",
T
Tejun Heo 已提交
1338 1339
				  unk[0], unk[1], unk[2], unk[3]);
	}
L
Linus Torvalds 已提交
1340

T
Tejun Heo 已提交
1341 1342 1343
	/* okay, let's hand over to EH */
	ehi->serror |= serror;
	ehi->action |= action;
J
Jeff Garzik 已提交
1344

T
Tejun Heo 已提交
1345
	qc = ata_qc_from_tag(ap, ap->link.active_tag);
T
Tejun Heo 已提交
1346 1347 1348 1349
	if (qc)
		qc->err_mask |= err_mask;
	else
		ehi->err_mask |= err_mask;
1350

T
Tejun Heo 已提交
1351 1352 1353 1354
	if (irq_stat & PORT_IRQ_FREEZE)
		ata_port_freeze(ap);
	else
		ata_port_abort(ap);
L
Linus Torvalds 已提交
1355 1356
}

1357
static void ahci_port_intr(struct ata_port *ap)
L
Linus Torvalds 已提交
1358
{
1359
	void __iomem *port_mmio = ap->ioaddr.cmd_addr;
T
Tejun Heo 已提交
1360
	struct ata_eh_info *ehi = &ap->link.eh_info;
1361
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
1362
	u32 status, qc_active;
1363
	int rc, known_irq = 0;
L
Linus Torvalds 已提交
1364 1365 1366 1367

	status = readl(port_mmio + PORT_IRQ_STAT);
	writel(status, port_mmio + PORT_IRQ_STAT);

T
Tejun Heo 已提交
1368 1369 1370
	if (unlikely(status & PORT_IRQ_ERROR)) {
		ahci_error_intr(ap, status);
		return;
L
Linus Torvalds 已提交
1371 1372
	}

1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396
	if (status & PORT_IRQ_SDB_FIS) {
		/*
		 * if this is an ATAPI device with AN turned on,
		 * then we should interrogate the device to
		 * determine the cause of the interrupt
		 *
		 * for AN - this we should check the SDB FIS
		 * and find the I and N bits set
		 */
		const __le32 *f = pp->rx_fis + RX_FIS_SDB;
		u32 f0 = le32_to_cpu(f[0]);

		/* check the 'N' bit in word 0 of the FIS */
		if (f0 & (1 << 15)) {
			int port_addr = ((f0 & 0x00000f00) >> 8);
			struct ata_device *adev;
			if (port_addr < ATA_MAX_DEVICES) {
				adev = &ap->link.device[port_addr];
				if (adev->flags & ATA_DFLAG_AN)
					ata_scsi_media_change_notify(adev);
			}
		}
	}

T
Tejun Heo 已提交
1397
	if (ap->link.sactive)
T
Tejun Heo 已提交
1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409
		qc_active = readl(port_mmio + PORT_SCR_ACT);
	else
		qc_active = readl(port_mmio + PORT_CMD_ISSUE);

	rc = ata_qc_complete_multiple(ap, qc_active, NULL);
	if (rc > 0)
		return;
	if (rc < 0) {
		ehi->err_mask |= AC_ERR_HSM;
		ehi->action |= ATA_EH_SOFTRESET;
		ata_port_freeze(ap);
		return;
L
Linus Torvalds 已提交
1410 1411
	}

1412 1413
	/* hmmm... a spurious interupt */

1414 1415 1416
	/* if !NCQ, ignore.  No modern ATA device has broken HSM
	 * implementation for non-NCQ commands.
	 */
T
Tejun Heo 已提交
1417
	if (!ap->link.sactive)
T
Tejun Heo 已提交
1418 1419
		return;

1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437
	if (status & PORT_IRQ_D2H_REG_FIS) {
		if (!pp->ncq_saw_d2h)
			ata_port_printk(ap, KERN_INFO,
				"D2H reg with I during NCQ, "
				"this message won't be printed again\n");
		pp->ncq_saw_d2h = 1;
		known_irq = 1;
	}

	if (status & PORT_IRQ_DMAS_FIS) {
		if (!pp->ncq_saw_dmas)
			ata_port_printk(ap, KERN_INFO,
				"DMAS FIS during NCQ, "
				"this message won't be printed again\n");
		pp->ncq_saw_dmas = 1;
		known_irq = 1;
	}

1438
	if (status & PORT_IRQ_SDB_FIS) {
1439
		const __le32 *f = pp->rx_fis + RX_FIS_SDB;
1440

1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463
		if (le32_to_cpu(f[1])) {
			/* SDB FIS containing spurious completions
			 * might be dangerous, whine and fail commands
			 * with HSM violation.  EH will turn off NCQ
			 * after several such failures.
			 */
			ata_ehi_push_desc(ehi,
				"spurious completions during NCQ "
				"issue=0x%x SAct=0x%x FIS=%08x:%08x",
				readl(port_mmio + PORT_CMD_ISSUE),
				readl(port_mmio + PORT_SCR_ACT),
				le32_to_cpu(f[0]), le32_to_cpu(f[1]));
			ehi->err_mask |= AC_ERR_HSM;
			ehi->action |= ATA_EH_SOFTRESET;
			ata_port_freeze(ap);
		} else {
			if (!pp->ncq_saw_sdb)
				ata_port_printk(ap, KERN_INFO,
					"spurious SDB FIS %08x:%08x during NCQ, "
					"this message won't be printed again\n",
					le32_to_cpu(f[0]), le32_to_cpu(f[1]));
			pp->ncq_saw_sdb = 1;
		}
1464 1465
		known_irq = 1;
	}
1466

1467
	if (!known_irq)
T
Tejun Heo 已提交
1468
		ata_port_printk(ap, KERN_INFO, "spurious interrupt "
1469
				"(irq_stat 0x%x active_tag 0x%x sactive 0x%x)\n",
T
Tejun Heo 已提交
1470
				status, ap->link.active_tag, ap->link.sactive);
L
Linus Torvalds 已提交
1471 1472 1473 1474 1475 1476 1477
}

static void ahci_irq_clear(struct ata_port *ap)
{
	/* TODO */
}

1478
static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
L
Linus Torvalds 已提交
1479
{
J
Jeff Garzik 已提交
1480
	struct ata_host *host = dev_instance;
L
Linus Torvalds 已提交
1481 1482
	struct ahci_host_priv *hpriv;
	unsigned int i, handled = 0;
1483
	void __iomem *mmio;
L
Linus Torvalds 已提交
1484 1485 1486 1487
	u32 irq_stat, irq_ack = 0;

	VPRINTK("ENTER\n");

J
Jeff Garzik 已提交
1488
	hpriv = host->private_data;
T
Tejun Heo 已提交
1489
	mmio = host->iomap[AHCI_PCI_BAR];
L
Linus Torvalds 已提交
1490 1491 1492 1493 1494 1495 1496

	/* sigh.  0xffffffff is a valid return from h/w */
	irq_stat = readl(mmio + HOST_IRQ_STAT);
	irq_stat &= hpriv->port_map;
	if (!irq_stat)
		return IRQ_NONE;

J
Jeff Garzik 已提交
1497
        spin_lock(&host->lock);
L
Linus Torvalds 已提交
1498

J
Jeff Garzik 已提交
1499
        for (i = 0; i < host->n_ports; i++) {
L
Linus Torvalds 已提交
1500 1501
		struct ata_port *ap;

1502 1503 1504
		if (!(irq_stat & (1 << i)))
			continue;

J
Jeff Garzik 已提交
1505
		ap = host->ports[i];
1506
		if (ap) {
1507
			ahci_port_intr(ap);
1508 1509 1510
			VPRINTK("port %u\n", i);
		} else {
			VPRINTK("port %u (no irq)\n", i);
1511
			if (ata_ratelimit())
J
Jeff Garzik 已提交
1512
				dev_printk(KERN_WARNING, host->dev,
1513
					"interrupt on disabled port %u\n", i);
L
Linus Torvalds 已提交
1514
		}
1515 1516

		irq_ack |= (1 << i);
L
Linus Torvalds 已提交
1517 1518 1519 1520 1521 1522 1523
	}

	if (irq_ack) {
		writel(irq_ack, mmio + HOST_IRQ_STAT);
		handled = 1;
	}

J
Jeff Garzik 已提交
1524
	spin_unlock(&host->lock);
L
Linus Torvalds 已提交
1525 1526 1527 1528 1529 1530

	VPRINTK("EXIT\n");

	return IRQ_RETVAL(handled);
}

1531
static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
L
Linus Torvalds 已提交
1532 1533
{
	struct ata_port *ap = qc->ap;
1534
	void __iomem *port_mmio = ahci_port_base(ap);
L
Linus Torvalds 已提交
1535

T
Tejun Heo 已提交
1536 1537 1538
	if (qc->tf.protocol == ATA_PROT_NCQ)
		writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
	writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
L
Linus Torvalds 已提交
1539 1540 1541 1542 1543
	readl(port_mmio + PORT_CMD_ISSUE);	/* flush */

	return 0;
}

T
Tejun Heo 已提交
1544 1545
static void ahci_freeze(struct ata_port *ap)
{
1546
	void __iomem *port_mmio = ahci_port_base(ap);
T
Tejun Heo 已提交
1547 1548 1549 1550 1551 1552 1553

	/* turn IRQ off */
	writel(0, port_mmio + PORT_IRQ_MASK);
}

static void ahci_thaw(struct ata_port *ap)
{
T
Tejun Heo 已提交
1554
	void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
1555
	void __iomem *port_mmio = ahci_port_base(ap);
T
Tejun Heo 已提交
1556
	u32 tmp;
1557
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
1558 1559 1560 1561

	/* clear IRQ */
	tmp = readl(port_mmio + PORT_IRQ_STAT);
	writel(tmp, port_mmio + PORT_IRQ_STAT);
1562
	writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
T
Tejun Heo 已提交
1563 1564

	/* turn IRQ back on */
1565
	writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
T
Tejun Heo 已提交
1566 1567 1568 1569
}

static void ahci_error_handler(struct ata_port *ap)
{
1570
	if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
T
Tejun Heo 已提交
1571
		/* restart engine */
1572 1573
		ahci_stop_engine(ap);
		ahci_start_engine(ap);
T
Tejun Heo 已提交
1574 1575 1576
	}

	/* perform recovery */
1577
	ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_hardreset,
1578
		  ahci_postreset);
T
Tejun Heo 已提交
1579 1580
}

1581 1582 1583 1584
static void ahci_vt8251_error_handler(struct ata_port *ap)
{
	if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
		/* restart engine */
1585 1586
		ahci_stop_engine(ap);
		ahci_start_engine(ap);
1587 1588 1589 1590 1591 1592 1593
	}

	/* perform recovery */
	ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
		  ahci_postreset);
}

T
Tejun Heo 已提交
1594 1595 1596 1597
static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;

1598 1599 1600
	/* make DMA engine forget about the failed command */
	if (qc->flags & ATA_QCFLAG_FAILED)
		ahci_kick_engine(ap, 1);
T
Tejun Heo 已提交
1601 1602
}

1603 1604 1605 1606 1607 1608 1609 1610
static int ahci_port_resume(struct ata_port *ap)
{
	ahci_power_up(ap);
	ahci_start_port(ap);

	return 0;
}

1611
#ifdef CONFIG_PM
1612 1613 1614 1615 1616
static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
{
	const char *emsg = NULL;
	int rc;

1617
	rc = ahci_deinit_port(ap, &emsg);
1618
	if (rc == 0)
1619
		ahci_power_down(ap);
1620
	else {
1621
		ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
1622
		ahci_start_port(ap);
1623 1624 1625 1626 1627 1628 1629
	}

	return rc;
}

static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
{
J
Jeff Garzik 已提交
1630
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
T
Tejun Heo 已提交
1631
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649
	u32 ctl;

	if (mesg.event == PM_EVENT_SUSPEND) {
		/* AHCI spec rev1.1 section 8.3.3:
		 * Software must disable interrupts prior to requesting a
		 * transition of the HBA to D3 state.
		 */
		ctl = readl(mmio + HOST_CTL);
		ctl &= ~HOST_IRQ_EN;
		writel(ctl, mmio + HOST_CTL);
		readl(mmio + HOST_CTL); /* flush */
	}

	return ata_pci_device_suspend(pdev, mesg);
}

static int ahci_pci_device_resume(struct pci_dev *pdev)
{
J
Jeff Garzik 已提交
1650
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
1651 1652
	int rc;

1653 1654 1655
	rc = ata_pci_device_do_resume(pdev);
	if (rc)
		return rc;
1656 1657

	if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
1658
		rc = ahci_reset_controller(host);
1659 1660 1661
		if (rc)
			return rc;

1662
		ahci_init_controller(host);
1663 1664
	}

J
Jeff Garzik 已提交
1665
	ata_host_resume(host);
1666 1667 1668

	return 0;
}
1669
#endif
1670

1671 1672
static int ahci_port_start(struct ata_port *ap)
{
J
Jeff Garzik 已提交
1673
	struct device *dev = ap->host->dev;
1674 1675 1676 1677 1678
	struct ahci_port_priv *pp;
	void *mem;
	dma_addr_t mem_dma;
	int rc;

1679
	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1680 1681 1682 1683
	if (!pp)
		return -ENOMEM;

	rc = ata_pad_alloc(ap, dev);
1684
	if (rc)
1685 1686
		return rc;

1687 1688 1689
	mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
				  GFP_KERNEL);
	if (!mem)
1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718
		return -ENOMEM;
	memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);

	/*
	 * First item in chunk of DMA memory: 32-slot command table,
	 * 32 bytes each in size
	 */
	pp->cmd_slot = mem;
	pp->cmd_slot_dma = mem_dma;

	mem += AHCI_CMD_SLOT_SZ;
	mem_dma += AHCI_CMD_SLOT_SZ;

	/*
	 * Second item: Received-FIS area
	 */
	pp->rx_fis = mem;
	pp->rx_fis_dma = mem_dma;

	mem += AHCI_RX_FIS_SZ;
	mem_dma += AHCI_RX_FIS_SZ;

	/*
	 * Third item: data area for storing a single command
	 * and its scatter-gather table
	 */
	pp->cmd_tbl = mem;
	pp->cmd_tbl_dma = mem_dma;

1719 1720 1721 1722 1723 1724
	/*
 	 * Save off initial list of interrupts to be enabled.
 	 * This could be changed later
 	 */
	pp->intr_mask = DEF_PORT_IRQ;

1725 1726
	ap->private_data = pp;

1727 1728
	/* engage engines, captain */
	return ahci_port_resume(ap);
1729 1730 1731 1732
}

static void ahci_port_stop(struct ata_port *ap)
{
1733 1734
	const char *emsg = NULL;
	int rc;
1735

1736
	/* de-initialize port */
1737
	rc = ahci_deinit_port(ap, &emsg);
1738 1739
	if (rc)
		ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
1740 1741
}

1742
static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
L
Linus Torvalds 已提交
1743 1744 1745 1746 1747 1748 1749 1750 1751
{
	int rc;

	if (using_dac &&
	    !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
		rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
		if (rc) {
			rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
			if (rc) {
1752 1753
				dev_printk(KERN_ERR, &pdev->dev,
					   "64-bit DMA enable failed\n");
L
Linus Torvalds 已提交
1754 1755 1756 1757 1758 1759
				return rc;
			}
		}
	} else {
		rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
1760 1761
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit DMA enable failed\n");
L
Linus Torvalds 已提交
1762 1763 1764 1765
			return rc;
		}
		rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
1766 1767
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit consistent DMA enable failed\n");
L
Linus Torvalds 已提交
1768 1769 1770 1771 1772 1773
			return rc;
		}
	}
	return 0;
}

1774
static void ahci_print_info(struct ata_host *host)
L
Linus Torvalds 已提交
1775
{
1776 1777 1778
	struct ahci_host_priv *hpriv = host->private_data;
	struct pci_dev *pdev = to_pci_dev(host->dev);
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
L
Linus Torvalds 已提交
1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796
	u32 vers, cap, impl, speed;
	const char *speed_s;
	u16 cc;
	const char *scc_s;

	vers = readl(mmio + HOST_VERSION);
	cap = hpriv->cap;
	impl = hpriv->port_map;

	speed = (cap >> 20) & 0xf;
	if (speed == 1)
		speed_s = "1.5";
	else if (speed == 2)
		speed_s = "3";
	else
		speed_s = "?";

	pci_read_config_word(pdev, 0x0a, &cc);
1797
	if (cc == PCI_CLASS_STORAGE_IDE)
L
Linus Torvalds 已提交
1798
		scc_s = "IDE";
1799
	else if (cc == PCI_CLASS_STORAGE_SATA)
L
Linus Torvalds 已提交
1800
		scc_s = "SATA";
1801
	else if (cc == PCI_CLASS_STORAGE_RAID)
L
Linus Torvalds 已提交
1802 1803 1804 1805
		scc_s = "RAID";
	else
		scc_s = "unknown";

1806 1807
	dev_printk(KERN_INFO, &pdev->dev,
		"AHCI %02x%02x.%02x%02x "
L
Linus Torvalds 已提交
1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821
		"%u slots %u ports %s Gbps 0x%x impl %s mode\n"
	       	,

	       	(vers >> 24) & 0xff,
	       	(vers >> 16) & 0xff,
	       	(vers >> 8) & 0xff,
	       	vers & 0xff,

		((cap >> 8) & 0x1f) + 1,
		(cap & 0x1f) + 1,
		speed_s,
		impl,
		scc_s);

1822 1823
	dev_printk(KERN_INFO, &pdev->dev,
		"flags: "
T
Tejun Heo 已提交
1824 1825
		"%s%s%s%s%s%s%s"
		"%s%s%s%s%s%s%s\n"
L
Linus Torvalds 已提交
1826 1827 1828 1829
	       	,

		cap & (1 << 31) ? "64bit " : "",
		cap & (1 << 30) ? "ncq " : "",
T
Tejun Heo 已提交
1830
		cap & (1 << 29) ? "sntf " : "",
L
Linus Torvalds 已提交
1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845
		cap & (1 << 28) ? "ilck " : "",
		cap & (1 << 27) ? "stag " : "",
		cap & (1 << 26) ? "pm " : "",
		cap & (1 << 25) ? "led " : "",

		cap & (1 << 24) ? "clo " : "",
		cap & (1 << 19) ? "nz " : "",
		cap & (1 << 18) ? "only " : "",
		cap & (1 << 17) ? "pmp " : "",
		cap & (1 << 15) ? "pio " : "",
		cap & (1 << 14) ? "slum " : "",
		cap & (1 << 13) ? "part " : ""
		);
}

1846
static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
L
Linus Torvalds 已提交
1847 1848
{
	static int printed_version;
1849 1850
	struct ata_port_info pi = ahci_port_info[ent->driver_data];
	const struct ata_port_info *ppi[] = { &pi, NULL };
1851
	struct device *dev = &pdev->dev;
L
Linus Torvalds 已提交
1852
	struct ahci_host_priv *hpriv;
1853 1854
	struct ata_host *host;
	int i, rc;
L
Linus Torvalds 已提交
1855 1856 1857

	VPRINTK("ENTER\n");

T
Tejun Heo 已提交
1858 1859
	WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);

L
Linus Torvalds 已提交
1860
	if (!printed_version++)
1861
		dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
L
Linus Torvalds 已提交
1862

1863
	/* acquire resources */
1864
	rc = pcim_enable_device(pdev);
L
Linus Torvalds 已提交
1865 1866 1867
	if (rc)
		return rc;

T
Tejun Heo 已提交
1868 1869
	rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
	if (rc == -EBUSY)
1870
		pcim_pin_device(pdev);
T
Tejun Heo 已提交
1871
	if (rc)
1872
		return rc;
L
Linus Torvalds 已提交
1873

1874
	if ((pi.flags & AHCI_FLAG_NO_MSI) || pci_enable_msi(pdev))
1875
		pci_intx(pdev, 1);
L
Linus Torvalds 已提交
1876

1877 1878 1879
	hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
	if (!hpriv)
		return -ENOMEM;
L
Linus Torvalds 已提交
1880

1881 1882
	/* save initial config */
	ahci_save_initial_config(pdev, &pi, hpriv);
L
Linus Torvalds 已提交
1883

1884
	/* prepare host */
1885
	if (hpriv->cap & HOST_CAP_NCQ)
1886
		pi.flags |= ATA_FLAG_NCQ;
L
Linus Torvalds 已提交
1887

1888 1889 1890 1891 1892 1893 1894
	host = ata_host_alloc_pinfo(&pdev->dev, ppi, fls(hpriv->port_map));
	if (!host)
		return -ENOMEM;
	host->iomap = pcim_iomap_table(pdev);
	host->private_data = hpriv;

	for (i = 0; i < host->n_ports; i++) {
1895 1896
		struct ata_port *ap = host->ports[i];
		void __iomem *port_mmio = ahci_port_base(ap);
1897

1898
		/* standard SATA port setup */
T
Tejun Heo 已提交
1899
		if (hpriv->port_map & (1 << i))
1900
			ap->ioaddr.cmd_addr = port_mmio;
1901 1902 1903 1904

		/* disabled/not-implemented port */
		else
			ap->ops = &ata_dummy_port_ops;
1905
	}
1906

1907 1908
	/* initialize adapter */
	rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
L
Linus Torvalds 已提交
1909
	if (rc)
1910
		return rc;
L
Linus Torvalds 已提交
1911

1912 1913 1914
	rc = ahci_reset_controller(host);
	if (rc)
		return rc;
L
Linus Torvalds 已提交
1915

1916 1917
	ahci_init_controller(host);
	ahci_print_info(host);
L
Linus Torvalds 已提交
1918

1919 1920 1921
	pci_set_master(pdev);
	return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
				 &ahci_sht);
1922
}
L
Linus Torvalds 已提交
1923 1924 1925

static int __init ahci_init(void)
{
1926
	return pci_register_driver(&ahci_pci_driver);
L
Linus Torvalds 已提交
1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938
}

static void __exit ahci_exit(void)
{
	pci_unregister_driver(&ahci_pci_driver);
}


MODULE_AUTHOR("Jeff Garzik");
MODULE_DESCRIPTION("AHCI SATA low-level driver");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
1939
MODULE_VERSION(DRV_VERSION);
L
Linus Torvalds 已提交
1940 1941 1942

module_init(ahci_init);
module_exit(ahci_exit);