ahci.c 46.2 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *  ahci.c - AHCI SATA support
 *
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
 *  Maintained by:  Jeff Garzik <jgarzik@pobox.com>
 *    		    Please ALWAYS copy linux-ide@vger.kernel.org
 *		    on emails.
 *
 *  Copyright 2004-2005 Red Hat, Inc.
 *
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 2, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with this program; see the file COPYING.  If not, write to
 *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
 *
 *
 * libata documentation is available via 'make {ps|pdf}docs',
 * as Documentation/DocBook/libata.*
 *
 * AHCI hardware documentation:
L
Linus Torvalds 已提交
30
 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
31
 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
L
Linus Torvalds 已提交
32 33 34 35 36 37 38 39 40 41
 *
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
42
#include <linux/dma-mapping.h>
43
#include <linux/device.h>
L
Linus Torvalds 已提交
44
#include <scsi/scsi_host.h>
45
#include <scsi/scsi_cmnd.h>
L
Linus Torvalds 已提交
46 47 48
#include <linux/libata.h>

#define DRV_NAME	"ahci"
J
Jeff Garzik 已提交
49
#define DRV_VERSION	"2.1"
L
Linus Torvalds 已提交
50 51 52 53


enum {
	AHCI_PCI_BAR		= 5,
54
	AHCI_MAX_PORTS		= 32,
L
Linus Torvalds 已提交
55 56 57
	AHCI_MAX_SG		= 168, /* hardware max is 64K */
	AHCI_DMA_BOUNDARY	= 0xffffffff,
	AHCI_USE_CLUSTERING	= 0,
T
Tejun Heo 已提交
58
	AHCI_MAX_CMDS		= 32,
59
	AHCI_CMD_SZ		= 32,
T
Tejun Heo 已提交
60
	AHCI_CMD_SLOT_SZ	= AHCI_MAX_CMDS * AHCI_CMD_SZ,
L
Linus Torvalds 已提交
61
	AHCI_RX_FIS_SZ		= 256,
62
	AHCI_CMD_TBL_CDB	= 0x40,
63 64 65 66
	AHCI_CMD_TBL_HDR_SZ	= 0x80,
	AHCI_CMD_TBL_SZ		= AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
	AHCI_CMD_TBL_AR_SZ	= AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
	AHCI_PORT_PRIV_DMA_SZ	= AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
L
Linus Torvalds 已提交
67 68 69 70
				  AHCI_RX_FIS_SZ,
	AHCI_IRQ_ON_SG		= (1 << 31),
	AHCI_CMD_ATAPI		= (1 << 5),
	AHCI_CMD_WRITE		= (1 << 6),
71
	AHCI_CMD_PREFETCH	= (1 << 7),
T
Tejun Heo 已提交
72 73
	AHCI_CMD_RESET		= (1 << 8),
	AHCI_CMD_CLR_BUSY	= (1 << 10),
L
Linus Torvalds 已提交
74 75

	RX_FIS_D2H_REG		= 0x40,	/* offset of D2H Register FIS data */
76
	RX_FIS_SDB		= 0x58, /* offset of SDB FIS data */
T
Tejun Heo 已提交
77
	RX_FIS_UNK		= 0x60, /* offset of Unknown FIS data */
L
Linus Torvalds 已提交
78 79

	board_ahci		= 0,
80 81 82
	board_ahci_pi		= 1,
	board_ahci_vt8251	= 2,
	board_ahci_ign_iferr	= 3,
L
Linus Torvalds 已提交
83 84 85 86 87 88 89 90 91 92 93 94 95 96

	/* global controller registers */
	HOST_CAP		= 0x00, /* host capabilities */
	HOST_CTL		= 0x04, /* global host control */
	HOST_IRQ_STAT		= 0x08, /* interrupt status */
	HOST_PORTS_IMPL		= 0x0c, /* bitmap of implemented ports */
	HOST_VERSION		= 0x10, /* AHCI spec. version compliancy */

	/* HOST_CTL bits */
	HOST_RESET		= (1 << 0),  /* reset controller; self-clear */
	HOST_IRQ_EN		= (1 << 1),  /* global IRQ enable */
	HOST_AHCI_EN		= (1 << 31), /* AHCI enabled */

	/* HOST_CAP bits */
97
	HOST_CAP_SSC		= (1 << 14), /* Slumber capable */
T
Tejun Heo 已提交
98
	HOST_CAP_CLO		= (1 << 24), /* Command List Override support */
99
	HOST_CAP_SSS		= (1 << 27), /* Staggered Spin-up */
100
	HOST_CAP_NCQ		= (1 << 30), /* Native Command Queueing */
101
	HOST_CAP_64		= (1 << 31), /* PCI DAC (64-bit DMA) support */
L
Linus Torvalds 已提交
102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139

	/* registers for each SATA port */
	PORT_LST_ADDR		= 0x00, /* command list DMA addr */
	PORT_LST_ADDR_HI	= 0x04, /* command list DMA addr hi */
	PORT_FIS_ADDR		= 0x08, /* FIS rx buf addr */
	PORT_FIS_ADDR_HI	= 0x0c, /* FIS rx buf addr hi */
	PORT_IRQ_STAT		= 0x10, /* interrupt status */
	PORT_IRQ_MASK		= 0x14, /* interrupt enable/disable mask */
	PORT_CMD		= 0x18, /* port command */
	PORT_TFDATA		= 0x20,	/* taskfile data */
	PORT_SIG		= 0x24,	/* device TF signature */
	PORT_CMD_ISSUE		= 0x38, /* command issue */
	PORT_SCR		= 0x28, /* SATA phy register block */
	PORT_SCR_STAT		= 0x28, /* SATA phy register: SStatus */
	PORT_SCR_CTL		= 0x2c, /* SATA phy register: SControl */
	PORT_SCR_ERR		= 0x30, /* SATA phy register: SError */
	PORT_SCR_ACT		= 0x34, /* SATA phy register: SActive */

	/* PORT_IRQ_{STAT,MASK} bits */
	PORT_IRQ_COLD_PRES	= (1 << 31), /* cold presence detect */
	PORT_IRQ_TF_ERR		= (1 << 30), /* task file error */
	PORT_IRQ_HBUS_ERR	= (1 << 29), /* host bus fatal error */
	PORT_IRQ_HBUS_DATA_ERR	= (1 << 28), /* host bus data error */
	PORT_IRQ_IF_ERR		= (1 << 27), /* interface fatal error */
	PORT_IRQ_IF_NONFATAL	= (1 << 26), /* interface non-fatal error */
	PORT_IRQ_OVERFLOW	= (1 << 24), /* xfer exhausted available S/G */
	PORT_IRQ_BAD_PMP	= (1 << 23), /* incorrect port multiplier */

	PORT_IRQ_PHYRDY		= (1 << 22), /* PhyRdy changed */
	PORT_IRQ_DEV_ILCK	= (1 << 7), /* device interlock */
	PORT_IRQ_CONNECT	= (1 << 6), /* port connect change status */
	PORT_IRQ_SG_DONE	= (1 << 5), /* descriptor processed */
	PORT_IRQ_UNK_FIS	= (1 << 4), /* unknown FIS rx'd */
	PORT_IRQ_SDB_FIS	= (1 << 3), /* Set Device Bits FIS rx'd */
	PORT_IRQ_DMAS_FIS	= (1 << 2), /* DMA Setup FIS rx'd */
	PORT_IRQ_PIOS_FIS	= (1 << 1), /* PIO Setup FIS rx'd */
	PORT_IRQ_D2H_REG_FIS	= (1 << 0), /* D2H Register FIS rx'd */

T
Tejun Heo 已提交
140 141 142
	PORT_IRQ_FREEZE		= PORT_IRQ_HBUS_ERR |
				  PORT_IRQ_IF_ERR |
				  PORT_IRQ_CONNECT |
143
				  PORT_IRQ_PHYRDY |
T
Tejun Heo 已提交
144 145 146 147 148 149 150
				  PORT_IRQ_UNK_FIS,
	PORT_IRQ_ERROR		= PORT_IRQ_FREEZE |
				  PORT_IRQ_TF_ERR |
				  PORT_IRQ_HBUS_DATA_ERR,
	DEF_PORT_IRQ		= PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
				  PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
				  PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
L
Linus Torvalds 已提交
151 152

	/* PORT_CMD bits */
153
	PORT_CMD_ATAPI		= (1 << 24), /* Device is ATAPI */
L
Linus Torvalds 已提交
154 155 156
	PORT_CMD_LIST_ON	= (1 << 15), /* cmd list DMA engine running */
	PORT_CMD_FIS_ON		= (1 << 14), /* FIS DMA engine running */
	PORT_CMD_FIS_RX		= (1 << 4), /* Enable FIS receive DMA engine */
T
Tejun Heo 已提交
157
	PORT_CMD_CLO		= (1 << 3), /* Command list override */
L
Linus Torvalds 已提交
158 159 160 161
	PORT_CMD_POWER_ON	= (1 << 2), /* Power up device */
	PORT_CMD_SPIN_UP	= (1 << 1), /* Spin up device */
	PORT_CMD_START		= (1 << 0), /* Enable port DMA engine */

162
	PORT_CMD_ICC_MASK	= (0xf << 28), /* i/f ICC state mask */
L
Linus Torvalds 已提交
163 164 165
	PORT_CMD_ICC_ACTIVE	= (0x1 << 28), /* Put i/f in active state */
	PORT_CMD_ICC_PARTIAL	= (0x2 << 28), /* Put i/f in partial state */
	PORT_CMD_ICC_SLUMBER	= (0x6 << 28), /* Put i/f in slumber state */
166

167
	/* ap->flags bits */
168 169
	AHCI_FLAG_NO_NCQ		= (1 << 24),
	AHCI_FLAG_IGN_IRQ_IF_ERR	= (1 << 25), /* ignore IRQ_IF_ERR */
170
	AHCI_FLAG_HONOR_PI		= (1 << 26), /* honor PORTS_IMPL */
L
Linus Torvalds 已提交
171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199
};

struct ahci_cmd_hdr {
	u32			opts;
	u32			status;
	u32			tbl_addr;
	u32			tbl_addr_hi;
	u32			reserved[4];
};

struct ahci_sg {
	u32			addr;
	u32			addr_hi;
	u32			reserved;
	u32			flags_size;
};

struct ahci_host_priv {
	u32			cap;	/* cache of HOST_CAP register */
	u32			port_map; /* cache of HOST_PORTS_IMPL reg */
};

struct ahci_port_priv {
	struct ahci_cmd_hdr	*cmd_slot;
	dma_addr_t		cmd_slot_dma;
	void			*cmd_tbl;
	dma_addr_t		cmd_tbl_dma;
	void			*rx_fis;
	dma_addr_t		rx_fis_dma;
200 201 202
	/* for NCQ spurious interrupt analysis */
	unsigned int		ncq_saw_d2h:1;
	unsigned int		ncq_saw_dmas:1;
203
	unsigned int		ncq_saw_sdb:1;
L
Linus Torvalds 已提交
204 205 206 207 208
};

static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg);
static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
209
static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
210
static irqreturn_t ahci_interrupt (int irq, void *dev_instance);
L
Linus Torvalds 已提交
211 212 213 214 215 216
static void ahci_irq_clear(struct ata_port *ap);
static int ahci_port_start(struct ata_port *ap);
static void ahci_port_stop(struct ata_port *ap);
static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
static void ahci_qc_prep(struct ata_queued_cmd *qc);
static u8 ahci_check_status(struct ata_port *ap);
T
Tejun Heo 已提交
217 218 219
static void ahci_freeze(struct ata_port *ap);
static void ahci_thaw(struct ata_port *ap);
static void ahci_error_handler(struct ata_port *ap);
220
static void ahci_vt8251_error_handler(struct ata_port *ap);
T
Tejun Heo 已提交
221
static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
222
#ifdef CONFIG_PM
223 224 225 226
static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
static int ahci_port_resume(struct ata_port *ap);
static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
static int ahci_pci_device_resume(struct pci_dev *pdev);
227
#endif
L
Linus Torvalds 已提交
228

229
static struct scsi_host_template ahci_sht = {
L
Linus Torvalds 已提交
230 231 232 233
	.module			= THIS_MODULE,
	.name			= DRV_NAME,
	.ioctl			= ata_scsi_ioctl,
	.queuecommand		= ata_scsi_queuecmd,
T
Tejun Heo 已提交
234 235
	.change_queue_depth	= ata_scsi_change_queue_depth,
	.can_queue		= AHCI_MAX_CMDS - 1,
L
Linus Torvalds 已提交
236 237 238 239 240 241 242 243
	.this_id		= ATA_SHT_THIS_ID,
	.sg_tablesize		= AHCI_MAX_SG,
	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
	.emulated		= ATA_SHT_EMULATED,
	.use_clustering		= AHCI_USE_CLUSTERING,
	.proc_name		= DRV_NAME,
	.dma_boundary		= AHCI_DMA_BOUNDARY,
	.slave_configure	= ata_scsi_slave_config,
T
Tejun Heo 已提交
244
	.slave_destroy		= ata_scsi_slave_destroy,
L
Linus Torvalds 已提交
245
	.bios_param		= ata_std_bios_param,
246
#ifdef CONFIG_PM
247 248
	.suspend		= ata_scsi_device_suspend,
	.resume			= ata_scsi_device_resume,
249
#endif
L
Linus Torvalds 已提交
250 251
};

J
Jeff Garzik 已提交
252
static const struct ata_port_operations ahci_ops = {
L
Linus Torvalds 已提交
253 254 255 256 257 258 259 260 261 262 263 264 265
	.port_disable		= ata_port_disable,

	.check_status		= ahci_check_status,
	.check_altstatus	= ahci_check_status,
	.dev_select		= ata_noop_dev_select,

	.tf_read		= ahci_tf_read,

	.qc_prep		= ahci_qc_prep,
	.qc_issue		= ahci_qc_issue,

	.irq_handler		= ahci_interrupt,
	.irq_clear		= ahci_irq_clear,
266 267
	.irq_on			= ata_dummy_irq_on,
	.irq_ack		= ata_dummy_irq_ack,
L
Linus Torvalds 已提交
268 269 270 271

	.scr_read		= ahci_scr_read,
	.scr_write		= ahci_scr_write,

T
Tejun Heo 已提交
272 273 274 275 276 277
	.freeze			= ahci_freeze,
	.thaw			= ahci_thaw,

	.error_handler		= ahci_error_handler,
	.post_internal_cmd	= ahci_post_internal_cmd,

278
#ifdef CONFIG_PM
279 280
	.port_suspend		= ahci_port_suspend,
	.port_resume		= ahci_port_resume,
281
#endif
282

L
Linus Torvalds 已提交
283 284 285 286
	.port_start		= ahci_port_start,
	.port_stop		= ahci_port_stop,
};

287 288 289 290 291 292 293 294 295 296 297 298 299 300
static const struct ata_port_operations ahci_vt8251_ops = {
	.port_disable		= ata_port_disable,

	.check_status		= ahci_check_status,
	.check_altstatus	= ahci_check_status,
	.dev_select		= ata_noop_dev_select,

	.tf_read		= ahci_tf_read,

	.qc_prep		= ahci_qc_prep,
	.qc_issue		= ahci_qc_issue,

	.irq_handler		= ahci_interrupt,
	.irq_clear		= ahci_irq_clear,
301 302
	.irq_on			= ata_dummy_irq_on,
	.irq_ack		= ata_dummy_irq_ack,
303 304 305 306 307 308 309 310 311 312

	.scr_read		= ahci_scr_read,
	.scr_write		= ahci_scr_write,

	.freeze			= ahci_freeze,
	.thaw			= ahci_thaw,

	.error_handler		= ahci_vt8251_error_handler,
	.post_internal_cmd	= ahci_post_internal_cmd,

313
#ifdef CONFIG_PM
314 315
	.port_suspend		= ahci_port_suspend,
	.port_resume		= ahci_port_resume,
316
#endif
317 318 319 320 321

	.port_start		= ahci_port_start,
	.port_stop		= ahci_port_stop,
};

322
static const struct ata_port_info ahci_port_info[] = {
L
Linus Torvalds 已提交
323 324 325
	/* board_ahci */
	{
		.sht		= &ahci_sht,
J
Jeff Garzik 已提交
326
		.flags		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
327 328
				  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
				  ATA_FLAG_SKIP_D2H_BSY,
329
		.pio_mask	= 0x1f, /* pio0-4 */
L
Linus Torvalds 已提交
330 331 332
		.udma_mask	= 0x7f, /* udma0-6 ; FIXME */
		.port_ops	= &ahci_ops,
	},
333 334 335 336 337 338 339 340 341 342
	/* board_ahci_pi */
	{
		.sht		= &ahci_sht,
		.flags		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
				  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
				  ATA_FLAG_SKIP_D2H_BSY | AHCI_FLAG_HONOR_PI,
		.pio_mask	= 0x1f, /* pio0-4 */
		.udma_mask	= 0x7f, /* udma0-6 ; FIXME */
		.port_ops	= &ahci_ops,
	},
343 344 345
	/* board_ahci_vt8251 */
	{
		.sht		= &ahci_sht,
J
Jeff Garzik 已提交
346
		.flags		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
347
				  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
348 349
				  ATA_FLAG_SKIP_D2H_BSY |
				  ATA_FLAG_HRST_TO_RESUME | AHCI_FLAG_NO_NCQ,
350 351
		.pio_mask	= 0x1f, /* pio0-4 */
		.udma_mask	= 0x7f, /* udma0-6 ; FIXME */
352
		.port_ops	= &ahci_vt8251_ops,
353
	},
354 355 356 357 358 359 360 361 362 363 364
	/* board_ahci_ign_iferr */
	{
		.sht		= &ahci_sht,
		.flags		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
				  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
				  ATA_FLAG_SKIP_D2H_BSY |
				  AHCI_FLAG_IGN_IRQ_IF_ERR,
		.pio_mask	= 0x1f, /* pio0-4 */
		.udma_mask	= 0x7f, /* udma0-6 ; FIXME */
		.port_ops	= &ahci_ops,
	},
L
Linus Torvalds 已提交
365 366
};

367
static const struct pci_device_id ahci_pci_tbl[] = {
J
Jeff Garzik 已提交
368
	/* Intel */
369 370 371 372 373
	{ PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
	{ PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
	{ PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
	{ PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
	{ PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
374
	{ PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
375 376 377 378
	{ PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
	{ PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
	{ PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
	{ PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394
	{ PCI_VDEVICE(INTEL, 0x2821), board_ahci_pi }, /* ICH8 */
	{ PCI_VDEVICE(INTEL, 0x2822), board_ahci_pi }, /* ICH8 */
	{ PCI_VDEVICE(INTEL, 0x2824), board_ahci_pi }, /* ICH8 */
	{ PCI_VDEVICE(INTEL, 0x2829), board_ahci_pi }, /* ICH8M */
	{ PCI_VDEVICE(INTEL, 0x282a), board_ahci_pi }, /* ICH8M */
	{ PCI_VDEVICE(INTEL, 0x2922), board_ahci_pi }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2923), board_ahci_pi }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2924), board_ahci_pi }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2925), board_ahci_pi }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2927), board_ahci_pi }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2929), board_ahci_pi }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292a), board_ahci_pi }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292b), board_ahci_pi }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292f), board_ahci_pi }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x294d), board_ahci_pi }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x294e), board_ahci_pi }, /* ICH9M */
J
Jeff Garzik 已提交
395

396 397 398
	/* JMicron 360/1/3/5/6, match class to avoid IDE function */
	{ PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
	  PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
J
Jeff Garzik 已提交
399 400

	/* ATI */
401 402
	{ PCI_VDEVICE(ATI, 0x4380), board_ahci }, /* ATI SB600 non-raid */
	{ PCI_VDEVICE(ATI, 0x4381), board_ahci }, /* ATI SB600 raid */
J
Jeff Garzik 已提交
403 404

	/* VIA */
405
	{ PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
J
Jeff Garzik 已提交
406 407

	/* NVIDIA */
408 409 410 411
	{ PCI_VDEVICE(NVIDIA, 0x044c), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x044d), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x044e), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x044f), board_ahci },		/* MCP65 */
412 413 414 415 416 417 418 419
	{ PCI_VDEVICE(NVIDIA, 0x045c), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045d), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045e), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045f), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x0550), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0551), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0552), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0553), board_ahci },		/* MCP67 */
420 421 422 423 424 425 426 427
	{ PCI_VDEVICE(NVIDIA, 0x0554), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0555), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0556), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0557), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0558), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0559), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x055a), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x055b), board_ahci },		/* MCP67 */
J
Jeff Garzik 已提交
428

J
Jeff Garzik 已提交
429
	/* SiS */
430 431 432
	{ PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
	{ PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
	{ PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
J
Jeff Garzik 已提交
433

434 435
	/* Generic, PCI class code for AHCI */
	{ PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
436
	  PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
437

L
Linus Torvalds 已提交
438 439 440 441 442 443 444 445
	{ }	/* terminate list */
};


static struct pci_driver ahci_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= ahci_pci_tbl,
	.probe			= ahci_init_one,
446
	.remove			= ata_pci_remove_one,
447
#ifdef CONFIG_PM
448 449
	.suspend		= ahci_pci_device_suspend,
	.resume			= ahci_pci_device_resume,
450
#endif
L
Linus Torvalds 已提交
451 452 453
};


454 455 456 457 458
static inline int ahci_nr_ports(u32 cap)
{
	return (cap & 0x1f) + 1;
}

T
Tejun Heo 已提交
459 460
static inline void __iomem *ahci_port_base(void __iomem *base,
					   unsigned int port)
L
Linus Torvalds 已提交
461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477
{
	return base + 0x100 + (port * 0x80);
}

static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in)
{
	unsigned int sc_reg;

	switch (sc_reg_in) {
	case SCR_STATUS:	sc_reg = 0; break;
	case SCR_CONTROL:	sc_reg = 1; break;
	case SCR_ERROR:		sc_reg = 2; break;
	case SCR_ACTIVE:	sc_reg = 3; break;
	default:
		return 0xffffffffU;
	}

T
Tejun Heo 已提交
478
	return readl(ap->ioaddr.scr_addr + (sc_reg * 4));
L
Linus Torvalds 已提交
479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495
}


static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in,
			       u32 val)
{
	unsigned int sc_reg;

	switch (sc_reg_in) {
	case SCR_STATUS:	sc_reg = 0; break;
	case SCR_CONTROL:	sc_reg = 1; break;
	case SCR_ERROR:		sc_reg = 2; break;
	case SCR_ACTIVE:	sc_reg = 3; break;
	default:
		return;
	}

T
Tejun Heo 已提交
496
	writel(val, ap->ioaddr.scr_addr + (sc_reg * 4));
L
Linus Torvalds 已提交
497 498
}

499
static void ahci_start_engine(void __iomem *port_mmio)
500 501 502
{
	u32 tmp;

503
	/* start DMA */
504
	tmp = readl(port_mmio + PORT_CMD);
505 506 507 508 509
	tmp |= PORT_CMD_START;
	writel(tmp, port_mmio + PORT_CMD);
	readl(port_mmio + PORT_CMD); /* flush */
}

510 511 512 513 514 515
static int ahci_stop_engine(void __iomem *port_mmio)
{
	u32 tmp;

	tmp = readl(port_mmio + PORT_CMD);

516
	/* check if the HBA is idle */
517 518 519
	if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
		return 0;

520
	/* setting HBA to idle */
521 522 523
	tmp &= ~PORT_CMD_START;
	writel(tmp, port_mmio + PORT_CMD);

524
	/* wait for engine to stop. This could be as long as 500 msec */
525 526
	tmp = ata_wait_register(port_mmio + PORT_CMD,
			        PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
527
	if (tmp & PORT_CMD_LIST_ON)
528 529 530 531 532
		return -EIO;

	return 0;
}

533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589
static void ahci_start_fis_rx(void __iomem *port_mmio, u32 cap,
			      dma_addr_t cmd_slot_dma, dma_addr_t rx_fis_dma)
{
	u32 tmp;

	/* set FIS registers */
	if (cap & HOST_CAP_64)
		writel((cmd_slot_dma >> 16) >> 16, port_mmio + PORT_LST_ADDR_HI);
	writel(cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);

	if (cap & HOST_CAP_64)
		writel((rx_fis_dma >> 16) >> 16, port_mmio + PORT_FIS_ADDR_HI);
	writel(rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);

	/* enable FIS reception */
	tmp = readl(port_mmio + PORT_CMD);
	tmp |= PORT_CMD_FIS_RX;
	writel(tmp, port_mmio + PORT_CMD);

	/* flush */
	readl(port_mmio + PORT_CMD);
}

static int ahci_stop_fis_rx(void __iomem *port_mmio)
{
	u32 tmp;

	/* disable FIS reception */
	tmp = readl(port_mmio + PORT_CMD);
	tmp &= ~PORT_CMD_FIS_RX;
	writel(tmp, port_mmio + PORT_CMD);

	/* wait for completion, spec says 500ms, give it 1000 */
	tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
				PORT_CMD_FIS_ON, 10, 1000);
	if (tmp & PORT_CMD_FIS_ON)
		return -EBUSY;

	return 0;
}

static void ahci_power_up(void __iomem *port_mmio, u32 cap)
{
	u32 cmd;

	cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;

	/* spin up device */
	if (cap & HOST_CAP_SSS) {
		cmd |= PORT_CMD_SPIN_UP;
		writel(cmd, port_mmio + PORT_CMD);
	}

	/* wake up link */
	writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
}

590
#ifdef CONFIG_PM
591 592 593 594
static void ahci_power_down(void __iomem *port_mmio, u32 cap)
{
	u32 cmd, scontrol;

595 596
	if (!(cap & HOST_CAP_SSS))
		return;
597

598 599 600 601
	/* put device into listen mode, first set PxSCTL.DET to 0 */
	scontrol = readl(port_mmio + PORT_SCR_CTL);
	scontrol &= ~0xf;
	writel(scontrol, port_mmio + PORT_SCR_CTL);
602

603 604 605 606
	/* then set PxCMD.SUD to 0 */
	cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
	cmd &= ~PORT_CMD_SPIN_UP;
	writel(cmd, port_mmio + PORT_CMD);
607
}
608
#endif
609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640

static void ahci_init_port(void __iomem *port_mmio, u32 cap,
			   dma_addr_t cmd_slot_dma, dma_addr_t rx_fis_dma)
{
	/* enable FIS reception */
	ahci_start_fis_rx(port_mmio, cap, cmd_slot_dma, rx_fis_dma);

	/* enable DMA */
	ahci_start_engine(port_mmio);
}

static int ahci_deinit_port(void __iomem *port_mmio, u32 cap, const char **emsg)
{
	int rc;

	/* disable DMA */
	rc = ahci_stop_engine(port_mmio);
	if (rc) {
		*emsg = "failed to stop engine";
		return rc;
	}

	/* disable FIS reception */
	rc = ahci_stop_fis_rx(port_mmio);
	if (rc) {
		*emsg = "failed stop FIS RX";
		return rc;
	}

	return 0;
}

641 642
static int ahci_reset_controller(void __iomem *mmio, struct pci_dev *pdev)
{
643
	u32 cap_save, impl_save, tmp;
644 645

	cap_save = readl(mmio + HOST_CAP);
646
	impl_save = readl(mmio + HOST_PORTS_IMPL);
647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666

	/* global controller reset */
	tmp = readl(mmio + HOST_CTL);
	if ((tmp & HOST_RESET) == 0) {
		writel(tmp | HOST_RESET, mmio + HOST_CTL);
		readl(mmio + HOST_CTL); /* flush */
	}

	/* reset must complete within 1 second, or
	 * the hardware should be considered fried.
	 */
	ssleep(1);

	tmp = readl(mmio + HOST_CTL);
	if (tmp & HOST_RESET) {
		dev_printk(KERN_ERR, &pdev->dev,
			   "controller reset failed (0x%x)\n", tmp);
		return -EIO;
	}

667
	/* turn on AHCI mode */
668 669
	writel(HOST_AHCI_EN, mmio + HOST_CTL);
	(void) readl(mmio + HOST_CTL);	/* flush */
670 671 672 673 674 675 676 677 678 679

	/* These write-once registers are normally cleared on reset.
	 * Restore BIOS values... which we HOPE were present before
	 * reset.
	 */
	if (!impl_save) {
		impl_save = (1 << ahci_nr_ports(cap_save)) - 1;
		dev_printk(KERN_WARNING, &pdev->dev,
			   "PORTS_IMPL is zero, forcing 0x%x\n", impl_save);
	}
680
	writel(cap_save, mmio + HOST_CAP);
681
	writel(impl_save, mmio + HOST_PORTS_IMPL);
682 683 684 685 686 687 688 689 690 691 692 693 694 695 696
	(void) readl(mmio + HOST_PORTS_IMPL);	/* flush */

	if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
		u16 tmp16;

		/* configure PCS */
		pci_read_config_word(pdev, 0x92, &tmp16);
		tmp16 |= 0xf;
		pci_write_config_word(pdev, 0x92, tmp16);
	}

	return 0;
}

static void ahci_init_controller(void __iomem *mmio, struct pci_dev *pdev,
697 698
				 int n_ports, unsigned int port_flags,
				 struct ahci_host_priv *hpriv)
699 700 701 702 703 704 705 706
{
	int i, rc;
	u32 tmp;

	for (i = 0; i < n_ports; i++) {
		void __iomem *port_mmio = ahci_port_base(mmio, i);
		const char *emsg = NULL;

707 708
		if ((port_flags & AHCI_FLAG_HONOR_PI) &&
		    !(hpriv->port_map & (1 << i)))
709 710 711
			continue;

		/* make sure port is not active */
712
		rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
713 714 715 716 717 718 719 720 721
		if (rc)
			dev_printk(KERN_WARNING, &pdev->dev,
				   "%s (%d)\n", emsg, rc);

		/* clear SError */
		tmp = readl(port_mmio + PORT_SCR_ERR);
		VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
		writel(tmp, port_mmio + PORT_SCR_ERR);

722
		/* clear port IRQ */
723 724 725 726 727 728 729 730 731 732 733 734 735 736 737
		tmp = readl(port_mmio + PORT_IRQ_STAT);
		VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
		if (tmp)
			writel(tmp, port_mmio + PORT_IRQ_STAT);

		writel(1 << i, mmio + HOST_IRQ_STAT);
	}

	tmp = readl(mmio + HOST_CTL);
	VPRINTK("HOST_CTL 0x%x\n", tmp);
	writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
	tmp = readl(mmio + HOST_CTL);
	VPRINTK("HOST_CTL 0x%x\n", tmp);
}

738
static unsigned int ahci_dev_classify(struct ata_port *ap)
L
Linus Torvalds 已提交
739
{
T
Tejun Heo 已提交
740
	void __iomem *port_mmio = ap->ioaddr.cmd_addr;
L
Linus Torvalds 已提交
741
	struct ata_taskfile tf;
742 743 744 745 746 747 748 749 750 751 752
	u32 tmp;

	tmp = readl(port_mmio + PORT_SIG);
	tf.lbah		= (tmp >> 24)	& 0xff;
	tf.lbam		= (tmp >> 16)	& 0xff;
	tf.lbal		= (tmp >> 8)	& 0xff;
	tf.nsect	= (tmp)		& 0xff;

	return ata_dev_classify(&tf);
}

T
Tejun Heo 已提交
753 754
static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
			       u32 opts)
755
{
T
Tejun Heo 已提交
756 757 758 759 760 761 762 763
	dma_addr_t cmd_tbl_dma;

	cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;

	pp->cmd_slot[tag].opts = cpu_to_le32(opts);
	pp->cmd_slot[tag].status = 0;
	pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
	pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
764 765
}

766
static int ahci_clo(struct ata_port *ap)
T
Tejun Heo 已提交
767
{
T
Tejun Heo 已提交
768
	void __iomem *port_mmio = ap->ioaddr.cmd_addr;
J
Jeff Garzik 已提交
769
	struct ahci_host_priv *hpriv = ap->host->private_data;
770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788
	u32 tmp;

	if (!(hpriv->cap & HOST_CAP_CLO))
		return -EOPNOTSUPP;

	tmp = readl(port_mmio + PORT_CMD);
	tmp |= PORT_CMD_CLO;
	writel(tmp, port_mmio + PORT_CMD);

	tmp = ata_wait_register(port_mmio + PORT_CMD,
				PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
	if (tmp & PORT_CMD_CLO)
		return -EIO;

	return 0;
}

static int ahci_softreset(struct ata_port *ap, unsigned int *class)
{
T
Tejun Heo 已提交
789
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
790
	void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
T
Tejun Heo 已提交
791 792 793 794
	void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
	const u32 cmd_fis_len = 5; /* five dwords */
	const char *reason = NULL;
	struct ata_taskfile tf;
795
	u32 tmp;
T
Tejun Heo 已提交
796 797 798 799 800
	u8 *fis;
	int rc;

	DPRINTK("ENTER\n");

801
	if (ata_port_offline(ap)) {
802 803 804 805 806
		DPRINTK("PHY reports no device\n");
		*class = ATA_DEV_NONE;
		return 0;
	}

T
Tejun Heo 已提交
807
	/* prepare for SRST (AHCI-1.1 10.4.1) */
808
	rc = ahci_stop_engine(port_mmio);
T
Tejun Heo 已提交
809 810 811 812 813 814
	if (rc) {
		reason = "failed to stop engine";
		goto fail_restart;
	}

	/* check BUSY/DRQ, perform Command List Override if necessary */
815
	if (ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ)) {
816
		rc = ahci_clo(ap);
T
Tejun Heo 已提交
817

818 819 820 821 822
		if (rc == -EOPNOTSUPP) {
			reason = "port busy but CLO unavailable";
			goto fail_restart;
		} else if (rc) {
			reason = "port busy but CLO failed";
T
Tejun Heo 已提交
823 824 825 826 827
			goto fail_restart;
		}
	}

	/* restart engine */
828
	ahci_start_engine(port_mmio);
T
Tejun Heo 已提交
829

T
Tejun Heo 已提交
830
	ata_tf_init(ap->device, &tf);
T
Tejun Heo 已提交
831 832 833
	fis = pp->cmd_tbl;

	/* issue the first D2H Register FIS */
T
Tejun Heo 已提交
834 835
	ahci_fill_cmd_slot(pp, 0,
			   cmd_fis_len | AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY);
T
Tejun Heo 已提交
836 837 838 839 840 841 842

	tf.ctl |= ATA_SRST;
	ata_tf_to_fis(&tf, fis, 0);
	fis[1] &= ~(1 << 7);	/* turn off Command FIS bit */

	writel(1, port_mmio + PORT_CMD_ISSUE);

843 844
	tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1, 1, 500);
	if (tmp & 0x1) {
T
Tejun Heo 已提交
845 846 847 848 849 850 851 852 853
		rc = -EIO;
		reason = "1st FIS failed";
		goto fail;
	}

	/* spec says at least 5us, but be generous and sleep for 1ms */
	msleep(1);

	/* issue the second D2H Register FIS */
T
Tejun Heo 已提交
854
	ahci_fill_cmd_slot(pp, 0, cmd_fis_len);
T
Tejun Heo 已提交
855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873

	tf.ctl &= ~ATA_SRST;
	ata_tf_to_fis(&tf, fis, 0);
	fis[1] &= ~(1 << 7);	/* turn off Command FIS bit */

	writel(1, port_mmio + PORT_CMD_ISSUE);
	readl(port_mmio + PORT_CMD_ISSUE);	/* flush */

	/* spec mandates ">= 2ms" before checking status.
	 * We wait 150ms, because that was the magic delay used for
	 * ATAPI devices in Hale Landis's ATADRVR, for the period of time
	 * between when the ATA command register is written, and then
	 * status is checked.  Because waiting for "a while" before
	 * checking status is fine, post SRST, we perform this magic
	 * delay here as well.
	 */
	msleep(150);

	*class = ATA_DEV_NONE;
874
	if (ata_port_online(ap)) {
T
Tejun Heo 已提交
875 876 877 878 879 880 881 882 883 884 885 886
		if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
			rc = -EIO;
			reason = "device not ready";
			goto fail;
		}
		*class = ahci_dev_classify(ap);
	}

	DPRINTK("EXIT, class=%u\n", *class);
	return 0;

 fail_restart:
887
	ahci_start_engine(port_mmio);
T
Tejun Heo 已提交
888
 fail:
889
	ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
T
Tejun Heo 已提交
890 891 892
	return rc;
}

893
static int ahci_hardreset(struct ata_port *ap, unsigned int *class)
894
{
895 896 897
	struct ahci_port_priv *pp = ap->private_data;
	u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
	struct ata_taskfile tf;
T
Tejun Heo 已提交
898
	void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
899
	void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
900 901 902
	int rc;

	DPRINTK("ENTER\n");
L
Linus Torvalds 已提交
903

904
	ahci_stop_engine(port_mmio);
905 906 907

	/* clear D2H reception area to properly wait for D2H FIS */
	ata_tf_init(ap->device, &tf);
908
	tf.command = 0x80;
909 910
	ata_tf_to_fis(&tf, d2h_fis, 0);

911
	rc = sata_std_hardreset(ap, class);
912

913
	ahci_start_engine(port_mmio);
L
Linus Torvalds 已提交
914

915
	if (rc == 0 && ata_port_online(ap))
916 917 918
		*class = ahci_dev_classify(ap);
	if (*class == ATA_DEV_UNKNOWN)
		*class = ATA_DEV_NONE;
L
Linus Torvalds 已提交
919

920 921 922 923
	DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
	return rc;
}

924 925
static int ahci_vt8251_hardreset(struct ata_port *ap, unsigned int *class)
{
T
Tejun Heo 已提交
926
	void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948
	void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
	int rc;

	DPRINTK("ENTER\n");

	ahci_stop_engine(port_mmio);

	rc = sata_port_hardreset(ap, sata_ehc_deb_timing(&ap->eh_context));

	/* vt8251 needs SError cleared for the port to operate */
	ahci_scr_write(ap, SCR_ERROR, ahci_scr_read(ap, SCR_ERROR));

	ahci_start_engine(port_mmio);

	DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);

	/* vt8251 doesn't clear BSY on signature FIS reception,
	 * request follow-up softreset.
	 */
	return rc ?: -EAGAIN;
}

949 950
static void ahci_postreset(struct ata_port *ap, unsigned int *class)
{
T
Tejun Heo 已提交
951
	void __iomem *port_mmio = ap->ioaddr.cmd_addr;
952 953 954
	u32 new_tmp, tmp;

	ata_std_postreset(ap, class);
955 956 957

	/* Make sure port's ATAPI bit is set appropriately */
	new_tmp = tmp = readl(port_mmio + PORT_CMD);
958
	if (*class == ATA_DEV_ATAPI)
959 960 961 962 963 964 965
		new_tmp |= PORT_CMD_ATAPI;
	else
		new_tmp &= ~PORT_CMD_ATAPI;
	if (new_tmp != tmp) {
		writel(new_tmp, port_mmio + PORT_CMD);
		readl(port_mmio + PORT_CMD); /* flush */
	}
L
Linus Torvalds 已提交
966 967 968 969
}

static u8 ahci_check_status(struct ata_port *ap)
{
T
Tejun Heo 已提交
970
	void __iomem *mmio = ap->ioaddr.cmd_addr;
L
Linus Torvalds 已提交
971 972 973 974 975 976 977 978 979 980 981 982

	return readl(mmio + PORT_TFDATA) & 0xFF;
}

static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
{
	struct ahci_port_priv *pp = ap->private_data;
	u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;

	ata_tf_from_fis(d2h_fis, tf);
}

T
Tejun Heo 已提交
983
static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
L
Linus Torvalds 已提交
984
{
985 986
	struct scatterlist *sg;
	struct ahci_sg *ahci_sg;
987
	unsigned int n_sg = 0;
L
Linus Torvalds 已提交
988 989 990 991 992 993

	VPRINTK("ENTER\n");

	/*
	 * Next, the S/G list.
	 */
T
Tejun Heo 已提交
994
	ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
995 996 997 998 999 1000 1001
	ata_for_each_sg(sg, qc) {
		dma_addr_t addr = sg_dma_address(sg);
		u32 sg_len = sg_dma_len(sg);

		ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
		ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
		ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
1002

1003
		ahci_sg++;
1004
		n_sg++;
L
Linus Torvalds 已提交
1005
	}
1006 1007

	return n_sg;
L
Linus Torvalds 已提交
1008 1009 1010 1011
}

static void ahci_qc_prep(struct ata_queued_cmd *qc)
{
1012 1013
	struct ata_port *ap = qc->ap;
	struct ahci_port_priv *pp = ap->private_data;
1014
	int is_atapi = is_atapi_taskfile(&qc->tf);
T
Tejun Heo 已提交
1015
	void *cmd_tbl;
L
Linus Torvalds 已提交
1016 1017
	u32 opts;
	const u32 cmd_fis_len = 5; /* five dwords */
1018
	unsigned int n_elem;
L
Linus Torvalds 已提交
1019 1020 1021 1022 1023

	/*
	 * Fill in command table information.  First, the header,
	 * a SATA Register - Host to Device command FIS.
	 */
T
Tejun Heo 已提交
1024 1025 1026
	cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;

	ata_tf_to_fis(&qc->tf, cmd_tbl, 0);
1027
	if (is_atapi) {
T
Tejun Heo 已提交
1028 1029
		memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
		memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
1030
	}
L
Linus Torvalds 已提交
1031

1032 1033
	n_elem = 0;
	if (qc->flags & ATA_QCFLAG_DMAMAP)
T
Tejun Heo 已提交
1034
		n_elem = ahci_fill_sg(qc, cmd_tbl);
L
Linus Torvalds 已提交
1035

1036 1037 1038 1039 1040 1041 1042
	/*
	 * Fill in command slot information.
	 */
	opts = cmd_fis_len | n_elem << 16;
	if (qc->tf.flags & ATA_TFLAG_WRITE)
		opts |= AHCI_CMD_WRITE;
	if (is_atapi)
1043
		opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
1044

T
Tejun Heo 已提交
1045
	ahci_fill_cmd_slot(pp, qc->tag, opts);
L
Linus Torvalds 已提交
1046 1047
}

T
Tejun Heo 已提交
1048
static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
L
Linus Torvalds 已提交
1049
{
T
Tejun Heo 已提交
1050 1051 1052 1053 1054
	struct ahci_port_priv *pp = ap->private_data;
	struct ata_eh_info *ehi = &ap->eh_info;
	unsigned int err_mask = 0, action = 0;
	struct ata_queued_cmd *qc;
	u32 serror;
L
Linus Torvalds 已提交
1055

T
Tejun Heo 已提交
1056
	ata_ehi_clear_desc(ehi);
L
Linus Torvalds 已提交
1057

T
Tejun Heo 已提交
1058 1059 1060
	/* AHCI needs SError cleared; otherwise, it might lock up */
	serror = ahci_scr_read(ap, SCR_ERROR);
	ahci_scr_write(ap, SCR_ERROR, serror);
L
Linus Torvalds 已提交
1061

T
Tejun Heo 已提交
1062 1063 1064
	/* analyze @irq_stat */
	ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);

1065 1066 1067 1068
	/* some controllers set IRQ_IF_ERR on device errors, ignore it */
	if (ap->flags & AHCI_FLAG_IGN_IRQ_IF_ERR)
		irq_stat &= ~PORT_IRQ_IF_ERR;

T
Tejun Heo 已提交
1069 1070 1071 1072 1073 1074
	if (irq_stat & PORT_IRQ_TF_ERR)
		err_mask |= AC_ERR_DEV;

	if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
		err_mask |= AC_ERR_HOST_BUS;
		action |= ATA_EH_SOFTRESET;
L
Linus Torvalds 已提交
1075 1076
	}

T
Tejun Heo 已提交
1077 1078 1079 1080 1081
	if (irq_stat & PORT_IRQ_IF_ERR) {
		err_mask |= AC_ERR_ATA_BUS;
		action |= ATA_EH_SOFTRESET;
		ata_ehi_push_desc(ehi, ", interface fatal error");
	}
L
Linus Torvalds 已提交
1082

T
Tejun Heo 已提交
1083
	if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
1084
		ata_ehi_hotplugged(ehi);
T
Tejun Heo 已提交
1085 1086 1087 1088 1089 1090
		ata_ehi_push_desc(ehi, ", %s", irq_stat & PORT_IRQ_CONNECT ?
			"connection status changed" : "PHY RDY changed");
	}

	if (irq_stat & PORT_IRQ_UNK_FIS) {
		u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
L
Linus Torvalds 已提交
1091

T
Tejun Heo 已提交
1092 1093 1094 1095 1096
		err_mask |= AC_ERR_HSM;
		action |= ATA_EH_SOFTRESET;
		ata_ehi_push_desc(ehi, ", unknown FIS %08x %08x %08x %08x",
				  unk[0], unk[1], unk[2], unk[3]);
	}
L
Linus Torvalds 已提交
1097

T
Tejun Heo 已提交
1098 1099 1100
	/* okay, let's hand over to EH */
	ehi->serror |= serror;
	ehi->action |= action;
J
Jeff Garzik 已提交
1101

L
Linus Torvalds 已提交
1102
	qc = ata_qc_from_tag(ap, ap->active_tag);
T
Tejun Heo 已提交
1103 1104 1105 1106
	if (qc)
		qc->err_mask |= err_mask;
	else
		ehi->err_mask |= err_mask;
1107

T
Tejun Heo 已提交
1108 1109 1110 1111
	if (irq_stat & PORT_IRQ_FREEZE)
		ata_port_freeze(ap);
	else
		ata_port_abort(ap);
L
Linus Torvalds 已提交
1112 1113
}

T
Tejun Heo 已提交
1114
static void ahci_host_intr(struct ata_port *ap)
L
Linus Torvalds 已提交
1115
{
T
Tejun Heo 已提交
1116
	void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
1117
	void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
T
Tejun Heo 已提交
1118
	struct ata_eh_info *ehi = &ap->eh_info;
1119
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
1120
	u32 status, qc_active;
1121
	int rc, known_irq = 0;
L
Linus Torvalds 已提交
1122 1123 1124 1125

	status = readl(port_mmio + PORT_IRQ_STAT);
	writel(status, port_mmio + PORT_IRQ_STAT);

T
Tejun Heo 已提交
1126 1127 1128
	if (unlikely(status & PORT_IRQ_ERROR)) {
		ahci_error_intr(ap, status);
		return;
L
Linus Torvalds 已提交
1129 1130
	}

T
Tejun Heo 已提交
1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
	if (ap->sactive)
		qc_active = readl(port_mmio + PORT_SCR_ACT);
	else
		qc_active = readl(port_mmio + PORT_CMD_ISSUE);

	rc = ata_qc_complete_multiple(ap, qc_active, NULL);
	if (rc > 0)
		return;
	if (rc < 0) {
		ehi->err_mask |= AC_ERR_HSM;
		ehi->action |= ATA_EH_SOFTRESET;
		ata_port_freeze(ap);
		return;
L
Linus Torvalds 已提交
1144 1145
	}

1146 1147
	/* hmmm... a spurious interupt */

1148 1149 1150 1151
	/* if !NCQ, ignore.  No modern ATA device has broken HSM
	 * implementation for non-NCQ commands.
	 */
	if (!ap->sactive)
T
Tejun Heo 已提交
1152 1153
		return;

1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171
	if (status & PORT_IRQ_D2H_REG_FIS) {
		if (!pp->ncq_saw_d2h)
			ata_port_printk(ap, KERN_INFO,
				"D2H reg with I during NCQ, "
				"this message won't be printed again\n");
		pp->ncq_saw_d2h = 1;
		known_irq = 1;
	}

	if (status & PORT_IRQ_DMAS_FIS) {
		if (!pp->ncq_saw_dmas)
			ata_port_printk(ap, KERN_INFO,
				"DMAS FIS during NCQ, "
				"this message won't be printed again\n");
		pp->ncq_saw_dmas = 1;
		known_irq = 1;
	}

1172
	if (status & PORT_IRQ_SDB_FIS) {
1173
		const __le32 *f = pp->rx_fis + RX_FIS_SDB;
1174

1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
		if (le32_to_cpu(f[1])) {
			/* SDB FIS containing spurious completions
			 * might be dangerous, whine and fail commands
			 * with HSM violation.  EH will turn off NCQ
			 * after several such failures.
			 */
			ata_ehi_push_desc(ehi,
				"spurious completions during NCQ "
				"issue=0x%x SAct=0x%x FIS=%08x:%08x",
				readl(port_mmio + PORT_CMD_ISSUE),
				readl(port_mmio + PORT_SCR_ACT),
				le32_to_cpu(f[0]), le32_to_cpu(f[1]));
			ehi->err_mask |= AC_ERR_HSM;
			ehi->action |= ATA_EH_SOFTRESET;
			ata_port_freeze(ap);
		} else {
			if (!pp->ncq_saw_sdb)
				ata_port_printk(ap, KERN_INFO,
					"spurious SDB FIS %08x:%08x during NCQ, "
					"this message won't be printed again\n",
					le32_to_cpu(f[0]), le32_to_cpu(f[1]));
			pp->ncq_saw_sdb = 1;
		}
1198 1199
		known_irq = 1;
	}
1200

1201
	if (!known_irq)
T
Tejun Heo 已提交
1202
		ata_port_printk(ap, KERN_INFO, "spurious interrupt "
1203
				"(irq_stat 0x%x active_tag 0x%x sactive 0x%x)\n",
T
Tejun Heo 已提交
1204
				status, ap->active_tag, ap->sactive);
L
Linus Torvalds 已提交
1205 1206 1207 1208 1209 1210 1211
}

static void ahci_irq_clear(struct ata_port *ap)
{
	/* TODO */
}

1212
static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
L
Linus Torvalds 已提交
1213
{
J
Jeff Garzik 已提交
1214
	struct ata_host *host = dev_instance;
L
Linus Torvalds 已提交
1215 1216
	struct ahci_host_priv *hpriv;
	unsigned int i, handled = 0;
1217
	void __iomem *mmio;
L
Linus Torvalds 已提交
1218 1219 1220 1221
	u32 irq_stat, irq_ack = 0;

	VPRINTK("ENTER\n");

J
Jeff Garzik 已提交
1222
	hpriv = host->private_data;
T
Tejun Heo 已提交
1223
	mmio = host->iomap[AHCI_PCI_BAR];
L
Linus Torvalds 已提交
1224 1225 1226 1227 1228 1229 1230

	/* sigh.  0xffffffff is a valid return from h/w */
	irq_stat = readl(mmio + HOST_IRQ_STAT);
	irq_stat &= hpriv->port_map;
	if (!irq_stat)
		return IRQ_NONE;

J
Jeff Garzik 已提交
1231
        spin_lock(&host->lock);
L
Linus Torvalds 已提交
1232

J
Jeff Garzik 已提交
1233
        for (i = 0; i < host->n_ports; i++) {
L
Linus Torvalds 已提交
1234 1235
		struct ata_port *ap;

1236 1237 1238
		if (!(irq_stat & (1 << i)))
			continue;

J
Jeff Garzik 已提交
1239
		ap = host->ports[i];
1240
		if (ap) {
T
Tejun Heo 已提交
1241
			ahci_host_intr(ap);
1242 1243 1244
			VPRINTK("port %u\n", i);
		} else {
			VPRINTK("port %u (no irq)\n", i);
1245
			if (ata_ratelimit())
J
Jeff Garzik 已提交
1246
				dev_printk(KERN_WARNING, host->dev,
1247
					"interrupt on disabled port %u\n", i);
L
Linus Torvalds 已提交
1248
		}
1249 1250

		irq_ack |= (1 << i);
L
Linus Torvalds 已提交
1251 1252 1253 1254 1255 1256 1257
	}

	if (irq_ack) {
		writel(irq_ack, mmio + HOST_IRQ_STAT);
		handled = 1;
	}

J
Jeff Garzik 已提交
1258
	spin_unlock(&host->lock);
L
Linus Torvalds 已提交
1259 1260 1261 1262 1263 1264

	VPRINTK("EXIT\n");

	return IRQ_RETVAL(handled);
}

1265
static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
L
Linus Torvalds 已提交
1266 1267
{
	struct ata_port *ap = qc->ap;
T
Tejun Heo 已提交
1268
	void __iomem *port_mmio = ap->ioaddr.cmd_addr;
L
Linus Torvalds 已提交
1269

T
Tejun Heo 已提交
1270 1271 1272
	if (qc->tf.protocol == ATA_PROT_NCQ)
		writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
	writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
L
Linus Torvalds 已提交
1273 1274 1275 1276 1277
	readl(port_mmio + PORT_CMD_ISSUE);	/* flush */

	return 0;
}

T
Tejun Heo 已提交
1278 1279
static void ahci_freeze(struct ata_port *ap)
{
T
Tejun Heo 已提交
1280
	void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
T
Tejun Heo 已提交
1281 1282 1283 1284 1285 1286 1287 1288
	void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);

	/* turn IRQ off */
	writel(0, port_mmio + PORT_IRQ_MASK);
}

static void ahci_thaw(struct ata_port *ap)
{
T
Tejun Heo 已提交
1289
	void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
T
Tejun Heo 已提交
1290 1291 1292 1293 1294 1295
	void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
	u32 tmp;

	/* clear IRQ */
	tmp = readl(port_mmio + PORT_IRQ_STAT);
	writel(tmp, port_mmio + PORT_IRQ_STAT);
1296
	writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
T
Tejun Heo 已提交
1297 1298 1299 1300 1301 1302 1303

	/* turn IRQ back on */
	writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
}

static void ahci_error_handler(struct ata_port *ap)
{
T
Tejun Heo 已提交
1304
	void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
1305 1306
	void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);

1307
	if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
T
Tejun Heo 已提交
1308
		/* restart engine */
1309 1310
		ahci_stop_engine(port_mmio);
		ahci_start_engine(port_mmio);
T
Tejun Heo 已提交
1311 1312 1313
	}

	/* perform recovery */
1314
	ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_hardreset,
1315
		  ahci_postreset);
T
Tejun Heo 已提交
1316 1317
}

1318 1319
static void ahci_vt8251_error_handler(struct ata_port *ap)
{
T
Tejun Heo 已提交
1320
	void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333
	void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);

	if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
		/* restart engine */
		ahci_stop_engine(port_mmio);
		ahci_start_engine(port_mmio);
	}

	/* perform recovery */
	ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
		  ahci_postreset);
}

T
Tejun Heo 已提交
1334 1335 1336
static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
T
Tejun Heo 已提交
1337
	void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
1338
	void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
T
Tejun Heo 已提交
1339 1340 1341 1342 1343 1344

	if (qc->flags & ATA_QCFLAG_FAILED)
		qc->err_mask |= AC_ERR_OTHER;

	if (qc->err_mask) {
		/* make DMA engine forget about the failed command */
1345 1346
		ahci_stop_engine(port_mmio);
		ahci_start_engine(port_mmio);
T
Tejun Heo 已提交
1347 1348 1349
	}
}

1350
#ifdef CONFIG_PM
1351 1352
static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
{
J
Jeff Garzik 已提交
1353
	struct ahci_host_priv *hpriv = ap->host->private_data;
1354
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
1355
	void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
1356 1357 1358 1359 1360
	void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
	const char *emsg = NULL;
	int rc;

	rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
1361 1362 1363
	if (rc == 0)
		ahci_power_down(port_mmio, hpriv->cap);
	else {
1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374
		ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
		ahci_init_port(port_mmio, hpriv->cap,
			       pp->cmd_slot_dma, pp->rx_fis_dma);
	}

	return rc;
}

static int ahci_port_resume(struct ata_port *ap)
{
	struct ahci_port_priv *pp = ap->private_data;
J
Jeff Garzik 已提交
1375
	struct ahci_host_priv *hpriv = ap->host->private_data;
T
Tejun Heo 已提交
1376
	void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
1377 1378
	void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);

1379
	ahci_power_up(port_mmio, hpriv->cap);
1380 1381 1382 1383 1384 1385 1386
	ahci_init_port(port_mmio, hpriv->cap, pp->cmd_slot_dma, pp->rx_fis_dma);

	return 0;
}

static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
{
J
Jeff Garzik 已提交
1387
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
T
Tejun Heo 已提交
1388
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406
	u32 ctl;

	if (mesg.event == PM_EVENT_SUSPEND) {
		/* AHCI spec rev1.1 section 8.3.3:
		 * Software must disable interrupts prior to requesting a
		 * transition of the HBA to D3 state.
		 */
		ctl = readl(mmio + HOST_CTL);
		ctl &= ~HOST_IRQ_EN;
		writel(ctl, mmio + HOST_CTL);
		readl(mmio + HOST_CTL); /* flush */
	}

	return ata_pci_device_suspend(pdev, mesg);
}

static int ahci_pci_device_resume(struct pci_dev *pdev)
{
J
Jeff Garzik 已提交
1407 1408
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
	struct ahci_host_priv *hpriv = host->private_data;
T
Tejun Heo 已提交
1409
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
1410 1411
	int rc;

1412 1413 1414
	rc = ata_pci_device_do_resume(pdev);
	if (rc)
		return rc;
1415 1416 1417 1418 1419 1420

	if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
		rc = ahci_reset_controller(mmio, pdev);
		if (rc)
			return rc;

1421 1422
		ahci_init_controller(mmio, pdev, host->n_ports,
				     host->ports[0]->flags, hpriv);
1423 1424
	}

J
Jeff Garzik 已提交
1425
	ata_host_resume(host);
1426 1427 1428

	return 0;
}
1429
#endif
1430

1431 1432
static int ahci_port_start(struct ata_port *ap)
{
J
Jeff Garzik 已提交
1433 1434
	struct device *dev = ap->host->dev;
	struct ahci_host_priv *hpriv = ap->host->private_data;
1435
	struct ahci_port_priv *pp;
T
Tejun Heo 已提交
1436
	void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
1437 1438 1439 1440 1441
	void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
	void *mem;
	dma_addr_t mem_dma;
	int rc;

1442
	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1443 1444 1445 1446
	if (!pp)
		return -ENOMEM;

	rc = ata_pad_alloc(ap, dev);
1447
	if (rc)
1448 1449
		return rc;

1450 1451 1452
	mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
				  GFP_KERNEL);
	if (!mem)
1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483
		return -ENOMEM;
	memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);

	/*
	 * First item in chunk of DMA memory: 32-slot command table,
	 * 32 bytes each in size
	 */
	pp->cmd_slot = mem;
	pp->cmd_slot_dma = mem_dma;

	mem += AHCI_CMD_SLOT_SZ;
	mem_dma += AHCI_CMD_SLOT_SZ;

	/*
	 * Second item: Received-FIS area
	 */
	pp->rx_fis = mem;
	pp->rx_fis_dma = mem_dma;

	mem += AHCI_RX_FIS_SZ;
	mem_dma += AHCI_RX_FIS_SZ;

	/*
	 * Third item: data area for storing a single command
	 * and its scatter-gather table
	 */
	pp->cmd_tbl = mem;
	pp->cmd_tbl_dma = mem_dma;

	ap->private_data = pp;

1484 1485 1486
	/* power up port */
	ahci_power_up(port_mmio, hpriv->cap);

1487 1488
	/* initialize port */
	ahci_init_port(port_mmio, hpriv->cap, pp->cmd_slot_dma, pp->rx_fis_dma);
1489 1490 1491 1492 1493 1494

	return 0;
}

static void ahci_port_stop(struct ata_port *ap)
{
J
Jeff Garzik 已提交
1495
	struct ahci_host_priv *hpriv = ap->host->private_data;
T
Tejun Heo 已提交
1496
	void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
1497
	void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1498 1499
	const char *emsg = NULL;
	int rc;
1500

1501 1502 1503 1504
	/* de-initialize port */
	rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
	if (rc)
		ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
1505 1506
}

T
Tejun Heo 已提交
1507
static void ahci_setup_port(struct ata_ioports *port, void __iomem *base,
L
Linus Torvalds 已提交
1508 1509 1510
			    unsigned int port_idx)
{
	VPRINTK("ENTER, base==0x%lx, port_idx %u\n", base, port_idx);
T
Tejun Heo 已提交
1511
	base = ahci_port_base(base, port_idx);
L
Linus Torvalds 已提交
1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523
	VPRINTK("base now==0x%lx\n", base);

	port->cmd_addr		= base;
	port->scr_addr		= base + PORT_SCR;

	VPRINTK("EXIT\n");
}

static int ahci_host_init(struct ata_probe_ent *probe_ent)
{
	struct ahci_host_priv *hpriv = probe_ent->private_data;
	struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
T
Tejun Heo 已提交
1524
	void __iomem *mmio = probe_ent->iomap[AHCI_PCI_BAR];
1525
	unsigned int i, cap_n_ports, using_dac;
L
Linus Torvalds 已提交
1526 1527
	int rc;

1528 1529 1530
	rc = ahci_reset_controller(mmio, pdev);
	if (rc)
		return rc;
L
Linus Torvalds 已提交
1531 1532 1533

	hpriv->cap = readl(mmio + HOST_CAP);
	hpriv->port_map = readl(mmio + HOST_PORTS_IMPL);
1534
	cap_n_ports = ahci_nr_ports(hpriv->cap);
L
Linus Torvalds 已提交
1535 1536

	VPRINTK("cap 0x%x  port_map 0x%x  n_ports %d\n",
1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561
		hpriv->cap, hpriv->port_map, cap_n_ports);

	if (probe_ent->port_flags & AHCI_FLAG_HONOR_PI) {
		unsigned int n_ports = cap_n_ports;
		u32 port_map = hpriv->port_map;
		int max_port = 0;

		for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
			if (port_map & (1 << i)) {
				n_ports--;
				port_map &= ~(1 << i);
				max_port = i;
			} else
				probe_ent->dummy_port_mask |= 1 << i;
		}

		if (n_ports || port_map)
			dev_printk(KERN_WARNING, &pdev->dev,
				   "nr_ports (%u) and implemented port map "
				   "(0x%x) don't match\n",
				   cap_n_ports, hpriv->port_map);

		probe_ent->n_ports = max_port + 1;
	} else
		probe_ent->n_ports = cap_n_ports;
L
Linus Torvalds 已提交
1562 1563 1564 1565 1566 1567 1568 1569

	using_dac = hpriv->cap & HOST_CAP_64;
	if (using_dac &&
	    !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
		rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
		if (rc) {
			rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
			if (rc) {
1570 1571
				dev_printk(KERN_ERR, &pdev->dev,
					   "64-bit DMA enable failed\n");
L
Linus Torvalds 已提交
1572 1573 1574 1575 1576 1577
				return rc;
			}
		}
	} else {
		rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
1578 1579
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit DMA enable failed\n");
L
Linus Torvalds 已提交
1580 1581 1582 1583
			return rc;
		}
		rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
1584 1585
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit consistent DMA enable failed\n");
L
Linus Torvalds 已提交
1586 1587 1588 1589
			return rc;
		}
	}

1590
	for (i = 0; i < probe_ent->n_ports; i++)
T
Tejun Heo 已提交
1591
		ahci_setup_port(&probe_ent->port[i], mmio, i);
L
Linus Torvalds 已提交
1592

1593 1594
	ahci_init_controller(mmio, pdev, probe_ent->n_ports,
			     probe_ent->port_flags, hpriv);
L
Linus Torvalds 已提交
1595 1596 1597 1598 1599 1600 1601 1602 1603 1604

	pci_set_master(pdev);

	return 0;
}

static void ahci_print_info(struct ata_probe_ent *probe_ent)
{
	struct ahci_host_priv *hpriv = probe_ent->private_data;
	struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
T
Tejun Heo 已提交
1605
	void __iomem *mmio = probe_ent->iomap[AHCI_PCI_BAR];
L
Linus Torvalds 已提交
1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623
	u32 vers, cap, impl, speed;
	const char *speed_s;
	u16 cc;
	const char *scc_s;

	vers = readl(mmio + HOST_VERSION);
	cap = hpriv->cap;
	impl = hpriv->port_map;

	speed = (cap >> 20) & 0xf;
	if (speed == 1)
		speed_s = "1.5";
	else if (speed == 2)
		speed_s = "3";
	else
		speed_s = "?";

	pci_read_config_word(pdev, 0x0a, &cc);
1624
	if (cc == PCI_CLASS_STORAGE_IDE)
L
Linus Torvalds 已提交
1625
		scc_s = "IDE";
1626
	else if (cc == PCI_CLASS_STORAGE_SATA)
L
Linus Torvalds 已提交
1627
		scc_s = "SATA";
1628
	else if (cc == PCI_CLASS_STORAGE_RAID)
L
Linus Torvalds 已提交
1629 1630 1631 1632
		scc_s = "RAID";
	else
		scc_s = "unknown";

1633 1634
	dev_printk(KERN_INFO, &pdev->dev,
		"AHCI %02x%02x.%02x%02x "
L
Linus Torvalds 已提交
1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648
		"%u slots %u ports %s Gbps 0x%x impl %s mode\n"
	       	,

	       	(vers >> 24) & 0xff,
	       	(vers >> 16) & 0xff,
	       	(vers >> 8) & 0xff,
	       	vers & 0xff,

		((cap >> 8) & 0x1f) + 1,
		(cap & 0x1f) + 1,
		speed_s,
		impl,
		scc_s);

1649 1650
	dev_printk(KERN_INFO, &pdev->dev,
		"flags: "
L
Linus Torvalds 已提交
1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671
	       	"%s%s%s%s%s%s"
	       	"%s%s%s%s%s%s%s\n"
	       	,

		cap & (1 << 31) ? "64bit " : "",
		cap & (1 << 30) ? "ncq " : "",
		cap & (1 << 28) ? "ilck " : "",
		cap & (1 << 27) ? "stag " : "",
		cap & (1 << 26) ? "pm " : "",
		cap & (1 << 25) ? "led " : "",

		cap & (1 << 24) ? "clo " : "",
		cap & (1 << 19) ? "nz " : "",
		cap & (1 << 18) ? "only " : "",
		cap & (1 << 17) ? "pmp " : "",
		cap & (1 << 15) ? "pio " : "",
		cap & (1 << 14) ? "slum " : "",
		cap & (1 << 13) ? "part " : ""
		);
}

1672
static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
L
Linus Torvalds 已提交
1673 1674
{
	static int printed_version;
1675 1676 1677
	unsigned int board_idx = (unsigned int) ent->driver_data;
	struct device *dev = &pdev->dev;
	struct ata_probe_ent *probe_ent;
L
Linus Torvalds 已提交
1678 1679 1680 1681 1682
	struct ahci_host_priv *hpriv;
	int rc;

	VPRINTK("ENTER\n");

T
Tejun Heo 已提交
1683 1684
	WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);

L
Linus Torvalds 已提交
1685
	if (!printed_version++)
1686
		dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
L
Linus Torvalds 已提交
1687

1688
	rc = pcim_enable_device(pdev);
L
Linus Torvalds 已提交
1689 1690 1691
	if (rc)
		return rc;

T
Tejun Heo 已提交
1692 1693
	rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
	if (rc == -EBUSY)
1694
		pcim_pin_device(pdev);
T
Tejun Heo 已提交
1695
	if (rc)
1696
		return rc;
L
Linus Torvalds 已提交
1697

1698
	if (pci_enable_msi(pdev))
1699
		pci_intx(pdev, 1);
L
Linus Torvalds 已提交
1700

1701 1702 1703
	probe_ent = devm_kzalloc(dev, sizeof(*probe_ent), GFP_KERNEL);
	if (probe_ent == NULL)
		return -ENOMEM;
L
Linus Torvalds 已提交
1704 1705 1706 1707

	probe_ent->dev = pci_dev_to_dev(pdev);
	INIT_LIST_HEAD(&probe_ent->node);

1708 1709 1710
	hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
	if (!hpriv)
		return -ENOMEM;
L
Linus Torvalds 已提交
1711 1712

	probe_ent->sht		= ahci_port_info[board_idx].sht;
J
Jeff Garzik 已提交
1713
	probe_ent->port_flags	= ahci_port_info[board_idx].flags;
L
Linus Torvalds 已提交
1714 1715 1716 1717 1718
	probe_ent->pio_mask	= ahci_port_info[board_idx].pio_mask;
	probe_ent->udma_mask	= ahci_port_info[board_idx].udma_mask;
	probe_ent->port_ops	= ahci_port_info[board_idx].port_ops;

       	probe_ent->irq = pdev->irq;
1719
       	probe_ent->irq_flags = IRQF_SHARED;
T
Tejun Heo 已提交
1720
	probe_ent->iomap = pcim_iomap_table(pdev);
L
Linus Torvalds 已提交
1721 1722 1723 1724 1725
	probe_ent->private_data = hpriv;

	/* initialize adapter */
	rc = ahci_host_init(probe_ent);
	if (rc)
1726
		return rc;
L
Linus Torvalds 已提交
1727

J
Jeff Garzik 已提交
1728
	if (!(probe_ent->port_flags & AHCI_FLAG_NO_NCQ) &&
1729
	    (hpriv->cap & HOST_CAP_NCQ))
J
Jeff Garzik 已提交
1730
		probe_ent->port_flags |= ATA_FLAG_NCQ;
T
Tejun Heo 已提交
1731

L
Linus Torvalds 已提交
1732 1733
	ahci_print_info(probe_ent);

1734 1735
	if (!ata_device_add(probe_ent))
		return -ENODEV;
L
Linus Torvalds 已提交
1736

1737
	devm_kfree(dev, probe_ent);
L
Linus Torvalds 已提交
1738
	return 0;
1739
}
L
Linus Torvalds 已提交
1740 1741 1742

static int __init ahci_init(void)
{
1743
	return pci_register_driver(&ahci_pci_driver);
L
Linus Torvalds 已提交
1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755
}

static void __exit ahci_exit(void)
{
	pci_unregister_driver(&ahci_pci_driver);
}


MODULE_AUTHOR("Jeff Garzik");
MODULE_DESCRIPTION("AHCI SATA low-level driver");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
1756
MODULE_VERSION(DRV_VERSION);
L
Linus Torvalds 已提交
1757 1758 1759

module_init(ahci_init);
module_exit(ahci_exit);