talitos.c 100.3 KB
Newer Older
1 2 3
/*
 * talitos - Freescale Integrated Security Engine (SEC) device driver
 *
4
 * Copyright (c) 2008-2011 Freescale Semiconductor, Inc.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34
 *
 * Scatterlist Crypto API glue code copied from files with the following:
 * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
 *
 * Crypto algorithm registration code copied from hifn driver:
 * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
 * All rights reserved.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/mod_devicetable.h>
#include <linux/device.h>
#include <linux/interrupt.h>
#include <linux/crypto.h>
#include <linux/hw_random.h>
35 36
#include <linux/of_address.h>
#include <linux/of_irq.h>
37 38 39 40 41
#include <linux/of_platform.h>
#include <linux/dma-mapping.h>
#include <linux/io.h>
#include <linux/spinlock.h>
#include <linux/rtnetlink.h>
42
#include <linux/slab.h>
43 44 45

#include <crypto/algapi.h>
#include <crypto/aes.h>
46
#include <crypto/des.h>
47
#include <crypto/sha.h>
48
#include <crypto/md5.h>
49
#include <crypto/internal/aead.h>
50
#include <crypto/authenc.h>
51
#include <crypto/skcipher.h>
52 53
#include <crypto/hash.h>
#include <crypto/internal/hash.h>
54
#include <crypto/scatterwalk.h>
55 56 57

#include "talitos.h"

58
static void to_talitos_ptr(struct talitos_ptr *ptr, dma_addr_t dma_addr,
59
			   unsigned int len, bool is_sec1)
60
{
61
	ptr->ptr = cpu_to_be32(lower_32_bits(dma_addr));
62 63 64 65
	if (is_sec1) {
		ptr->len1 = cpu_to_be16(len);
	} else {
		ptr->len = cpu_to_be16(len);
66
		ptr->eptr = upper_32_bits(dma_addr);
67
	}
68 69
}

70 71 72 73
static void copy_talitos_ptr(struct talitos_ptr *dst_ptr,
			     struct talitos_ptr *src_ptr, bool is_sec1)
{
	dst_ptr->ptr = src_ptr->ptr;
74
	if (is_sec1) {
75
		dst_ptr->len1 = src_ptr->len1;
76
	} else {
77 78
		dst_ptr->len = src_ptr->len;
		dst_ptr->eptr = src_ptr->eptr;
79
	}
80 81
}

82 83
static unsigned short from_talitos_ptr_len(struct talitos_ptr *ptr,
					   bool is_sec1)
84
{
85 86 87 88
	if (is_sec1)
		return be16_to_cpu(ptr->len1);
	else
		return be16_to_cpu(ptr->len);
89 90
}

91 92
static void to_talitos_ptr_ext_set(struct talitos_ptr *ptr, u8 val,
				   bool is_sec1)
93
{
94
	if (!is_sec1)
95 96 97 98 99 100 101
		ptr->j_extent = val;
}

static void to_talitos_ptr_ext_or(struct talitos_ptr *ptr, u8 val, bool is_sec1)
{
	if (!is_sec1)
		ptr->j_extent |= val;
102 103
}

104 105 106
/*
 * map virtual single (contiguous) pointer to h/w descriptor pointer
 */
107 108 109 110 111 112 113 114 115 116 117 118 119
static void __map_single_talitos_ptr(struct device *dev,
				     struct talitos_ptr *ptr,
				     unsigned int len, void *data,
				     enum dma_data_direction dir,
				     unsigned long attrs)
{
	dma_addr_t dma_addr = dma_map_single_attrs(dev, data, len, dir, attrs);
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);

	to_talitos_ptr(ptr, dma_addr, len, is_sec1);
}

120
static void map_single_talitos_ptr(struct device *dev,
121
				   struct talitos_ptr *ptr,
122
				   unsigned int len, void *data,
123 124
				   enum dma_data_direction dir)
{
125 126
	__map_single_talitos_ptr(dev, ptr, len, data, dir, 0);
}
127

128 129 130 131 132 133 134
static void map_single_talitos_ptr_nosync(struct device *dev,
					  struct talitos_ptr *ptr,
					  unsigned int len, void *data,
					  enum dma_data_direction dir)
{
	__map_single_talitos_ptr(dev, ptr, len, data, dir,
				 DMA_ATTR_SKIP_CPU_SYNC);
135 136 137 138 139 140
}

/*
 * unmap bus single (contiguous) h/w descriptor pointer
 */
static void unmap_single_talitos_ptr(struct device *dev,
141
				     struct talitos_ptr *ptr,
142 143
				     enum dma_data_direction dir)
{
144 145 146
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);

147
	dma_unmap_single(dev, be32_to_cpu(ptr->ptr),
148
			 from_talitos_ptr_len(ptr, is_sec1), dir);
149 150 151 152 153 154
}

static int reset_channel(struct device *dev, int ch)
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	unsigned int timeout = TALITOS_TIMEOUT;
155
	bool is_sec1 = has_ftr_sec1(priv);
156

157 158 159
	if (is_sec1) {
		setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
			  TALITOS1_CCCR_LO_RESET);
160

161 162 163 164 165 166 167 168 169 170 171
		while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR_LO) &
			TALITOS1_CCCR_LO_RESET) && --timeout)
			cpu_relax();
	} else {
		setbits32(priv->chan[ch].reg + TALITOS_CCCR,
			  TALITOS2_CCCR_RESET);

		while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
			TALITOS2_CCCR_RESET) && --timeout)
			cpu_relax();
	}
172 173 174 175 176 177

	if (timeout == 0) {
		dev_err(dev, "failed to reset channel %d\n", ch);
		return -EIO;
	}

178
	/* set 36-bit addressing, done writeback enable and done IRQ enable */
179
	setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, TALITOS_CCCR_LO_EAE |
180
		  TALITOS_CCCR_LO_CDWE | TALITOS_CCCR_LO_CDIE);
181 182 183 184
	/* enable chaining descriptors */
	if (is_sec1)
		setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
			  TALITOS_CCCR_LO_NE);
185

186 187
	/* and ICCR writeback, if available */
	if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
188
		setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
189 190
		          TALITOS_CCCR_LO_IWSE);

191 192 193 194 195 196 197
	return 0;
}

static int reset_device(struct device *dev)
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	unsigned int timeout = TALITOS_TIMEOUT;
198 199
	bool is_sec1 = has_ftr_sec1(priv);
	u32 mcr = is_sec1 ? TALITOS1_MCR_SWR : TALITOS2_MCR_SWR;
200

201
	setbits32(priv->reg + TALITOS_MCR, mcr);
202

203
	while ((in_be32(priv->reg + TALITOS_MCR) & mcr)
204 205 206
	       && --timeout)
		cpu_relax();

207
	if (priv->irq[1]) {
208 209 210 211
		mcr = TALITOS_MCR_RCA1 | TALITOS_MCR_RCA3;
		setbits32(priv->reg + TALITOS_MCR, mcr);
	}

212 213 214 215 216 217 218 219 220 221 222 223 224 225 226
	if (timeout == 0) {
		dev_err(dev, "failed to reset device\n");
		return -EIO;
	}

	return 0;
}

/*
 * Reset and initialize the device
 */
static int init_device(struct device *dev)
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	int ch, err;
227
	bool is_sec1 = has_ftr_sec1(priv);
228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250

	/*
	 * Master reset
	 * errata documentation: warning: certain SEC interrupts
	 * are not fully cleared by writing the MCR:SWR bit,
	 * set bit twice to completely reset
	 */
	err = reset_device(dev);
	if (err)
		return err;

	err = reset_device(dev);
	if (err)
		return err;

	/* reset channels */
	for (ch = 0; ch < priv->num_channels; ch++) {
		err = reset_channel(dev, ch);
		if (err)
			return err;
	}

	/* enable channel done and error interrupts */
251 252 253 254 255 256 257 258 259
	if (is_sec1) {
		clrbits32(priv->reg + TALITOS_IMR, TALITOS1_IMR_INIT);
		clrbits32(priv->reg + TALITOS_IMR_LO, TALITOS1_IMR_LO_INIT);
		/* disable parity error check in DEU (erroneous? test vect.) */
		setbits32(priv->reg_deu + TALITOS_EUICR, TALITOS1_DEUICR_KPE);
	} else {
		setbits32(priv->reg + TALITOS_IMR, TALITOS2_IMR_INIT);
		setbits32(priv->reg + TALITOS_IMR_LO, TALITOS2_IMR_LO_INIT);
	}
260

261 262
	/* disable integrity check error interrupts (use writeback instead) */
	if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
263
		setbits32(priv->reg_mdeu + TALITOS_EUICR_LO,
264 265
		          TALITOS_MDEUICR_LO_ICE);

266 267 268 269 270 271
	return 0;
}

/**
 * talitos_submit - submits a descriptor to the device for processing
 * @dev:	the SEC device to be used
272
 * @ch:		the SEC device channel to be used
273 274 275 276 277 278 279 280
 * @desc:	the descriptor to be processed by the device
 * @callback:	whom to call when processing is complete
 * @context:	a handle for use by caller (optional)
 *
 * desc must contain valid dma-mapped (bus physical) address pointers.
 * callback must check err and feedback in descriptor header
 * for device processing status.
 */
281 282 283 284 285
int talitos_submit(struct device *dev, int ch, struct talitos_desc *desc,
		   void (*callback)(struct device *dev,
				    struct talitos_desc *desc,
				    void *context, int error),
		   void *context)
286 287 288
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	struct talitos_request *request;
289
	unsigned long flags;
290
	int head;
291
	bool is_sec1 = has_ftr_sec1(priv);
292

293
	spin_lock_irqsave(&priv->chan[ch].head_lock, flags);
294

295
	if (!atomic_inc_not_zero(&priv->chan[ch].submit_count)) {
296
		/* h/w fifo is full */
297
		spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
298 299 300
		return -EAGAIN;
	}

301 302
	head = priv->chan[ch].head;
	request = &priv->chan[ch].fifo[head];
303

304
	/* map descriptor and save caller data */
305 306 307 308 309 310 311 312 313 314
	if (is_sec1) {
		desc->hdr1 = desc->hdr;
		request->dma_desc = dma_map_single(dev, &desc->hdr1,
						   TALITOS_DESC_SIZE,
						   DMA_BIDIRECTIONAL);
	} else {
		request->dma_desc = dma_map_single(dev, desc,
						   TALITOS_DESC_SIZE,
						   DMA_BIDIRECTIONAL);
	}
315 316 317 318
	request->callback = callback;
	request->context = context;

	/* increment fifo head */
319
	priv->chan[ch].head = (priv->chan[ch].head + 1) & (priv->fifo_len - 1);
320 321 322 323 324 325

	smp_wmb();
	request->desc = desc;

	/* GO! */
	wmb();
326 327 328
	out_be32(priv->chan[ch].reg + TALITOS_FF,
		 upper_32_bits(request->dma_desc));
	out_be32(priv->chan[ch].reg + TALITOS_FF_LO,
329
		 lower_32_bits(request->dma_desc));
330

331
	spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
332 333 334

	return -EINPROGRESS;
}
335
EXPORT_SYMBOL(talitos_submit);
336

337 338 339 340 341 342 343 344 345 346 347 348 349 350 351
static __be32 get_request_hdr(struct talitos_request *request, bool is_sec1)
{
	struct talitos_edesc *edesc;

	if (!is_sec1)
		return request->desc->hdr;

	if (!request->desc->next_desc)
		return request->desc->hdr1;

	edesc = container_of(request->desc, struct talitos_edesc, desc);

	return ((struct talitos_desc *)(edesc->buf + edesc->dma_len))->hdr1;
}

352 353 354 355 356 357 358 359 360
/*
 * process what was done, notify callback of error if not
 */
static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	struct talitos_request *request, saved_req;
	unsigned long flags;
	int tail, status;
361
	bool is_sec1 = has_ftr_sec1(priv);
362

363
	spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
364

365 366
	tail = priv->chan[ch].tail;
	while (priv->chan[ch].fifo[tail].desc) {
367 368
		__be32 hdr;

369
		request = &priv->chan[ch].fifo[tail];
370 371 372

		/* descriptors with their done bits set don't get the error */
		rmb();
373
		hdr = get_request_hdr(request, is_sec1);
374 375

		if ((hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
376
			status = 0;
377
		else
378 379 380 381 382 383
			if (!error)
				break;
			else
				status = error;

		dma_unmap_single(dev, request->dma_desc,
384
				 TALITOS_DESC_SIZE,
385
				 DMA_BIDIRECTIONAL);
386 387 388 389 390 391 392 393 394 395 396

		/* copy entries so we can call callback outside lock */
		saved_req.desc = request->desc;
		saved_req.callback = request->callback;
		saved_req.context = request->context;

		/* release request entry in fifo */
		smp_wmb();
		request->desc = NULL;

		/* increment fifo tail */
397
		priv->chan[ch].tail = (tail + 1) & (priv->fifo_len - 1);
398

399
		spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
400

401
		atomic_dec(&priv->chan[ch].submit_count);
402

403 404 405 406 407
		saved_req.callback(dev, saved_req.desc, saved_req.context,
				   status);
		/* channel may resume processing in single desc error case */
		if (error && !reset_ch && status == error)
			return;
408 409
		spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
		tail = priv->chan[ch].tail;
410 411
	}

412
	spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
413 414 415 416 417
}

/*
 * process completed requests for channels that have done status
 */
418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442
#define DEF_TALITOS1_DONE(name, ch_done_mask)				\
static void talitos1_done_##name(unsigned long data)			\
{									\
	struct device *dev = (struct device *)data;			\
	struct talitos_private *priv = dev_get_drvdata(dev);		\
	unsigned long flags;						\
									\
	if (ch_done_mask & 0x10000000)					\
		flush_channel(dev, 0, 0, 0);			\
	if (ch_done_mask & 0x40000000)					\
		flush_channel(dev, 1, 0, 0);			\
	if (ch_done_mask & 0x00010000)					\
		flush_channel(dev, 2, 0, 0);			\
	if (ch_done_mask & 0x00040000)					\
		flush_channel(dev, 3, 0, 0);			\
									\
	/* At this point, all completed channels have been processed */	\
	/* Unmask done interrupts for channels completed later on. */	\
	spin_lock_irqsave(&priv->reg_lock, flags);			\
	clrbits32(priv->reg + TALITOS_IMR, ch_done_mask);		\
	clrbits32(priv->reg + TALITOS_IMR_LO, TALITOS1_IMR_LO_INIT);	\
	spin_unlock_irqrestore(&priv->reg_lock, flags);			\
}

DEF_TALITOS1_DONE(4ch, TALITOS1_ISR_4CHDONE)
443
DEF_TALITOS1_DONE(ch0, TALITOS1_ISR_CH_0_DONE)
444 445 446

#define DEF_TALITOS2_DONE(name, ch_done_mask)				\
static void talitos2_done_##name(unsigned long data)			\
447 448 449
{									\
	struct device *dev = (struct device *)data;			\
	struct talitos_private *priv = dev_get_drvdata(dev);		\
450
	unsigned long flags;						\
451 452 453 454 455 456 457 458 459 460 461 462
									\
	if (ch_done_mask & 1)						\
		flush_channel(dev, 0, 0, 0);				\
	if (ch_done_mask & (1 << 2))					\
		flush_channel(dev, 1, 0, 0);				\
	if (ch_done_mask & (1 << 4))					\
		flush_channel(dev, 2, 0, 0);				\
	if (ch_done_mask & (1 << 6))					\
		flush_channel(dev, 3, 0, 0);				\
									\
	/* At this point, all completed channels have been processed */	\
	/* Unmask done interrupts for channels completed later on. */	\
463
	spin_lock_irqsave(&priv->reg_lock, flags);			\
464
	setbits32(priv->reg + TALITOS_IMR, ch_done_mask);		\
465
	setbits32(priv->reg + TALITOS_IMR_LO, TALITOS2_IMR_LO_INIT);	\
466
	spin_unlock_irqrestore(&priv->reg_lock, flags);			\
467
}
468 469

DEF_TALITOS2_DONE(4ch, TALITOS2_ISR_4CHDONE)
470
DEF_TALITOS2_DONE(ch0, TALITOS2_ISR_CH_0_DONE)
471 472
DEF_TALITOS2_DONE(ch0_2, TALITOS2_ISR_CH_0_2_DONE)
DEF_TALITOS2_DONE(ch1_3, TALITOS2_ISR_CH_1_3_DONE)
473 474 475 476

/*
 * locate current (offending) descriptor
 */
477
static u32 current_desc_hdr(struct device *dev, int ch)
478 479
{
	struct talitos_private *priv = dev_get_drvdata(dev);
480
	int tail, iter;
481 482
	dma_addr_t cur_desc;

483 484
	cur_desc = ((u64)in_be32(priv->chan[ch].reg + TALITOS_CDPR)) << 32;
	cur_desc |= in_be32(priv->chan[ch].reg + TALITOS_CDPR_LO);
485

486 487 488 489 490 491 492 493
	if (!cur_desc) {
		dev_err(dev, "CDPR is NULL, giving up search for offending descriptor\n");
		return 0;
	}

	tail = priv->chan[ch].tail;

	iter = tail;
494 495
	while (priv->chan[ch].fifo[iter].dma_desc != cur_desc &&
	       priv->chan[ch].fifo[iter].desc->next_desc != cur_desc) {
496 497
		iter = (iter + 1) & (priv->fifo_len - 1);
		if (iter == tail) {
498
			dev_err(dev, "couldn't locate current descriptor\n");
499
			return 0;
500 501 502
		}
	}

503 504 505 506 507 508 509 510
	if (priv->chan[ch].fifo[iter].desc->next_desc == cur_desc) {
		struct talitos_edesc *edesc;

		edesc = container_of(priv->chan[ch].fifo[iter].desc,
				     struct talitos_edesc, desc);
		return ((struct talitos_desc *)
			(edesc->buf + edesc->dma_len))->hdr;
	}
511

512
	return priv->chan[ch].fifo[iter].desc->hdr;
513 514 515 516 517
}

/*
 * user diagnostics; report root cause of error based on execution unit status
 */
518
static void report_eu_error(struct device *dev, int ch, u32 desc_hdr)
519 520 521 522
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	int i;

523
	if (!desc_hdr)
524
		desc_hdr = in_be32(priv->chan[ch].reg + TALITOS_DESCBUF);
525 526

	switch (desc_hdr & DESC_HDR_SEL0_MASK) {
527 528
	case DESC_HDR_SEL0_AFEU:
		dev_err(dev, "AFEUISR 0x%08x_%08x\n",
529 530
			in_be32(priv->reg_afeu + TALITOS_EUISR),
			in_be32(priv->reg_afeu + TALITOS_EUISR_LO));
531 532 533
		break;
	case DESC_HDR_SEL0_DEU:
		dev_err(dev, "DEUISR 0x%08x_%08x\n",
534 535
			in_be32(priv->reg_deu + TALITOS_EUISR),
			in_be32(priv->reg_deu + TALITOS_EUISR_LO));
536 537 538 539
		break;
	case DESC_HDR_SEL0_MDEUA:
	case DESC_HDR_SEL0_MDEUB:
		dev_err(dev, "MDEUISR 0x%08x_%08x\n",
540 541
			in_be32(priv->reg_mdeu + TALITOS_EUISR),
			in_be32(priv->reg_mdeu + TALITOS_EUISR_LO));
542 543 544
		break;
	case DESC_HDR_SEL0_RNG:
		dev_err(dev, "RNGUISR 0x%08x_%08x\n",
545 546
			in_be32(priv->reg_rngu + TALITOS_ISR),
			in_be32(priv->reg_rngu + TALITOS_ISR_LO));
547 548 549
		break;
	case DESC_HDR_SEL0_PKEU:
		dev_err(dev, "PKEUISR 0x%08x_%08x\n",
550 551
			in_be32(priv->reg_pkeu + TALITOS_EUISR),
			in_be32(priv->reg_pkeu + TALITOS_EUISR_LO));
552 553 554
		break;
	case DESC_HDR_SEL0_AESU:
		dev_err(dev, "AESUISR 0x%08x_%08x\n",
555 556
			in_be32(priv->reg_aesu + TALITOS_EUISR),
			in_be32(priv->reg_aesu + TALITOS_EUISR_LO));
557 558 559
		break;
	case DESC_HDR_SEL0_CRCU:
		dev_err(dev, "CRCUISR 0x%08x_%08x\n",
560 561
			in_be32(priv->reg_crcu + TALITOS_EUISR),
			in_be32(priv->reg_crcu + TALITOS_EUISR_LO));
562 563 564
		break;
	case DESC_HDR_SEL0_KEU:
		dev_err(dev, "KEUISR 0x%08x_%08x\n",
565 566
			in_be32(priv->reg_pkeu + TALITOS_EUISR),
			in_be32(priv->reg_pkeu + TALITOS_EUISR_LO));
567 568 569
		break;
	}

570
	switch (desc_hdr & DESC_HDR_SEL1_MASK) {
571 572 573
	case DESC_HDR_SEL1_MDEUA:
	case DESC_HDR_SEL1_MDEUB:
		dev_err(dev, "MDEUISR 0x%08x_%08x\n",
574 575
			in_be32(priv->reg_mdeu + TALITOS_EUISR),
			in_be32(priv->reg_mdeu + TALITOS_EUISR_LO));
576 577 578
		break;
	case DESC_HDR_SEL1_CRCU:
		dev_err(dev, "CRCUISR 0x%08x_%08x\n",
579 580
			in_be32(priv->reg_crcu + TALITOS_EUISR),
			in_be32(priv->reg_crcu + TALITOS_EUISR_LO));
581 582 583 584 585
		break;
	}

	for (i = 0; i < 8; i++)
		dev_err(dev, "DESCBUF 0x%08x_%08x\n",
586 587
			in_be32(priv->chan[ch].reg + TALITOS_DESCBUF + 8*i),
			in_be32(priv->chan[ch].reg + TALITOS_DESCBUF_LO + 8*i));
588 589 590 591 592
}

/*
 * recover from error interrupts
 */
593
static void talitos_error(struct device *dev, u32 isr, u32 isr_lo)
594 595 596
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	unsigned int timeout = TALITOS_TIMEOUT;
597
	int ch, error, reset_dev = 0;
598
	u32 v_lo;
599 600
	bool is_sec1 = has_ftr_sec1(priv);
	int reset_ch = is_sec1 ? 1 : 0; /* only SEC2 supports continuation */
601 602 603

	for (ch = 0; ch < priv->num_channels; ch++) {
		/* skip channels without errors */
604 605 606 607 608 609 610 611
		if (is_sec1) {
			/* bits 29, 31, 17, 19 */
			if (!(isr & (1 << (29 + (ch & 1) * 2 - (ch & 2) * 6))))
				continue;
		} else {
			if (!(isr & (1 << (ch * 2 + 1))))
				continue;
		}
612 613 614

		error = -EINVAL;

615
		v_lo = in_be32(priv->chan[ch].reg + TALITOS_CCPSR_LO);
616 617 618 619 620 621 622 623 624 625 626 627 628 629

		if (v_lo & TALITOS_CCPSR_LO_DOF) {
			dev_err(dev, "double fetch fifo overflow error\n");
			error = -EAGAIN;
			reset_ch = 1;
		}
		if (v_lo & TALITOS_CCPSR_LO_SOF) {
			/* h/w dropped descriptor */
			dev_err(dev, "single fetch fifo overflow error\n");
			error = -EAGAIN;
		}
		if (v_lo & TALITOS_CCPSR_LO_MDTE)
			dev_err(dev, "master data transfer error\n");
		if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
630
			dev_err(dev, is_sec1 ? "pointer not complete error\n"
631
					     : "s/g data length zero error\n");
632
		if (v_lo & TALITOS_CCPSR_LO_FPZ)
633 634
			dev_err(dev, is_sec1 ? "parity error\n"
					     : "fetch pointer zero error\n");
635 636 637
		if (v_lo & TALITOS_CCPSR_LO_IDH)
			dev_err(dev, "illegal descriptor header error\n");
		if (v_lo & TALITOS_CCPSR_LO_IEU)
638 639
			dev_err(dev, is_sec1 ? "static assignment error\n"
					     : "invalid exec unit error\n");
640
		if (v_lo & TALITOS_CCPSR_LO_EU)
641
			report_eu_error(dev, ch, current_desc_hdr(dev, ch));
642 643 644 645 646 647 648 649 650 651
		if (!is_sec1) {
			if (v_lo & TALITOS_CCPSR_LO_GB)
				dev_err(dev, "gather boundary error\n");
			if (v_lo & TALITOS_CCPSR_LO_GRL)
				dev_err(dev, "gather return/length error\n");
			if (v_lo & TALITOS_CCPSR_LO_SB)
				dev_err(dev, "scatter boundary error\n");
			if (v_lo & TALITOS_CCPSR_LO_SRL)
				dev_err(dev, "scatter return/length error\n");
		}
652 653 654 655 656 657

		flush_channel(dev, ch, error, reset_ch);

		if (reset_ch) {
			reset_channel(dev, ch);
		} else {
658
			setbits32(priv->chan[ch].reg + TALITOS_CCCR,
659
				  TALITOS2_CCCR_CONT);
660 661
			setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, 0);
			while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
662
			       TALITOS2_CCCR_CONT) && --timeout)
663 664 665 666 667 668 669 670
				cpu_relax();
			if (timeout == 0) {
				dev_err(dev, "failed to restart channel %d\n",
					ch);
				reset_dev = 1;
			}
		}
	}
671 672 673 674 675 676 677 678
	if (reset_dev || (is_sec1 && isr & ~TALITOS1_ISR_4CHERR) ||
	    (!is_sec1 && isr & ~TALITOS2_ISR_4CHERR) || isr_lo) {
		if (is_sec1 && (isr_lo & TALITOS1_ISR_TEA_ERR))
			dev_err(dev, "TEA error: ISR 0x%08x_%08x\n",
				isr, isr_lo);
		else
			dev_err(dev, "done overflow, internal time out, or "
				"rngu error: ISR 0x%08x_%08x\n", isr, isr_lo);
679 680 681 682 683 684 685 686 687 688

		/* purge request queues */
		for (ch = 0; ch < priv->num_channels; ch++)
			flush_channel(dev, ch, -EIO, 1);

		/* reset and reinitialize the device */
		init_device(dev);
	}
}

689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725
#define DEF_TALITOS1_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet)	       \
static irqreturn_t talitos1_interrupt_##name(int irq, void *data)	       \
{									       \
	struct device *dev = data;					       \
	struct talitos_private *priv = dev_get_drvdata(dev);		       \
	u32 isr, isr_lo;						       \
	unsigned long flags;						       \
									       \
	spin_lock_irqsave(&priv->reg_lock, flags);			       \
	isr = in_be32(priv->reg + TALITOS_ISR);				       \
	isr_lo = in_be32(priv->reg + TALITOS_ISR_LO);			       \
	/* Acknowledge interrupt */					       \
	out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
	out_be32(priv->reg + TALITOS_ICR_LO, isr_lo);			       \
									       \
	if (unlikely(isr & ch_err_mask || isr_lo & TALITOS1_IMR_LO_INIT)) {    \
		spin_unlock_irqrestore(&priv->reg_lock, flags);		       \
		talitos_error(dev, isr & ch_err_mask, isr_lo);		       \
	}								       \
	else {								       \
		if (likely(isr & ch_done_mask)) {			       \
			/* mask further done interrupts. */		       \
			setbits32(priv->reg + TALITOS_IMR, ch_done_mask);      \
			/* done_task will unmask done interrupts at exit */    \
			tasklet_schedule(&priv->done_task[tlet]);	       \
		}							       \
		spin_unlock_irqrestore(&priv->reg_lock, flags);		       \
	}								       \
									       \
	return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED :  \
								IRQ_NONE;      \
}

DEF_TALITOS1_INTERRUPT(4ch, TALITOS1_ISR_4CHDONE, TALITOS1_ISR_4CHERR, 0)

#define DEF_TALITOS2_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet)	       \
static irqreturn_t talitos2_interrupt_##name(int irq, void *data)	       \
726 727 728 729
{									       \
	struct device *dev = data;					       \
	struct talitos_private *priv = dev_get_drvdata(dev);		       \
	u32 isr, isr_lo;						       \
730
	unsigned long flags;						       \
731
									       \
732
	spin_lock_irqsave(&priv->reg_lock, flags);			       \
733 734 735 736 737 738
	isr = in_be32(priv->reg + TALITOS_ISR);				       \
	isr_lo = in_be32(priv->reg + TALITOS_ISR_LO);			       \
	/* Acknowledge interrupt */					       \
	out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
	out_be32(priv->reg + TALITOS_ICR_LO, isr_lo);			       \
									       \
739 740 741 742 743
	if (unlikely(isr & ch_err_mask || isr_lo)) {			       \
		spin_unlock_irqrestore(&priv->reg_lock, flags);		       \
		talitos_error(dev, isr & ch_err_mask, isr_lo);		       \
	}								       \
	else {								       \
744 745 746 747 748 749
		if (likely(isr & ch_done_mask)) {			       \
			/* mask further done interrupts. */		       \
			clrbits32(priv->reg + TALITOS_IMR, ch_done_mask);      \
			/* done_task will unmask done interrupts at exit */    \
			tasklet_schedule(&priv->done_task[tlet]);	       \
		}							       \
750 751
		spin_unlock_irqrestore(&priv->reg_lock, flags);		       \
	}								       \
752 753 754
									       \
	return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED :  \
								IRQ_NONE;      \
755
}
756 757 758 759 760 761

DEF_TALITOS2_INTERRUPT(4ch, TALITOS2_ISR_4CHDONE, TALITOS2_ISR_4CHERR, 0)
DEF_TALITOS2_INTERRUPT(ch0_2, TALITOS2_ISR_CH_0_2_DONE, TALITOS2_ISR_CH_0_2_ERR,
		       0)
DEF_TALITOS2_INTERRUPT(ch1_3, TALITOS2_ISR_CH_1_3_DONE, TALITOS2_ISR_CH_1_3_ERR,
		       1)
762 763 764 765 766 767 768 769 770 771 772 773

/*
 * hwrng
 */
static int talitos_rng_data_present(struct hwrng *rng, int wait)
{
	struct device *dev = (struct device *)rng->priv;
	struct talitos_private *priv = dev_get_drvdata(dev);
	u32 ofl;
	int i;

	for (i = 0; i < 20; i++) {
774
		ofl = in_be32(priv->reg_rngu + TALITOS_EUSR_LO) &
775 776 777 778 779 780 781 782 783 784 785 786 787 788 789
		      TALITOS_RNGUSR_LO_OFL;
		if (ofl || !wait)
			break;
		udelay(10);
	}

	return !!ofl;
}

static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
{
	struct device *dev = (struct device *)rng->priv;
	struct talitos_private *priv = dev_get_drvdata(dev);

	/* rng fifo requires 64-bit accesses */
790 791
	*data = in_be32(priv->reg_rngu + TALITOS_EU_FIFO);
	*data = in_be32(priv->reg_rngu + TALITOS_EU_FIFO_LO);
792 793 794 795 796 797 798 799 800 801

	return sizeof(u32);
}

static int talitos_rng_init(struct hwrng *rng)
{
	struct device *dev = (struct device *)rng->priv;
	struct talitos_private *priv = dev_get_drvdata(dev);
	unsigned int timeout = TALITOS_TIMEOUT;

802 803 804
	setbits32(priv->reg_rngu + TALITOS_EURCR_LO, TALITOS_RNGURCR_LO_SR);
	while (!(in_be32(priv->reg_rngu + TALITOS_EUSR_LO)
		 & TALITOS_RNGUSR_LO_RD)
805 806 807 808 809 810 811 812
	       && --timeout)
		cpu_relax();
	if (timeout == 0) {
		dev_err(dev, "failed to reset rng hw\n");
		return -ENODEV;
	}

	/* start generating */
813
	setbits32(priv->reg_rngu + TALITOS_EUDSR_LO, 0);
814 815 816 817 818 819 820

	return 0;
}

static int talitos_register_rng(struct device *dev)
{
	struct talitos_private *priv = dev_get_drvdata(dev);
821
	int err;
822 823 824 825 826 827 828

	priv->rng.name		= dev_driver_string(dev),
	priv->rng.init		= talitos_rng_init,
	priv->rng.data_present	= talitos_rng_data_present,
	priv->rng.data_read	= talitos_rng_data_read,
	priv->rng.priv		= (unsigned long)dev;

829 830 831 832 833
	err = hwrng_register(&priv->rng);
	if (!err)
		priv->rng_registered = true;

	return err;
834 835 836 837 838 839
}

static void talitos_unregister_rng(struct device *dev)
{
	struct talitos_private *priv = dev_get_drvdata(dev);

840 841 842
	if (!priv->rng_registered)
		return;

843
	hwrng_unregister(&priv->rng);
844
	priv->rng_registered = false;
845 846 847 848 849 850
}

/*
 * crypto alg
 */
#define TALITOS_CRA_PRIORITY		3000
851 852 853 854 855
/*
 * Defines a priority for doing AEAD with descriptors type
 * HMAC_SNOOP_NO_AFEA (HSNA) instead of type IPSEC_ESP
 */
#define TALITOS_CRA_PRIORITY_AEAD_HSNA	(TALITOS_CRA_PRIORITY - 1)
856
#define TALITOS_MAX_KEY_SIZE		(AES_MAX_KEY_SIZE + SHA512_BLOCK_SIZE)
857
#define TALITOS_MAX_IV_LENGTH		16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
858

859 860
struct talitos_ctx {
	struct device *dev;
861
	int ch;
862 863
	__be32 desc_hdr_template;
	u8 key[TALITOS_MAX_KEY_SIZE];
864
	u8 iv[TALITOS_MAX_IV_LENGTH];
865
	dma_addr_t dma_key;
866 867 868 869 870
	unsigned int keylen;
	unsigned int enckeylen;
	unsigned int authkeylen;
};

871 872 873 874
#define HASH_MAX_BLOCK_SIZE		SHA512_BLOCK_SIZE
#define TALITOS_MDEU_MAX_CONTEXT_SIZE	TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512

struct talitos_ahash_req_ctx {
875
	u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
876
	unsigned int hw_context_size;
877 878
	u8 buf[2][HASH_MAX_BLOCK_SIZE];
	int buf_idx;
879
	unsigned int swinit;
880 881 882
	unsigned int first;
	unsigned int last;
	unsigned int to_hash_later;
883
	unsigned int nbuf;
884 885 886 887
	struct scatterlist bufsl[2];
	struct scatterlist *psrc;
};

888 889 890 891 892 893 894 895 896 897
struct talitos_export_state {
	u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
	u8 buf[HASH_MAX_BLOCK_SIZE];
	unsigned int swinit;
	unsigned int first;
	unsigned int last;
	unsigned int to_hash_later;
	unsigned int nbuf;
};

898 899
static int aead_setkey(struct crypto_aead *authenc,
		       const u8 *key, unsigned int keylen)
900 901
{
	struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
902
	struct device *dev = ctx->dev;
903
	struct crypto_authenc_keys keys;
904

905
	if (crypto_authenc_extractkeys(&keys, key, keylen) != 0)
906 907
		goto badkey;

908
	if (keys.authkeylen + keys.enckeylen > TALITOS_MAX_KEY_SIZE)
909 910
		goto badkey;

911 912 913
	if (ctx->keylen)
		dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);

914 915
	memcpy(ctx->key, keys.authkey, keys.authkeylen);
	memcpy(&ctx->key[keys.authkeylen], keys.enckey, keys.enckeylen);
916

917 918 919
	ctx->keylen = keys.authkeylen + keys.enckeylen;
	ctx->enckeylen = keys.enckeylen;
	ctx->authkeylen = keys.authkeylen;
920 921
	ctx->dma_key = dma_map_single(dev, ctx->key, ctx->keylen,
				      DMA_TO_DEVICE);
922

923
	memzero_explicit(&keys, sizeof(keys));
924 925 926 927
	return 0;

badkey:
	crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
928
	memzero_explicit(&keys, sizeof(keys));
929 930 931
	return -EINVAL;
}

932 933 934
static void talitos_sg_unmap(struct device *dev,
			     struct talitos_edesc *edesc,
			     struct scatterlist *src,
935 936
			     struct scatterlist *dst,
			     unsigned int len, unsigned int offset)
937
{
938 939
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
940 941 942
	unsigned int src_nents = edesc->src_nents ? : 1;
	unsigned int dst_nents = edesc->dst_nents ? : 1;

943 944 945 946 947 948
	if (is_sec1 && dst && dst_nents > 1) {
		dma_sync_single_for_device(dev, edesc->dma_link_tbl + offset,
					   len, DMA_FROM_DEVICE);
		sg_pcopy_from_buffer(dst, dst_nents, edesc->buf + offset, len,
				     offset);
	}
949
	if (src != dst) {
950 951
		if (src_nents == 1 || !is_sec1)
			dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
952

953
		if (dst && (dst_nents == 1 || !is_sec1))
954
			dma_unmap_sg(dev, dst, dst_nents, DMA_FROM_DEVICE);
955
	} else if (src_nents == 1 || !is_sec1) {
956
		dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
957 958 959
	}
}

960
static void ipsec_esp_unmap(struct device *dev,
961
			    struct talitos_edesc *edesc,
962 963
			    struct aead_request *areq)
{
964 965 966
	struct crypto_aead *aead = crypto_aead_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_aead_ctx(aead);
	unsigned int ivsize = crypto_aead_ivsize(aead);
967 968
	bool is_ipsec_esp = edesc->desc.hdr & DESC_HDR_TYPE_IPSEC_ESP;
	struct talitos_ptr *civ_ptr = &edesc->desc.ptr[is_ipsec_esp ? 2 : 3];
969

970
	if (is_ipsec_esp)
971 972
		unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6],
					 DMA_FROM_DEVICE);
973
	unmap_single_talitos_ptr(dev, civ_ptr, DMA_TO_DEVICE);
974

975 976
	talitos_sg_unmap(dev, edesc, areq->src, areq->dst, areq->cryptlen,
			 areq->assoclen);
977 978 979 980

	if (edesc->dma_len)
		dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
				 DMA_BIDIRECTIONAL);
981

982
	if (!is_ipsec_esp) {
983 984 985 986 987
		unsigned int dst_nents = edesc->dst_nents ? : 1;

		sg_pcopy_to_buffer(areq->dst, dst_nents, ctx->iv, ivsize,
				   areq->assoclen + areq->cryptlen - ivsize);
	}
988 989 990 991 992 993 994 995 996
}

/*
 * ipsec_esp descriptor callbacks
 */
static void ipsec_esp_encrypt_done(struct device *dev,
				   struct talitos_desc *desc, void *context,
				   int err)
{
997 998
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
999 1000
	struct aead_request *areq = context;
	struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
1001
	unsigned int authsize = crypto_aead_authsize(authenc);
1002
	unsigned int ivsize = crypto_aead_ivsize(authenc);
1003
	struct talitos_edesc *edesc;
1004 1005
	void *icvdata;

1006 1007
	edesc = container_of(desc, struct talitos_edesc, desc);

1008 1009 1010
	ipsec_esp_unmap(dev, edesc, areq);

	/* copy the generated ICV to dst */
1011
	if (edesc->icv_ool) {
1012 1013 1014 1015 1016
		if (is_sec1)
			icvdata = edesc->buf + areq->assoclen + areq->cryptlen;
		else
			icvdata = &edesc->link_tbl[edesc->src_nents +
						   edesc->dst_nents + 2];
1017 1018
		sg_pcopy_from_buffer(areq->dst, edesc->dst_nents ? : 1, icvdata,
				     authsize, areq->assoclen + areq->cryptlen);
1019 1020
	}

1021 1022
	dma_unmap_single(dev, edesc->iv_dma, ivsize, DMA_TO_DEVICE);

1023 1024 1025 1026 1027
	kfree(edesc);

	aead_request_complete(areq, err);
}

1028
static void ipsec_esp_decrypt_swauth_done(struct device *dev,
1029 1030
					  struct talitos_desc *desc,
					  void *context, int err)
1031 1032 1033
{
	struct aead_request *req = context;
	struct crypto_aead *authenc = crypto_aead_reqtfm(req);
1034
	unsigned int authsize = crypto_aead_authsize(authenc);
1035
	struct talitos_edesc *edesc;
1036
	char *oicv, *icv;
1037 1038
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
1039

1040 1041
	edesc = container_of(desc, struct talitos_edesc, desc);

1042 1043 1044
	ipsec_esp_unmap(dev, edesc, req);

	if (!err) {
1045 1046 1047 1048
		char icvdata[SHA512_DIGEST_SIZE];
		int nents = edesc->dst_nents ? : 1;
		unsigned int len = req->assoclen + req->cryptlen;

1049
		/* auth check */
1050 1051 1052 1053 1054 1055 1056
		if (nents > 1) {
			sg_pcopy_to_buffer(req->dst, nents, icvdata, authsize,
					   len - authsize);
			icv = icvdata;
		} else {
			icv = (char *)sg_virt(req->dst) + len - authsize;
		}
1057 1058

		if (edesc->dma_len) {
1059 1060 1061 1062 1063 1064
			if (is_sec1)
				oicv = (char *)&edesc->dma_link_tbl +
					       req->assoclen + req->cryptlen;
			else
				oicv = (char *)
				       &edesc->link_tbl[edesc->src_nents +
1065 1066 1067 1068 1069 1070
							edesc->dst_nents + 2];
			if (edesc->icv_ool)
				icv = oicv + authsize;
		} else
			oicv = (char *)&edesc->link_tbl[0];

1071
		err = crypto_memneq(oicv, icv, authsize) ? -EBADMSG : 0;
1072 1073 1074 1075 1076 1077 1078
	}

	kfree(edesc);

	aead_request_complete(req, err);
}

1079
static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
1080 1081
					  struct talitos_desc *desc,
					  void *context, int err)
1082 1083
{
	struct aead_request *req = context;
1084 1085 1086
	struct talitos_edesc *edesc;

	edesc = container_of(desc, struct talitos_edesc, desc);
1087 1088 1089 1090

	ipsec_esp_unmap(dev, edesc, req);

	/* check ICV auth status */
1091 1092 1093
	if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
		     DESC_HDR_LO_ICCR1_PASS))
		err = -EBADMSG;
1094 1095 1096 1097 1098 1099

	kfree(edesc);

	aead_request_complete(req, err);
}

1100 1101 1102 1103
/*
 * convert scatterlist to SEC h/w link table format
 * stop at cryptlen bytes
 */
1104 1105 1106
static int sg_to_link_tbl_offset(struct scatterlist *sg, int sg_count,
				 unsigned int offset, int cryptlen,
				 struct talitos_ptr *link_tbl_ptr)
1107
{
1108
	int n_sg = sg_count;
1109
	int count = 0;
1110

1111 1112
	while (cryptlen && sg && n_sg--) {
		unsigned int len = sg_dma_len(sg);
1113

1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124
		if (offset >= len) {
			offset -= len;
			goto next;
		}

		len -= offset;

		if (len > cryptlen)
			len = cryptlen;

		to_talitos_ptr(link_tbl_ptr + count,
1125
			       sg_dma_address(sg) + offset, len, 0);
1126
		to_talitos_ptr_ext_set(link_tbl_ptr + count, 0, 0);
1127 1128 1129 1130 1131 1132
		count++;
		cryptlen -= len;
		offset = 0;

next:
		sg = sg_next(sg);
1133
	}
1134 1135

	/* tag end of link table */
1136
	if (count > 0)
1137 1138
		to_talitos_ptr_ext_set(link_tbl_ptr + count - 1,
				       DESC_PTR_LNKTBL_RETURN, 0);
1139

1140 1141 1142
	return count;
}

1143 1144 1145 1146
static int talitos_sg_map_ext(struct device *dev, struct scatterlist *src,
			      unsigned int len, struct talitos_edesc *edesc,
			      struct talitos_ptr *ptr, int sg_count,
			      unsigned int offset, int tbl_off, int elen)
1147 1148 1149 1150
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);

1151 1152 1153 1154
	if (!src) {
		to_talitos_ptr(ptr, 0, 0, is_sec1);
		return 1;
	}
1155
	to_talitos_ptr_ext_set(ptr, elen, is_sec1);
1156
	if (sg_count == 1) {
1157
		to_talitos_ptr(ptr, sg_dma_address(src) + offset, len, is_sec1);
1158
		return sg_count;
1159 1160
	}
	if (is_sec1) {
1161
		to_talitos_ptr(ptr, edesc->dma_link_tbl + offset, len, is_sec1);
1162
		return sg_count;
1163
	}
1164
	sg_count = sg_to_link_tbl_offset(src, sg_count, offset, len + elen,
1165 1166 1167 1168 1169 1170 1171
					 &edesc->link_tbl[tbl_off]);
	if (sg_count == 1) {
		/* Only one segment now, so no link tbl needed*/
		copy_talitos_ptr(ptr, &edesc->link_tbl[tbl_off], is_sec1);
		return sg_count;
	}
	to_talitos_ptr(ptr, edesc->dma_link_tbl +
1172
			    tbl_off * sizeof(struct talitos_ptr), len, is_sec1);
1173 1174 1175
	to_talitos_ptr_ext_or(ptr, DESC_PTR_LNKTBL_JUMP, is_sec1);

	return sg_count;
1176 1177
}

1178 1179 1180 1181 1182 1183 1184 1185 1186
static int talitos_sg_map(struct device *dev, struct scatterlist *src,
			  unsigned int len, struct talitos_edesc *edesc,
			  struct talitos_ptr *ptr, int sg_count,
			  unsigned int offset, int tbl_off)
{
	return talitos_sg_map_ext(dev, src, len, edesc, ptr, sg_count, offset,
				  tbl_off, 0);
}

1187 1188 1189
/*
 * fill in and submit ipsec_esp descriptor
 */
1190
static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
1191 1192 1193
		     void (*callback)(struct device *dev,
				      struct talitos_desc *desc,
				      void *context, int error))
1194 1195
{
	struct crypto_aead *aead = crypto_aead_reqtfm(areq);
1196
	unsigned int authsize = crypto_aead_authsize(aead);
1197 1198 1199 1200
	struct talitos_ctx *ctx = crypto_aead_ctx(aead);
	struct device *dev = ctx->dev;
	struct talitos_desc *desc = &edesc->desc;
	unsigned int cryptlen = areq->cryptlen;
1201
	unsigned int ivsize = crypto_aead_ivsize(aead);
1202
	int tbl_off = 0;
1203
	int sg_count, ret;
1204
	int elen = 0;
1205 1206 1207
	bool sync_needed = false;
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
1208 1209 1210
	bool is_ipsec_esp = desc->hdr & DESC_HDR_TYPE_IPSEC_ESP;
	struct talitos_ptr *civ_ptr = &desc->ptr[is_ipsec_esp ? 2 : 3];
	struct talitos_ptr *ckey_ptr = &desc->ptr[is_ipsec_esp ? 3 : 2];
1211 1212

	/* hmac key */
1213
	to_talitos_ptr(&desc->ptr[0], ctx->dma_key, ctx->authkeylen, is_sec1);
1214

1215 1216 1217 1218 1219 1220 1221 1222
	sg_count = edesc->src_nents ?: 1;
	if (is_sec1 && sg_count > 1)
		sg_copy_to_buffer(areq->src, sg_count, edesc->buf,
				  areq->assoclen + cryptlen);
	else
		sg_count = dma_map_sg(dev, areq->src, sg_count,
				      (areq->src == areq->dst) ?
				      DMA_BIDIRECTIONAL : DMA_TO_DEVICE);
1223

1224 1225 1226
	/* hmac data */
	ret = talitos_sg_map(dev, areq->src, areq->assoclen, edesc,
			     &desc->ptr[1], sg_count, 0, tbl_off);
1227

1228
	if (ret > 1) {
1229
		tbl_off += ret;
1230
		sync_needed = true;
1231 1232
	}

1233
	/* cipher iv */
1234
	to_talitos_ptr(civ_ptr, edesc->iv_dma, ivsize, is_sec1);
1235 1236

	/* cipher key */
1237 1238
	to_talitos_ptr(ckey_ptr, ctx->dma_key  + ctx->authkeylen,
		       ctx->enckeylen, is_sec1);
1239 1240 1241 1242 1243 1244 1245

	/*
	 * cipher in
	 * map and adjust cipher len to aead request cryptlen.
	 * extent is bytes of HMAC postpended to ciphertext,
	 * typically 12 for ipsec
	 */
1246 1247
	if (is_ipsec_esp && (desc->hdr & DESC_HDR_MODE1_MDEU_CICV))
		elen = authsize;
1248

1249 1250
	ret = talitos_sg_map_ext(dev, areq->src, cryptlen, edesc, &desc->ptr[4],
				 sg_count, areq->assoclen, tbl_off, elen);
1251

1252 1253
	if (ret > 1) {
		tbl_off += ret;
1254 1255
		sync_needed = true;
	}
1256

1257 1258 1259 1260 1261 1262
	/* cipher out */
	if (areq->src != areq->dst) {
		sg_count = edesc->dst_nents ? : 1;
		if (!is_sec1 || sg_count == 1)
			dma_map_sg(dev, areq->dst, sg_count, DMA_FROM_DEVICE);
	}
1263

1264 1265
	ret = talitos_sg_map(dev, areq->dst, cryptlen, edesc, &desc->ptr[5],
			     sg_count, areq->assoclen, tbl_off);
1266

1267
	if (is_ipsec_esp)
1268
		to_talitos_ptr_ext_or(&desc->ptr[5], authsize, is_sec1);
1269

1270 1271 1272
	/* ICV data */
	if (ret > 1) {
		tbl_off += ret;
1273
		edesc->icv_ool = true;
1274 1275
		sync_needed = true;

1276
		if (is_ipsec_esp) {
1277 1278 1279 1280 1281
			struct talitos_ptr *tbl_ptr = &edesc->link_tbl[tbl_off];
			int offset = (edesc->src_nents + edesc->dst_nents + 2) *
				     sizeof(struct talitos_ptr) + authsize;

			/* Add an entry to the link table for ICV data */
1282
			to_talitos_ptr_ext_set(tbl_ptr - 1, 0, is_sec1);
1283 1284 1285 1286 1287
			to_talitos_ptr_ext_set(tbl_ptr, DESC_PTR_LNKTBL_RETURN,
					       is_sec1);

			/* icv data follows link tables */
			to_talitos_ptr(tbl_ptr, edesc->dma_link_tbl + offset,
1288
				       authsize, is_sec1);
1289 1290 1291 1292 1293 1294 1295 1296
		} else {
			dma_addr_t addr = edesc->dma_link_tbl;

			if (is_sec1)
				addr += areq->assoclen + cryptlen;
			else
				addr += sizeof(struct talitos_ptr) * tbl_off;

1297
			to_talitos_ptr(&desc->ptr[6], addr, authsize, is_sec1);
1298
		}
1299
	} else if (!is_ipsec_esp) {
1300 1301 1302 1303 1304 1305 1306 1307 1308 1309
		ret = talitos_sg_map(dev, areq->dst, authsize, edesc,
				     &desc->ptr[6], sg_count, areq->assoclen +
							      cryptlen,
				     tbl_off);
		if (ret > 1) {
			tbl_off += ret;
			edesc->icv_ool = true;
			sync_needed = true;
		} else {
			edesc->icv_ool = false;
1310
		}
1311
	} else {
1312 1313 1314
		edesc->icv_ool = false;
	}

1315
	/* iv out */
1316
	if (is_ipsec_esp)
1317 1318 1319 1320 1321 1322 1323
		map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv,
				       DMA_FROM_DEVICE);

	if (sync_needed)
		dma_sync_single_for_device(dev, edesc->dma_link_tbl,
					   edesc->dma_len,
					   DMA_BIDIRECTIONAL);
1324

1325
	ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
1326 1327 1328 1329 1330
	if (ret != -EINPROGRESS) {
		ipsec_esp_unmap(dev, edesc, areq);
		kfree(edesc);
	}
	return ret;
1331 1332 1333
}

/*
1334
 * allocate and map the extended descriptor
1335
 */
1336 1337 1338
static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
						 struct scatterlist *src,
						 struct scatterlist *dst,
1339 1340
						 u8 *iv,
						 unsigned int assoclen,
1341 1342
						 unsigned int cryptlen,
						 unsigned int authsize,
1343
						 unsigned int ivsize,
1344
						 int icv_stashing,
1345 1346
						 u32 cryptoflags,
						 bool encrypt)
1347
{
1348
	struct talitos_edesc *edesc;
1349
	int src_nents, dst_nents, alloc_len, dma_len, src_len, dst_len;
1350
	dma_addr_t iv_dma = 0;
1351
	gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
1352
		      GFP_ATOMIC;
1353 1354 1355
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
	int max_len = is_sec1 ? TALITOS1_MAX_DATA_LEN : TALITOS2_MAX_DATA_LEN;
1356

1357
	if (cryptlen + authsize > max_len) {
1358
		dev_err(dev, "length exceeds h/w max limit\n");
1359 1360 1361
		return ERR_PTR(-EINVAL);
	}

1362
	if (!dst || dst == src) {
1363 1364
		src_len = assoclen + cryptlen + authsize;
		src_nents = sg_nents_for_len(src, src_len);
1365 1366
		if (src_nents < 0) {
			dev_err(dev, "Invalid number of src SG.\n");
1367
			return ERR_PTR(-EINVAL);
1368
		}
1369 1370
		src_nents = (src_nents == 1) ? 0 : src_nents;
		dst_nents = dst ? src_nents : 0;
1371
		dst_len = 0;
1372
	} else { /* dst && dst != src*/
1373 1374
		src_len = assoclen + cryptlen + (encrypt ? 0 : authsize);
		src_nents = sg_nents_for_len(src, src_len);
1375 1376
		if (src_nents < 0) {
			dev_err(dev, "Invalid number of src SG.\n");
1377
			return ERR_PTR(-EINVAL);
1378
		}
1379
		src_nents = (src_nents == 1) ? 0 : src_nents;
1380 1381
		dst_len = assoclen + cryptlen + (encrypt ? authsize : 0);
		dst_nents = sg_nents_for_len(dst, dst_len);
1382 1383
		if (dst_nents < 0) {
			dev_err(dev, "Invalid number of dst SG.\n");
1384
			return ERR_PTR(-EINVAL);
1385
		}
1386
		dst_nents = (dst_nents == 1) ? 0 : dst_nents;
1387 1388 1389 1390
	}

	/*
	 * allocate space for base edesc plus the link tables,
1391 1392
	 * allowing for two separate entries for AD and generated ICV (+ 2),
	 * and space for two sets of ICVs (stashed and generated)
1393
	 */
1394
	alloc_len = sizeof(struct talitos_edesc);
1395
	if (src_nents || dst_nents) {
1396
		if (is_sec1)
1397 1398
			dma_len = (src_nents ? src_len : 0) +
				  (dst_nents ? dst_len : 0);
1399
		else
1400 1401
			dma_len = (src_nents + dst_nents + 2) *
				  sizeof(struct talitos_ptr) + authsize * 2;
1402 1403 1404
		alloc_len += dma_len;
	} else {
		dma_len = 0;
1405
		alloc_len += icv_stashing ? authsize : 0;
1406 1407
	}

1408 1409 1410
	/* if its a ahash, add space for a second desc next to the first one */
	if (is_sec1 && !dst)
		alloc_len += sizeof(struct talitos_desc);
1411
	alloc_len += ivsize;
1412

1413
	edesc = kmalloc(alloc_len, GFP_DMA | flags);
1414 1415
	if (!edesc)
		return ERR_PTR(-ENOMEM);
1416 1417
	if (ivsize) {
		iv = memcpy(((u8 *)edesc) + alloc_len - ivsize, iv, ivsize);
1418
		iv_dma = dma_map_single(dev, iv, ivsize, DMA_TO_DEVICE);
1419
	}
1420
	memset(&edesc->desc, 0, sizeof(edesc->desc));
1421 1422 1423

	edesc->src_nents = src_nents;
	edesc->dst_nents = dst_nents;
1424
	edesc->iv_dma = iv_dma;
1425
	edesc->dma_len = dma_len;
1426 1427
	if (dma_len)
		edesc->dma_link_tbl = dma_map_single(dev, &edesc->link_tbl[0],
1428 1429
						     edesc->dma_len,
						     DMA_BIDIRECTIONAL);
1430

1431 1432 1433
	return edesc;
}

1434
static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq, u8 *iv,
1435
					      int icv_stashing, bool encrypt)
1436 1437
{
	struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
1438
	unsigned int authsize = crypto_aead_authsize(authenc);
1439
	struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
1440
	unsigned int ivsize = crypto_aead_ivsize(authenc);
1441

1442
	return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst,
1443
				   iv, areq->assoclen, areq->cryptlen,
1444
				   authsize, ivsize, icv_stashing,
1445
				   areq->base.flags, encrypt);
1446 1447
}

1448
static int aead_encrypt(struct aead_request *req)
1449 1450 1451
{
	struct crypto_aead *authenc = crypto_aead_reqtfm(req);
	struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
1452
	struct talitos_edesc *edesc;
1453 1454

	/* allocate extended descriptor */
1455
	edesc = aead_edesc_alloc(req, req->iv, 0, true);
1456 1457 1458 1459
	if (IS_ERR(edesc))
		return PTR_ERR(edesc);

	/* set encrypt */
1460
	edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
1461

1462
	return ipsec_esp(edesc, req, ipsec_esp_encrypt_done);
1463 1464
}

1465
static int aead_decrypt(struct aead_request *req)
1466 1467
{
	struct crypto_aead *authenc = crypto_aead_reqtfm(req);
1468
	unsigned int authsize = crypto_aead_authsize(authenc);
1469
	struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
1470
	struct talitos_private *priv = dev_get_drvdata(ctx->dev);
1471
	struct talitos_edesc *edesc;
1472 1473 1474 1475 1476
	void *icvdata;

	req->cryptlen -= authsize;

	/* allocate extended descriptor */
1477
	edesc = aead_edesc_alloc(req, req->iv, 1, false);
1478 1479 1480
	if (IS_ERR(edesc))
		return PTR_ERR(edesc);

1481
	if ((priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
1482 1483
	    ((!edesc->src_nents && !edesc->dst_nents) ||
	     priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
1484

1485
		/* decrypt and check the ICV */
1486 1487
		edesc->desc.hdr = ctx->desc_hdr_template |
				  DESC_HDR_DIR_INBOUND |
1488
				  DESC_HDR_MODE1_MDEU_CICV;
1489

1490
		/* reset integrity check result bits */
1491

1492
		return ipsec_esp(edesc, req, ipsec_esp_decrypt_hwauth_done);
1493
	}
1494

1495 1496
	/* Have to check the ICV with software */
	edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
1497

1498 1499
	/* stash incoming ICV for later cmp with ICV generated by the h/w */
	if (edesc->dma_len)
1500 1501
		icvdata = (char *)&edesc->link_tbl[edesc->src_nents +
						   edesc->dst_nents + 2];
1502 1503
	else
		icvdata = &edesc->link_tbl[0];
1504

1505 1506
	sg_pcopy_to_buffer(req->src, edesc->src_nents ? : 1, icvdata, authsize,
			   req->assoclen + req->cryptlen - authsize);
1507

1508
	return ipsec_esp(edesc, req, ipsec_esp_decrypt_swauth_done);
1509 1510
}

1511 1512 1513 1514
static int ablkcipher_setkey(struct crypto_ablkcipher *cipher,
			     const u8 *key, unsigned int keylen)
{
	struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
1515
	struct device *dev = ctx->dev;
1516
	u32 tmp[DES_EXPKEY_WORDS];
1517

1518 1519 1520 1521 1522
	if (keylen > TALITOS_MAX_KEY_SIZE) {
		crypto_ablkcipher_set_flags(cipher, CRYPTO_TFM_RES_BAD_KEY_LEN);
		return -EINVAL;
	}

1523 1524 1525 1526 1527 1528 1529
	if (unlikely(crypto_ablkcipher_get_flags(cipher) &
		     CRYPTO_TFM_REQ_WEAK_KEY) &&
	    !des_ekey(tmp, key)) {
		crypto_ablkcipher_set_flags(cipher, CRYPTO_TFM_RES_WEAK_KEY);
		return -EINVAL;
	}

1530 1531 1532
	if (ctx->keylen)
		dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);

1533 1534 1535
	memcpy(&ctx->key, key, keylen);
	ctx->keylen = keylen;

1536 1537
	ctx->dma_key = dma_map_single(dev, ctx->key, keylen, DMA_TO_DEVICE);

1538 1539 1540 1541 1542 1543 1544 1545
	return 0;
}

static void common_nonsnoop_unmap(struct device *dev,
				  struct talitos_edesc *edesc,
				  struct ablkcipher_request *areq)
{
	unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
1546

1547
	talitos_sg_unmap(dev, edesc, areq->src, areq->dst, areq->nbytes, 0);
1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559
	unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);

	if (edesc->dma_len)
		dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
				 DMA_BIDIRECTIONAL);
}

static void ablkcipher_done(struct device *dev,
			    struct talitos_desc *desc, void *context,
			    int err)
{
	struct ablkcipher_request *areq = context;
1560 1561 1562
	struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
	unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
1563 1564 1565
	struct talitos_edesc *edesc;

	edesc = container_of(desc, struct talitos_edesc, desc);
1566 1567

	common_nonsnoop_unmap(dev, edesc, areq);
1568
	memcpy(areq->info, ctx->iv, ivsize);
1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585

	kfree(edesc);

	areq->base.complete(&areq->base, err);
}

static int common_nonsnoop(struct talitos_edesc *edesc,
			   struct ablkcipher_request *areq,
			   void (*callback) (struct device *dev,
					     struct talitos_desc *desc,
					     void *context, int error))
{
	struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
	struct device *dev = ctx->dev;
	struct talitos_desc *desc = &edesc->desc;
	unsigned int cryptlen = areq->nbytes;
1586
	unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
1587
	int sg_count, ret;
1588
	bool sync_needed = false;
1589 1590
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
1591 1592 1593 1594

	/* first DWORD empty */

	/* cipher iv */
1595
	to_talitos_ptr(&desc->ptr[1], edesc->iv_dma, ivsize, is_sec1);
1596 1597

	/* cipher key */
1598
	to_talitos_ptr(&desc->ptr[2], ctx->dma_key, ctx->keylen, is_sec1);
1599

1600 1601 1602 1603 1604 1605 1606 1607
	sg_count = edesc->src_nents ?: 1;
	if (is_sec1 && sg_count > 1)
		sg_copy_to_buffer(areq->src, sg_count, edesc->buf,
				  cryptlen);
	else
		sg_count = dma_map_sg(dev, areq->src, sg_count,
				      (areq->src == areq->dst) ?
				      DMA_BIDIRECTIONAL : DMA_TO_DEVICE);
1608 1609 1610
	/*
	 * cipher in
	 */
1611 1612 1613 1614
	sg_count = talitos_sg_map(dev, areq->src, cryptlen, edesc,
				  &desc->ptr[3], sg_count, 0, 0);
	if (sg_count > 1)
		sync_needed = true;
1615 1616

	/* cipher out */
1617 1618 1619 1620 1621 1622 1623 1624 1625 1626
	if (areq->src != areq->dst) {
		sg_count = edesc->dst_nents ? : 1;
		if (!is_sec1 || sg_count == 1)
			dma_map_sg(dev, areq->dst, sg_count, DMA_FROM_DEVICE);
	}

	ret = talitos_sg_map(dev, areq->dst, cryptlen, edesc, &desc->ptr[4],
			     sg_count, 0, (edesc->src_nents + 1));
	if (ret > 1)
		sync_needed = true;
1627 1628

	/* iv out */
1629
	map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv,
1630 1631 1632 1633
			       DMA_FROM_DEVICE);

	/* last DWORD empty */

1634 1635 1636 1637
	if (sync_needed)
		dma_sync_single_for_device(dev, edesc->dma_link_tbl,
					   edesc->dma_len, DMA_BIDIRECTIONAL);

1638
	ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
1639 1640 1641 1642 1643 1644 1645
	if (ret != -EINPROGRESS) {
		common_nonsnoop_unmap(dev, edesc, areq);
		kfree(edesc);
	}
	return ret;
}

1646
static struct talitos_edesc *ablkcipher_edesc_alloc(struct ablkcipher_request *
1647
						    areq, bool encrypt)
1648 1649 1650
{
	struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
1651
	unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
1652

1653
	return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst,
1654
				   areq->info, 0, areq->nbytes, 0, ivsize, 0,
1655
				   areq->base.flags, encrypt);
1656 1657 1658 1659 1660 1661 1662 1663 1664
}

static int ablkcipher_encrypt(struct ablkcipher_request *areq)
{
	struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
	struct talitos_edesc *edesc;

	/* allocate extended descriptor */
1665
	edesc = ablkcipher_edesc_alloc(areq, true);
1666 1667 1668 1669 1670 1671
	if (IS_ERR(edesc))
		return PTR_ERR(edesc);

	/* set encrypt */
	edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;

1672
	return common_nonsnoop(edesc, areq, ablkcipher_done);
1673 1674 1675 1676 1677 1678 1679 1680 1681
}

static int ablkcipher_decrypt(struct ablkcipher_request *areq)
{
	struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
	struct talitos_edesc *edesc;

	/* allocate extended descriptor */
1682
	edesc = ablkcipher_edesc_alloc(areq, false);
1683 1684 1685 1686 1687
	if (IS_ERR(edesc))
		return PTR_ERR(edesc);

	edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;

1688
	return common_nonsnoop(edesc, areq, ablkcipher_done);
1689 1690
}

1691 1692 1693 1694 1695
static void common_nonsnoop_hash_unmap(struct device *dev,
				       struct talitos_edesc *edesc,
				       struct ahash_request *areq)
{
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
1696 1697 1698
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
	struct talitos_desc *desc = &edesc->desc;
1699 1700
	struct talitos_desc *desc2 = (struct talitos_desc *)
				     (edesc->buf + edesc->dma_len);
1701 1702 1703 1704 1705

	unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
	if (desc->next_desc &&
	    desc->ptr[5].ptr != desc2->ptr[5].ptr)
		unmap_single_talitos_ptr(dev, &desc2->ptr[5], DMA_FROM_DEVICE);
1706

1707 1708
	if (req_ctx->psrc)
		talitos_sg_unmap(dev, edesc, req_ctx->psrc, NULL, 0, 0);
1709

1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721
	/* When using hashctx-in, must unmap it. */
	if (from_talitos_ptr_len(&edesc->desc.ptr[1], is_sec1))
		unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1],
					 DMA_TO_DEVICE);
	else if (desc->next_desc)
		unmap_single_talitos_ptr(dev, &desc2->ptr[1],
					 DMA_TO_DEVICE);

	if (is_sec1 && req_ctx->nbuf)
		unmap_single_talitos_ptr(dev, &desc->ptr[3],
					 DMA_TO_DEVICE);

1722 1723 1724 1725
	if (edesc->dma_len)
		dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
				 DMA_BIDIRECTIONAL);

1726 1727 1728
	if (edesc->desc.next_desc)
		dma_unmap_single(dev, be32_to_cpu(edesc->desc.next_desc),
				 TALITOS_DESC_SIZE, DMA_BIDIRECTIONAL);
1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741
}

static void ahash_done(struct device *dev,
		       struct talitos_desc *desc, void *context,
		       int err)
{
	struct ahash_request *areq = context;
	struct talitos_edesc *edesc =
		 container_of(desc, struct talitos_edesc, desc);
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);

	if (!req_ctx->last && req_ctx->to_hash_later) {
		/* Position any partial block for next update/final/finup */
1742
		req_ctx->buf_idx = (req_ctx->buf_idx + 1) & 1;
1743
		req_ctx->nbuf = req_ctx->to_hash_later;
1744 1745 1746 1747 1748 1749 1750 1751
	}
	common_nonsnoop_hash_unmap(dev, edesc, areq);

	kfree(edesc);

	areq->base.complete(&areq->base, err);
}

1752 1753 1754 1755
/*
 * SEC1 doesn't like hashing of 0 sized message, so we do the padding
 * ourself and submit a padded block
 */
1756
static void talitos_handle_buggy_hash(struct talitos_ctx *ctx,
1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772
			       struct talitos_edesc *edesc,
			       struct talitos_ptr *ptr)
{
	static u8 padded_hash[64] = {
		0x80, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
		0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
		0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
		0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
	};

	pr_err_once("Bug in SEC1, padding ourself\n");
	edesc->desc.hdr &= ~DESC_HDR_MODE0_MDEU_PAD;
	map_single_talitos_ptr(ctx->dev, ptr, sizeof(padded_hash),
			       (char *)padded_hash, DMA_TO_DEVICE);
}

1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783
static int common_nonsnoop_hash(struct talitos_edesc *edesc,
				struct ahash_request *areq, unsigned int length,
				void (*callback) (struct device *dev,
						  struct talitos_desc *desc,
						  void *context, int error))
{
	struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
	struct device *dev = ctx->dev;
	struct talitos_desc *desc = &edesc->desc;
1784
	int ret;
1785
	bool sync_needed = false;
1786 1787
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
1788
	int sg_count;
1789 1790 1791

	/* first DWORD empty */

1792 1793
	/* hash context in */
	if (!req_ctx->first || req_ctx->swinit) {
1794 1795 1796 1797
		map_single_talitos_ptr_nosync(dev, &desc->ptr[1],
					      req_ctx->hw_context_size,
					      req_ctx->hw_context,
					      DMA_TO_DEVICE);
1798
		req_ctx->swinit = 0;
1799
	}
L
LEROY Christophe 已提交
1800 1801
	/* Indicate next op is not the first. */
	req_ctx->first = 0;
1802 1803 1804

	/* HMAC key */
	if (ctx->keylen)
1805 1806
		to_talitos_ptr(&desc->ptr[2], ctx->dma_key, ctx->keylen,
			       is_sec1);
1807

1808 1809 1810
	if (is_sec1 && req_ctx->nbuf)
		length -= req_ctx->nbuf;

1811 1812
	sg_count = edesc->src_nents ?: 1;
	if (is_sec1 && sg_count > 1)
1813
		sg_copy_to_buffer(req_ctx->psrc, sg_count, edesc->buf, length);
1814
	else if (length)
1815 1816
		sg_count = dma_map_sg(dev, req_ctx->psrc, sg_count,
				      DMA_TO_DEVICE);
1817 1818 1819
	/*
	 * data in
	 */
1820
	if (is_sec1 && req_ctx->nbuf) {
1821 1822 1823
		map_single_talitos_ptr(dev, &desc->ptr[3], req_ctx->nbuf,
				       req_ctx->buf[req_ctx->buf_idx],
				       DMA_TO_DEVICE);
1824 1825
	} else {
		sg_count = talitos_sg_map(dev, req_ctx->psrc, length, edesc,
1826
					  &desc->ptr[3], sg_count, 0, 0);
1827 1828 1829
		if (sg_count > 1)
			sync_needed = true;
	}
1830 1831 1832 1833 1834 1835 1836

	/* fifth DWORD empty */

	/* hash/HMAC out -or- hash context out */
	if (req_ctx->last)
		map_single_talitos_ptr(dev, &desc->ptr[5],
				       crypto_ahash_digestsize(tfm),
1837
				       areq->result, DMA_FROM_DEVICE);
1838
	else
1839 1840 1841 1842
		map_single_talitos_ptr_nosync(dev, &desc->ptr[5],
					      req_ctx->hw_context_size,
					      req_ctx->hw_context,
					      DMA_FROM_DEVICE);
1843 1844 1845

	/* last DWORD empty */

1846 1847 1848
	if (is_sec1 && from_talitos_ptr_len(&desc->ptr[3], true) == 0)
		talitos_handle_buggy_hash(ctx, edesc, &desc->ptr[3]);

1849
	if (is_sec1 && req_ctx->nbuf && length) {
1850 1851
		struct talitos_desc *desc2 = (struct talitos_desc *)
					     (edesc->buf + edesc->dma_len);
1852 1853 1854 1855 1856 1857 1858 1859 1860 1861
		dma_addr_t next_desc;

		memset(desc2, 0, sizeof(*desc2));
		desc2->hdr = desc->hdr;
		desc2->hdr &= ~DESC_HDR_MODE0_MDEU_INIT;
		desc2->hdr1 = desc2->hdr;
		desc->hdr &= ~DESC_HDR_MODE0_MDEU_PAD;
		desc->hdr |= DESC_HDR_MODE0_MDEU_CONT;
		desc->hdr &= ~DESC_HDR_DONE_NOTIFY;

1862 1863 1864 1865
		if (desc->ptr[1].ptr)
			copy_talitos_ptr(&desc2->ptr[1], &desc->ptr[1],
					 is_sec1);
		else
1866 1867 1868 1869
			map_single_talitos_ptr_nosync(dev, &desc2->ptr[1],
						      req_ctx->hw_context_size,
						      req_ctx->hw_context,
						      DMA_TO_DEVICE);
1870 1871
		copy_talitos_ptr(&desc2->ptr[2], &desc->ptr[2], is_sec1);
		sg_count = talitos_sg_map(dev, req_ctx->psrc, length, edesc,
1872
					  &desc2->ptr[3], sg_count, 0, 0);
1873 1874 1875 1876
		if (sg_count > 1)
			sync_needed = true;
		copy_talitos_ptr(&desc2->ptr[5], &desc->ptr[5], is_sec1);
		if (req_ctx->last)
1877 1878 1879 1880
			map_single_talitos_ptr_nosync(dev, &desc->ptr[5],
						      req_ctx->hw_context_size,
						      req_ctx->hw_context,
						      DMA_FROM_DEVICE);
1881 1882 1883 1884 1885 1886

		next_desc = dma_map_single(dev, &desc2->hdr1, TALITOS_DESC_SIZE,
					   DMA_BIDIRECTIONAL);
		desc->next_desc = cpu_to_be32(next_desc);
	}

1887 1888 1889 1890
	if (sync_needed)
		dma_sync_single_for_device(dev, edesc->dma_link_tbl,
					   edesc->dma_len, DMA_BIDIRECTIONAL);

1891
	ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904
	if (ret != -EINPROGRESS) {
		common_nonsnoop_hash_unmap(dev, edesc, areq);
		kfree(edesc);
	}
	return ret;
}

static struct talitos_edesc *ahash_edesc_alloc(struct ahash_request *areq,
					       unsigned int nbytes)
{
	struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
1905 1906 1907 1908 1909
	struct talitos_private *priv = dev_get_drvdata(ctx->dev);
	bool is_sec1 = has_ftr_sec1(priv);

	if (is_sec1)
		nbytes -= req_ctx->nbuf;
1910

1911
	return talitos_edesc_alloc(ctx->dev, req_ctx->psrc, NULL, NULL, 0,
1912
				   nbytes, 0, 0, 0, areq->base.flags, false);
1913 1914 1915 1916 1917
}

static int ahash_init(struct ahash_request *areq)
{
	struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
1918 1919
	struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
	struct device *dev = ctx->dev;
1920
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
1921
	unsigned int size;
1922
	dma_addr_t dma;
1923 1924

	/* Initialize the context */
1925
	req_ctx->buf_idx = 0;
1926
	req_ctx->nbuf = 0;
1927 1928
	req_ctx->first = 1; /* first indicates h/w must init its context */
	req_ctx->swinit = 0; /* assume h/w init of context */
1929
	size =	(crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
1930 1931
			? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
			: TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
1932
	req_ctx->hw_context_size = size;
1933

1934 1935 1936 1937
	dma = dma_map_single(dev, req_ctx->hw_context, req_ctx->hw_context_size,
			     DMA_TO_DEVICE);
	dma_unmap_single(dev, dma, req_ctx->hw_context_size, DMA_TO_DEVICE);

1938 1939 1940
	return 0;
}

1941 1942 1943 1944 1945 1946 1947 1948
/*
 * on h/w without explicit sha224 support, we initialize h/w context
 * manually with sha224 constants, and tell it to run sha256.
 */
static int ahash_init_sha224_swinit(struct ahash_request *areq)
{
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);

1949 1950 1951 1952 1953 1954 1955 1956
	req_ctx->hw_context[0] = SHA224_H0;
	req_ctx->hw_context[1] = SHA224_H1;
	req_ctx->hw_context[2] = SHA224_H2;
	req_ctx->hw_context[3] = SHA224_H3;
	req_ctx->hw_context[4] = SHA224_H4;
	req_ctx->hw_context[5] = SHA224_H5;
	req_ctx->hw_context[6] = SHA224_H6;
	req_ctx->hw_context[7] = SHA224_H7;
1957 1958 1959 1960 1961

	/* init 64-bit count */
	req_ctx->hw_context[8] = 0;
	req_ctx->hw_context[9] = 0;

1962 1963 1964
	ahash_init(areq);
	req_ctx->swinit = 1;/* prevent h/w initting context with sha256 values*/

1965 1966 1967
	return 0;
}

1968 1969 1970 1971 1972 1973 1974 1975 1976 1977
static int ahash_process_req(struct ahash_request *areq, unsigned int nbytes)
{
	struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
	struct talitos_edesc *edesc;
	unsigned int blocksize =
			crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
	unsigned int nbytes_to_hash;
	unsigned int to_hash_later;
1978
	unsigned int nsg;
1979
	int nents;
1980 1981 1982
	struct device *dev = ctx->dev;
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
1983
	u8 *ctx_buf = req_ctx->buf[req_ctx->buf_idx];
1984

1985 1986
	if (!req_ctx->last && (nbytes + req_ctx->nbuf <= blocksize)) {
		/* Buffer up to one whole block */
1987 1988 1989 1990 1991 1992
		nents = sg_nents_for_len(areq->src, nbytes);
		if (nents < 0) {
			dev_err(ctx->dev, "Invalid number of src SG.\n");
			return nents;
		}
		sg_copy_to_buffer(areq->src, nents,
1993
				  ctx_buf + req_ctx->nbuf, nbytes);
1994
		req_ctx->nbuf += nbytes;
1995 1996 1997
		return 0;
	}

1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013
	/* At least (blocksize + 1) bytes are available to hash */
	nbytes_to_hash = nbytes + req_ctx->nbuf;
	to_hash_later = nbytes_to_hash & (blocksize - 1);

	if (req_ctx->last)
		to_hash_later = 0;
	else if (to_hash_later)
		/* There is a partial block. Hash the full block(s) now */
		nbytes_to_hash -= to_hash_later;
	else {
		/* Keep one block buffered */
		nbytes_to_hash -= blocksize;
		to_hash_later = blocksize;
	}

	/* Chain in any previously buffered data */
2014
	if (!is_sec1 && req_ctx->nbuf) {
2015 2016
		nsg = (req_ctx->nbuf < nbytes_to_hash) ? 2 : 1;
		sg_init_table(req_ctx->bufsl, nsg);
2017
		sg_set_buf(req_ctx->bufsl, ctx_buf, req_ctx->nbuf);
2018
		if (nsg > 1)
2019
			sg_chain(req_ctx->bufsl, 2, areq->src);
2020
		req_ctx->psrc = req_ctx->bufsl;
2021
	} else if (is_sec1 && req_ctx->nbuf && req_ctx->nbuf < blocksize) {
2022 2023
		int offset;

2024 2025 2026 2027 2028 2029 2030 2031 2032 2033
		if (nbytes_to_hash > blocksize)
			offset = blocksize - req_ctx->nbuf;
		else
			offset = nbytes_to_hash - req_ctx->nbuf;
		nents = sg_nents_for_len(areq->src, offset);
		if (nents < 0) {
			dev_err(ctx->dev, "Invalid number of src SG.\n");
			return nents;
		}
		sg_copy_to_buffer(areq->src, nents,
2034
				  ctx_buf + req_ctx->nbuf, offset);
2035
		req_ctx->nbuf += offset;
2036 2037
		req_ctx->psrc = scatterwalk_ffwd(req_ctx->bufsl, areq->src,
						 offset);
2038
	} else
2039
		req_ctx->psrc = areq->src;
2040 2041

	if (to_hash_later) {
2042 2043 2044 2045 2046
		nents = sg_nents_for_len(areq->src, nbytes);
		if (nents < 0) {
			dev_err(ctx->dev, "Invalid number of src SG.\n");
			return nents;
		}
2047
		sg_pcopy_to_buffer(areq->src, nents,
2048
				   req_ctx->buf[(req_ctx->buf_idx + 1) & 1],
2049 2050
				      to_hash_later,
				      nbytes - to_hash_later);
2051
	}
2052
	req_ctx->to_hash_later = to_hash_later;
2053

2054
	/* Allocate extended descriptor */
2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066
	edesc = ahash_edesc_alloc(areq, nbytes_to_hash);
	if (IS_ERR(edesc))
		return PTR_ERR(edesc);

	edesc->desc.hdr = ctx->desc_hdr_template;

	/* On last one, request SEC to pad; otherwise continue */
	if (req_ctx->last)
		edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_PAD;
	else
		edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_CONT;

2067 2068
	/* request SEC to INIT hash. */
	if (req_ctx->first && !req_ctx->swinit)
2069 2070 2071 2072 2073 2074 2075 2076
		edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_INIT;

	/* When the tfm context has a keylen, it's an HMAC.
	 * A first or last (ie. not middle) descriptor must request HMAC.
	 */
	if (ctx->keylen && (req_ctx->first || req_ctx->last))
		edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_HMAC;

2077
	return common_nonsnoop_hash(edesc, areq, nbytes_to_hash, ahash_done);
2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109
}

static int ahash_update(struct ahash_request *areq)
{
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);

	req_ctx->last = 0;

	return ahash_process_req(areq, areq->nbytes);
}

static int ahash_final(struct ahash_request *areq)
{
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);

	req_ctx->last = 1;

	return ahash_process_req(areq, 0);
}

static int ahash_finup(struct ahash_request *areq)
{
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);

	req_ctx->last = 1;

	return ahash_process_req(areq, areq->nbytes);
}

static int ahash_digest(struct ahash_request *areq)
{
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
2110
	struct crypto_ahash *ahash = crypto_ahash_reqtfm(areq);
2111

2112
	ahash->init(areq);
2113 2114 2115 2116 2117
	req_ctx->last = 1;

	return ahash_process_req(areq, areq->nbytes);
}

2118 2119 2120 2121
static int ahash_export(struct ahash_request *areq, void *out)
{
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
	struct talitos_export_state *export = out;
2122 2123 2124 2125 2126 2127 2128 2129
	struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
	struct device *dev = ctx->dev;
	dma_addr_t dma;

	dma = dma_map_single(dev, req_ctx->hw_context, req_ctx->hw_context_size,
			     DMA_FROM_DEVICE);
	dma_unmap_single(dev, dma, req_ctx->hw_context_size, DMA_FROM_DEVICE);
2130 2131 2132

	memcpy(export->hw_context, req_ctx->hw_context,
	       req_ctx->hw_context_size);
2133
	memcpy(export->buf, req_ctx->buf[req_ctx->buf_idx], req_ctx->nbuf);
2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146
	export->swinit = req_ctx->swinit;
	export->first = req_ctx->first;
	export->last = req_ctx->last;
	export->to_hash_later = req_ctx->to_hash_later;
	export->nbuf = req_ctx->nbuf;

	return 0;
}

static int ahash_import(struct ahash_request *areq, const void *in)
{
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
	struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
2147 2148
	struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
	struct device *dev = ctx->dev;
2149
	const struct talitos_export_state *export = in;
2150
	unsigned int size;
2151
	dma_addr_t dma;
2152 2153

	memset(req_ctx, 0, sizeof(*req_ctx));
2154
	size = (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
2155 2156
			? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
			: TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
2157 2158
	req_ctx->hw_context_size = size;
	memcpy(req_ctx->hw_context, export->hw_context, size);
2159
	memcpy(req_ctx->buf[0], export->buf, export->nbuf);
2160 2161 2162 2163 2164 2165
	req_ctx->swinit = export->swinit;
	req_ctx->first = export->first;
	req_ctx->last = export->last;
	req_ctx->to_hash_later = export->to_hash_later;
	req_ctx->nbuf = export->nbuf;

2166 2167 2168 2169
	dma = dma_map_single(dev, req_ctx->hw_context, req_ctx->hw_context_size,
			     DMA_TO_DEVICE);
	dma_unmap_single(dev, dma, req_ctx->hw_context_size, DMA_TO_DEVICE);

2170 2171 2172
	return 0;
}

L
Lee Nipper 已提交
2173 2174 2175 2176 2177 2178 2179
static int keyhash(struct crypto_ahash *tfm, const u8 *key, unsigned int keylen,
		   u8 *hash)
{
	struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));

	struct scatterlist sg[1];
	struct ahash_request *req;
2180
	struct crypto_wait wait;
L
Lee Nipper 已提交
2181 2182
	int ret;

2183
	crypto_init_wait(&wait);
L
Lee Nipper 已提交
2184 2185 2186 2187 2188 2189 2190 2191

	req = ahash_request_alloc(tfm, GFP_KERNEL);
	if (!req)
		return -ENOMEM;

	/* Keep tfm keylen == 0 during hash of the long key */
	ctx->keylen = 0;
	ahash_request_set_callback(req, CRYPTO_TFM_REQ_MAY_BACKLOG,
2192
				   crypto_req_done, &wait);
L
Lee Nipper 已提交
2193 2194 2195 2196

	sg_init_one(&sg[0], key, keylen);

	ahash_request_set_crypt(req, sg, hash, keylen);
2197 2198
	ret = crypto_wait_req(crypto_ahash_digest(req), &wait);

L
Lee Nipper 已提交
2199 2200 2201 2202 2203 2204 2205 2206 2207
	ahash_request_free(req);

	return ret;
}

static int ahash_setkey(struct crypto_ahash *tfm, const u8 *key,
			unsigned int keylen)
{
	struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
2208
	struct device *dev = ctx->dev;
L
Lee Nipper 已提交
2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230
	unsigned int blocksize =
			crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
	unsigned int digestsize = crypto_ahash_digestsize(tfm);
	unsigned int keysize = keylen;
	u8 hash[SHA512_DIGEST_SIZE];
	int ret;

	if (keylen <= blocksize)
		memcpy(ctx->key, key, keysize);
	else {
		/* Must get the hash of the long key */
		ret = keyhash(tfm, key, keylen, hash);

		if (ret) {
			crypto_ahash_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
			return -EINVAL;
		}

		keysize = digestsize;
		memcpy(ctx->key, hash, digestsize);
	}

2231 2232 2233
	if (ctx->keylen)
		dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);

L
Lee Nipper 已提交
2234
	ctx->keylen = keysize;
2235
	ctx->dma_key = dma_map_single(dev, ctx->key, keysize, DMA_TO_DEVICE);
L
Lee Nipper 已提交
2236 2237 2238 2239 2240

	return 0;
}


2241
struct talitos_alg_template {
2242
	u32 type;
2243
	u32 priority;
2244 2245
	union {
		struct crypto_alg crypto;
2246
		struct ahash_alg hash;
2247
		struct aead_alg aead;
2248
	} alg;
2249 2250 2251 2252
	__be32 desc_hdr_template;
};

static struct talitos_alg_template driver_algs[] = {
2253
	/* AEAD algorithms.  These use a single-pass ipsec_esp descriptor */
2254
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2255 2256 2257 2258 2259 2260 2261 2262 2263 2264
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha1),cbc(aes))",
				.cra_driver_name = "authenc-hmac-sha1-"
						   "cbc-aes-talitos",
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = SHA1_DIGEST_SIZE,
2265
		},
2266 2267 2268 2269 2270 2271 2272
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_AESU |
		                     DESC_HDR_MODE0_AESU_CBC |
		                     DESC_HDR_SEL1_MDEUA |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEU_SHA1_HMAC,
2273
	},
2274 2275 2276 2277 2278 2279
	{	.type = CRYPTO_ALG_TYPE_AEAD,
		.priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha1),cbc(aes))",
				.cra_driver_name = "authenc-hmac-sha1-"
2280
						   "cbc-aes-talitos-hsna",
2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = SHA1_DIGEST_SIZE,
		},
		.desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
				     DESC_HDR_SEL0_AESU |
				     DESC_HDR_MODE0_AESU_CBC |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_SHA1_HMAC,
	},
2295
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha1),"
					    "cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-sha1-"
						   "cbc-3des-talitos",
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = SHA1_DIGEST_SIZE,
2307
		},
2308 2309 2310 2311 2312 2313 2314 2315
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_DEU |
		                     DESC_HDR_MODE0_DEU_CBC |
		                     DESC_HDR_MODE0_DEU_3DES |
		                     DESC_HDR_SEL1_MDEUA |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEU_SHA1_HMAC,
2316
	},
2317 2318 2319 2320 2321 2322 2323
	{	.type = CRYPTO_ALG_TYPE_AEAD,
		.priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha1),"
					    "cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-sha1-"
2324
						   "cbc-3des-talitos-hsna",
2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = SHA1_DIGEST_SIZE,
		},
		.desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
				     DESC_HDR_SEL0_DEU |
				     DESC_HDR_MODE0_DEU_CBC |
				     DESC_HDR_MODE0_DEU_3DES |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_SHA1_HMAC,
	},
2340
	{       .type = CRYPTO_ALG_TYPE_AEAD,
2341 2342 2343 2344 2345 2346 2347 2348 2349 2350
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha224),cbc(aes))",
				.cra_driver_name = "authenc-hmac-sha224-"
						   "cbc-aes-talitos",
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = SHA224_DIGEST_SIZE,
2351 2352 2353 2354 2355 2356 2357 2358 2359
		},
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
				     DESC_HDR_SEL0_AESU |
				     DESC_HDR_MODE0_AESU_CBC |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_SHA224_HMAC,
	},
2360 2361 2362 2363 2364 2365
	{       .type = CRYPTO_ALG_TYPE_AEAD,
		.priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha224),cbc(aes))",
				.cra_driver_name = "authenc-hmac-sha224-"
2366
						   "cbc-aes-talitos-hsna",
2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = SHA224_DIGEST_SIZE,
		},
		.desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
				     DESC_HDR_SEL0_AESU |
				     DESC_HDR_MODE0_AESU_CBC |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_SHA224_HMAC,
	},
2381
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha224),"
					    "cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-sha224-"
						   "cbc-3des-talitos",
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = SHA224_DIGEST_SIZE,
2393 2394 2395 2396 2397 2398 2399 2400 2401 2402
		},
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_DEU |
		                     DESC_HDR_MODE0_DEU_CBC |
		                     DESC_HDR_MODE0_DEU_3DES |
		                     DESC_HDR_SEL1_MDEUA |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEU_SHA224_HMAC,
	},
2403 2404 2405 2406 2407 2408 2409
	{	.type = CRYPTO_ALG_TYPE_AEAD,
		.priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha224),"
					    "cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-sha224-"
2410
						   "cbc-3des-talitos-hsna",
2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = SHA224_DIGEST_SIZE,
		},
		.desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
				     DESC_HDR_SEL0_DEU |
				     DESC_HDR_MODE0_DEU_CBC |
				     DESC_HDR_MODE0_DEU_3DES |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_SHA224_HMAC,
	},
2426
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2427 2428 2429 2430 2431 2432 2433 2434 2435 2436
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha256),cbc(aes))",
				.cra_driver_name = "authenc-hmac-sha256-"
						   "cbc-aes-talitos",
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = SHA256_DIGEST_SIZE,
2437
		},
2438 2439 2440 2441 2442 2443 2444 2445
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_AESU |
		                     DESC_HDR_MODE0_AESU_CBC |
		                     DESC_HDR_SEL1_MDEUA |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEU_SHA256_HMAC,
	},
2446 2447 2448 2449 2450 2451
	{	.type = CRYPTO_ALG_TYPE_AEAD,
		.priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha256),cbc(aes))",
				.cra_driver_name = "authenc-hmac-sha256-"
2452
						   "cbc-aes-talitos-hsna",
2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = SHA256_DIGEST_SIZE,
		},
		.desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
				     DESC_HDR_SEL0_AESU |
				     DESC_HDR_MODE0_AESU_CBC |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_SHA256_HMAC,
	},
2467
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha256),"
					    "cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-sha256-"
						   "cbc-3des-talitos",
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = SHA256_DIGEST_SIZE,
2479
		},
2480 2481 2482 2483 2484 2485 2486 2487 2488
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_DEU |
		                     DESC_HDR_MODE0_DEU_CBC |
		                     DESC_HDR_MODE0_DEU_3DES |
		                     DESC_HDR_SEL1_MDEUA |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEU_SHA256_HMAC,
	},
2489 2490 2491 2492 2493 2494 2495
	{	.type = CRYPTO_ALG_TYPE_AEAD,
		.priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha256),"
					    "cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-sha256-"
2496
						   "cbc-3des-talitos-hsna",
2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = SHA256_DIGEST_SIZE,
		},
		.desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
				     DESC_HDR_SEL0_DEU |
				     DESC_HDR_MODE0_DEU_CBC |
				     DESC_HDR_MODE0_DEU_3DES |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_SHA256_HMAC,
	},
2512
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2513 2514 2515 2516 2517 2518 2519 2520 2521 2522
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha384),cbc(aes))",
				.cra_driver_name = "authenc-hmac-sha384-"
						   "cbc-aes-talitos",
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = SHA384_DIGEST_SIZE,
2523 2524 2525 2526 2527 2528 2529 2530 2531 2532
		},
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_AESU |
		                     DESC_HDR_MODE0_AESU_CBC |
		                     DESC_HDR_SEL1_MDEUB |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
	},
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha384),"
					    "cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-sha384-"
						   "cbc-3des-talitos",
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = SHA384_DIGEST_SIZE,
2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554
		},
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_DEU |
		                     DESC_HDR_MODE0_DEU_CBC |
		                     DESC_HDR_MODE0_DEU_3DES |
		                     DESC_HDR_SEL1_MDEUB |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
	},
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2555 2556 2557 2558 2559 2560 2561 2562 2563 2564
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha512),cbc(aes))",
				.cra_driver_name = "authenc-hmac-sha512-"
						   "cbc-aes-talitos",
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = SHA512_DIGEST_SIZE,
2565 2566 2567 2568 2569 2570 2571 2572 2573 2574
		},
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_AESU |
		                     DESC_HDR_MODE0_AESU_CBC |
		                     DESC_HDR_SEL1_MDEUB |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
	},
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha512),"
					    "cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-sha512-"
						   "cbc-3des-talitos",
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = SHA512_DIGEST_SIZE,
2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596
		},
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_DEU |
		                     DESC_HDR_MODE0_DEU_CBC |
		                     DESC_HDR_MODE0_DEU_3DES |
		                     DESC_HDR_SEL1_MDEUB |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
	},
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2597 2598 2599 2600 2601 2602 2603 2604 2605 2606
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(md5),cbc(aes))",
				.cra_driver_name = "authenc-hmac-md5-"
						   "cbc-aes-talitos",
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = MD5_DIGEST_SIZE,
2607
		},
2608 2609 2610 2611 2612 2613 2614 2615
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_AESU |
		                     DESC_HDR_MODE0_AESU_CBC |
		                     DESC_HDR_SEL1_MDEUA |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEU_MD5_HMAC,
	},
2616 2617 2618 2619 2620 2621
	{	.type = CRYPTO_ALG_TYPE_AEAD,
		.priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(md5),cbc(aes))",
				.cra_driver_name = "authenc-hmac-md5-"
2622
						   "cbc-aes-talitos-hsna",
2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = MD5_DIGEST_SIZE,
		},
		.desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
				     DESC_HDR_SEL0_AESU |
				     DESC_HDR_MODE0_AESU_CBC |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_MD5_HMAC,
	},
2637
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2638 2639 2640 2641 2642 2643 2644 2645 2646 2647
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(md5),cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-md5-"
						   "cbc-3des-talitos",
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = MD5_DIGEST_SIZE,
2648
		},
2649 2650 2651 2652 2653 2654 2655 2656
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_DEU |
		                     DESC_HDR_MODE0_DEU_CBC |
		                     DESC_HDR_MODE0_DEU_3DES |
		                     DESC_HDR_SEL1_MDEUA |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEU_MD5_HMAC,
2657
	},
2658 2659 2660 2661 2662 2663
	{	.type = CRYPTO_ALG_TYPE_AEAD,
		.priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(md5),cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-md5-"
2664
						   "cbc-3des-talitos-hsna",
2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = MD5_DIGEST_SIZE,
		},
		.desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
				     DESC_HDR_SEL0_DEU |
				     DESC_HDR_MODE0_DEU_CBC |
				     DESC_HDR_MODE0_DEU_3DES |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_MD5_HMAC,
	},
2680
	/* ABLKCIPHER algorithms. */
2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696
	{	.type = CRYPTO_ALG_TYPE_ABLKCIPHER,
		.alg.crypto = {
			.cra_name = "ecb(aes)",
			.cra_driver_name = "ecb-aes-talitos",
			.cra_blocksize = AES_BLOCK_SIZE,
			.cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
				     CRYPTO_ALG_ASYNC,
			.cra_ablkcipher = {
				.min_keysize = AES_MIN_KEY_SIZE,
				.max_keysize = AES_MAX_KEY_SIZE,
				.ivsize = AES_BLOCK_SIZE,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_AESU,
	},
2697 2698
	{	.type = CRYPTO_ALG_TYPE_ABLKCIPHER,
		.alg.crypto = {
2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713
			.cra_name = "cbc(aes)",
			.cra_driver_name = "cbc-aes-talitos",
			.cra_blocksize = AES_BLOCK_SIZE,
			.cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
                                     CRYPTO_ALG_ASYNC,
			.cra_ablkcipher = {
				.min_keysize = AES_MIN_KEY_SIZE,
				.max_keysize = AES_MAX_KEY_SIZE,
				.ivsize = AES_BLOCK_SIZE,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_AESU |
				     DESC_HDR_MODE0_AESU_CBC,
	},
2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726
	{	.type = CRYPTO_ALG_TYPE_ABLKCIPHER,
		.alg.crypto = {
			.cra_name = "ctr(aes)",
			.cra_driver_name = "ctr-aes-talitos",
			.cra_blocksize = AES_BLOCK_SIZE,
			.cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
				     CRYPTO_ALG_ASYNC,
			.cra_ablkcipher = {
				.min_keysize = AES_MIN_KEY_SIZE,
				.max_keysize = AES_MAX_KEY_SIZE,
				.ivsize = AES_BLOCK_SIZE,
			}
		},
2727
		.desc_hdr_template = DESC_HDR_TYPE_AESU_CTR_NONSNOOP |
2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780
				     DESC_HDR_SEL0_AESU |
				     DESC_HDR_MODE0_AESU_CTR,
	},
	{	.type = CRYPTO_ALG_TYPE_ABLKCIPHER,
		.alg.crypto = {
			.cra_name = "ecb(des)",
			.cra_driver_name = "ecb-des-talitos",
			.cra_blocksize = DES_BLOCK_SIZE,
			.cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
				     CRYPTO_ALG_ASYNC,
			.cra_ablkcipher = {
				.min_keysize = DES_KEY_SIZE,
				.max_keysize = DES_KEY_SIZE,
				.ivsize = DES_BLOCK_SIZE,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_DEU,
	},
	{	.type = CRYPTO_ALG_TYPE_ABLKCIPHER,
		.alg.crypto = {
			.cra_name = "cbc(des)",
			.cra_driver_name = "cbc-des-talitos",
			.cra_blocksize = DES_BLOCK_SIZE,
			.cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
				     CRYPTO_ALG_ASYNC,
			.cra_ablkcipher = {
				.min_keysize = DES_KEY_SIZE,
				.max_keysize = DES_KEY_SIZE,
				.ivsize = DES_BLOCK_SIZE,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_DEU |
				     DESC_HDR_MODE0_DEU_CBC,
	},
	{	.type = CRYPTO_ALG_TYPE_ABLKCIPHER,
		.alg.crypto = {
			.cra_name = "ecb(des3_ede)",
			.cra_driver_name = "ecb-3des-talitos",
			.cra_blocksize = DES3_EDE_BLOCK_SIZE,
			.cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
				     CRYPTO_ALG_ASYNC,
			.cra_ablkcipher = {
				.min_keysize = DES3_EDE_KEY_SIZE,
				.max_keysize = DES3_EDE_KEY_SIZE,
				.ivsize = DES3_EDE_BLOCK_SIZE,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_DEU |
				     DESC_HDR_MODE0_DEU_3DES,
	},
2781 2782
	{	.type = CRYPTO_ALG_TYPE_ABLKCIPHER,
		.alg.crypto = {
2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797
			.cra_name = "cbc(des3_ede)",
			.cra_driver_name = "cbc-3des-talitos",
			.cra_blocksize = DES3_EDE_BLOCK_SIZE,
			.cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
                                     CRYPTO_ALG_ASYNC,
			.cra_ablkcipher = {
				.min_keysize = DES3_EDE_KEY_SIZE,
				.max_keysize = DES3_EDE_KEY_SIZE,
				.ivsize = DES3_EDE_BLOCK_SIZE,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
			             DESC_HDR_SEL0_DEU |
		                     DESC_HDR_MODE0_DEU_CBC |
		                     DESC_HDR_MODE0_DEU_3DES,
2798 2799 2800 2801 2802
	},
	/* AHASH algorithms. */
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = MD5_DIGEST_SIZE,
2803
			.halg.statesize = sizeof(struct talitos_export_state),
2804 2805 2806
			.halg.base = {
				.cra_name = "md5",
				.cra_driver_name = "md5-talitos",
2807
				.cra_blocksize = MD5_HMAC_BLOCK_SIZE,
2808
				.cra_flags = CRYPTO_ALG_ASYNC,
2809 2810 2811 2812 2813 2814 2815 2816 2817
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUA |
				     DESC_HDR_MODE0_MDEU_MD5,
	},
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA1_DIGEST_SIZE,
2818
			.halg.statesize = sizeof(struct talitos_export_state),
2819 2820 2821 2822
			.halg.base = {
				.cra_name = "sha1",
				.cra_driver_name = "sha1-talitos",
				.cra_blocksize = SHA1_BLOCK_SIZE,
2823
				.cra_flags = CRYPTO_ALG_ASYNC,
2824 2825 2826 2827 2828 2829
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUA |
				     DESC_HDR_MODE0_MDEU_SHA1,
	},
2830 2831 2832
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA224_DIGEST_SIZE,
2833
			.halg.statesize = sizeof(struct talitos_export_state),
2834 2835 2836 2837
			.halg.base = {
				.cra_name = "sha224",
				.cra_driver_name = "sha224-talitos",
				.cra_blocksize = SHA224_BLOCK_SIZE,
2838
				.cra_flags = CRYPTO_ALG_ASYNC,
2839 2840 2841 2842 2843 2844
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUA |
				     DESC_HDR_MODE0_MDEU_SHA224,
	},
2845 2846 2847
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA256_DIGEST_SIZE,
2848
			.halg.statesize = sizeof(struct talitos_export_state),
2849 2850 2851 2852
			.halg.base = {
				.cra_name = "sha256",
				.cra_driver_name = "sha256-talitos",
				.cra_blocksize = SHA256_BLOCK_SIZE,
2853
				.cra_flags = CRYPTO_ALG_ASYNC,
2854 2855 2856 2857 2858 2859 2860 2861 2862
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUA |
				     DESC_HDR_MODE0_MDEU_SHA256,
	},
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA384_DIGEST_SIZE,
2863
			.halg.statesize = sizeof(struct talitos_export_state),
2864 2865 2866 2867
			.halg.base = {
				.cra_name = "sha384",
				.cra_driver_name = "sha384-talitos",
				.cra_blocksize = SHA384_BLOCK_SIZE,
2868
				.cra_flags = CRYPTO_ALG_ASYNC,
2869 2870 2871 2872 2873 2874 2875 2876 2877
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUB |
				     DESC_HDR_MODE0_MDEUB_SHA384,
	},
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA512_DIGEST_SIZE,
2878
			.halg.statesize = sizeof(struct talitos_export_state),
2879 2880 2881 2882
			.halg.base = {
				.cra_name = "sha512",
				.cra_driver_name = "sha512-talitos",
				.cra_blocksize = SHA512_BLOCK_SIZE,
2883
				.cra_flags = CRYPTO_ALG_ASYNC,
2884 2885 2886 2887 2888 2889
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUB |
				     DESC_HDR_MODE0_MDEUB_SHA512,
	},
L
Lee Nipper 已提交
2890 2891 2892
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = MD5_DIGEST_SIZE,
2893
			.halg.statesize = sizeof(struct talitos_export_state),
L
Lee Nipper 已提交
2894 2895 2896
			.halg.base = {
				.cra_name = "hmac(md5)",
				.cra_driver_name = "hmac-md5-talitos",
2897
				.cra_blocksize = MD5_HMAC_BLOCK_SIZE,
2898
				.cra_flags = CRYPTO_ALG_ASYNC,
L
Lee Nipper 已提交
2899 2900 2901 2902 2903 2904 2905 2906 2907
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUA |
				     DESC_HDR_MODE0_MDEU_MD5,
	},
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA1_DIGEST_SIZE,
2908
			.halg.statesize = sizeof(struct talitos_export_state),
L
Lee Nipper 已提交
2909 2910 2911 2912
			.halg.base = {
				.cra_name = "hmac(sha1)",
				.cra_driver_name = "hmac-sha1-talitos",
				.cra_blocksize = SHA1_BLOCK_SIZE,
2913
				.cra_flags = CRYPTO_ALG_ASYNC,
L
Lee Nipper 已提交
2914 2915 2916 2917 2918 2919 2920 2921 2922
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUA |
				     DESC_HDR_MODE0_MDEU_SHA1,
	},
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA224_DIGEST_SIZE,
2923
			.halg.statesize = sizeof(struct talitos_export_state),
L
Lee Nipper 已提交
2924 2925 2926 2927
			.halg.base = {
				.cra_name = "hmac(sha224)",
				.cra_driver_name = "hmac-sha224-talitos",
				.cra_blocksize = SHA224_BLOCK_SIZE,
2928
				.cra_flags = CRYPTO_ALG_ASYNC,
L
Lee Nipper 已提交
2929 2930 2931 2932 2933 2934 2935 2936 2937
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUA |
				     DESC_HDR_MODE0_MDEU_SHA224,
	},
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA256_DIGEST_SIZE,
2938
			.halg.statesize = sizeof(struct talitos_export_state),
L
Lee Nipper 已提交
2939 2940 2941 2942
			.halg.base = {
				.cra_name = "hmac(sha256)",
				.cra_driver_name = "hmac-sha256-talitos",
				.cra_blocksize = SHA256_BLOCK_SIZE,
2943
				.cra_flags = CRYPTO_ALG_ASYNC,
L
Lee Nipper 已提交
2944 2945 2946 2947 2948 2949 2950 2951 2952
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUA |
				     DESC_HDR_MODE0_MDEU_SHA256,
	},
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA384_DIGEST_SIZE,
2953
			.halg.statesize = sizeof(struct talitos_export_state),
L
Lee Nipper 已提交
2954 2955 2956 2957
			.halg.base = {
				.cra_name = "hmac(sha384)",
				.cra_driver_name = "hmac-sha384-talitos",
				.cra_blocksize = SHA384_BLOCK_SIZE,
2958
				.cra_flags = CRYPTO_ALG_ASYNC,
L
Lee Nipper 已提交
2959 2960 2961 2962 2963 2964 2965 2966 2967
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUB |
				     DESC_HDR_MODE0_MDEUB_SHA384,
	},
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA512_DIGEST_SIZE,
2968
			.halg.statesize = sizeof(struct talitos_export_state),
L
Lee Nipper 已提交
2969 2970 2971 2972
			.halg.base = {
				.cra_name = "hmac(sha512)",
				.cra_driver_name = "hmac-sha512-talitos",
				.cra_blocksize = SHA512_BLOCK_SIZE,
2973
				.cra_flags = CRYPTO_ALG_ASYNC,
L
Lee Nipper 已提交
2974 2975 2976 2977 2978 2979
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUB |
				     DESC_HDR_MODE0_MDEUB_SHA512,
	}
2980 2981 2982 2983 2984
};

struct talitos_crypto_alg {
	struct list_head entry;
	struct device *dev;
2985
	struct talitos_alg_template algt;
2986 2987
};

2988 2989
static int talitos_init_common(struct talitos_ctx *ctx,
			       struct talitos_crypto_alg *talitos_alg)
2990
{
2991
	struct talitos_private *priv;
2992 2993 2994

	/* update context with ptr to dev */
	ctx->dev = talitos_alg->dev;
2995

2996 2997 2998 2999 3000
	/* assign SEC channel to tfm in round-robin fashion */
	priv = dev_get_drvdata(ctx->dev);
	ctx->ch = atomic_inc_return(&priv->last_chan) &
		  (priv->num_channels - 1);

3001
	/* copy descriptor header template value */
3002
	ctx->desc_hdr_template = talitos_alg->algt.desc_hdr_template;
3003

3004 3005 3006
	/* select done notification */
	ctx->desc_hdr_template |= DESC_HDR_DONE_NOTIFY;

3007 3008 3009
	return 0;
}

3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026
static int talitos_cra_init(struct crypto_tfm *tfm)
{
	struct crypto_alg *alg = tfm->__crt_alg;
	struct talitos_crypto_alg *talitos_alg;
	struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);

	if ((alg->cra_flags & CRYPTO_ALG_TYPE_MASK) == CRYPTO_ALG_TYPE_AHASH)
		talitos_alg = container_of(__crypto_ahash_alg(alg),
					   struct talitos_crypto_alg,
					   algt.alg.hash);
	else
		talitos_alg = container_of(alg, struct talitos_crypto_alg,
					   algt.alg.crypto);

	return talitos_init_common(ctx, talitos_alg);
}

3027
static int talitos_cra_init_aead(struct crypto_aead *tfm)
3028
{
3029 3030 3031 3032 3033 3034 3035 3036
	struct aead_alg *alg = crypto_aead_alg(tfm);
	struct talitos_crypto_alg *talitos_alg;
	struct talitos_ctx *ctx = crypto_aead_ctx(tfm);

	talitos_alg = container_of(alg, struct talitos_crypto_alg,
				   algt.alg.aead);

	return talitos_init_common(ctx, talitos_alg);
3037 3038
}

3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051
static int talitos_cra_init_ahash(struct crypto_tfm *tfm)
{
	struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);

	talitos_cra_init(tfm);

	ctx->keylen = 0;
	crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
				 sizeof(struct talitos_ahash_req_ctx));

	return 0;
}

3052 3053 3054 3055 3056 3057 3058 3059 3060
static void talitos_cra_exit(struct crypto_tfm *tfm)
{
	struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
	struct device *dev = ctx->dev;

	if (ctx->keylen)
		dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);
}

3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080
/*
 * given the alg's descriptor header template, determine whether descriptor
 * type and primary/secondary execution units required match the hw
 * capabilities description provided in the device tree node.
 */
static int hw_supports(struct device *dev, __be32 desc_hdr_template)
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	int ret;

	ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
	      (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);

	if (SECONDARY_EU(desc_hdr_template))
		ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
		              & priv->exec_units);

	return ret;
}

3081
static int talitos_remove(struct platform_device *ofdev)
3082 3083 3084 3085 3086 3087 3088
{
	struct device *dev = &ofdev->dev;
	struct talitos_private *priv = dev_get_drvdata(dev);
	struct talitos_crypto_alg *t_alg, *n;
	int i;

	list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
3089 3090 3091
		switch (t_alg->algt.type) {
		case CRYPTO_ALG_TYPE_ABLKCIPHER:
			break;
3092 3093
		case CRYPTO_ALG_TYPE_AEAD:
			crypto_unregister_aead(&t_alg->algt.alg.aead);
3094 3095 3096 3097
		case CRYPTO_ALG_TYPE_AHASH:
			crypto_unregister_ahash(&t_alg->algt.alg.hash);
			break;
		}
3098 3099 3100 3101 3102 3103
		list_del(&t_alg->entry);
	}

	if (hw_supports(dev, DESC_HDR_SEL0_RNG))
		talitos_unregister_rng(dev);

3104
	for (i = 0; i < 2; i++)
3105
		if (priv->irq[i]) {
3106 3107 3108
			free_irq(priv->irq[i], dev);
			irq_dispose_mapping(priv->irq[i]);
		}
3109

3110
	tasklet_kill(&priv->done_task[0]);
3111
	if (priv->irq[1])
3112
		tasklet_kill(&priv->done_task[1]);
3113 3114 3115 3116 3117 3118 3119 3120

	return 0;
}

static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
						    struct talitos_alg_template
						           *template)
{
3121
	struct talitos_private *priv = dev_get_drvdata(dev);
3122 3123 3124
	struct talitos_crypto_alg *t_alg;
	struct crypto_alg *alg;

3125 3126
	t_alg = devm_kzalloc(dev, sizeof(struct talitos_crypto_alg),
			     GFP_KERNEL);
3127 3128 3129
	if (!t_alg)
		return ERR_PTR(-ENOMEM);

3130 3131 3132 3133
	t_alg->algt = *template;

	switch (t_alg->algt.type) {
	case CRYPTO_ALG_TYPE_ABLKCIPHER:
3134 3135
		alg = &t_alg->algt.alg.crypto;
		alg->cra_init = talitos_cra_init;
3136
		alg->cra_exit = talitos_cra_exit;
3137
		alg->cra_type = &crypto_ablkcipher_type;
3138 3139 3140 3141
		alg->cra_ablkcipher.setkey = ablkcipher_setkey;
		alg->cra_ablkcipher.encrypt = ablkcipher_encrypt;
		alg->cra_ablkcipher.decrypt = ablkcipher_decrypt;
		alg->cra_ablkcipher.geniv = "eseqiv";
3142
		break;
3143
	case CRYPTO_ALG_TYPE_AEAD:
3144
		alg = &t_alg->algt.alg.aead.base;
3145
		alg->cra_exit = talitos_cra_exit;
3146 3147 3148 3149
		t_alg->algt.alg.aead.init = talitos_cra_init_aead;
		t_alg->algt.alg.aead.setkey = aead_setkey;
		t_alg->algt.alg.aead.encrypt = aead_encrypt;
		t_alg->algt.alg.aead.decrypt = aead_decrypt;
3150 3151
		if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
		    !strncmp(alg->cra_name, "authenc(hmac(sha224)", 20)) {
3152
			devm_kfree(dev, t_alg);
3153 3154
			return ERR_PTR(-ENOTSUPP);
		}
3155 3156 3157
		break;
	case CRYPTO_ALG_TYPE_AHASH:
		alg = &t_alg->algt.alg.hash.halg.base;
3158
		alg->cra_init = talitos_cra_init_ahash;
3159
		alg->cra_exit = talitos_cra_exit;
3160 3161 3162 3163 3164
		t_alg->algt.alg.hash.init = ahash_init;
		t_alg->algt.alg.hash.update = ahash_update;
		t_alg->algt.alg.hash.final = ahash_final;
		t_alg->algt.alg.hash.finup = ahash_finup;
		t_alg->algt.alg.hash.digest = ahash_digest;
3165 3166
		if (!strncmp(alg->cra_name, "hmac", 4))
			t_alg->algt.alg.hash.setkey = ahash_setkey;
3167 3168
		t_alg->algt.alg.hash.import = ahash_import;
		t_alg->algt.alg.hash.export = ahash_export;
3169

L
Lee Nipper 已提交
3170
		if (!(priv->features & TALITOS_FTR_HMAC_OK) &&
K
Kim Phillips 已提交
3171
		    !strncmp(alg->cra_name, "hmac", 4)) {
3172
			devm_kfree(dev, t_alg);
L
Lee Nipper 已提交
3173
			return ERR_PTR(-ENOTSUPP);
K
Kim Phillips 已提交
3174
		}
3175
		if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
L
Lee Nipper 已提交
3176 3177
		    (!strcmp(alg->cra_name, "sha224") ||
		     !strcmp(alg->cra_name, "hmac(sha224)"))) {
3178 3179 3180 3181 3182 3183
			t_alg->algt.alg.hash.init = ahash_init_sha224_swinit;
			t_alg->algt.desc_hdr_template =
					DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
					DESC_HDR_SEL0_MDEUA |
					DESC_HDR_MODE0_MDEU_SHA256;
		}
3184
		break;
3185 3186
	default:
		dev_err(dev, "unknown algorithm type %d\n", t_alg->algt.type);
3187
		devm_kfree(dev, t_alg);
3188
		return ERR_PTR(-EINVAL);
3189
	}
3190 3191

	alg->cra_module = THIS_MODULE;
3192 3193 3194 3195
	if (t_alg->algt.priority)
		alg->cra_priority = t_alg->algt.priority;
	else
		alg->cra_priority = TALITOS_CRA_PRIORITY;
3196 3197
	alg->cra_alignmask = 0;
	alg->cra_ctxsize = sizeof(struct talitos_ctx);
3198
	alg->cra_flags |= CRYPTO_ALG_KERN_DRIVER_ONLY;
3199 3200 3201 3202 3203 3204

	t_alg->dev = dev;

	return t_alg;
}

3205 3206 3207 3208 3209 3210
static int talitos_probe_irq(struct platform_device *ofdev)
{
	struct device *dev = &ofdev->dev;
	struct device_node *np = ofdev->dev.of_node;
	struct talitos_private *priv = dev_get_drvdata(dev);
	int err;
3211
	bool is_sec1 = has_ftr_sec1(priv);
3212 3213

	priv->irq[0] = irq_of_parse_and_map(np, 0);
3214
	if (!priv->irq[0]) {
3215 3216 3217
		dev_err(dev, "failed to map irq\n");
		return -EINVAL;
	}
3218 3219 3220 3221 3222
	if (is_sec1) {
		err = request_irq(priv->irq[0], talitos1_interrupt_4ch, 0,
				  dev_driver_string(dev), dev);
		goto primary_out;
	}
3223 3224 3225 3226

	priv->irq[1] = irq_of_parse_and_map(np, 1);

	/* get the primary irq line */
3227
	if (!priv->irq[1]) {
3228
		err = request_irq(priv->irq[0], talitos2_interrupt_4ch, 0,
3229 3230 3231 3232
				  dev_driver_string(dev), dev);
		goto primary_out;
	}

3233
	err = request_irq(priv->irq[0], talitos2_interrupt_ch0_2, 0,
3234 3235 3236 3237 3238
			  dev_driver_string(dev), dev);
	if (err)
		goto primary_out;

	/* get the secondary irq line */
3239
	err = request_irq(priv->irq[1], talitos2_interrupt_ch1_3, 0,
3240 3241 3242 3243
			  dev_driver_string(dev), dev);
	if (err) {
		dev_err(dev, "failed to request secondary irq\n");
		irq_dispose_mapping(priv->irq[1]);
3244
		priv->irq[1] = 0;
3245 3246 3247 3248 3249 3250 3251 3252
	}

	return err;

primary_out:
	if (err) {
		dev_err(dev, "failed to request primary irq\n");
		irq_dispose_mapping(priv->irq[0]);
3253
		priv->irq[0] = 0;
3254 3255 3256 3257 3258
	}

	return err;
}

3259
static int talitos_probe(struct platform_device *ofdev)
3260 3261
{
	struct device *dev = &ofdev->dev;
3262
	struct device_node *np = ofdev->dev.of_node;
3263 3264
	struct talitos_private *priv;
	int i, err;
3265
	int stride;
3266
	struct resource *res;
3267

3268
	priv = devm_kzalloc(dev, sizeof(struct talitos_private), GFP_KERNEL);
3269 3270 3271
	if (!priv)
		return -ENOMEM;

3272 3273
	INIT_LIST_HEAD(&priv->alg_list);

3274 3275 3276 3277
	dev_set_drvdata(dev, priv);

	priv->ofdev = ofdev;

3278 3279
	spin_lock_init(&priv->reg_lock);

3280 3281 3282 3283
	res = platform_get_resource(ofdev, IORESOURCE_MEM, 0);
	if (!res)
		return -ENXIO;
	priv->reg = devm_ioremap(dev, res->start, resource_size(res));
3284 3285 3286 3287 3288 3289 3290
	if (!priv->reg) {
		dev_err(dev, "failed to of_iomap\n");
		err = -ENOMEM;
		goto err_out;
	}

	/* get SEC version capabilities from device tree */
3291 3292 3293 3294 3295
	of_property_read_u32(np, "fsl,num-channels", &priv->num_channels);
	of_property_read_u32(np, "fsl,channel-fifo-len", &priv->chfifo_len);
	of_property_read_u32(np, "fsl,exec-units-mask", &priv->exec_units);
	of_property_read_u32(np, "fsl,descriptor-types-mask",
			     &priv->desc_types);
3296 3297 3298 3299 3300 3301 3302 3303

	if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
	    !priv->exec_units || !priv->desc_types) {
		dev_err(dev, "invalid property data in device tree node\n");
		err = -EINVAL;
		goto err_out;
	}

3304 3305 3306
	if (of_device_is_compatible(np, "fsl,sec3.0"))
		priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;

3307
	if (of_device_is_compatible(np, "fsl,sec2.1"))
3308
		priv->features |= TALITOS_FTR_HW_AUTH_CHECK |
L
Lee Nipper 已提交
3309 3310
				  TALITOS_FTR_SHA224_HWINIT |
				  TALITOS_FTR_HMAC_OK;
3311

3312 3313 3314
	if (of_device_is_compatible(np, "fsl,sec1.0"))
		priv->features |= TALITOS_FTR_SEC1;

3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339
	if (of_device_is_compatible(np, "fsl,sec1.2")) {
		priv->reg_deu = priv->reg + TALITOS12_DEU;
		priv->reg_aesu = priv->reg + TALITOS12_AESU;
		priv->reg_mdeu = priv->reg + TALITOS12_MDEU;
		stride = TALITOS1_CH_STRIDE;
	} else if (of_device_is_compatible(np, "fsl,sec1.0")) {
		priv->reg_deu = priv->reg + TALITOS10_DEU;
		priv->reg_aesu = priv->reg + TALITOS10_AESU;
		priv->reg_mdeu = priv->reg + TALITOS10_MDEU;
		priv->reg_afeu = priv->reg + TALITOS10_AFEU;
		priv->reg_rngu = priv->reg + TALITOS10_RNGU;
		priv->reg_pkeu = priv->reg + TALITOS10_PKEU;
		stride = TALITOS1_CH_STRIDE;
	} else {
		priv->reg_deu = priv->reg + TALITOS2_DEU;
		priv->reg_aesu = priv->reg + TALITOS2_AESU;
		priv->reg_mdeu = priv->reg + TALITOS2_MDEU;
		priv->reg_afeu = priv->reg + TALITOS2_AFEU;
		priv->reg_rngu = priv->reg + TALITOS2_RNGU;
		priv->reg_pkeu = priv->reg + TALITOS2_PKEU;
		priv->reg_keu = priv->reg + TALITOS2_KEU;
		priv->reg_crcu = priv->reg + TALITOS2_CRCU;
		stride = TALITOS2_CH_STRIDE;
	}

3340 3341 3342 3343 3344
	err = talitos_probe_irq(ofdev);
	if (err)
		goto err_out;

	if (of_device_is_compatible(np, "fsl,sec1.0")) {
3345 3346
		if (priv->num_channels == 1)
			tasklet_init(&priv->done_task[0], talitos1_done_ch0,
3347
				     (unsigned long)dev);
3348 3349 3350 3351 3352
		else
			tasklet_init(&priv->done_task[0], talitos1_done_4ch,
				     (unsigned long)dev);
	} else {
		if (priv->irq[1]) {
3353 3354 3355 3356
			tasklet_init(&priv->done_task[0], talitos2_done_ch0_2,
				     (unsigned long)dev);
			tasklet_init(&priv->done_task[1], talitos2_done_ch1_3,
				     (unsigned long)dev);
3357 3358 3359 3360 3361 3362
		} else if (priv->num_channels == 1) {
			tasklet_init(&priv->done_task[0], talitos2_done_ch0,
				     (unsigned long)dev);
		} else {
			tasklet_init(&priv->done_task[0], talitos2_done_4ch,
				     (unsigned long)dev);
3363 3364 3365
		}
	}

3366 3367 3368 3369
	priv->chan = devm_kcalloc(dev,
				  priv->num_channels,
				  sizeof(struct talitos_channel),
				  GFP_KERNEL);
3370 3371
	if (!priv->chan) {
		dev_err(dev, "failed to allocate channel management space\n");
3372 3373 3374 3375
		err = -ENOMEM;
		goto err_out;
	}

3376 3377
	priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);

3378
	for (i = 0; i < priv->num_channels; i++) {
3379
		priv->chan[i].reg = priv->reg + stride * (i + 1);
3380
		if (!priv->irq[1] || !(i & 1))
3381
			priv->chan[i].reg += TALITOS_CH_BASE_OFFSET;
3382

3383 3384
		spin_lock_init(&priv->chan[i].head_lock);
		spin_lock_init(&priv->chan[i].tail_lock);
3385

3386 3387 3388 3389
		priv->chan[i].fifo = devm_kcalloc(dev,
						priv->fifo_len,
						sizeof(struct talitos_request),
						GFP_KERNEL);
3390
		if (!priv->chan[i].fifo) {
3391 3392 3393 3394 3395
			dev_err(dev, "failed to allocate request fifo %d\n", i);
			err = -ENOMEM;
			goto err_out;
		}

3396 3397
		atomic_set(&priv->chan[i].submit_count,
			   -(priv->chfifo_len - 1));
3398
	}
3399

3400 3401
	dma_set_mask(dev, DMA_BIT_MASK(36));

3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422
	/* reset and initialize the h/w */
	err = init_device(dev);
	if (err) {
		dev_err(dev, "failed to initialize device\n");
		goto err_out;
	}

	/* register the RNG, if available */
	if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
		err = talitos_register_rng(dev);
		if (err) {
			dev_err(dev, "failed to register hwrng: %d\n", err);
			goto err_out;
		} else
			dev_info(dev, "hwrng\n");
	}

	/* register crypto algorithms the device supports */
	for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
		if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
			struct talitos_crypto_alg *t_alg;
3423
			struct crypto_alg *alg = NULL;
3424 3425 3426 3427

			t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
			if (IS_ERR(t_alg)) {
				err = PTR_ERR(t_alg);
K
Kim Phillips 已提交
3428
				if (err == -ENOTSUPP)
L
Lee Nipper 已提交
3429
					continue;
3430 3431 3432
				goto err_out;
			}

3433 3434 3435 3436
			switch (t_alg->algt.type) {
			case CRYPTO_ALG_TYPE_ABLKCIPHER:
				err = crypto_register_alg(
						&t_alg->algt.alg.crypto);
3437
				alg = &t_alg->algt.alg.crypto;
3438
				break;
3439 3440 3441 3442 3443 3444 3445

			case CRYPTO_ALG_TYPE_AEAD:
				err = crypto_register_aead(
					&t_alg->algt.alg.aead);
				alg = &t_alg->algt.alg.aead.base;
				break;

3446 3447 3448
			case CRYPTO_ALG_TYPE_AHASH:
				err = crypto_register_ahash(
						&t_alg->algt.alg.hash);
3449
				alg = &t_alg->algt.alg.hash.halg.base;
3450 3451
				break;
			}
3452 3453
			if (err) {
				dev_err(dev, "%s alg registration failed\n",
3454
					alg->cra_driver_name);
3455
				devm_kfree(dev, t_alg);
3456
			} else
3457 3458 3459
				list_add_tail(&t_alg->entry, &priv->alg_list);
		}
	}
3460 3461 3462
	if (!list_empty(&priv->alg_list))
		dev_info(dev, "%s algorithms registered in /proc/crypto\n",
			 (char *)of_get_property(np, "compatible", NULL));
3463 3464 3465 3466 3467 3468 3469 3470 3471

	return 0;

err_out:
	talitos_remove(ofdev);

	return err;
}

3472
static const struct of_device_id talitos_match[] = {
3473 3474 3475 3476 3477 3478
#ifdef CONFIG_CRYPTO_DEV_TALITOS1
	{
		.compatible = "fsl,sec1.0",
	},
#endif
#ifdef CONFIG_CRYPTO_DEV_TALITOS2
3479 3480 3481
	{
		.compatible = "fsl,sec2.0",
	},
3482
#endif
3483 3484 3485 3486
	{},
};
MODULE_DEVICE_TABLE(of, talitos_match);

3487
static struct platform_driver talitos_driver = {
3488 3489 3490 3491
	.driver = {
		.name = "talitos",
		.of_match_table = talitos_match,
	},
3492
	.probe = talitos_probe,
A
Al Viro 已提交
3493
	.remove = talitos_remove,
3494 3495
};

3496
module_platform_driver(talitos_driver);
3497 3498 3499 3500

MODULE_LICENSE("GPL");
MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");