talitos.c 100.8 KB
Newer Older
1 2 3
/*
 * talitos - Freescale Integrated Security Engine (SEC) device driver
 *
4
 * Copyright (c) 2008-2011 Freescale Semiconductor, Inc.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34
 *
 * Scatterlist Crypto API glue code copied from files with the following:
 * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
 *
 * Crypto algorithm registration code copied from hifn driver:
 * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
 * All rights reserved.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/mod_devicetable.h>
#include <linux/device.h>
#include <linux/interrupt.h>
#include <linux/crypto.h>
#include <linux/hw_random.h>
35 36
#include <linux/of_address.h>
#include <linux/of_irq.h>
37 38 39 40 41
#include <linux/of_platform.h>
#include <linux/dma-mapping.h>
#include <linux/io.h>
#include <linux/spinlock.h>
#include <linux/rtnetlink.h>
42
#include <linux/slab.h>
43 44 45

#include <crypto/algapi.h>
#include <crypto/aes.h>
46
#include <crypto/des.h>
47
#include <crypto/sha.h>
48
#include <crypto/md5.h>
49
#include <crypto/internal/aead.h>
50
#include <crypto/authenc.h>
51
#include <crypto/skcipher.h>
52 53
#include <crypto/hash.h>
#include <crypto/internal/hash.h>
54
#include <crypto/scatterwalk.h>
55 56 57

#include "talitos.h"

58
static void to_talitos_ptr(struct talitos_ptr *ptr, dma_addr_t dma_addr,
59
			   unsigned int len, bool is_sec1)
60
{
61
	ptr->ptr = cpu_to_be32(lower_32_bits(dma_addr));
62 63 64 65
	if (is_sec1) {
		ptr->len1 = cpu_to_be16(len);
	} else {
		ptr->len = cpu_to_be16(len);
66
		ptr->eptr = upper_32_bits(dma_addr);
67
	}
68 69
}

70 71 72 73
static void copy_talitos_ptr(struct talitos_ptr *dst_ptr,
			     struct talitos_ptr *src_ptr, bool is_sec1)
{
	dst_ptr->ptr = src_ptr->ptr;
74
	if (is_sec1) {
75
		dst_ptr->len1 = src_ptr->len1;
76
	} else {
77 78
		dst_ptr->len = src_ptr->len;
		dst_ptr->eptr = src_ptr->eptr;
79
	}
80 81
}

82 83
static unsigned short from_talitos_ptr_len(struct talitos_ptr *ptr,
					   bool is_sec1)
84
{
85 86 87 88
	if (is_sec1)
		return be16_to_cpu(ptr->len1);
	else
		return be16_to_cpu(ptr->len);
89 90
}

91 92
static void to_talitos_ptr_ext_set(struct talitos_ptr *ptr, u8 val,
				   bool is_sec1)
93
{
94
	if (!is_sec1)
95 96 97 98 99 100 101
		ptr->j_extent = val;
}

static void to_talitos_ptr_ext_or(struct talitos_ptr *ptr, u8 val, bool is_sec1)
{
	if (!is_sec1)
		ptr->j_extent |= val;
102 103
}

104 105 106 107
/*
 * map virtual single (contiguous) pointer to h/w descriptor pointer
 */
static void map_single_talitos_ptr(struct device *dev,
108
				   struct talitos_ptr *ptr,
109
				   unsigned int len, void *data,
110 111
				   enum dma_data_direction dir)
{
112
	dma_addr_t dma_addr = dma_map_single(dev, data, len, dir);
113 114
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
115

116
	to_talitos_ptr(ptr, dma_addr, len, is_sec1);
117 118 119 120 121 122
}

/*
 * unmap bus single (contiguous) h/w descriptor pointer
 */
static void unmap_single_talitos_ptr(struct device *dev,
123
				     struct talitos_ptr *ptr,
124 125
				     enum dma_data_direction dir)
{
126 127 128
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);

129
	dma_unmap_single(dev, be32_to_cpu(ptr->ptr),
130
			 from_talitos_ptr_len(ptr, is_sec1), dir);
131 132 133 134 135 136
}

static int reset_channel(struct device *dev, int ch)
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	unsigned int timeout = TALITOS_TIMEOUT;
137
	bool is_sec1 = has_ftr_sec1(priv);
138

139 140 141
	if (is_sec1) {
		setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
			  TALITOS1_CCCR_LO_RESET);
142

143 144 145 146 147 148 149 150 151 152 153
		while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR_LO) &
			TALITOS1_CCCR_LO_RESET) && --timeout)
			cpu_relax();
	} else {
		setbits32(priv->chan[ch].reg + TALITOS_CCCR,
			  TALITOS2_CCCR_RESET);

		while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
			TALITOS2_CCCR_RESET) && --timeout)
			cpu_relax();
	}
154 155 156 157 158 159

	if (timeout == 0) {
		dev_err(dev, "failed to reset channel %d\n", ch);
		return -EIO;
	}

160
	/* set 36-bit addressing, done writeback enable and done IRQ enable */
161
	setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, TALITOS_CCCR_LO_EAE |
162
		  TALITOS_CCCR_LO_CDWE | TALITOS_CCCR_LO_CDIE);
163 164 165 166
	/* enable chaining descriptors */
	if (is_sec1)
		setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
			  TALITOS_CCCR_LO_NE);
167

168 169
	/* and ICCR writeback, if available */
	if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
170
		setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
171 172
		          TALITOS_CCCR_LO_IWSE);

173 174 175 176 177 178 179
	return 0;
}

static int reset_device(struct device *dev)
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	unsigned int timeout = TALITOS_TIMEOUT;
180 181
	bool is_sec1 = has_ftr_sec1(priv);
	u32 mcr = is_sec1 ? TALITOS1_MCR_SWR : TALITOS2_MCR_SWR;
182

183
	setbits32(priv->reg + TALITOS_MCR, mcr);
184

185
	while ((in_be32(priv->reg + TALITOS_MCR) & mcr)
186 187 188
	       && --timeout)
		cpu_relax();

189
	if (priv->irq[1]) {
190 191 192 193
		mcr = TALITOS_MCR_RCA1 | TALITOS_MCR_RCA3;
		setbits32(priv->reg + TALITOS_MCR, mcr);
	}

194 195 196 197 198 199 200 201 202 203 204 205 206 207 208
	if (timeout == 0) {
		dev_err(dev, "failed to reset device\n");
		return -EIO;
	}

	return 0;
}

/*
 * Reset and initialize the device
 */
static int init_device(struct device *dev)
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	int ch, err;
209
	bool is_sec1 = has_ftr_sec1(priv);
210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232

	/*
	 * Master reset
	 * errata documentation: warning: certain SEC interrupts
	 * are not fully cleared by writing the MCR:SWR bit,
	 * set bit twice to completely reset
	 */
	err = reset_device(dev);
	if (err)
		return err;

	err = reset_device(dev);
	if (err)
		return err;

	/* reset channels */
	for (ch = 0; ch < priv->num_channels; ch++) {
		err = reset_channel(dev, ch);
		if (err)
			return err;
	}

	/* enable channel done and error interrupts */
233 234 235 236 237 238 239 240 241
	if (is_sec1) {
		clrbits32(priv->reg + TALITOS_IMR, TALITOS1_IMR_INIT);
		clrbits32(priv->reg + TALITOS_IMR_LO, TALITOS1_IMR_LO_INIT);
		/* disable parity error check in DEU (erroneous? test vect.) */
		setbits32(priv->reg_deu + TALITOS_EUICR, TALITOS1_DEUICR_KPE);
	} else {
		setbits32(priv->reg + TALITOS_IMR, TALITOS2_IMR_INIT);
		setbits32(priv->reg + TALITOS_IMR_LO, TALITOS2_IMR_LO_INIT);
	}
242

243 244
	/* disable integrity check error interrupts (use writeback instead) */
	if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
245
		setbits32(priv->reg_mdeu + TALITOS_EUICR_LO,
246 247
		          TALITOS_MDEUICR_LO_ICE);

248 249 250 251 252 253
	return 0;
}

/**
 * talitos_submit - submits a descriptor to the device for processing
 * @dev:	the SEC device to be used
254
 * @ch:		the SEC device channel to be used
255 256 257 258 259 260 261 262
 * @desc:	the descriptor to be processed by the device
 * @callback:	whom to call when processing is complete
 * @context:	a handle for use by caller (optional)
 *
 * desc must contain valid dma-mapped (bus physical) address pointers.
 * callback must check err and feedback in descriptor header
 * for device processing status.
 */
263 264 265 266 267
int talitos_submit(struct device *dev, int ch, struct talitos_desc *desc,
		   void (*callback)(struct device *dev,
				    struct talitos_desc *desc,
				    void *context, int error),
		   void *context)
268 269 270
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	struct talitos_request *request;
271
	unsigned long flags;
272
	int head;
273
	bool is_sec1 = has_ftr_sec1(priv);
274

275
	spin_lock_irqsave(&priv->chan[ch].head_lock, flags);
276

277
	if (!atomic_inc_not_zero(&priv->chan[ch].submit_count)) {
278
		/* h/w fifo is full */
279
		spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
280 281 282
		return -EAGAIN;
	}

283 284
	head = priv->chan[ch].head;
	request = &priv->chan[ch].fifo[head];
285

286
	/* map descriptor and save caller data */
287 288 289 290 291 292 293 294 295 296
	if (is_sec1) {
		desc->hdr1 = desc->hdr;
		request->dma_desc = dma_map_single(dev, &desc->hdr1,
						   TALITOS_DESC_SIZE,
						   DMA_BIDIRECTIONAL);
	} else {
		request->dma_desc = dma_map_single(dev, desc,
						   TALITOS_DESC_SIZE,
						   DMA_BIDIRECTIONAL);
	}
297 298 299 300
	request->callback = callback;
	request->context = context;

	/* increment fifo head */
301
	priv->chan[ch].head = (priv->chan[ch].head + 1) & (priv->fifo_len - 1);
302 303 304 305 306 307

	smp_wmb();
	request->desc = desc;

	/* GO! */
	wmb();
308 309 310
	out_be32(priv->chan[ch].reg + TALITOS_FF,
		 upper_32_bits(request->dma_desc));
	out_be32(priv->chan[ch].reg + TALITOS_FF_LO,
311
		 lower_32_bits(request->dma_desc));
312

313
	spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
314 315 316

	return -EINPROGRESS;
}
317
EXPORT_SYMBOL(talitos_submit);
318 319 320 321 322 323 324 325 326 327

/*
 * process what was done, notify callback of error if not
 */
static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	struct talitos_request *request, saved_req;
	unsigned long flags;
	int tail, status;
328
	bool is_sec1 = has_ftr_sec1(priv);
329

330
	spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
331

332 333
	tail = priv->chan[ch].tail;
	while (priv->chan[ch].fifo[tail].desc) {
334 335
		__be32 hdr;

336
		request = &priv->chan[ch].fifo[tail];
337 338 339

		/* descriptors with their done bits set don't get the error */
		rmb();
340 341 342 343 344 345
		if (!is_sec1)
			hdr = request->desc->hdr;
		else if (request->desc->next_desc)
			hdr = (request->desc + 1)->hdr1;
		else
			hdr = request->desc->hdr1;
346 347

		if ((hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
348
			status = 0;
349
		else
350 351 352 353 354 355
			if (!error)
				break;
			else
				status = error;

		dma_unmap_single(dev, request->dma_desc,
356
				 TALITOS_DESC_SIZE,
357
				 DMA_BIDIRECTIONAL);
358 359 360 361 362 363 364 365 366 367 368

		/* copy entries so we can call callback outside lock */
		saved_req.desc = request->desc;
		saved_req.callback = request->callback;
		saved_req.context = request->context;

		/* release request entry in fifo */
		smp_wmb();
		request->desc = NULL;

		/* increment fifo tail */
369
		priv->chan[ch].tail = (tail + 1) & (priv->fifo_len - 1);
370

371
		spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
372

373
		atomic_dec(&priv->chan[ch].submit_count);
374

375 376 377 378 379
		saved_req.callback(dev, saved_req.desc, saved_req.context,
				   status);
		/* channel may resume processing in single desc error case */
		if (error && !reset_ch && status == error)
			return;
380 381
		spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
		tail = priv->chan[ch].tail;
382 383
	}

384
	spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
385 386 387 388 389
}

/*
 * process completed requests for channels that have done status
 */
390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414
#define DEF_TALITOS1_DONE(name, ch_done_mask)				\
static void talitos1_done_##name(unsigned long data)			\
{									\
	struct device *dev = (struct device *)data;			\
	struct talitos_private *priv = dev_get_drvdata(dev);		\
	unsigned long flags;						\
									\
	if (ch_done_mask & 0x10000000)					\
		flush_channel(dev, 0, 0, 0);			\
	if (ch_done_mask & 0x40000000)					\
		flush_channel(dev, 1, 0, 0);			\
	if (ch_done_mask & 0x00010000)					\
		flush_channel(dev, 2, 0, 0);			\
	if (ch_done_mask & 0x00040000)					\
		flush_channel(dev, 3, 0, 0);			\
									\
	/* At this point, all completed channels have been processed */	\
	/* Unmask done interrupts for channels completed later on. */	\
	spin_lock_irqsave(&priv->reg_lock, flags);			\
	clrbits32(priv->reg + TALITOS_IMR, ch_done_mask);		\
	clrbits32(priv->reg + TALITOS_IMR_LO, TALITOS1_IMR_LO_INIT);	\
	spin_unlock_irqrestore(&priv->reg_lock, flags);			\
}

DEF_TALITOS1_DONE(4ch, TALITOS1_ISR_4CHDONE)
415
DEF_TALITOS1_DONE(ch0, TALITOS1_ISR_CH_0_DONE)
416 417 418

#define DEF_TALITOS2_DONE(name, ch_done_mask)				\
static void talitos2_done_##name(unsigned long data)			\
419 420 421
{									\
	struct device *dev = (struct device *)data;			\
	struct talitos_private *priv = dev_get_drvdata(dev);		\
422
	unsigned long flags;						\
423 424 425 426 427 428 429 430 431 432 433 434
									\
	if (ch_done_mask & 1)						\
		flush_channel(dev, 0, 0, 0);				\
	if (ch_done_mask & (1 << 2))					\
		flush_channel(dev, 1, 0, 0);				\
	if (ch_done_mask & (1 << 4))					\
		flush_channel(dev, 2, 0, 0);				\
	if (ch_done_mask & (1 << 6))					\
		flush_channel(dev, 3, 0, 0);				\
									\
	/* At this point, all completed channels have been processed */	\
	/* Unmask done interrupts for channels completed later on. */	\
435
	spin_lock_irqsave(&priv->reg_lock, flags);			\
436
	setbits32(priv->reg + TALITOS_IMR, ch_done_mask);		\
437
	setbits32(priv->reg + TALITOS_IMR_LO, TALITOS2_IMR_LO_INIT);	\
438
	spin_unlock_irqrestore(&priv->reg_lock, flags);			\
439
}
440 441

DEF_TALITOS2_DONE(4ch, TALITOS2_ISR_4CHDONE)
442
DEF_TALITOS2_DONE(ch0, TALITOS2_ISR_CH_0_DONE)
443 444
DEF_TALITOS2_DONE(ch0_2, TALITOS2_ISR_CH_0_2_DONE)
DEF_TALITOS2_DONE(ch1_3, TALITOS2_ISR_CH_1_3_DONE)
445 446 447 448

/*
 * locate current (offending) descriptor
 */
449
static u32 current_desc_hdr(struct device *dev, int ch)
450 451
{
	struct talitos_private *priv = dev_get_drvdata(dev);
452
	int tail, iter;
453 454
	dma_addr_t cur_desc;

455 456
	cur_desc = ((u64)in_be32(priv->chan[ch].reg + TALITOS_CDPR)) << 32;
	cur_desc |= in_be32(priv->chan[ch].reg + TALITOS_CDPR_LO);
457

458 459 460 461 462 463 464 465
	if (!cur_desc) {
		dev_err(dev, "CDPR is NULL, giving up search for offending descriptor\n");
		return 0;
	}

	tail = priv->chan[ch].tail;

	iter = tail;
466 467
	while (priv->chan[ch].fifo[iter].dma_desc != cur_desc &&
	       priv->chan[ch].fifo[iter].desc->next_desc != cur_desc) {
468 469
		iter = (iter + 1) & (priv->fifo_len - 1);
		if (iter == tail) {
470
			dev_err(dev, "couldn't locate current descriptor\n");
471
			return 0;
472 473 474
		}
	}

475 476 477
	if (priv->chan[ch].fifo[iter].desc->next_desc == cur_desc)
		return (priv->chan[ch].fifo[iter].desc + 1)->hdr;

478
	return priv->chan[ch].fifo[iter].desc->hdr;
479 480 481 482 483
}

/*
 * user diagnostics; report root cause of error based on execution unit status
 */
484
static void report_eu_error(struct device *dev, int ch, u32 desc_hdr)
485 486 487 488
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	int i;

489
	if (!desc_hdr)
490
		desc_hdr = in_be32(priv->chan[ch].reg + TALITOS_DESCBUF);
491 492

	switch (desc_hdr & DESC_HDR_SEL0_MASK) {
493 494
	case DESC_HDR_SEL0_AFEU:
		dev_err(dev, "AFEUISR 0x%08x_%08x\n",
495 496
			in_be32(priv->reg_afeu + TALITOS_EUISR),
			in_be32(priv->reg_afeu + TALITOS_EUISR_LO));
497 498 499
		break;
	case DESC_HDR_SEL0_DEU:
		dev_err(dev, "DEUISR 0x%08x_%08x\n",
500 501
			in_be32(priv->reg_deu + TALITOS_EUISR),
			in_be32(priv->reg_deu + TALITOS_EUISR_LO));
502 503 504 505
		break;
	case DESC_HDR_SEL0_MDEUA:
	case DESC_HDR_SEL0_MDEUB:
		dev_err(dev, "MDEUISR 0x%08x_%08x\n",
506 507
			in_be32(priv->reg_mdeu + TALITOS_EUISR),
			in_be32(priv->reg_mdeu + TALITOS_EUISR_LO));
508 509 510
		break;
	case DESC_HDR_SEL0_RNG:
		dev_err(dev, "RNGUISR 0x%08x_%08x\n",
511 512
			in_be32(priv->reg_rngu + TALITOS_ISR),
			in_be32(priv->reg_rngu + TALITOS_ISR_LO));
513 514 515
		break;
	case DESC_HDR_SEL0_PKEU:
		dev_err(dev, "PKEUISR 0x%08x_%08x\n",
516 517
			in_be32(priv->reg_pkeu + TALITOS_EUISR),
			in_be32(priv->reg_pkeu + TALITOS_EUISR_LO));
518 519 520
		break;
	case DESC_HDR_SEL0_AESU:
		dev_err(dev, "AESUISR 0x%08x_%08x\n",
521 522
			in_be32(priv->reg_aesu + TALITOS_EUISR),
			in_be32(priv->reg_aesu + TALITOS_EUISR_LO));
523 524 525
		break;
	case DESC_HDR_SEL0_CRCU:
		dev_err(dev, "CRCUISR 0x%08x_%08x\n",
526 527
			in_be32(priv->reg_crcu + TALITOS_EUISR),
			in_be32(priv->reg_crcu + TALITOS_EUISR_LO));
528 529 530
		break;
	case DESC_HDR_SEL0_KEU:
		dev_err(dev, "KEUISR 0x%08x_%08x\n",
531 532
			in_be32(priv->reg_pkeu + TALITOS_EUISR),
			in_be32(priv->reg_pkeu + TALITOS_EUISR_LO));
533 534 535
		break;
	}

536
	switch (desc_hdr & DESC_HDR_SEL1_MASK) {
537 538 539
	case DESC_HDR_SEL1_MDEUA:
	case DESC_HDR_SEL1_MDEUB:
		dev_err(dev, "MDEUISR 0x%08x_%08x\n",
540 541
			in_be32(priv->reg_mdeu + TALITOS_EUISR),
			in_be32(priv->reg_mdeu + TALITOS_EUISR_LO));
542 543 544
		break;
	case DESC_HDR_SEL1_CRCU:
		dev_err(dev, "CRCUISR 0x%08x_%08x\n",
545 546
			in_be32(priv->reg_crcu + TALITOS_EUISR),
			in_be32(priv->reg_crcu + TALITOS_EUISR_LO));
547 548 549 550 551
		break;
	}

	for (i = 0; i < 8; i++)
		dev_err(dev, "DESCBUF 0x%08x_%08x\n",
552 553
			in_be32(priv->chan[ch].reg + TALITOS_DESCBUF + 8*i),
			in_be32(priv->chan[ch].reg + TALITOS_DESCBUF_LO + 8*i));
554 555 556 557 558
}

/*
 * recover from error interrupts
 */
559
static void talitos_error(struct device *dev, u32 isr, u32 isr_lo)
560 561 562
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	unsigned int timeout = TALITOS_TIMEOUT;
563
	int ch, error, reset_dev = 0;
564
	u32 v_lo;
565 566
	bool is_sec1 = has_ftr_sec1(priv);
	int reset_ch = is_sec1 ? 1 : 0; /* only SEC2 supports continuation */
567 568 569

	for (ch = 0; ch < priv->num_channels; ch++) {
		/* skip channels without errors */
570 571 572 573 574 575 576 577
		if (is_sec1) {
			/* bits 29, 31, 17, 19 */
			if (!(isr & (1 << (29 + (ch & 1) * 2 - (ch & 2) * 6))))
				continue;
		} else {
			if (!(isr & (1 << (ch * 2 + 1))))
				continue;
		}
578 579 580

		error = -EINVAL;

581
		v_lo = in_be32(priv->chan[ch].reg + TALITOS_CCPSR_LO);
582 583 584 585 586 587 588 589 590 591 592 593 594 595

		if (v_lo & TALITOS_CCPSR_LO_DOF) {
			dev_err(dev, "double fetch fifo overflow error\n");
			error = -EAGAIN;
			reset_ch = 1;
		}
		if (v_lo & TALITOS_CCPSR_LO_SOF) {
			/* h/w dropped descriptor */
			dev_err(dev, "single fetch fifo overflow error\n");
			error = -EAGAIN;
		}
		if (v_lo & TALITOS_CCPSR_LO_MDTE)
			dev_err(dev, "master data transfer error\n");
		if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
596
			dev_err(dev, is_sec1 ? "pointer not complete error\n"
597
					     : "s/g data length zero error\n");
598
		if (v_lo & TALITOS_CCPSR_LO_FPZ)
599 600
			dev_err(dev, is_sec1 ? "parity error\n"
					     : "fetch pointer zero error\n");
601 602 603
		if (v_lo & TALITOS_CCPSR_LO_IDH)
			dev_err(dev, "illegal descriptor header error\n");
		if (v_lo & TALITOS_CCPSR_LO_IEU)
604 605
			dev_err(dev, is_sec1 ? "static assignment error\n"
					     : "invalid exec unit error\n");
606
		if (v_lo & TALITOS_CCPSR_LO_EU)
607
			report_eu_error(dev, ch, current_desc_hdr(dev, ch));
608 609 610 611 612 613 614 615 616 617
		if (!is_sec1) {
			if (v_lo & TALITOS_CCPSR_LO_GB)
				dev_err(dev, "gather boundary error\n");
			if (v_lo & TALITOS_CCPSR_LO_GRL)
				dev_err(dev, "gather return/length error\n");
			if (v_lo & TALITOS_CCPSR_LO_SB)
				dev_err(dev, "scatter boundary error\n");
			if (v_lo & TALITOS_CCPSR_LO_SRL)
				dev_err(dev, "scatter return/length error\n");
		}
618 619 620 621 622 623

		flush_channel(dev, ch, error, reset_ch);

		if (reset_ch) {
			reset_channel(dev, ch);
		} else {
624
			setbits32(priv->chan[ch].reg + TALITOS_CCCR,
625
				  TALITOS2_CCCR_CONT);
626 627
			setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, 0);
			while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
628
			       TALITOS2_CCCR_CONT) && --timeout)
629 630 631 632 633 634 635 636
				cpu_relax();
			if (timeout == 0) {
				dev_err(dev, "failed to restart channel %d\n",
					ch);
				reset_dev = 1;
			}
		}
	}
637 638 639 640 641 642 643 644
	if (reset_dev || (is_sec1 && isr & ~TALITOS1_ISR_4CHERR) ||
	    (!is_sec1 && isr & ~TALITOS2_ISR_4CHERR) || isr_lo) {
		if (is_sec1 && (isr_lo & TALITOS1_ISR_TEA_ERR))
			dev_err(dev, "TEA error: ISR 0x%08x_%08x\n",
				isr, isr_lo);
		else
			dev_err(dev, "done overflow, internal time out, or "
				"rngu error: ISR 0x%08x_%08x\n", isr, isr_lo);
645 646 647 648 649 650 651 652 653 654

		/* purge request queues */
		for (ch = 0; ch < priv->num_channels; ch++)
			flush_channel(dev, ch, -EIO, 1);

		/* reset and reinitialize the device */
		init_device(dev);
	}
}

655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691
#define DEF_TALITOS1_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet)	       \
static irqreturn_t talitos1_interrupt_##name(int irq, void *data)	       \
{									       \
	struct device *dev = data;					       \
	struct talitos_private *priv = dev_get_drvdata(dev);		       \
	u32 isr, isr_lo;						       \
	unsigned long flags;						       \
									       \
	spin_lock_irqsave(&priv->reg_lock, flags);			       \
	isr = in_be32(priv->reg + TALITOS_ISR);				       \
	isr_lo = in_be32(priv->reg + TALITOS_ISR_LO);			       \
	/* Acknowledge interrupt */					       \
	out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
	out_be32(priv->reg + TALITOS_ICR_LO, isr_lo);			       \
									       \
	if (unlikely(isr & ch_err_mask || isr_lo & TALITOS1_IMR_LO_INIT)) {    \
		spin_unlock_irqrestore(&priv->reg_lock, flags);		       \
		talitos_error(dev, isr & ch_err_mask, isr_lo);		       \
	}								       \
	else {								       \
		if (likely(isr & ch_done_mask)) {			       \
			/* mask further done interrupts. */		       \
			setbits32(priv->reg + TALITOS_IMR, ch_done_mask);      \
			/* done_task will unmask done interrupts at exit */    \
			tasklet_schedule(&priv->done_task[tlet]);	       \
		}							       \
		spin_unlock_irqrestore(&priv->reg_lock, flags);		       \
	}								       \
									       \
	return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED :  \
								IRQ_NONE;      \
}

DEF_TALITOS1_INTERRUPT(4ch, TALITOS1_ISR_4CHDONE, TALITOS1_ISR_4CHERR, 0)

#define DEF_TALITOS2_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet)	       \
static irqreturn_t talitos2_interrupt_##name(int irq, void *data)	       \
692 693 694 695
{									       \
	struct device *dev = data;					       \
	struct talitos_private *priv = dev_get_drvdata(dev);		       \
	u32 isr, isr_lo;						       \
696
	unsigned long flags;						       \
697
									       \
698
	spin_lock_irqsave(&priv->reg_lock, flags);			       \
699 700 701 702 703 704
	isr = in_be32(priv->reg + TALITOS_ISR);				       \
	isr_lo = in_be32(priv->reg + TALITOS_ISR_LO);			       \
	/* Acknowledge interrupt */					       \
	out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
	out_be32(priv->reg + TALITOS_ICR_LO, isr_lo);			       \
									       \
705 706 707 708 709
	if (unlikely(isr & ch_err_mask || isr_lo)) {			       \
		spin_unlock_irqrestore(&priv->reg_lock, flags);		       \
		talitos_error(dev, isr & ch_err_mask, isr_lo);		       \
	}								       \
	else {								       \
710 711 712 713 714 715
		if (likely(isr & ch_done_mask)) {			       \
			/* mask further done interrupts. */		       \
			clrbits32(priv->reg + TALITOS_IMR, ch_done_mask);      \
			/* done_task will unmask done interrupts at exit */    \
			tasklet_schedule(&priv->done_task[tlet]);	       \
		}							       \
716 717
		spin_unlock_irqrestore(&priv->reg_lock, flags);		       \
	}								       \
718 719 720
									       \
	return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED :  \
								IRQ_NONE;      \
721
}
722 723 724 725 726 727

DEF_TALITOS2_INTERRUPT(4ch, TALITOS2_ISR_4CHDONE, TALITOS2_ISR_4CHERR, 0)
DEF_TALITOS2_INTERRUPT(ch0_2, TALITOS2_ISR_CH_0_2_DONE, TALITOS2_ISR_CH_0_2_ERR,
		       0)
DEF_TALITOS2_INTERRUPT(ch1_3, TALITOS2_ISR_CH_1_3_DONE, TALITOS2_ISR_CH_1_3_ERR,
		       1)
728 729 730 731 732 733 734 735 736 737 738 739

/*
 * hwrng
 */
static int talitos_rng_data_present(struct hwrng *rng, int wait)
{
	struct device *dev = (struct device *)rng->priv;
	struct talitos_private *priv = dev_get_drvdata(dev);
	u32 ofl;
	int i;

	for (i = 0; i < 20; i++) {
740
		ofl = in_be32(priv->reg_rngu + TALITOS_EUSR_LO) &
741 742 743 744 745 746 747 748 749 750 751 752 753 754 755
		      TALITOS_RNGUSR_LO_OFL;
		if (ofl || !wait)
			break;
		udelay(10);
	}

	return !!ofl;
}

static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
{
	struct device *dev = (struct device *)rng->priv;
	struct talitos_private *priv = dev_get_drvdata(dev);

	/* rng fifo requires 64-bit accesses */
756 757
	*data = in_be32(priv->reg_rngu + TALITOS_EU_FIFO);
	*data = in_be32(priv->reg_rngu + TALITOS_EU_FIFO_LO);
758 759 760 761 762 763 764 765 766 767

	return sizeof(u32);
}

static int talitos_rng_init(struct hwrng *rng)
{
	struct device *dev = (struct device *)rng->priv;
	struct talitos_private *priv = dev_get_drvdata(dev);
	unsigned int timeout = TALITOS_TIMEOUT;

768 769 770
	setbits32(priv->reg_rngu + TALITOS_EURCR_LO, TALITOS_RNGURCR_LO_SR);
	while (!(in_be32(priv->reg_rngu + TALITOS_EUSR_LO)
		 & TALITOS_RNGUSR_LO_RD)
771 772 773 774 775 776 777 778
	       && --timeout)
		cpu_relax();
	if (timeout == 0) {
		dev_err(dev, "failed to reset rng hw\n");
		return -ENODEV;
	}

	/* start generating */
779
	setbits32(priv->reg_rngu + TALITOS_EUDSR_LO, 0);
780 781 782 783 784 785 786

	return 0;
}

static int talitos_register_rng(struct device *dev)
{
	struct talitos_private *priv = dev_get_drvdata(dev);
787
	int err;
788 789 790 791 792 793 794

	priv->rng.name		= dev_driver_string(dev),
	priv->rng.init		= talitos_rng_init,
	priv->rng.data_present	= talitos_rng_data_present,
	priv->rng.data_read	= talitos_rng_data_read,
	priv->rng.priv		= (unsigned long)dev;

795 796 797 798 799
	err = hwrng_register(&priv->rng);
	if (!err)
		priv->rng_registered = true;

	return err;
800 801 802 803 804 805
}

static void talitos_unregister_rng(struct device *dev)
{
	struct talitos_private *priv = dev_get_drvdata(dev);

806 807 808
	if (!priv->rng_registered)
		return;

809
	hwrng_unregister(&priv->rng);
810
	priv->rng_registered = false;
811 812 813 814 815 816
}

/*
 * crypto alg
 */
#define TALITOS_CRA_PRIORITY		3000
817 818 819 820 821
/*
 * Defines a priority for doing AEAD with descriptors type
 * HMAC_SNOOP_NO_AFEA (HSNA) instead of type IPSEC_ESP
 */
#define TALITOS_CRA_PRIORITY_AEAD_HSNA	(TALITOS_CRA_PRIORITY - 1)
822
#define TALITOS_MAX_KEY_SIZE		(AES_MAX_KEY_SIZE + SHA512_BLOCK_SIZE)
823
#define TALITOS_MAX_IV_LENGTH		16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
824

825 826
struct talitos_ctx {
	struct device *dev;
827
	int ch;
828 829
	__be32 desc_hdr_template;
	u8 key[TALITOS_MAX_KEY_SIZE];
830
	u8 iv[TALITOS_MAX_IV_LENGTH];
831
	dma_addr_t dma_key;
832 833 834
	unsigned int keylen;
	unsigned int enckeylen;
	unsigned int authkeylen;
835
	dma_addr_t dma_buf;
836
	dma_addr_t dma_hw_context;
837 838
};

839 840 841 842
#define HASH_MAX_BLOCK_SIZE		SHA512_BLOCK_SIZE
#define TALITOS_MDEU_MAX_CONTEXT_SIZE	TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512

struct talitos_ahash_req_ctx {
843
	u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
844
	unsigned int hw_context_size;
845 846
	u8 buf[2][HASH_MAX_BLOCK_SIZE];
	int buf_idx;
847
	unsigned int swinit;
848 849 850
	unsigned int first;
	unsigned int last;
	unsigned int to_hash_later;
851
	unsigned int nbuf;
852 853 854 855
	struct scatterlist bufsl[2];
	struct scatterlist *psrc;
};

856 857 858 859 860 861 862 863 864 865
struct talitos_export_state {
	u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
	u8 buf[HASH_MAX_BLOCK_SIZE];
	unsigned int swinit;
	unsigned int first;
	unsigned int last;
	unsigned int to_hash_later;
	unsigned int nbuf;
};

866 867
static int aead_setkey(struct crypto_aead *authenc,
		       const u8 *key, unsigned int keylen)
868 869
{
	struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
870
	struct device *dev = ctx->dev;
871
	struct crypto_authenc_keys keys;
872

873
	if (crypto_authenc_extractkeys(&keys, key, keylen) != 0)
874 875
		goto badkey;

876
	if (keys.authkeylen + keys.enckeylen > TALITOS_MAX_KEY_SIZE)
877 878
		goto badkey;

879 880 881
	if (ctx->keylen)
		dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);

882 883
	memcpy(ctx->key, keys.authkey, keys.authkeylen);
	memcpy(&ctx->key[keys.authkeylen], keys.enckey, keys.enckeylen);
884

885 886 887
	ctx->keylen = keys.authkeylen + keys.enckeylen;
	ctx->enckeylen = keys.enckeylen;
	ctx->authkeylen = keys.authkeylen;
888 889
	ctx->dma_key = dma_map_single(dev, ctx->key, ctx->keylen,
				      DMA_TO_DEVICE);
890 891 892 893 894 895 896 897 898

	return 0;

badkey:
	crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
	return -EINVAL;
}

/*
899
 * talitos_edesc - s/w-extended descriptor
900 901
 * @src_nents: number of segments in input scatterlist
 * @dst_nents: number of segments in output scatterlist
902
 * @icv_ool: whether ICV is out-of-line
903
 * @iv_dma: dma address of iv for checking continuity and link table
904
 * @dma_len: length of dma mapped link_tbl space
905
 * @dma_link_tbl: bus physical address of link_tbl/buf
906
 * @desc: h/w descriptor
907 908
 * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1) (SEC2)
 * @buf: input and output buffeur (if {src,dst}_nents > 1) (SEC1)
909 910 911 912 913
 *
 * if decrypting (with authcheck), or either one of src_nents or dst_nents
 * is greater than 1, an integrity check value is concatenated to the end
 * of link_tbl data
 */
914
struct talitos_edesc {
915 916
	int src_nents;
	int dst_nents;
917
	bool icv_ool;
918
	dma_addr_t iv_dma;
919 920 921
	int dma_len;
	dma_addr_t dma_link_tbl;
	struct talitos_desc desc;
922 923 924 925
	union {
		struct talitos_ptr link_tbl[0];
		u8 buf[0];
	};
926 927
};

928 929 930
static void talitos_sg_unmap(struct device *dev,
			     struct talitos_edesc *edesc,
			     struct scatterlist *src,
931 932
			     struct scatterlist *dst,
			     unsigned int len, unsigned int offset)
933
{
934 935
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
936 937 938
	unsigned int src_nents = edesc->src_nents ? : 1;
	unsigned int dst_nents = edesc->dst_nents ? : 1;

939 940 941 942 943 944
	if (is_sec1 && dst && dst_nents > 1) {
		dma_sync_single_for_device(dev, edesc->dma_link_tbl + offset,
					   len, DMA_FROM_DEVICE);
		sg_pcopy_from_buffer(dst, dst_nents, edesc->buf + offset, len,
				     offset);
	}
945
	if (src != dst) {
946 947
		if (src_nents == 1 || !is_sec1)
			dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
948

949
		if (dst && (dst_nents == 1 || !is_sec1))
950
			dma_unmap_sg(dev, dst, dst_nents, DMA_FROM_DEVICE);
951
	} else if (src_nents == 1 || !is_sec1) {
952
		dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
953 954 955
	}
}

956
static void ipsec_esp_unmap(struct device *dev,
957
			    struct talitos_edesc *edesc,
958 959
			    struct aead_request *areq)
{
960 961 962
	struct crypto_aead *aead = crypto_aead_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_aead_ctx(aead);
	unsigned int ivsize = crypto_aead_ivsize(aead);
963 964
	bool is_ipsec_esp = edesc->desc.hdr & DESC_HDR_TYPE_IPSEC_ESP;
	struct talitos_ptr *civ_ptr = &edesc->desc.ptr[is_ipsec_esp ? 2 : 3];
965

966
	if (is_ipsec_esp)
967 968
		unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6],
					 DMA_FROM_DEVICE);
969
	unmap_single_talitos_ptr(dev, civ_ptr, DMA_TO_DEVICE);
970

971 972
	talitos_sg_unmap(dev, edesc, areq->src, areq->dst, areq->cryptlen,
			 areq->assoclen);
973 974 975 976

	if (edesc->dma_len)
		dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
				 DMA_BIDIRECTIONAL);
977

978
	if (!is_ipsec_esp) {
979 980 981 982 983
		unsigned int dst_nents = edesc->dst_nents ? : 1;

		sg_pcopy_to_buffer(areq->dst, dst_nents, ctx->iv, ivsize,
				   areq->assoclen + areq->cryptlen - ivsize);
	}
984 985 986 987 988 989 990 991 992
}

/*
 * ipsec_esp descriptor callbacks
 */
static void ipsec_esp_encrypt_done(struct device *dev,
				   struct talitos_desc *desc, void *context,
				   int err)
{
993 994
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
995 996
	struct aead_request *areq = context;
	struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
997
	unsigned int authsize = crypto_aead_authsize(authenc);
998
	unsigned int ivsize = crypto_aead_ivsize(authenc);
999
	struct talitos_edesc *edesc;
1000 1001 1002
	struct scatterlist *sg;
	void *icvdata;

1003 1004
	edesc = container_of(desc, struct talitos_edesc, desc);

1005 1006 1007
	ipsec_esp_unmap(dev, edesc, areq);

	/* copy the generated ICV to dst */
1008
	if (edesc->icv_ool) {
1009 1010 1011 1012 1013
		if (is_sec1)
			icvdata = edesc->buf + areq->assoclen + areq->cryptlen;
		else
			icvdata = &edesc->link_tbl[edesc->src_nents +
						   edesc->dst_nents + 2];
1014
		sg = sg_last(areq->dst, edesc->dst_nents);
1015 1016
		memcpy((char *)sg_virt(sg) + sg->length - authsize,
		       icvdata, authsize);
1017 1018
	}

1019 1020
	dma_unmap_single(dev, edesc->iv_dma, ivsize, DMA_TO_DEVICE);

1021 1022 1023 1024 1025
	kfree(edesc);

	aead_request_complete(areq, err);
}

1026
static void ipsec_esp_decrypt_swauth_done(struct device *dev,
1027 1028
					  struct talitos_desc *desc,
					  void *context, int err)
1029 1030 1031
{
	struct aead_request *req = context;
	struct crypto_aead *authenc = crypto_aead_reqtfm(req);
1032
	unsigned int authsize = crypto_aead_authsize(authenc);
1033
	struct talitos_edesc *edesc;
1034
	struct scatterlist *sg;
1035
	char *oicv, *icv;
1036 1037
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
1038

1039 1040
	edesc = container_of(desc, struct talitos_edesc, desc);

1041 1042 1043 1044 1045
	ipsec_esp_unmap(dev, edesc, req);

	if (!err) {
		/* auth check */
		sg = sg_last(req->dst, edesc->dst_nents ? : 1);
1046 1047 1048
		icv = (char *)sg_virt(sg) + sg->length - authsize;

		if (edesc->dma_len) {
1049 1050 1051 1052 1053 1054
			if (is_sec1)
				oicv = (char *)&edesc->dma_link_tbl +
					       req->assoclen + req->cryptlen;
			else
				oicv = (char *)
				       &edesc->link_tbl[edesc->src_nents +
1055 1056 1057 1058 1059 1060
							edesc->dst_nents + 2];
			if (edesc->icv_ool)
				icv = oicv + authsize;
		} else
			oicv = (char *)&edesc->link_tbl[0];

1061
		err = crypto_memneq(oicv, icv, authsize) ? -EBADMSG : 0;
1062 1063 1064 1065 1066 1067 1068
	}

	kfree(edesc);

	aead_request_complete(req, err);
}

1069
static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
1070 1071
					  struct talitos_desc *desc,
					  void *context, int err)
1072 1073
{
	struct aead_request *req = context;
1074 1075 1076
	struct talitos_edesc *edesc;

	edesc = container_of(desc, struct talitos_edesc, desc);
1077 1078 1079 1080

	ipsec_esp_unmap(dev, edesc, req);

	/* check ICV auth status */
1081 1082 1083
	if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
		     DESC_HDR_LO_ICCR1_PASS))
		err = -EBADMSG;
1084 1085 1086 1087 1088 1089

	kfree(edesc);

	aead_request_complete(req, err);
}

1090 1091 1092 1093
/*
 * convert scatterlist to SEC h/w link table format
 * stop at cryptlen bytes
 */
1094 1095 1096
static int sg_to_link_tbl_offset(struct scatterlist *sg, int sg_count,
				 unsigned int offset, int cryptlen,
				 struct talitos_ptr *link_tbl_ptr)
1097
{
1098
	int n_sg = sg_count;
1099
	int count = 0;
1100

1101 1102
	while (cryptlen && sg && n_sg--) {
		unsigned int len = sg_dma_len(sg);
1103

1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114
		if (offset >= len) {
			offset -= len;
			goto next;
		}

		len -= offset;

		if (len > cryptlen)
			len = cryptlen;

		to_talitos_ptr(link_tbl_ptr + count,
1115
			       sg_dma_address(sg) + offset, len, 0);
1116
		to_talitos_ptr_ext_set(link_tbl_ptr + count, 0, 0);
1117 1118 1119 1120 1121 1122
		count++;
		cryptlen -= len;
		offset = 0;

next:
		sg = sg_next(sg);
1123
	}
1124 1125

	/* tag end of link table */
1126
	if (count > 0)
1127 1128
		to_talitos_ptr_ext_set(link_tbl_ptr + count - 1,
				       DESC_PTR_LNKTBL_RETURN, 0);
1129

1130 1131 1132
	return count;
}

1133
static int talitos_sg_map(struct device *dev, struct scatterlist *src,
1134 1135 1136
		   unsigned int len, struct talitos_edesc *edesc,
		   struct talitos_ptr *ptr,
		   int sg_count, unsigned int offset, int tbl_off)
1137 1138 1139 1140
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);

1141 1142 1143 1144
	if (!src) {
		to_talitos_ptr(ptr, 0, 0, is_sec1);
		return 1;
	}
1145
	if (sg_count == 1) {
1146
		to_talitos_ptr(ptr, sg_dma_address(src) + offset, len, is_sec1);
1147
		return sg_count;
1148 1149
	}
	if (is_sec1) {
1150
		to_talitos_ptr(ptr, edesc->dma_link_tbl + offset, len, is_sec1);
1151
		return sg_count;
1152
	}
1153 1154 1155 1156 1157 1158 1159 1160
	sg_count = sg_to_link_tbl_offset(src, sg_count, offset, len,
					 &edesc->link_tbl[tbl_off]);
	if (sg_count == 1) {
		/* Only one segment now, so no link tbl needed*/
		copy_talitos_ptr(ptr, &edesc->link_tbl[tbl_off], is_sec1);
		return sg_count;
	}
	to_talitos_ptr(ptr, edesc->dma_link_tbl +
1161
			    tbl_off * sizeof(struct talitos_ptr), len, is_sec1);
1162 1163 1164
	to_talitos_ptr_ext_or(ptr, DESC_PTR_LNKTBL_JUMP, is_sec1);

	return sg_count;
1165 1166
}

1167 1168 1169
/*
 * fill in and submit ipsec_esp descriptor
 */
1170
static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
1171 1172 1173
		     void (*callback)(struct device *dev,
				      struct talitos_desc *desc,
				      void *context, int error))
1174 1175
{
	struct crypto_aead *aead = crypto_aead_reqtfm(areq);
1176
	unsigned int authsize = crypto_aead_authsize(aead);
1177 1178 1179 1180
	struct talitos_ctx *ctx = crypto_aead_ctx(aead);
	struct device *dev = ctx->dev;
	struct talitos_desc *desc = &edesc->desc;
	unsigned int cryptlen = areq->cryptlen;
1181
	unsigned int ivsize = crypto_aead_ivsize(aead);
1182
	int tbl_off = 0;
1183
	int sg_count, ret;
1184
	int sg_link_tbl_len;
1185 1186 1187
	bool sync_needed = false;
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
1188 1189 1190
	bool is_ipsec_esp = desc->hdr & DESC_HDR_TYPE_IPSEC_ESP;
	struct talitos_ptr *civ_ptr = &desc->ptr[is_ipsec_esp ? 2 : 3];
	struct talitos_ptr *ckey_ptr = &desc->ptr[is_ipsec_esp ? 3 : 2];
1191 1192

	/* hmac key */
1193
	to_talitos_ptr(&desc->ptr[0], ctx->dma_key, ctx->authkeylen, is_sec1);
1194

1195 1196 1197 1198 1199 1200 1201 1202
	sg_count = edesc->src_nents ?: 1;
	if (is_sec1 && sg_count > 1)
		sg_copy_to_buffer(areq->src, sg_count, edesc->buf,
				  areq->assoclen + cryptlen);
	else
		sg_count = dma_map_sg(dev, areq->src, sg_count,
				      (areq->src == areq->dst) ?
				      DMA_BIDIRECTIONAL : DMA_TO_DEVICE);
1203

1204 1205 1206
	/* hmac data */
	ret = talitos_sg_map(dev, areq->src, areq->assoclen, edesc,
			     &desc->ptr[1], sg_count, 0, tbl_off);
1207

1208
	if (ret > 1) {
1209
		tbl_off += ret;
1210
		sync_needed = true;
1211 1212
	}

1213
	/* cipher iv */
1214
	to_talitos_ptr(civ_ptr, edesc->iv_dma, ivsize, is_sec1);
1215 1216

	/* cipher key */
1217 1218
	to_talitos_ptr(ckey_ptr, ctx->dma_key  + ctx->authkeylen,
		       ctx->enckeylen, is_sec1);
1219 1220 1221 1222 1223 1224 1225

	/*
	 * cipher in
	 * map and adjust cipher len to aead request cryptlen.
	 * extent is bytes of HMAC postpended to ciphertext,
	 * typically 12 for ipsec
	 */
1226 1227
	sg_link_tbl_len = cryptlen;

1228
	if (is_ipsec_esp) {
1229 1230
		to_talitos_ptr_ext_set(&desc->ptr[4], authsize, is_sec1);

1231
		if (desc->hdr & DESC_HDR_MODE1_MDEU_CICV)
1232
			sg_link_tbl_len += authsize;
1233
	}
1234

1235 1236
	ret = talitos_sg_map(dev, areq->src, sg_link_tbl_len, edesc,
			     &desc->ptr[4], sg_count, areq->assoclen, tbl_off);
1237

1238 1239
	if (ret > 1) {
		tbl_off += ret;
1240 1241
		sync_needed = true;
	}
1242

1243 1244 1245 1246 1247 1248
	/* cipher out */
	if (areq->src != areq->dst) {
		sg_count = edesc->dst_nents ? : 1;
		if (!is_sec1 || sg_count == 1)
			dma_map_sg(dev, areq->dst, sg_count, DMA_FROM_DEVICE);
	}
1249

1250 1251
	ret = talitos_sg_map(dev, areq->dst, cryptlen, edesc, &desc->ptr[5],
			     sg_count, areq->assoclen, tbl_off);
1252

1253
	if (is_ipsec_esp)
1254
		to_talitos_ptr_ext_or(&desc->ptr[5], authsize, is_sec1);
1255

1256 1257 1258
	/* ICV data */
	if (ret > 1) {
		tbl_off += ret;
1259
		edesc->icv_ool = true;
1260 1261
		sync_needed = true;

1262
		if (is_ipsec_esp) {
1263 1264 1265 1266 1267
			struct talitos_ptr *tbl_ptr = &edesc->link_tbl[tbl_off];
			int offset = (edesc->src_nents + edesc->dst_nents + 2) *
				     sizeof(struct talitos_ptr) + authsize;

			/* Add an entry to the link table for ICV data */
1268
			to_talitos_ptr_ext_set(tbl_ptr - 1, 0, is_sec1);
1269 1270 1271 1272 1273
			to_talitos_ptr_ext_set(tbl_ptr, DESC_PTR_LNKTBL_RETURN,
					       is_sec1);

			/* icv data follows link tables */
			to_talitos_ptr(tbl_ptr, edesc->dma_link_tbl + offset,
1274
				       authsize, is_sec1);
1275 1276 1277 1278 1279 1280 1281 1282
		} else {
			dma_addr_t addr = edesc->dma_link_tbl;

			if (is_sec1)
				addr += areq->assoclen + cryptlen;
			else
				addr += sizeof(struct talitos_ptr) * tbl_off;

1283
			to_talitos_ptr(&desc->ptr[6], addr, authsize, is_sec1);
1284
		}
1285
	} else if (!is_ipsec_esp) {
1286 1287 1288 1289 1290 1291 1292 1293 1294 1295
		ret = talitos_sg_map(dev, areq->dst, authsize, edesc,
				     &desc->ptr[6], sg_count, areq->assoclen +
							      cryptlen,
				     tbl_off);
		if (ret > 1) {
			tbl_off += ret;
			edesc->icv_ool = true;
			sync_needed = true;
		} else {
			edesc->icv_ool = false;
1296
		}
1297
	} else {
1298 1299 1300
		edesc->icv_ool = false;
	}

1301
	/* iv out */
1302
	if (is_ipsec_esp)
1303 1304 1305 1306 1307 1308 1309
		map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv,
				       DMA_FROM_DEVICE);

	if (sync_needed)
		dma_sync_single_for_device(dev, edesc->dma_link_tbl,
					   edesc->dma_len,
					   DMA_BIDIRECTIONAL);
1310

1311
	ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
1312 1313 1314 1315 1316
	if (ret != -EINPROGRESS) {
		ipsec_esp_unmap(dev, edesc, areq);
		kfree(edesc);
	}
	return ret;
1317 1318 1319
}

/*
1320
 * allocate and map the extended descriptor
1321
 */
1322 1323 1324
static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
						 struct scatterlist *src,
						 struct scatterlist *dst,
1325 1326
						 u8 *iv,
						 unsigned int assoclen,
1327 1328
						 unsigned int cryptlen,
						 unsigned int authsize,
1329
						 unsigned int ivsize,
1330
						 int icv_stashing,
1331 1332
						 u32 cryptoflags,
						 bool encrypt)
1333
{
1334
	struct talitos_edesc *edesc;
1335
	int src_nents, dst_nents, alloc_len, dma_len, src_len, dst_len;
1336
	dma_addr_t iv_dma = 0;
1337
	gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
1338
		      GFP_ATOMIC;
1339 1340 1341
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
	int max_len = is_sec1 ? TALITOS1_MAX_DATA_LEN : TALITOS2_MAX_DATA_LEN;
1342
	void *err;
1343

1344
	if (cryptlen + authsize > max_len) {
1345
		dev_err(dev, "length exceeds h/w max limit\n");
1346 1347 1348
		return ERR_PTR(-EINVAL);
	}

1349
	if (ivsize)
1350 1351
		iv_dma = dma_map_single(dev, iv, ivsize, DMA_TO_DEVICE);

1352
	if (!dst || dst == src) {
1353 1354
		src_len = assoclen + cryptlen + authsize;
		src_nents = sg_nents_for_len(src, src_len);
1355 1356 1357 1358 1359
		if (src_nents < 0) {
			dev_err(dev, "Invalid number of src SG.\n");
			err = ERR_PTR(-EINVAL);
			goto error_sg;
		}
1360 1361
		src_nents = (src_nents == 1) ? 0 : src_nents;
		dst_nents = dst ? src_nents : 0;
1362
		dst_len = 0;
1363
	} else { /* dst && dst != src*/
1364 1365
		src_len = assoclen + cryptlen + (encrypt ? 0 : authsize);
		src_nents = sg_nents_for_len(src, src_len);
1366 1367 1368 1369 1370
		if (src_nents < 0) {
			dev_err(dev, "Invalid number of src SG.\n");
			err = ERR_PTR(-EINVAL);
			goto error_sg;
		}
1371
		src_nents = (src_nents == 1) ? 0 : src_nents;
1372 1373
		dst_len = assoclen + cryptlen + (encrypt ? authsize : 0);
		dst_nents = sg_nents_for_len(dst, dst_len);
1374 1375 1376 1377 1378
		if (dst_nents < 0) {
			dev_err(dev, "Invalid number of dst SG.\n");
			err = ERR_PTR(-EINVAL);
			goto error_sg;
		}
1379
		dst_nents = (dst_nents == 1) ? 0 : dst_nents;
1380 1381 1382 1383
	}

	/*
	 * allocate space for base edesc plus the link tables,
1384 1385
	 * allowing for two separate entries for AD and generated ICV (+ 2),
	 * and space for two sets of ICVs (stashed and generated)
1386
	 */
1387
	alloc_len = sizeof(struct talitos_edesc);
1388
	if (src_nents || dst_nents) {
1389
		if (is_sec1)
1390 1391
			dma_len = (src_nents ? src_len : 0) +
				  (dst_nents ? dst_len : 0);
1392
		else
1393 1394
			dma_len = (src_nents + dst_nents + 2) *
				  sizeof(struct talitos_ptr) + authsize * 2;
1395 1396 1397
		alloc_len += dma_len;
	} else {
		dma_len = 0;
1398
		alloc_len += icv_stashing ? authsize : 0;
1399 1400
	}

1401 1402 1403 1404
	/* if its a ahash, add space for a second desc next to the first one */
	if (is_sec1 && !dst)
		alloc_len += sizeof(struct talitos_desc);

1405
	edesc = kmalloc(alloc_len, GFP_DMA | flags);
1406
	if (!edesc) {
1407
		dev_err(dev, "could not allocate edescriptor\n");
1408 1409
		err = ERR_PTR(-ENOMEM);
		goto error_sg;
1410
	}
1411
	memset(&edesc->desc, 0, sizeof(edesc->desc));
1412 1413 1414

	edesc->src_nents = src_nents;
	edesc->dst_nents = dst_nents;
1415
	edesc->iv_dma = iv_dma;
1416
	edesc->dma_len = dma_len;
1417 1418 1419 1420 1421 1422
	if (dma_len) {
		void *addr = &edesc->link_tbl[0];

		if (is_sec1 && !dst)
			addr += sizeof(struct talitos_desc);
		edesc->dma_link_tbl = dma_map_single(dev, addr,
1423 1424
						     edesc->dma_len,
						     DMA_BIDIRECTIONAL);
1425
	}
1426
	return edesc;
1427 1428 1429 1430
error_sg:
	if (iv_dma)
		dma_unmap_single(dev, iv_dma, ivsize, DMA_TO_DEVICE);
	return err;
1431 1432
}

1433
static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq, u8 *iv,
1434
					      int icv_stashing, bool encrypt)
1435 1436
{
	struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
1437
	unsigned int authsize = crypto_aead_authsize(authenc);
1438
	struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
1439
	unsigned int ivsize = crypto_aead_ivsize(authenc);
1440

1441
	return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst,
1442
				   iv, areq->assoclen, areq->cryptlen,
1443
				   authsize, ivsize, icv_stashing,
1444
				   areq->base.flags, encrypt);
1445 1446
}

1447
static int aead_encrypt(struct aead_request *req)
1448 1449 1450
{
	struct crypto_aead *authenc = crypto_aead_reqtfm(req);
	struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
1451
	struct talitos_edesc *edesc;
1452 1453

	/* allocate extended descriptor */
1454
	edesc = aead_edesc_alloc(req, req->iv, 0, true);
1455 1456 1457 1458
	if (IS_ERR(edesc))
		return PTR_ERR(edesc);

	/* set encrypt */
1459
	edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
1460

1461
	return ipsec_esp(edesc, req, ipsec_esp_encrypt_done);
1462 1463
}

1464
static int aead_decrypt(struct aead_request *req)
1465 1466
{
	struct crypto_aead *authenc = crypto_aead_reqtfm(req);
1467
	unsigned int authsize = crypto_aead_authsize(authenc);
1468
	struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
1469
	struct talitos_private *priv = dev_get_drvdata(ctx->dev);
1470
	struct talitos_edesc *edesc;
1471 1472 1473 1474 1475 1476
	struct scatterlist *sg;
	void *icvdata;

	req->cryptlen -= authsize;

	/* allocate extended descriptor */
1477
	edesc = aead_edesc_alloc(req, req->iv, 1, false);
1478 1479 1480
	if (IS_ERR(edesc))
		return PTR_ERR(edesc);

1481
	if ((priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
1482 1483
	    ((!edesc->src_nents && !edesc->dst_nents) ||
	     priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
1484

1485
		/* decrypt and check the ICV */
1486 1487
		edesc->desc.hdr = ctx->desc_hdr_template |
				  DESC_HDR_DIR_INBOUND |
1488
				  DESC_HDR_MODE1_MDEU_CICV;
1489

1490
		/* reset integrity check result bits */
1491

1492
		return ipsec_esp(edesc, req, ipsec_esp_decrypt_hwauth_done);
1493
	}
1494

1495 1496
	/* Have to check the ICV with software */
	edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
1497

1498 1499
	/* stash incoming ICV for later cmp with ICV generated by the h/w */
	if (edesc->dma_len)
1500 1501
		icvdata = (char *)&edesc->link_tbl[edesc->src_nents +
						   edesc->dst_nents + 2];
1502 1503
	else
		icvdata = &edesc->link_tbl[0];
1504

1505
	sg = sg_last(req->src, edesc->src_nents ? : 1);
1506

1507
	memcpy(icvdata, (char *)sg_virt(sg) + sg->length - authsize, authsize);
1508

1509
	return ipsec_esp(edesc, req, ipsec_esp_decrypt_swauth_done);
1510 1511
}

1512 1513 1514 1515
static int ablkcipher_setkey(struct crypto_ablkcipher *cipher,
			     const u8 *key, unsigned int keylen)
{
	struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
1516
	struct device *dev = ctx->dev;
1517
	u32 tmp[DES_EXPKEY_WORDS];
1518

1519 1520 1521 1522 1523
	if (keylen > TALITOS_MAX_KEY_SIZE) {
		crypto_ablkcipher_set_flags(cipher, CRYPTO_TFM_RES_BAD_KEY_LEN);
		return -EINVAL;
	}

1524 1525 1526 1527 1528 1529 1530
	if (unlikely(crypto_ablkcipher_get_flags(cipher) &
		     CRYPTO_TFM_REQ_WEAK_KEY) &&
	    !des_ekey(tmp, key)) {
		crypto_ablkcipher_set_flags(cipher, CRYPTO_TFM_RES_WEAK_KEY);
		return -EINVAL;
	}

1531 1532 1533
	if (ctx->keylen)
		dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);

1534 1535 1536
	memcpy(&ctx->key, key, keylen);
	ctx->keylen = keylen;

1537 1538
	ctx->dma_key = dma_map_single(dev, ctx->key, keylen, DMA_TO_DEVICE);

1539 1540 1541 1542 1543 1544 1545 1546
	return 0;
}

static void common_nonsnoop_unmap(struct device *dev,
				  struct talitos_edesc *edesc,
				  struct ablkcipher_request *areq)
{
	unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
1547

1548
	talitos_sg_unmap(dev, edesc, areq->src, areq->dst, areq->nbytes, 0);
1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560
	unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);

	if (edesc->dma_len)
		dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
				 DMA_BIDIRECTIONAL);
}

static void ablkcipher_done(struct device *dev,
			    struct talitos_desc *desc, void *context,
			    int err)
{
	struct ablkcipher_request *areq = context;
1561 1562 1563
	struct talitos_edesc *edesc;

	edesc = container_of(desc, struct talitos_edesc, desc);
1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582

	common_nonsnoop_unmap(dev, edesc, areq);

	kfree(edesc);

	areq->base.complete(&areq->base, err);
}

static int common_nonsnoop(struct talitos_edesc *edesc,
			   struct ablkcipher_request *areq,
			   void (*callback) (struct device *dev,
					     struct talitos_desc *desc,
					     void *context, int error))
{
	struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
	struct device *dev = ctx->dev;
	struct talitos_desc *desc = &edesc->desc;
	unsigned int cryptlen = areq->nbytes;
1583
	unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
1584
	int sg_count, ret;
1585
	bool sync_needed = false;
1586 1587
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
1588 1589 1590 1591

	/* first DWORD empty */

	/* cipher iv */
1592
	to_talitos_ptr(&desc->ptr[1], edesc->iv_dma, ivsize, is_sec1);
1593 1594

	/* cipher key */
1595
	to_talitos_ptr(&desc->ptr[2], ctx->dma_key, ctx->keylen, is_sec1);
1596

1597 1598 1599 1600 1601 1602 1603 1604
	sg_count = edesc->src_nents ?: 1;
	if (is_sec1 && sg_count > 1)
		sg_copy_to_buffer(areq->src, sg_count, edesc->buf,
				  cryptlen);
	else
		sg_count = dma_map_sg(dev, areq->src, sg_count,
				      (areq->src == areq->dst) ?
				      DMA_BIDIRECTIONAL : DMA_TO_DEVICE);
1605 1606 1607
	/*
	 * cipher in
	 */
1608 1609 1610 1611
	sg_count = talitos_sg_map(dev, areq->src, cryptlen, edesc,
				  &desc->ptr[3], sg_count, 0, 0);
	if (sg_count > 1)
		sync_needed = true;
1612 1613

	/* cipher out */
1614 1615 1616 1617 1618 1619 1620 1621 1622 1623
	if (areq->src != areq->dst) {
		sg_count = edesc->dst_nents ? : 1;
		if (!is_sec1 || sg_count == 1)
			dma_map_sg(dev, areq->dst, sg_count, DMA_FROM_DEVICE);
	}

	ret = talitos_sg_map(dev, areq->dst, cryptlen, edesc, &desc->ptr[4],
			     sg_count, 0, (edesc->src_nents + 1));
	if (ret > 1)
		sync_needed = true;
1624 1625

	/* iv out */
1626
	map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv,
1627 1628 1629 1630
			       DMA_FROM_DEVICE);

	/* last DWORD empty */

1631 1632 1633 1634
	if (sync_needed)
		dma_sync_single_for_device(dev, edesc->dma_link_tbl,
					   edesc->dma_len, DMA_BIDIRECTIONAL);

1635
	ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
1636 1637 1638 1639 1640 1641 1642
	if (ret != -EINPROGRESS) {
		common_nonsnoop_unmap(dev, edesc, areq);
		kfree(edesc);
	}
	return ret;
}

1643
static struct talitos_edesc *ablkcipher_edesc_alloc(struct ablkcipher_request *
1644
						    areq, bool encrypt)
1645 1646 1647
{
	struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
1648
	unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
1649

1650
	return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst,
1651
				   areq->info, 0, areq->nbytes, 0, ivsize, 0,
1652
				   areq->base.flags, encrypt);
1653 1654 1655 1656 1657 1658 1659 1660 1661
}

static int ablkcipher_encrypt(struct ablkcipher_request *areq)
{
	struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
	struct talitos_edesc *edesc;

	/* allocate extended descriptor */
1662
	edesc = ablkcipher_edesc_alloc(areq, true);
1663 1664 1665 1666 1667 1668
	if (IS_ERR(edesc))
		return PTR_ERR(edesc);

	/* set encrypt */
	edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;

1669
	return common_nonsnoop(edesc, areq, ablkcipher_done);
1670 1671 1672 1673 1674 1675 1676 1677 1678
}

static int ablkcipher_decrypt(struct ablkcipher_request *areq)
{
	struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
	struct talitos_edesc *edesc;

	/* allocate extended descriptor */
1679
	edesc = ablkcipher_edesc_alloc(areq, false);
1680 1681 1682 1683 1684
	if (IS_ERR(edesc))
		return PTR_ERR(edesc);

	edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;

1685
	return common_nonsnoop(edesc, areq, ablkcipher_done);
1686 1687
}

1688 1689 1690 1691 1692 1693
static void common_nonsnoop_hash_unmap(struct device *dev,
				       struct talitos_edesc *edesc,
				       struct ahash_request *areq)
{
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);

1694
	talitos_sg_unmap(dev, edesc, req_ctx->psrc, NULL, 0, 0);
1695

1696 1697 1698 1699
	if (edesc->dma_len)
		dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
				 DMA_BIDIRECTIONAL);

1700 1701 1702
	if (edesc->desc.next_desc)
		dma_unmap_single(dev, be32_to_cpu(edesc->desc.next_desc),
				 TALITOS_DESC_SIZE, DMA_BIDIRECTIONAL);
1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715
}

static void ahash_done(struct device *dev,
		       struct talitos_desc *desc, void *context,
		       int err)
{
	struct ahash_request *areq = context;
	struct talitos_edesc *edesc =
		 container_of(desc, struct talitos_edesc, desc);
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);

	if (!req_ctx->last && req_ctx->to_hash_later) {
		/* Position any partial block for next update/final/finup */
1716
		req_ctx->buf_idx = (req_ctx->buf_idx + 1) & 1;
1717
		req_ctx->nbuf = req_ctx->to_hash_later;
1718 1719 1720 1721 1722 1723 1724 1725
	}
	common_nonsnoop_hash_unmap(dev, edesc, areq);

	kfree(edesc);

	areq->base.complete(&areq->base, err);
}

1726 1727 1728 1729
/*
 * SEC1 doesn't like hashing of 0 sized message, so we do the padding
 * ourself and submit a padded block
 */
1730
static void talitos_handle_buggy_hash(struct talitos_ctx *ctx,
1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746
			       struct talitos_edesc *edesc,
			       struct talitos_ptr *ptr)
{
	static u8 padded_hash[64] = {
		0x80, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
		0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
		0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
		0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
	};

	pr_err_once("Bug in SEC1, padding ourself\n");
	edesc->desc.hdr &= ~DESC_HDR_MODE0_MDEU_PAD;
	map_single_talitos_ptr(ctx->dev, ptr, sizeof(padded_hash),
			       (char *)padded_hash, DMA_TO_DEVICE);
}

1747 1748
static int common_nonsnoop_hash(struct talitos_edesc *edesc,
				struct ahash_request *areq, unsigned int length,
1749
				unsigned int offset,
1750 1751 1752 1753 1754 1755 1756 1757 1758
				void (*callback) (struct device *dev,
						  struct talitos_desc *desc,
						  void *context, int error))
{
	struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
	struct device *dev = ctx->dev;
	struct talitos_desc *desc = &edesc->desc;
1759
	int ret;
1760
	bool sync_needed = false;
1761 1762
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
1763
	int sg_count;
1764 1765 1766

	/* first DWORD empty */

1767 1768
	/* hash context in */
	if (!req_ctx->first || req_ctx->swinit) {
1769 1770
		to_talitos_ptr(&desc->ptr[1], ctx->dma_hw_context,
			       req_ctx->hw_context_size, is_sec1);
1771
		req_ctx->swinit = 0;
1772
	}
L
LEROY Christophe 已提交
1773 1774
	/* Indicate next op is not the first. */
	req_ctx->first = 0;
1775 1776 1777

	/* HMAC key */
	if (ctx->keylen)
1778 1779
		to_talitos_ptr(&desc->ptr[2], ctx->dma_key, ctx->keylen,
			       is_sec1);
1780

1781 1782 1783
	if (is_sec1 && req_ctx->nbuf)
		length -= req_ctx->nbuf;

1784 1785
	sg_count = edesc->src_nents ?: 1;
	if (is_sec1 && sg_count > 1)
1786 1787 1788 1789
		sg_pcopy_to_buffer(req_ctx->psrc, sg_count,
				   edesc->buf + sizeof(struct talitos_desc),
				   length, req_ctx->nbuf);
	else if (length)
1790 1791
		sg_count = dma_map_sg(dev, req_ctx->psrc, sg_count,
				      DMA_TO_DEVICE);
1792 1793 1794
	/*
	 * data in
	 */
1795
	if (is_sec1 && req_ctx->nbuf) {
1796 1797 1798 1799
		dma_addr_t dma_buf = ctx->dma_buf + req_ctx->buf_idx *
						    HASH_MAX_BLOCK_SIZE;

		to_talitos_ptr(&desc->ptr[3], dma_buf, req_ctx->nbuf, is_sec1);
1800 1801 1802 1803 1804 1805
	} else {
		sg_count = talitos_sg_map(dev, req_ctx->psrc, length, edesc,
					  &desc->ptr[3], sg_count, offset, 0);
		if (sg_count > 1)
			sync_needed = true;
	}
1806 1807 1808 1809 1810 1811 1812

	/* fifth DWORD empty */

	/* hash/HMAC out -or- hash context out */
	if (req_ctx->last)
		map_single_talitos_ptr(dev, &desc->ptr[5],
				       crypto_ahash_digestsize(tfm),
1813
				       areq->result, DMA_FROM_DEVICE);
1814
	else
1815 1816
		to_talitos_ptr(&desc->ptr[5], ctx->dma_hw_context,
			       req_ctx->hw_context_size, is_sec1);
1817 1818 1819

	/* last DWORD empty */

1820 1821 1822
	if (is_sec1 && from_talitos_ptr_len(&desc->ptr[3], true) == 0)
		talitos_handle_buggy_hash(ctx, edesc, &desc->ptr[3]);

1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852
	if (is_sec1 && req_ctx->nbuf && length) {
		struct talitos_desc *desc2 = desc + 1;
		dma_addr_t next_desc;

		memset(desc2, 0, sizeof(*desc2));
		desc2->hdr = desc->hdr;
		desc2->hdr &= ~DESC_HDR_MODE0_MDEU_INIT;
		desc2->hdr1 = desc2->hdr;
		desc->hdr &= ~DESC_HDR_MODE0_MDEU_PAD;
		desc->hdr |= DESC_HDR_MODE0_MDEU_CONT;
		desc->hdr &= ~DESC_HDR_DONE_NOTIFY;

		to_talitos_ptr(&desc2->ptr[1], ctx->dma_hw_context,
			       req_ctx->hw_context_size, is_sec1);

		copy_talitos_ptr(&desc2->ptr[2], &desc->ptr[2], is_sec1);
		sg_count = talitos_sg_map(dev, req_ctx->psrc, length, edesc,
					  &desc2->ptr[3], sg_count, offset, 0);
		if (sg_count > 1)
			sync_needed = true;
		copy_talitos_ptr(&desc2->ptr[5], &desc->ptr[5], is_sec1);
		if (req_ctx->last)
			to_talitos_ptr(&desc->ptr[5], ctx->dma_hw_context,
				       req_ctx->hw_context_size, is_sec1);

		next_desc = dma_map_single(dev, &desc2->hdr1, TALITOS_DESC_SIZE,
					   DMA_BIDIRECTIONAL);
		desc->next_desc = cpu_to_be32(next_desc);
	}

1853 1854 1855 1856
	if (sync_needed)
		dma_sync_single_for_device(dev, edesc->dma_link_tbl,
					   edesc->dma_len, DMA_BIDIRECTIONAL);

1857
	ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870
	if (ret != -EINPROGRESS) {
		common_nonsnoop_hash_unmap(dev, edesc, areq);
		kfree(edesc);
	}
	return ret;
}

static struct talitos_edesc *ahash_edesc_alloc(struct ahash_request *areq,
					       unsigned int nbytes)
{
	struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
1871 1872 1873 1874 1875
	struct talitos_private *priv = dev_get_drvdata(ctx->dev);
	bool is_sec1 = has_ftr_sec1(priv);

	if (is_sec1)
		nbytes -= req_ctx->nbuf;
1876

1877
	return talitos_edesc_alloc(ctx->dev, req_ctx->psrc, NULL, NULL, 0,
1878
				   nbytes, 0, 0, 0, areq->base.flags, false);
1879 1880 1881 1882 1883
}

static int ahash_init(struct ahash_request *areq)
{
	struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
1884 1885
	struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
	struct device *dev = ctx->dev;
1886
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
1887
	unsigned int size;
1888 1889
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
1890 1891

	/* Initialize the context */
1892
	req_ctx->buf_idx = 0;
1893
	req_ctx->nbuf = 0;
1894 1895
	req_ctx->first = 1; /* first indicates h/w must init its context */
	req_ctx->swinit = 0; /* assume h/w init of context */
1896
	size =	(crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
1897 1898
			? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
			: TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
1899
	req_ctx->hw_context_size = size;
1900

1901 1902 1903 1904 1905
	if (ctx->dma_hw_context)
		dma_unmap_single(dev, ctx->dma_hw_context, size,
				 DMA_BIDIRECTIONAL);
	ctx->dma_hw_context = dma_map_single(dev, req_ctx->hw_context, size,
					     DMA_BIDIRECTIONAL);
1906 1907 1908 1909 1910 1911 1912
	if (ctx->dma_buf)
		dma_unmap_single(dev, ctx->dma_buf, sizeof(req_ctx->buf),
				 DMA_TO_DEVICE);
	if (is_sec1)
		ctx->dma_buf = dma_map_single(dev, req_ctx->buf,
					      sizeof(req_ctx->buf),
					      DMA_TO_DEVICE);
1913 1914 1915
	return 0;
}

1916 1917 1918 1919 1920 1921 1922
/*
 * on h/w without explicit sha224 support, we initialize h/w context
 * manually with sha224 constants, and tell it to run sha256.
 */
static int ahash_init_sha224_swinit(struct ahash_request *areq)
{
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
1923 1924 1925
	struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
	struct device *dev = ctx->dev;
1926 1927 1928 1929

	ahash_init(areq);
	req_ctx->swinit = 1;/* prevent h/w initting context with sha256 values*/

1930 1931 1932 1933 1934 1935 1936 1937
	req_ctx->hw_context[0] = SHA224_H0;
	req_ctx->hw_context[1] = SHA224_H1;
	req_ctx->hw_context[2] = SHA224_H2;
	req_ctx->hw_context[3] = SHA224_H3;
	req_ctx->hw_context[4] = SHA224_H4;
	req_ctx->hw_context[5] = SHA224_H5;
	req_ctx->hw_context[6] = SHA224_H6;
	req_ctx->hw_context[7] = SHA224_H7;
1938 1939 1940 1941 1942

	/* init 64-bit count */
	req_ctx->hw_context[8] = 0;
	req_ctx->hw_context[9] = 0;

1943 1944 1945
	dma_sync_single_for_device(dev, ctx->dma_hw_context,
				   req_ctx->hw_context_size, DMA_TO_DEVICE);

1946 1947 1948
	return 0;
}

1949 1950 1951 1952 1953 1954 1955 1956 1957 1958
static int ahash_process_req(struct ahash_request *areq, unsigned int nbytes)
{
	struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
	struct talitos_edesc *edesc;
	unsigned int blocksize =
			crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
	unsigned int nbytes_to_hash;
	unsigned int to_hash_later;
1959
	unsigned int nsg;
1960
	int nents;
1961 1962 1963 1964
	struct device *dev = ctx->dev;
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
	int offset = 0;
1965
	u8 *ctx_buf = req_ctx->buf[req_ctx->buf_idx];
1966

1967 1968
	if (!req_ctx->last && (nbytes + req_ctx->nbuf <= blocksize)) {
		/* Buffer up to one whole block */
1969 1970 1971 1972 1973 1974
		nents = sg_nents_for_len(areq->src, nbytes);
		if (nents < 0) {
			dev_err(ctx->dev, "Invalid number of src SG.\n");
			return nents;
		}
		sg_copy_to_buffer(areq->src, nents,
1975
				  ctx_buf + req_ctx->nbuf, nbytes);
1976
		req_ctx->nbuf += nbytes;
1977 1978 1979
		return 0;
	}

1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995
	/* At least (blocksize + 1) bytes are available to hash */
	nbytes_to_hash = nbytes + req_ctx->nbuf;
	to_hash_later = nbytes_to_hash & (blocksize - 1);

	if (req_ctx->last)
		to_hash_later = 0;
	else if (to_hash_later)
		/* There is a partial block. Hash the full block(s) now */
		nbytes_to_hash -= to_hash_later;
	else {
		/* Keep one block buffered */
		nbytes_to_hash -= blocksize;
		to_hash_later = blocksize;
	}

	/* Chain in any previously buffered data */
1996
	if (!is_sec1 && req_ctx->nbuf) {
1997 1998
		nsg = (req_ctx->nbuf < nbytes_to_hash) ? 2 : 1;
		sg_init_table(req_ctx->bufsl, nsg);
1999
		sg_set_buf(req_ctx->bufsl, ctx_buf, req_ctx->nbuf);
2000
		if (nsg > 1)
2001
			sg_chain(req_ctx->bufsl, 2, areq->src);
2002
		req_ctx->psrc = req_ctx->bufsl;
2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013
	} else if (is_sec1 && req_ctx->nbuf && req_ctx->nbuf < blocksize) {
		if (nbytes_to_hash > blocksize)
			offset = blocksize - req_ctx->nbuf;
		else
			offset = nbytes_to_hash - req_ctx->nbuf;
		nents = sg_nents_for_len(areq->src, offset);
		if (nents < 0) {
			dev_err(ctx->dev, "Invalid number of src SG.\n");
			return nents;
		}
		sg_copy_to_buffer(areq->src, nents,
2014
				  ctx_buf + req_ctx->nbuf, offset);
2015 2016
		req_ctx->nbuf += offset;
		req_ctx->psrc = areq->src;
2017
	} else
2018
		req_ctx->psrc = areq->src;
2019 2020

	if (to_hash_later) {
2021 2022 2023 2024 2025
		nents = sg_nents_for_len(areq->src, nbytes);
		if (nents < 0) {
			dev_err(ctx->dev, "Invalid number of src SG.\n");
			return nents;
		}
2026
		sg_pcopy_to_buffer(areq->src, nents,
2027
				   req_ctx->buf[(req_ctx->buf_idx + 1) & 1],
2028 2029
				      to_hash_later,
				      nbytes - to_hash_later);
2030
	}
2031
	req_ctx->to_hash_later = to_hash_later;
2032

2033
	/* Allocate extended descriptor */
2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045
	edesc = ahash_edesc_alloc(areq, nbytes_to_hash);
	if (IS_ERR(edesc))
		return PTR_ERR(edesc);

	edesc->desc.hdr = ctx->desc_hdr_template;

	/* On last one, request SEC to pad; otherwise continue */
	if (req_ctx->last)
		edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_PAD;
	else
		edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_CONT;

2046 2047
	/* request SEC to INIT hash. */
	if (req_ctx->first && !req_ctx->swinit)
2048
		edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_INIT;
2049 2050 2051 2052 2053
	if (is_sec1) {
		dma_addr_t dma_buf = ctx->dma_buf + req_ctx->buf_idx *
						    HASH_MAX_BLOCK_SIZE;

		dma_sync_single_for_device(dev, dma_buf,
2054
					   req_ctx->nbuf, DMA_TO_DEVICE);
2055
	}
2056 2057 2058 2059 2060 2061 2062

	/* When the tfm context has a keylen, it's an HMAC.
	 * A first or last (ie. not middle) descriptor must request HMAC.
	 */
	if (ctx->keylen && (req_ctx->first || req_ctx->last))
		edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_HMAC;

2063
	return common_nonsnoop_hash(edesc, areq, nbytes_to_hash, offset,
2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096
				    ahash_done);
}

static int ahash_update(struct ahash_request *areq)
{
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);

	req_ctx->last = 0;

	return ahash_process_req(areq, areq->nbytes);
}

static int ahash_final(struct ahash_request *areq)
{
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);

	req_ctx->last = 1;

	return ahash_process_req(areq, 0);
}

static int ahash_finup(struct ahash_request *areq)
{
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);

	req_ctx->last = 1;

	return ahash_process_req(areq, areq->nbytes);
}

static int ahash_digest(struct ahash_request *areq)
{
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
2097
	struct crypto_ahash *ahash = crypto_ahash_reqtfm(areq);
2098

2099
	ahash->init(areq);
2100 2101 2102 2103 2104
	req_ctx->last = 1;

	return ahash_process_req(areq, areq->nbytes);
}

2105 2106 2107 2108
static int ahash_export(struct ahash_request *areq, void *out)
{
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
	struct talitos_export_state *export = out;
2109 2110 2111
	struct crypto_ahash *ahash = crypto_ahash_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_ahash_ctx(ahash);
	struct device *dev = ctx->dev;
2112

2113 2114
	dma_sync_single_for_cpu(dev, ctx->dma_hw_context,
				req_ctx->hw_context_size, DMA_FROM_DEVICE);
2115 2116
	memcpy(export->hw_context, req_ctx->hw_context,
	       req_ctx->hw_context_size);
2117
	memcpy(export->buf, req_ctx->buf[req_ctx->buf_idx], req_ctx->nbuf);
2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131
	export->swinit = req_ctx->swinit;
	export->first = req_ctx->first;
	export->last = req_ctx->last;
	export->to_hash_later = req_ctx->to_hash_later;
	export->nbuf = req_ctx->nbuf;

	return 0;
}

static int ahash_import(struct ahash_request *areq, const void *in)
{
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
	struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
	const struct talitos_export_state *export = in;
2132 2133 2134
	unsigned int size;
	struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
	struct device *dev = ctx->dev;
2135 2136
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
2137 2138

	memset(req_ctx, 0, sizeof(*req_ctx));
2139
	size = (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
2140 2141
			? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
			: TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
2142 2143 2144 2145 2146 2147 2148 2149
	req_ctx->hw_context_size = size;
	if (ctx->dma_hw_context)
		dma_unmap_single(dev, ctx->dma_hw_context, size,
				 DMA_BIDIRECTIONAL);

	memcpy(req_ctx->hw_context, export->hw_context, size);
	ctx->dma_hw_context = dma_map_single(dev, req_ctx->hw_context, size,
					     DMA_BIDIRECTIONAL);
2150 2151 2152
	if (ctx->dma_buf)
		dma_unmap_single(dev, ctx->dma_buf, sizeof(req_ctx->buf),
				 DMA_TO_DEVICE);
2153
	memcpy(req_ctx->buf[0], export->buf, export->nbuf);
2154 2155 2156 2157
	if (is_sec1)
		ctx->dma_buf = dma_map_single(dev, req_ctx->buf,
					      sizeof(req_ctx->buf),
					      DMA_TO_DEVICE);
2158 2159 2160 2161 2162 2163 2164 2165 2166
	req_ctx->swinit = export->swinit;
	req_ctx->first = export->first;
	req_ctx->last = export->last;
	req_ctx->to_hash_later = export->to_hash_later;
	req_ctx->nbuf = export->nbuf;

	return 0;
}

L
Lee Nipper 已提交
2167 2168 2169 2170 2171 2172 2173
static int keyhash(struct crypto_ahash *tfm, const u8 *key, unsigned int keylen,
		   u8 *hash)
{
	struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));

	struct scatterlist sg[1];
	struct ahash_request *req;
2174
	struct crypto_wait wait;
L
Lee Nipper 已提交
2175 2176
	int ret;

2177
	crypto_init_wait(&wait);
L
Lee Nipper 已提交
2178 2179 2180 2181 2182 2183 2184 2185

	req = ahash_request_alloc(tfm, GFP_KERNEL);
	if (!req)
		return -ENOMEM;

	/* Keep tfm keylen == 0 during hash of the long key */
	ctx->keylen = 0;
	ahash_request_set_callback(req, CRYPTO_TFM_REQ_MAY_BACKLOG,
2186
				   crypto_req_done, &wait);
L
Lee Nipper 已提交
2187 2188 2189 2190

	sg_init_one(&sg[0], key, keylen);

	ahash_request_set_crypt(req, sg, hash, keylen);
2191 2192
	ret = crypto_wait_req(crypto_ahash_digest(req), &wait);

L
Lee Nipper 已提交
2193 2194 2195 2196 2197 2198 2199 2200 2201
	ahash_request_free(req);

	return ret;
}

static int ahash_setkey(struct crypto_ahash *tfm, const u8 *key,
			unsigned int keylen)
{
	struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
2202
	struct device *dev = ctx->dev;
L
Lee Nipper 已提交
2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224
	unsigned int blocksize =
			crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
	unsigned int digestsize = crypto_ahash_digestsize(tfm);
	unsigned int keysize = keylen;
	u8 hash[SHA512_DIGEST_SIZE];
	int ret;

	if (keylen <= blocksize)
		memcpy(ctx->key, key, keysize);
	else {
		/* Must get the hash of the long key */
		ret = keyhash(tfm, key, keylen, hash);

		if (ret) {
			crypto_ahash_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
			return -EINVAL;
		}

		keysize = digestsize;
		memcpy(ctx->key, hash, digestsize);
	}

2225 2226 2227
	if (ctx->keylen)
		dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);

L
Lee Nipper 已提交
2228
	ctx->keylen = keysize;
2229
	ctx->dma_key = dma_map_single(dev, ctx->key, keysize, DMA_TO_DEVICE);
L
Lee Nipper 已提交
2230 2231 2232 2233 2234

	return 0;
}


2235
struct talitos_alg_template {
2236
	u32 type;
2237
	u32 priority;
2238 2239
	union {
		struct crypto_alg crypto;
2240
		struct ahash_alg hash;
2241
		struct aead_alg aead;
2242
	} alg;
2243 2244 2245 2246
	__be32 desc_hdr_template;
};

static struct talitos_alg_template driver_algs[] = {
2247
	/* AEAD algorithms.  These use a single-pass ipsec_esp descriptor */
2248
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2249 2250 2251 2252 2253 2254 2255 2256 2257 2258
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha1),cbc(aes))",
				.cra_driver_name = "authenc-hmac-sha1-"
						   "cbc-aes-talitos",
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = SHA1_DIGEST_SIZE,
2259
		},
2260 2261 2262 2263 2264 2265 2266
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_AESU |
		                     DESC_HDR_MODE0_AESU_CBC |
		                     DESC_HDR_SEL1_MDEUA |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEU_SHA1_HMAC,
2267
	},
2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288
	{	.type = CRYPTO_ALG_TYPE_AEAD,
		.priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha1),cbc(aes))",
				.cra_driver_name = "authenc-hmac-sha1-"
						   "cbc-aes-talitos",
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = SHA1_DIGEST_SIZE,
		},
		.desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
				     DESC_HDR_SEL0_AESU |
				     DESC_HDR_MODE0_AESU_CBC |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_SHA1_HMAC,
	},
2289
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha1),"
					    "cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-sha1-"
						   "cbc-3des-talitos",
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = SHA1_DIGEST_SIZE,
2301
		},
2302 2303 2304 2305 2306 2307 2308 2309
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_DEU |
		                     DESC_HDR_MODE0_DEU_CBC |
		                     DESC_HDR_MODE0_DEU_3DES |
		                     DESC_HDR_SEL1_MDEUA |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEU_SHA1_HMAC,
2310
	},
2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333
	{	.type = CRYPTO_ALG_TYPE_AEAD,
		.priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha1),"
					    "cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-sha1-"
						   "cbc-3des-talitos",
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = SHA1_DIGEST_SIZE,
		},
		.desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
				     DESC_HDR_SEL0_DEU |
				     DESC_HDR_MODE0_DEU_CBC |
				     DESC_HDR_MODE0_DEU_3DES |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_SHA1_HMAC,
	},
2334
	{       .type = CRYPTO_ALG_TYPE_AEAD,
2335 2336 2337 2338 2339 2340 2341 2342 2343 2344
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha224),cbc(aes))",
				.cra_driver_name = "authenc-hmac-sha224-"
						   "cbc-aes-talitos",
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = SHA224_DIGEST_SIZE,
2345 2346 2347 2348 2349 2350 2351 2352 2353
		},
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
				     DESC_HDR_SEL0_AESU |
				     DESC_HDR_MODE0_AESU_CBC |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_SHA224_HMAC,
	},
2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374
	{       .type = CRYPTO_ALG_TYPE_AEAD,
		.priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha224),cbc(aes))",
				.cra_driver_name = "authenc-hmac-sha224-"
						   "cbc-aes-talitos",
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = SHA224_DIGEST_SIZE,
		},
		.desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
				     DESC_HDR_SEL0_AESU |
				     DESC_HDR_MODE0_AESU_CBC |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_SHA224_HMAC,
	},
2375
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha224),"
					    "cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-sha224-"
						   "cbc-3des-talitos",
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = SHA224_DIGEST_SIZE,
2387 2388 2389 2390 2391 2392 2393 2394 2395 2396
		},
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_DEU |
		                     DESC_HDR_MODE0_DEU_CBC |
		                     DESC_HDR_MODE0_DEU_3DES |
		                     DESC_HDR_SEL1_MDEUA |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEU_SHA224_HMAC,
	},
2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419
	{	.type = CRYPTO_ALG_TYPE_AEAD,
		.priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha224),"
					    "cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-sha224-"
						   "cbc-3des-talitos",
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = SHA224_DIGEST_SIZE,
		},
		.desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
				     DESC_HDR_SEL0_DEU |
				     DESC_HDR_MODE0_DEU_CBC |
				     DESC_HDR_MODE0_DEU_3DES |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_SHA224_HMAC,
	},
2420
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2421 2422 2423 2424 2425 2426 2427 2428 2429 2430
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha256),cbc(aes))",
				.cra_driver_name = "authenc-hmac-sha256-"
						   "cbc-aes-talitos",
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = SHA256_DIGEST_SIZE,
2431
		},
2432 2433 2434 2435 2436 2437 2438 2439
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_AESU |
		                     DESC_HDR_MODE0_AESU_CBC |
		                     DESC_HDR_SEL1_MDEUA |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEU_SHA256_HMAC,
	},
2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460
	{	.type = CRYPTO_ALG_TYPE_AEAD,
		.priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha256),cbc(aes))",
				.cra_driver_name = "authenc-hmac-sha256-"
						   "cbc-aes-talitos",
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = SHA256_DIGEST_SIZE,
		},
		.desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
				     DESC_HDR_SEL0_AESU |
				     DESC_HDR_MODE0_AESU_CBC |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_SHA256_HMAC,
	},
2461
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha256),"
					    "cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-sha256-"
						   "cbc-3des-talitos",
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = SHA256_DIGEST_SIZE,
2473
		},
2474 2475 2476 2477 2478 2479 2480 2481 2482
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_DEU |
		                     DESC_HDR_MODE0_DEU_CBC |
		                     DESC_HDR_MODE0_DEU_3DES |
		                     DESC_HDR_SEL1_MDEUA |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEU_SHA256_HMAC,
	},
2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505
	{	.type = CRYPTO_ALG_TYPE_AEAD,
		.priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha256),"
					    "cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-sha256-"
						   "cbc-3des-talitos",
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = SHA256_DIGEST_SIZE,
		},
		.desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
				     DESC_HDR_SEL0_DEU |
				     DESC_HDR_MODE0_DEU_CBC |
				     DESC_HDR_MODE0_DEU_3DES |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_SHA256_HMAC,
	},
2506
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2507 2508 2509 2510 2511 2512 2513 2514 2515 2516
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha384),cbc(aes))",
				.cra_driver_name = "authenc-hmac-sha384-"
						   "cbc-aes-talitos",
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = SHA384_DIGEST_SIZE,
2517 2518 2519 2520 2521 2522 2523 2524 2525 2526
		},
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_AESU |
		                     DESC_HDR_MODE0_AESU_CBC |
		                     DESC_HDR_SEL1_MDEUB |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
	},
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha384),"
					    "cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-sha384-"
						   "cbc-3des-talitos",
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = SHA384_DIGEST_SIZE,
2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548
		},
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_DEU |
		                     DESC_HDR_MODE0_DEU_CBC |
		                     DESC_HDR_MODE0_DEU_3DES |
		                     DESC_HDR_SEL1_MDEUB |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
	},
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2549 2550 2551 2552 2553 2554 2555 2556 2557 2558
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha512),cbc(aes))",
				.cra_driver_name = "authenc-hmac-sha512-"
						   "cbc-aes-talitos",
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = SHA512_DIGEST_SIZE,
2559 2560 2561 2562 2563 2564 2565 2566 2567 2568
		},
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_AESU |
		                     DESC_HDR_MODE0_AESU_CBC |
		                     DESC_HDR_SEL1_MDEUB |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
	},
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha512),"
					    "cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-sha512-"
						   "cbc-3des-talitos",
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = SHA512_DIGEST_SIZE,
2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590
		},
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_DEU |
		                     DESC_HDR_MODE0_DEU_CBC |
		                     DESC_HDR_MODE0_DEU_3DES |
		                     DESC_HDR_SEL1_MDEUB |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
	},
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2591 2592 2593 2594 2595 2596 2597 2598 2599 2600
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(md5),cbc(aes))",
				.cra_driver_name = "authenc-hmac-md5-"
						   "cbc-aes-talitos",
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = MD5_DIGEST_SIZE,
2601
		},
2602 2603 2604 2605 2606 2607 2608 2609
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_AESU |
		                     DESC_HDR_MODE0_AESU_CBC |
		                     DESC_HDR_SEL1_MDEUA |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEU_MD5_HMAC,
	},
2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630
	{	.type = CRYPTO_ALG_TYPE_AEAD,
		.priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(md5),cbc(aes))",
				.cra_driver_name = "authenc-hmac-md5-"
						   "cbc-aes-talitos",
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = MD5_DIGEST_SIZE,
		},
		.desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
				     DESC_HDR_SEL0_AESU |
				     DESC_HDR_MODE0_AESU_CBC |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_MD5_HMAC,
	},
2631
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2632 2633 2634 2635 2636 2637 2638 2639 2640 2641
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(md5),cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-md5-"
						   "cbc-3des-talitos",
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = MD5_DIGEST_SIZE,
2642
		},
2643 2644 2645 2646 2647 2648 2649 2650
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_DEU |
		                     DESC_HDR_MODE0_DEU_CBC |
		                     DESC_HDR_MODE0_DEU_3DES |
		                     DESC_HDR_SEL1_MDEUA |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEU_MD5_HMAC,
2651
	},
2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673
	{	.type = CRYPTO_ALG_TYPE_AEAD,
		.priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(md5),cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-md5-"
						   "cbc-3des-talitos",
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = MD5_DIGEST_SIZE,
		},
		.desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
				     DESC_HDR_SEL0_DEU |
				     DESC_HDR_MODE0_DEU_CBC |
				     DESC_HDR_MODE0_DEU_3DES |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_MD5_HMAC,
	},
2674
	/* ABLKCIPHER algorithms. */
2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690
	{	.type = CRYPTO_ALG_TYPE_ABLKCIPHER,
		.alg.crypto = {
			.cra_name = "ecb(aes)",
			.cra_driver_name = "ecb-aes-talitos",
			.cra_blocksize = AES_BLOCK_SIZE,
			.cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
				     CRYPTO_ALG_ASYNC,
			.cra_ablkcipher = {
				.min_keysize = AES_MIN_KEY_SIZE,
				.max_keysize = AES_MAX_KEY_SIZE,
				.ivsize = AES_BLOCK_SIZE,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_AESU,
	},
2691 2692
	{	.type = CRYPTO_ALG_TYPE_ABLKCIPHER,
		.alg.crypto = {
2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707
			.cra_name = "cbc(aes)",
			.cra_driver_name = "cbc-aes-talitos",
			.cra_blocksize = AES_BLOCK_SIZE,
			.cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
                                     CRYPTO_ALG_ASYNC,
			.cra_ablkcipher = {
				.min_keysize = AES_MIN_KEY_SIZE,
				.max_keysize = AES_MAX_KEY_SIZE,
				.ivsize = AES_BLOCK_SIZE,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_AESU |
				     DESC_HDR_MODE0_AESU_CBC,
	},
2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720
	{	.type = CRYPTO_ALG_TYPE_ABLKCIPHER,
		.alg.crypto = {
			.cra_name = "ctr(aes)",
			.cra_driver_name = "ctr-aes-talitos",
			.cra_blocksize = AES_BLOCK_SIZE,
			.cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
				     CRYPTO_ALG_ASYNC,
			.cra_ablkcipher = {
				.min_keysize = AES_MIN_KEY_SIZE,
				.max_keysize = AES_MAX_KEY_SIZE,
				.ivsize = AES_BLOCK_SIZE,
			}
		},
2721
		.desc_hdr_template = DESC_HDR_TYPE_AESU_CTR_NONSNOOP |
2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774
				     DESC_HDR_SEL0_AESU |
				     DESC_HDR_MODE0_AESU_CTR,
	},
	{	.type = CRYPTO_ALG_TYPE_ABLKCIPHER,
		.alg.crypto = {
			.cra_name = "ecb(des)",
			.cra_driver_name = "ecb-des-talitos",
			.cra_blocksize = DES_BLOCK_SIZE,
			.cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
				     CRYPTO_ALG_ASYNC,
			.cra_ablkcipher = {
				.min_keysize = DES_KEY_SIZE,
				.max_keysize = DES_KEY_SIZE,
				.ivsize = DES_BLOCK_SIZE,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_DEU,
	},
	{	.type = CRYPTO_ALG_TYPE_ABLKCIPHER,
		.alg.crypto = {
			.cra_name = "cbc(des)",
			.cra_driver_name = "cbc-des-talitos",
			.cra_blocksize = DES_BLOCK_SIZE,
			.cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
				     CRYPTO_ALG_ASYNC,
			.cra_ablkcipher = {
				.min_keysize = DES_KEY_SIZE,
				.max_keysize = DES_KEY_SIZE,
				.ivsize = DES_BLOCK_SIZE,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_DEU |
				     DESC_HDR_MODE0_DEU_CBC,
	},
	{	.type = CRYPTO_ALG_TYPE_ABLKCIPHER,
		.alg.crypto = {
			.cra_name = "ecb(des3_ede)",
			.cra_driver_name = "ecb-3des-talitos",
			.cra_blocksize = DES3_EDE_BLOCK_SIZE,
			.cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
				     CRYPTO_ALG_ASYNC,
			.cra_ablkcipher = {
				.min_keysize = DES3_EDE_KEY_SIZE,
				.max_keysize = DES3_EDE_KEY_SIZE,
				.ivsize = DES3_EDE_BLOCK_SIZE,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_DEU |
				     DESC_HDR_MODE0_DEU_3DES,
	},
2775 2776
	{	.type = CRYPTO_ALG_TYPE_ABLKCIPHER,
		.alg.crypto = {
2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791
			.cra_name = "cbc(des3_ede)",
			.cra_driver_name = "cbc-3des-talitos",
			.cra_blocksize = DES3_EDE_BLOCK_SIZE,
			.cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
                                     CRYPTO_ALG_ASYNC,
			.cra_ablkcipher = {
				.min_keysize = DES3_EDE_KEY_SIZE,
				.max_keysize = DES3_EDE_KEY_SIZE,
				.ivsize = DES3_EDE_BLOCK_SIZE,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
			             DESC_HDR_SEL0_DEU |
		                     DESC_HDR_MODE0_DEU_CBC |
		                     DESC_HDR_MODE0_DEU_3DES,
2792 2793 2794 2795 2796
	},
	/* AHASH algorithms. */
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = MD5_DIGEST_SIZE,
2797
			.halg.statesize = sizeof(struct talitos_export_state),
2798 2799 2800
			.halg.base = {
				.cra_name = "md5",
				.cra_driver_name = "md5-talitos",
2801
				.cra_blocksize = MD5_HMAC_BLOCK_SIZE,
2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812
				.cra_flags = CRYPTO_ALG_TYPE_AHASH |
					     CRYPTO_ALG_ASYNC,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUA |
				     DESC_HDR_MODE0_MDEU_MD5,
	},
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA1_DIGEST_SIZE,
2813
			.halg.statesize = sizeof(struct talitos_export_state),
2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825
			.halg.base = {
				.cra_name = "sha1",
				.cra_driver_name = "sha1-talitos",
				.cra_blocksize = SHA1_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_TYPE_AHASH |
					     CRYPTO_ALG_ASYNC,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUA |
				     DESC_HDR_MODE0_MDEU_SHA1,
	},
2826 2827 2828
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA224_DIGEST_SIZE,
2829
			.halg.statesize = sizeof(struct talitos_export_state),
2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841
			.halg.base = {
				.cra_name = "sha224",
				.cra_driver_name = "sha224-talitos",
				.cra_blocksize = SHA224_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_TYPE_AHASH |
					     CRYPTO_ALG_ASYNC,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUA |
				     DESC_HDR_MODE0_MDEU_SHA224,
	},
2842 2843 2844
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA256_DIGEST_SIZE,
2845
			.halg.statesize = sizeof(struct talitos_export_state),
2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860
			.halg.base = {
				.cra_name = "sha256",
				.cra_driver_name = "sha256-talitos",
				.cra_blocksize = SHA256_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_TYPE_AHASH |
					     CRYPTO_ALG_ASYNC,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUA |
				     DESC_HDR_MODE0_MDEU_SHA256,
	},
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA384_DIGEST_SIZE,
2861
			.halg.statesize = sizeof(struct talitos_export_state),
2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876
			.halg.base = {
				.cra_name = "sha384",
				.cra_driver_name = "sha384-talitos",
				.cra_blocksize = SHA384_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_TYPE_AHASH |
					     CRYPTO_ALG_ASYNC,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUB |
				     DESC_HDR_MODE0_MDEUB_SHA384,
	},
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA512_DIGEST_SIZE,
2877
			.halg.statesize = sizeof(struct talitos_export_state),
2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889
			.halg.base = {
				.cra_name = "sha512",
				.cra_driver_name = "sha512-talitos",
				.cra_blocksize = SHA512_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_TYPE_AHASH |
					     CRYPTO_ALG_ASYNC,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUB |
				     DESC_HDR_MODE0_MDEUB_SHA512,
	},
L
Lee Nipper 已提交
2890 2891 2892
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = MD5_DIGEST_SIZE,
2893
			.halg.statesize = sizeof(struct talitos_export_state),
L
Lee Nipper 已提交
2894 2895 2896
			.halg.base = {
				.cra_name = "hmac(md5)",
				.cra_driver_name = "hmac-md5-talitos",
2897
				.cra_blocksize = MD5_HMAC_BLOCK_SIZE,
L
Lee Nipper 已提交
2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908
				.cra_flags = CRYPTO_ALG_TYPE_AHASH |
					     CRYPTO_ALG_ASYNC,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUA |
				     DESC_HDR_MODE0_MDEU_MD5,
	},
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA1_DIGEST_SIZE,
2909
			.halg.statesize = sizeof(struct talitos_export_state),
L
Lee Nipper 已提交
2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924
			.halg.base = {
				.cra_name = "hmac(sha1)",
				.cra_driver_name = "hmac-sha1-talitos",
				.cra_blocksize = SHA1_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_TYPE_AHASH |
					     CRYPTO_ALG_ASYNC,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUA |
				     DESC_HDR_MODE0_MDEU_SHA1,
	},
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA224_DIGEST_SIZE,
2925
			.halg.statesize = sizeof(struct talitos_export_state),
L
Lee Nipper 已提交
2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940
			.halg.base = {
				.cra_name = "hmac(sha224)",
				.cra_driver_name = "hmac-sha224-talitos",
				.cra_blocksize = SHA224_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_TYPE_AHASH |
					     CRYPTO_ALG_ASYNC,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUA |
				     DESC_HDR_MODE0_MDEU_SHA224,
	},
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA256_DIGEST_SIZE,
2941
			.halg.statesize = sizeof(struct talitos_export_state),
L
Lee Nipper 已提交
2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956
			.halg.base = {
				.cra_name = "hmac(sha256)",
				.cra_driver_name = "hmac-sha256-talitos",
				.cra_blocksize = SHA256_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_TYPE_AHASH |
					     CRYPTO_ALG_ASYNC,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUA |
				     DESC_HDR_MODE0_MDEU_SHA256,
	},
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA384_DIGEST_SIZE,
2957
			.halg.statesize = sizeof(struct talitos_export_state),
L
Lee Nipper 已提交
2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972
			.halg.base = {
				.cra_name = "hmac(sha384)",
				.cra_driver_name = "hmac-sha384-talitos",
				.cra_blocksize = SHA384_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_TYPE_AHASH |
					     CRYPTO_ALG_ASYNC,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUB |
				     DESC_HDR_MODE0_MDEUB_SHA384,
	},
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA512_DIGEST_SIZE,
2973
			.halg.statesize = sizeof(struct talitos_export_state),
L
Lee Nipper 已提交
2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985
			.halg.base = {
				.cra_name = "hmac(sha512)",
				.cra_driver_name = "hmac-sha512-talitos",
				.cra_blocksize = SHA512_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_TYPE_AHASH |
					     CRYPTO_ALG_ASYNC,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUB |
				     DESC_HDR_MODE0_MDEUB_SHA512,
	}
2986 2987 2988 2989 2990
};

struct talitos_crypto_alg {
	struct list_head entry;
	struct device *dev;
2991
	struct talitos_alg_template algt;
2992 2993
};

2994 2995
static int talitos_init_common(struct talitos_ctx *ctx,
			       struct talitos_crypto_alg *talitos_alg)
2996
{
2997
	struct talitos_private *priv;
2998 2999 3000

	/* update context with ptr to dev */
	ctx->dev = talitos_alg->dev;
3001

3002 3003 3004 3005 3006
	/* assign SEC channel to tfm in round-robin fashion */
	priv = dev_get_drvdata(ctx->dev);
	ctx->ch = atomic_inc_return(&priv->last_chan) &
		  (priv->num_channels - 1);

3007
	/* copy descriptor header template value */
3008
	ctx->desc_hdr_template = talitos_alg->algt.desc_hdr_template;
3009

3010 3011 3012
	/* select done notification */
	ctx->desc_hdr_template |= DESC_HDR_DONE_NOTIFY;

3013 3014 3015
	return 0;
}

3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032
static int talitos_cra_init(struct crypto_tfm *tfm)
{
	struct crypto_alg *alg = tfm->__crt_alg;
	struct talitos_crypto_alg *talitos_alg;
	struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);

	if ((alg->cra_flags & CRYPTO_ALG_TYPE_MASK) == CRYPTO_ALG_TYPE_AHASH)
		talitos_alg = container_of(__crypto_ahash_alg(alg),
					   struct talitos_crypto_alg,
					   algt.alg.hash);
	else
		talitos_alg = container_of(alg, struct talitos_crypto_alg,
					   algt.alg.crypto);

	return talitos_init_common(ctx, talitos_alg);
}

3033
static int talitos_cra_init_aead(struct crypto_aead *tfm)
3034
{
3035 3036 3037 3038 3039 3040 3041 3042
	struct aead_alg *alg = crypto_aead_alg(tfm);
	struct talitos_crypto_alg *talitos_alg;
	struct talitos_ctx *ctx = crypto_aead_ctx(tfm);

	talitos_alg = container_of(alg, struct talitos_crypto_alg,
				   algt.alg.aead);

	return talitos_init_common(ctx, talitos_alg);
3043 3044
}

3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057
static int talitos_cra_init_ahash(struct crypto_tfm *tfm)
{
	struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);

	talitos_cra_init(tfm);

	ctx->keylen = 0;
	crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
				 sizeof(struct talitos_ahash_req_ctx));

	return 0;
}

3058 3059 3060 3061 3062 3063 3064 3065 3066
static void talitos_cra_exit(struct crypto_tfm *tfm)
{
	struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
	struct device *dev = ctx->dev;

	if (ctx->keylen)
		dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);
}

3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082
static void talitos_cra_exit_ahash(struct crypto_tfm *tfm)
{
	struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
	struct device *dev = ctx->dev;
	unsigned int size;

	talitos_cra_exit(tfm);

	size = (crypto_ahash_digestsize(__crypto_ahash_cast(tfm)) <=
		SHA256_DIGEST_SIZE)
	       ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
	       : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;

	if (ctx->dma_hw_context)
		dma_unmap_single(dev, ctx->dma_hw_context, size,
				 DMA_BIDIRECTIONAL);
3083
	if (ctx->dma_buf)
3084
		dma_unmap_single(dev, ctx->dma_buf, HASH_MAX_BLOCK_SIZE * 2,
3085
				 DMA_TO_DEVICE);
3086 3087
}

3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107
/*
 * given the alg's descriptor header template, determine whether descriptor
 * type and primary/secondary execution units required match the hw
 * capabilities description provided in the device tree node.
 */
static int hw_supports(struct device *dev, __be32 desc_hdr_template)
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	int ret;

	ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
	      (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);

	if (SECONDARY_EU(desc_hdr_template))
		ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
		              & priv->exec_units);

	return ret;
}

3108
static int talitos_remove(struct platform_device *ofdev)
3109 3110 3111 3112 3113 3114 3115
{
	struct device *dev = &ofdev->dev;
	struct talitos_private *priv = dev_get_drvdata(dev);
	struct talitos_crypto_alg *t_alg, *n;
	int i;

	list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
3116 3117 3118
		switch (t_alg->algt.type) {
		case CRYPTO_ALG_TYPE_ABLKCIPHER:
			break;
3119 3120
		case CRYPTO_ALG_TYPE_AEAD:
			crypto_unregister_aead(&t_alg->algt.alg.aead);
3121 3122 3123 3124
		case CRYPTO_ALG_TYPE_AHASH:
			crypto_unregister_ahash(&t_alg->algt.alg.hash);
			break;
		}
3125 3126 3127 3128 3129 3130
		list_del(&t_alg->entry);
	}

	if (hw_supports(dev, DESC_HDR_SEL0_RNG))
		talitos_unregister_rng(dev);

3131
	for (i = 0; i < 2; i++)
3132
		if (priv->irq[i]) {
3133 3134 3135
			free_irq(priv->irq[i], dev);
			irq_dispose_mapping(priv->irq[i]);
		}
3136

3137
	tasklet_kill(&priv->done_task[0]);
3138
	if (priv->irq[1])
3139
		tasklet_kill(&priv->done_task[1]);
3140 3141 3142 3143 3144 3145 3146 3147

	return 0;
}

static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
						    struct talitos_alg_template
						           *template)
{
3148
	struct talitos_private *priv = dev_get_drvdata(dev);
3149 3150 3151
	struct talitos_crypto_alg *t_alg;
	struct crypto_alg *alg;

3152 3153
	t_alg = devm_kzalloc(dev, sizeof(struct talitos_crypto_alg),
			     GFP_KERNEL);
3154 3155 3156
	if (!t_alg)
		return ERR_PTR(-ENOMEM);

3157 3158 3159 3160
	t_alg->algt = *template;

	switch (t_alg->algt.type) {
	case CRYPTO_ALG_TYPE_ABLKCIPHER:
3161 3162
		alg = &t_alg->algt.alg.crypto;
		alg->cra_init = talitos_cra_init;
3163
		alg->cra_exit = talitos_cra_exit;
3164
		alg->cra_type = &crypto_ablkcipher_type;
3165 3166 3167 3168
		alg->cra_ablkcipher.setkey = ablkcipher_setkey;
		alg->cra_ablkcipher.encrypt = ablkcipher_encrypt;
		alg->cra_ablkcipher.decrypt = ablkcipher_decrypt;
		alg->cra_ablkcipher.geniv = "eseqiv";
3169
		break;
3170
	case CRYPTO_ALG_TYPE_AEAD:
3171
		alg = &t_alg->algt.alg.aead.base;
3172
		alg->cra_exit = talitos_cra_exit;
3173 3174 3175 3176
		t_alg->algt.alg.aead.init = talitos_cra_init_aead;
		t_alg->algt.alg.aead.setkey = aead_setkey;
		t_alg->algt.alg.aead.encrypt = aead_encrypt;
		t_alg->algt.alg.aead.decrypt = aead_decrypt;
3177 3178
		if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
		    !strncmp(alg->cra_name, "authenc(hmac(sha224)", 20)) {
3179
			devm_kfree(dev, t_alg);
3180 3181
			return ERR_PTR(-ENOTSUPP);
		}
3182 3183 3184
		break;
	case CRYPTO_ALG_TYPE_AHASH:
		alg = &t_alg->algt.alg.hash.halg.base;
3185
		alg->cra_init = talitos_cra_init_ahash;
3186
		alg->cra_exit = talitos_cra_exit_ahash;
3187
		alg->cra_type = &crypto_ahash_type;
3188 3189 3190 3191 3192
		t_alg->algt.alg.hash.init = ahash_init;
		t_alg->algt.alg.hash.update = ahash_update;
		t_alg->algt.alg.hash.final = ahash_final;
		t_alg->algt.alg.hash.finup = ahash_finup;
		t_alg->algt.alg.hash.digest = ahash_digest;
3193 3194
		if (!strncmp(alg->cra_name, "hmac", 4))
			t_alg->algt.alg.hash.setkey = ahash_setkey;
3195 3196
		t_alg->algt.alg.hash.import = ahash_import;
		t_alg->algt.alg.hash.export = ahash_export;
3197

L
Lee Nipper 已提交
3198
		if (!(priv->features & TALITOS_FTR_HMAC_OK) &&
K
Kim Phillips 已提交
3199
		    !strncmp(alg->cra_name, "hmac", 4)) {
3200
			devm_kfree(dev, t_alg);
L
Lee Nipper 已提交
3201
			return ERR_PTR(-ENOTSUPP);
K
Kim Phillips 已提交
3202
		}
3203
		if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
L
Lee Nipper 已提交
3204 3205
		    (!strcmp(alg->cra_name, "sha224") ||
		     !strcmp(alg->cra_name, "hmac(sha224)"))) {
3206 3207 3208 3209 3210 3211
			t_alg->algt.alg.hash.init = ahash_init_sha224_swinit;
			t_alg->algt.desc_hdr_template =
					DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
					DESC_HDR_SEL0_MDEUA |
					DESC_HDR_MODE0_MDEU_SHA256;
		}
3212
		break;
3213 3214
	default:
		dev_err(dev, "unknown algorithm type %d\n", t_alg->algt.type);
3215
		devm_kfree(dev, t_alg);
3216
		return ERR_PTR(-EINVAL);
3217
	}
3218 3219

	alg->cra_module = THIS_MODULE;
3220 3221 3222 3223
	if (t_alg->algt.priority)
		alg->cra_priority = t_alg->algt.priority;
	else
		alg->cra_priority = TALITOS_CRA_PRIORITY;
3224 3225
	alg->cra_alignmask = 0;
	alg->cra_ctxsize = sizeof(struct talitos_ctx);
3226
	alg->cra_flags |= CRYPTO_ALG_KERN_DRIVER_ONLY;
3227 3228 3229 3230 3231 3232

	t_alg->dev = dev;

	return t_alg;
}

3233 3234 3235 3236 3237 3238
static int talitos_probe_irq(struct platform_device *ofdev)
{
	struct device *dev = &ofdev->dev;
	struct device_node *np = ofdev->dev.of_node;
	struct talitos_private *priv = dev_get_drvdata(dev);
	int err;
3239
	bool is_sec1 = has_ftr_sec1(priv);
3240 3241

	priv->irq[0] = irq_of_parse_and_map(np, 0);
3242
	if (!priv->irq[0]) {
3243 3244 3245
		dev_err(dev, "failed to map irq\n");
		return -EINVAL;
	}
3246 3247 3248 3249 3250
	if (is_sec1) {
		err = request_irq(priv->irq[0], talitos1_interrupt_4ch, 0,
				  dev_driver_string(dev), dev);
		goto primary_out;
	}
3251 3252 3253 3254

	priv->irq[1] = irq_of_parse_and_map(np, 1);

	/* get the primary irq line */
3255
	if (!priv->irq[1]) {
3256
		err = request_irq(priv->irq[0], talitos2_interrupt_4ch, 0,
3257 3258 3259 3260
				  dev_driver_string(dev), dev);
		goto primary_out;
	}

3261
	err = request_irq(priv->irq[0], talitos2_interrupt_ch0_2, 0,
3262 3263 3264 3265 3266
			  dev_driver_string(dev), dev);
	if (err)
		goto primary_out;

	/* get the secondary irq line */
3267
	err = request_irq(priv->irq[1], talitos2_interrupt_ch1_3, 0,
3268 3269 3270 3271
			  dev_driver_string(dev), dev);
	if (err) {
		dev_err(dev, "failed to request secondary irq\n");
		irq_dispose_mapping(priv->irq[1]);
3272
		priv->irq[1] = 0;
3273 3274 3275 3276 3277 3278 3279 3280
	}

	return err;

primary_out:
	if (err) {
		dev_err(dev, "failed to request primary irq\n");
		irq_dispose_mapping(priv->irq[0]);
3281
		priv->irq[0] = 0;
3282 3283 3284 3285 3286
	}

	return err;
}

3287
static int talitos_probe(struct platform_device *ofdev)
3288 3289
{
	struct device *dev = &ofdev->dev;
3290
	struct device_node *np = ofdev->dev.of_node;
3291 3292
	struct talitos_private *priv;
	int i, err;
3293
	int stride;
3294
	struct resource *res;
3295

3296
	priv = devm_kzalloc(dev, sizeof(struct talitos_private), GFP_KERNEL);
3297 3298 3299
	if (!priv)
		return -ENOMEM;

3300 3301
	INIT_LIST_HEAD(&priv->alg_list);

3302 3303 3304 3305
	dev_set_drvdata(dev, priv);

	priv->ofdev = ofdev;

3306 3307
	spin_lock_init(&priv->reg_lock);

3308 3309 3310 3311
	res = platform_get_resource(ofdev, IORESOURCE_MEM, 0);
	if (!res)
		return -ENXIO;
	priv->reg = devm_ioremap(dev, res->start, resource_size(res));
3312 3313 3314 3315 3316 3317 3318
	if (!priv->reg) {
		dev_err(dev, "failed to of_iomap\n");
		err = -ENOMEM;
		goto err_out;
	}

	/* get SEC version capabilities from device tree */
3319 3320 3321 3322 3323
	of_property_read_u32(np, "fsl,num-channels", &priv->num_channels);
	of_property_read_u32(np, "fsl,channel-fifo-len", &priv->chfifo_len);
	of_property_read_u32(np, "fsl,exec-units-mask", &priv->exec_units);
	of_property_read_u32(np, "fsl,descriptor-types-mask",
			     &priv->desc_types);
3324 3325 3326 3327 3328 3329 3330 3331

	if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
	    !priv->exec_units || !priv->desc_types) {
		dev_err(dev, "invalid property data in device tree node\n");
		err = -EINVAL;
		goto err_out;
	}

3332 3333 3334
	if (of_device_is_compatible(np, "fsl,sec3.0"))
		priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;

3335
	if (of_device_is_compatible(np, "fsl,sec2.1"))
3336
		priv->features |= TALITOS_FTR_HW_AUTH_CHECK |
L
Lee Nipper 已提交
3337 3338
				  TALITOS_FTR_SHA224_HWINIT |
				  TALITOS_FTR_HMAC_OK;
3339

3340 3341 3342
	if (of_device_is_compatible(np, "fsl,sec1.0"))
		priv->features |= TALITOS_FTR_SEC1;

3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367
	if (of_device_is_compatible(np, "fsl,sec1.2")) {
		priv->reg_deu = priv->reg + TALITOS12_DEU;
		priv->reg_aesu = priv->reg + TALITOS12_AESU;
		priv->reg_mdeu = priv->reg + TALITOS12_MDEU;
		stride = TALITOS1_CH_STRIDE;
	} else if (of_device_is_compatible(np, "fsl,sec1.0")) {
		priv->reg_deu = priv->reg + TALITOS10_DEU;
		priv->reg_aesu = priv->reg + TALITOS10_AESU;
		priv->reg_mdeu = priv->reg + TALITOS10_MDEU;
		priv->reg_afeu = priv->reg + TALITOS10_AFEU;
		priv->reg_rngu = priv->reg + TALITOS10_RNGU;
		priv->reg_pkeu = priv->reg + TALITOS10_PKEU;
		stride = TALITOS1_CH_STRIDE;
	} else {
		priv->reg_deu = priv->reg + TALITOS2_DEU;
		priv->reg_aesu = priv->reg + TALITOS2_AESU;
		priv->reg_mdeu = priv->reg + TALITOS2_MDEU;
		priv->reg_afeu = priv->reg + TALITOS2_AFEU;
		priv->reg_rngu = priv->reg + TALITOS2_RNGU;
		priv->reg_pkeu = priv->reg + TALITOS2_PKEU;
		priv->reg_keu = priv->reg + TALITOS2_KEU;
		priv->reg_crcu = priv->reg + TALITOS2_CRCU;
		stride = TALITOS2_CH_STRIDE;
	}

3368 3369 3370 3371 3372
	err = talitos_probe_irq(ofdev);
	if (err)
		goto err_out;

	if (of_device_is_compatible(np, "fsl,sec1.0")) {
3373 3374
		if (priv->num_channels == 1)
			tasklet_init(&priv->done_task[0], talitos1_done_ch0,
3375
				     (unsigned long)dev);
3376 3377 3378 3379 3380
		else
			tasklet_init(&priv->done_task[0], talitos1_done_4ch,
				     (unsigned long)dev);
	} else {
		if (priv->irq[1]) {
3381 3382 3383 3384
			tasklet_init(&priv->done_task[0], talitos2_done_ch0_2,
				     (unsigned long)dev);
			tasklet_init(&priv->done_task[1], talitos2_done_ch1_3,
				     (unsigned long)dev);
3385 3386 3387 3388 3389 3390
		} else if (priv->num_channels == 1) {
			tasklet_init(&priv->done_task[0], talitos2_done_ch0,
				     (unsigned long)dev);
		} else {
			tasklet_init(&priv->done_task[0], talitos2_done_4ch,
				     (unsigned long)dev);
3391 3392 3393
		}
	}

3394 3395
	priv->chan = devm_kzalloc(dev, sizeof(struct talitos_channel) *
				       priv->num_channels, GFP_KERNEL);
3396 3397
	if (!priv->chan) {
		dev_err(dev, "failed to allocate channel management space\n");
3398 3399 3400 3401
		err = -ENOMEM;
		goto err_out;
	}

3402 3403
	priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);

3404
	for (i = 0; i < priv->num_channels; i++) {
3405
		priv->chan[i].reg = priv->reg + stride * (i + 1);
3406
		if (!priv->irq[1] || !(i & 1))
3407
			priv->chan[i].reg += TALITOS_CH_BASE_OFFSET;
3408

3409 3410
		spin_lock_init(&priv->chan[i].head_lock);
		spin_lock_init(&priv->chan[i].tail_lock);
3411

3412 3413 3414
		priv->chan[i].fifo = devm_kzalloc(dev,
						sizeof(struct talitos_request) *
						priv->fifo_len, GFP_KERNEL);
3415
		if (!priv->chan[i].fifo) {
3416 3417 3418 3419 3420
			dev_err(dev, "failed to allocate request fifo %d\n", i);
			err = -ENOMEM;
			goto err_out;
		}

3421 3422
		atomic_set(&priv->chan[i].submit_count,
			   -(priv->chfifo_len - 1));
3423
	}
3424

3425 3426
	dma_set_mask(dev, DMA_BIT_MASK(36));

3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447
	/* reset and initialize the h/w */
	err = init_device(dev);
	if (err) {
		dev_err(dev, "failed to initialize device\n");
		goto err_out;
	}

	/* register the RNG, if available */
	if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
		err = talitos_register_rng(dev);
		if (err) {
			dev_err(dev, "failed to register hwrng: %d\n", err);
			goto err_out;
		} else
			dev_info(dev, "hwrng\n");
	}

	/* register crypto algorithms the device supports */
	for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
		if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
			struct talitos_crypto_alg *t_alg;
3448
			struct crypto_alg *alg = NULL;
3449 3450 3451 3452

			t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
			if (IS_ERR(t_alg)) {
				err = PTR_ERR(t_alg);
K
Kim Phillips 已提交
3453
				if (err == -ENOTSUPP)
L
Lee Nipper 已提交
3454
					continue;
3455 3456 3457
				goto err_out;
			}

3458 3459 3460 3461
			switch (t_alg->algt.type) {
			case CRYPTO_ALG_TYPE_ABLKCIPHER:
				err = crypto_register_alg(
						&t_alg->algt.alg.crypto);
3462
				alg = &t_alg->algt.alg.crypto;
3463
				break;
3464 3465 3466 3467 3468 3469 3470

			case CRYPTO_ALG_TYPE_AEAD:
				err = crypto_register_aead(
					&t_alg->algt.alg.aead);
				alg = &t_alg->algt.alg.aead.base;
				break;

3471 3472 3473
			case CRYPTO_ALG_TYPE_AHASH:
				err = crypto_register_ahash(
						&t_alg->algt.alg.hash);
3474
				alg = &t_alg->algt.alg.hash.halg.base;
3475 3476
				break;
			}
3477 3478
			if (err) {
				dev_err(dev, "%s alg registration failed\n",
3479
					alg->cra_driver_name);
3480
				devm_kfree(dev, t_alg);
3481
			} else
3482 3483 3484
				list_add_tail(&t_alg->entry, &priv->alg_list);
		}
	}
3485 3486 3487
	if (!list_empty(&priv->alg_list))
		dev_info(dev, "%s algorithms registered in /proc/crypto\n",
			 (char *)of_get_property(np, "compatible", NULL));
3488 3489 3490 3491 3492 3493 3494 3495 3496

	return 0;

err_out:
	talitos_remove(ofdev);

	return err;
}

3497
static const struct of_device_id talitos_match[] = {
3498 3499 3500 3501 3502 3503
#ifdef CONFIG_CRYPTO_DEV_TALITOS1
	{
		.compatible = "fsl,sec1.0",
	},
#endif
#ifdef CONFIG_CRYPTO_DEV_TALITOS2
3504 3505 3506
	{
		.compatible = "fsl,sec2.0",
	},
3507
#endif
3508 3509 3510 3511
	{},
};
MODULE_DEVICE_TABLE(of, talitos_match);

3512
static struct platform_driver talitos_driver = {
3513 3514 3515 3516
	.driver = {
		.name = "talitos",
		.of_match_table = talitos_match,
	},
3517
	.probe = talitos_probe,
A
Al Viro 已提交
3518
	.remove = talitos_remove,
3519 3520
};

3521
module_platform_driver(talitos_driver);
3522 3523 3524 3525

MODULE_LICENSE("GPL");
MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");