talitos.c 99.3 KB
Newer Older
1 2 3
/*
 * talitos - Freescale Integrated Security Engine (SEC) device driver
 *
4
 * Copyright (c) 2008-2011 Freescale Semiconductor, Inc.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34
 *
 * Scatterlist Crypto API glue code copied from files with the following:
 * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
 *
 * Crypto algorithm registration code copied from hifn driver:
 * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
 * All rights reserved.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/mod_devicetable.h>
#include <linux/device.h>
#include <linux/interrupt.h>
#include <linux/crypto.h>
#include <linux/hw_random.h>
35 36
#include <linux/of_address.h>
#include <linux/of_irq.h>
37 38 39 40 41
#include <linux/of_platform.h>
#include <linux/dma-mapping.h>
#include <linux/io.h>
#include <linux/spinlock.h>
#include <linux/rtnetlink.h>
42
#include <linux/slab.h>
43 44 45

#include <crypto/algapi.h>
#include <crypto/aes.h>
46
#include <crypto/des.h>
47
#include <crypto/sha.h>
48
#include <crypto/md5.h>
49
#include <crypto/internal/aead.h>
50
#include <crypto/authenc.h>
51
#include <crypto/skcipher.h>
52 53
#include <crypto/hash.h>
#include <crypto/internal/hash.h>
54
#include <crypto/scatterwalk.h>
55 56 57

#include "talitos.h"

58
static void to_talitos_ptr(struct talitos_ptr *ptr, dma_addr_t dma_addr,
59
			   unsigned int len, bool is_sec1)
60
{
61
	ptr->ptr = cpu_to_be32(lower_32_bits(dma_addr));
62 63 64 65
	if (is_sec1) {
		ptr->len1 = cpu_to_be16(len);
	} else {
		ptr->len = cpu_to_be16(len);
66
		ptr->eptr = upper_32_bits(dma_addr);
67
	}
68 69
}

70 71 72 73
static void copy_talitos_ptr(struct talitos_ptr *dst_ptr,
			     struct talitos_ptr *src_ptr, bool is_sec1)
{
	dst_ptr->ptr = src_ptr->ptr;
74
	if (is_sec1) {
75
		dst_ptr->len1 = src_ptr->len1;
76
	} else {
77 78
		dst_ptr->len = src_ptr->len;
		dst_ptr->eptr = src_ptr->eptr;
79
	}
80 81
}

82 83
static unsigned short from_talitos_ptr_len(struct talitos_ptr *ptr,
					   bool is_sec1)
84
{
85 86 87 88
	if (is_sec1)
		return be16_to_cpu(ptr->len1);
	else
		return be16_to_cpu(ptr->len);
89 90
}

91 92
static void to_talitos_ptr_ext_set(struct talitos_ptr *ptr, u8 val,
				   bool is_sec1)
93
{
94
	if (!is_sec1)
95 96 97 98 99 100 101
		ptr->j_extent = val;
}

static void to_talitos_ptr_ext_or(struct talitos_ptr *ptr, u8 val, bool is_sec1)
{
	if (!is_sec1)
		ptr->j_extent |= val;
102 103
}

104 105 106 107
/*
 * map virtual single (contiguous) pointer to h/w descriptor pointer
 */
static void map_single_talitos_ptr(struct device *dev,
108
				   struct talitos_ptr *ptr,
109
				   unsigned int len, void *data,
110 111
				   enum dma_data_direction dir)
{
112
	dma_addr_t dma_addr = dma_map_single(dev, data, len, dir);
113 114
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
115

116
	to_talitos_ptr(ptr, dma_addr, len, is_sec1);
117 118 119 120 121 122
}

/*
 * unmap bus single (contiguous) h/w descriptor pointer
 */
static void unmap_single_talitos_ptr(struct device *dev,
123
				     struct talitos_ptr *ptr,
124 125
				     enum dma_data_direction dir)
{
126 127 128
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);

129
	dma_unmap_single(dev, be32_to_cpu(ptr->ptr),
130
			 from_talitos_ptr_len(ptr, is_sec1), dir);
131 132 133 134 135 136
}

static int reset_channel(struct device *dev, int ch)
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	unsigned int timeout = TALITOS_TIMEOUT;
137
	bool is_sec1 = has_ftr_sec1(priv);
138

139 140 141
	if (is_sec1) {
		setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
			  TALITOS1_CCCR_LO_RESET);
142

143 144 145 146 147 148 149 150 151 152 153
		while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR_LO) &
			TALITOS1_CCCR_LO_RESET) && --timeout)
			cpu_relax();
	} else {
		setbits32(priv->chan[ch].reg + TALITOS_CCCR,
			  TALITOS2_CCCR_RESET);

		while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
			TALITOS2_CCCR_RESET) && --timeout)
			cpu_relax();
	}
154 155 156 157 158 159

	if (timeout == 0) {
		dev_err(dev, "failed to reset channel %d\n", ch);
		return -EIO;
	}

160
	/* set 36-bit addressing, done writeback enable and done IRQ enable */
161
	setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, TALITOS_CCCR_LO_EAE |
162
		  TALITOS_CCCR_LO_CDWE | TALITOS_CCCR_LO_CDIE);
163 164 165 166
	/* enable chaining descriptors */
	if (is_sec1)
		setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
			  TALITOS_CCCR_LO_NE);
167

168 169
	/* and ICCR writeback, if available */
	if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
170
		setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
171 172
		          TALITOS_CCCR_LO_IWSE);

173 174 175 176 177 178 179
	return 0;
}

static int reset_device(struct device *dev)
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	unsigned int timeout = TALITOS_TIMEOUT;
180 181
	bool is_sec1 = has_ftr_sec1(priv);
	u32 mcr = is_sec1 ? TALITOS1_MCR_SWR : TALITOS2_MCR_SWR;
182

183
	setbits32(priv->reg + TALITOS_MCR, mcr);
184

185
	while ((in_be32(priv->reg + TALITOS_MCR) & mcr)
186 187 188
	       && --timeout)
		cpu_relax();

189
	if (priv->irq[1]) {
190 191 192 193
		mcr = TALITOS_MCR_RCA1 | TALITOS_MCR_RCA3;
		setbits32(priv->reg + TALITOS_MCR, mcr);
	}

194 195 196 197 198 199 200 201 202 203 204 205 206 207 208
	if (timeout == 0) {
		dev_err(dev, "failed to reset device\n");
		return -EIO;
	}

	return 0;
}

/*
 * Reset and initialize the device
 */
static int init_device(struct device *dev)
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	int ch, err;
209
	bool is_sec1 = has_ftr_sec1(priv);
210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232

	/*
	 * Master reset
	 * errata documentation: warning: certain SEC interrupts
	 * are not fully cleared by writing the MCR:SWR bit,
	 * set bit twice to completely reset
	 */
	err = reset_device(dev);
	if (err)
		return err;

	err = reset_device(dev);
	if (err)
		return err;

	/* reset channels */
	for (ch = 0; ch < priv->num_channels; ch++) {
		err = reset_channel(dev, ch);
		if (err)
			return err;
	}

	/* enable channel done and error interrupts */
233 234 235 236 237 238 239 240 241
	if (is_sec1) {
		clrbits32(priv->reg + TALITOS_IMR, TALITOS1_IMR_INIT);
		clrbits32(priv->reg + TALITOS_IMR_LO, TALITOS1_IMR_LO_INIT);
		/* disable parity error check in DEU (erroneous? test vect.) */
		setbits32(priv->reg_deu + TALITOS_EUICR, TALITOS1_DEUICR_KPE);
	} else {
		setbits32(priv->reg + TALITOS_IMR, TALITOS2_IMR_INIT);
		setbits32(priv->reg + TALITOS_IMR_LO, TALITOS2_IMR_LO_INIT);
	}
242

243 244
	/* disable integrity check error interrupts (use writeback instead) */
	if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
245
		setbits32(priv->reg_mdeu + TALITOS_EUICR_LO,
246 247
		          TALITOS_MDEUICR_LO_ICE);

248 249 250 251 252 253
	return 0;
}

/**
 * talitos_submit - submits a descriptor to the device for processing
 * @dev:	the SEC device to be used
254
 * @ch:		the SEC device channel to be used
255 256 257 258 259 260 261 262
 * @desc:	the descriptor to be processed by the device
 * @callback:	whom to call when processing is complete
 * @context:	a handle for use by caller (optional)
 *
 * desc must contain valid dma-mapped (bus physical) address pointers.
 * callback must check err and feedback in descriptor header
 * for device processing status.
 */
263 264 265 266 267
int talitos_submit(struct device *dev, int ch, struct talitos_desc *desc,
		   void (*callback)(struct device *dev,
				    struct talitos_desc *desc,
				    void *context, int error),
		   void *context)
268 269 270
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	struct talitos_request *request;
271
	unsigned long flags;
272
	int head;
273
	bool is_sec1 = has_ftr_sec1(priv);
274

275
	spin_lock_irqsave(&priv->chan[ch].head_lock, flags);
276

277
	if (!atomic_inc_not_zero(&priv->chan[ch].submit_count)) {
278
		/* h/w fifo is full */
279
		spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
280 281 282
		return -EAGAIN;
	}

283 284
	head = priv->chan[ch].head;
	request = &priv->chan[ch].fifo[head];
285

286
	/* map descriptor and save caller data */
287 288 289 290 291 292 293 294 295 296
	if (is_sec1) {
		desc->hdr1 = desc->hdr;
		request->dma_desc = dma_map_single(dev, &desc->hdr1,
						   TALITOS_DESC_SIZE,
						   DMA_BIDIRECTIONAL);
	} else {
		request->dma_desc = dma_map_single(dev, desc,
						   TALITOS_DESC_SIZE,
						   DMA_BIDIRECTIONAL);
	}
297 298 299 300
	request->callback = callback;
	request->context = context;

	/* increment fifo head */
301
	priv->chan[ch].head = (priv->chan[ch].head + 1) & (priv->fifo_len - 1);
302 303 304 305 306 307

	smp_wmb();
	request->desc = desc;

	/* GO! */
	wmb();
308 309 310
	out_be32(priv->chan[ch].reg + TALITOS_FF,
		 upper_32_bits(request->dma_desc));
	out_be32(priv->chan[ch].reg + TALITOS_FF_LO,
311
		 lower_32_bits(request->dma_desc));
312

313
	spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
314 315 316

	return -EINPROGRESS;
}
317
EXPORT_SYMBOL(talitos_submit);
318 319 320 321 322 323 324 325 326 327

/*
 * process what was done, notify callback of error if not
 */
static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	struct talitos_request *request, saved_req;
	unsigned long flags;
	int tail, status;
328
	bool is_sec1 = has_ftr_sec1(priv);
329

330
	spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
331

332 333
	tail = priv->chan[ch].tail;
	while (priv->chan[ch].fifo[tail].desc) {
334 335
		__be32 hdr;

336
		request = &priv->chan[ch].fifo[tail];
337 338 339

		/* descriptors with their done bits set don't get the error */
		rmb();
340 341 342 343 344 345
		if (!is_sec1)
			hdr = request->desc->hdr;
		else if (request->desc->next_desc)
			hdr = (request->desc + 1)->hdr1;
		else
			hdr = request->desc->hdr1;
346 347

		if ((hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
348
			status = 0;
349
		else
350 351 352 353 354 355
			if (!error)
				break;
			else
				status = error;

		dma_unmap_single(dev, request->dma_desc,
356
				 TALITOS_DESC_SIZE,
357
				 DMA_BIDIRECTIONAL);
358 359 360 361 362 363 364 365 366 367 368

		/* copy entries so we can call callback outside lock */
		saved_req.desc = request->desc;
		saved_req.callback = request->callback;
		saved_req.context = request->context;

		/* release request entry in fifo */
		smp_wmb();
		request->desc = NULL;

		/* increment fifo tail */
369
		priv->chan[ch].tail = (tail + 1) & (priv->fifo_len - 1);
370

371
		spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
372

373
		atomic_dec(&priv->chan[ch].submit_count);
374

375 376 377 378 379
		saved_req.callback(dev, saved_req.desc, saved_req.context,
				   status);
		/* channel may resume processing in single desc error case */
		if (error && !reset_ch && status == error)
			return;
380 381
		spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
		tail = priv->chan[ch].tail;
382 383
	}

384
	spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
385 386 387 388 389
}

/*
 * process completed requests for channels that have done status
 */
390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414
#define DEF_TALITOS1_DONE(name, ch_done_mask)				\
static void talitos1_done_##name(unsigned long data)			\
{									\
	struct device *dev = (struct device *)data;			\
	struct talitos_private *priv = dev_get_drvdata(dev);		\
	unsigned long flags;						\
									\
	if (ch_done_mask & 0x10000000)					\
		flush_channel(dev, 0, 0, 0);			\
	if (ch_done_mask & 0x40000000)					\
		flush_channel(dev, 1, 0, 0);			\
	if (ch_done_mask & 0x00010000)					\
		flush_channel(dev, 2, 0, 0);			\
	if (ch_done_mask & 0x00040000)					\
		flush_channel(dev, 3, 0, 0);			\
									\
	/* At this point, all completed channels have been processed */	\
	/* Unmask done interrupts for channels completed later on. */	\
	spin_lock_irqsave(&priv->reg_lock, flags);			\
	clrbits32(priv->reg + TALITOS_IMR, ch_done_mask);		\
	clrbits32(priv->reg + TALITOS_IMR_LO, TALITOS1_IMR_LO_INIT);	\
	spin_unlock_irqrestore(&priv->reg_lock, flags);			\
}

DEF_TALITOS1_DONE(4ch, TALITOS1_ISR_4CHDONE)
415
DEF_TALITOS1_DONE(ch0, TALITOS1_ISR_CH_0_DONE)
416 417 418

#define DEF_TALITOS2_DONE(name, ch_done_mask)				\
static void talitos2_done_##name(unsigned long data)			\
419 420 421
{									\
	struct device *dev = (struct device *)data;			\
	struct talitos_private *priv = dev_get_drvdata(dev);		\
422
	unsigned long flags;						\
423 424 425 426 427 428 429 430 431 432 433 434
									\
	if (ch_done_mask & 1)						\
		flush_channel(dev, 0, 0, 0);				\
	if (ch_done_mask & (1 << 2))					\
		flush_channel(dev, 1, 0, 0);				\
	if (ch_done_mask & (1 << 4))					\
		flush_channel(dev, 2, 0, 0);				\
	if (ch_done_mask & (1 << 6))					\
		flush_channel(dev, 3, 0, 0);				\
									\
	/* At this point, all completed channels have been processed */	\
	/* Unmask done interrupts for channels completed later on. */	\
435
	spin_lock_irqsave(&priv->reg_lock, flags);			\
436
	setbits32(priv->reg + TALITOS_IMR, ch_done_mask);		\
437
	setbits32(priv->reg + TALITOS_IMR_LO, TALITOS2_IMR_LO_INIT);	\
438
	spin_unlock_irqrestore(&priv->reg_lock, flags);			\
439
}
440 441

DEF_TALITOS2_DONE(4ch, TALITOS2_ISR_4CHDONE)
442
DEF_TALITOS2_DONE(ch0, TALITOS2_ISR_CH_0_DONE)
443 444
DEF_TALITOS2_DONE(ch0_2, TALITOS2_ISR_CH_0_2_DONE)
DEF_TALITOS2_DONE(ch1_3, TALITOS2_ISR_CH_1_3_DONE)
445 446 447 448

/*
 * locate current (offending) descriptor
 */
449
static u32 current_desc_hdr(struct device *dev, int ch)
450 451
{
	struct talitos_private *priv = dev_get_drvdata(dev);
452
	int tail, iter;
453 454
	dma_addr_t cur_desc;

455 456
	cur_desc = ((u64)in_be32(priv->chan[ch].reg + TALITOS_CDPR)) << 32;
	cur_desc |= in_be32(priv->chan[ch].reg + TALITOS_CDPR_LO);
457

458 459 460 461 462 463 464 465
	if (!cur_desc) {
		dev_err(dev, "CDPR is NULL, giving up search for offending descriptor\n");
		return 0;
	}

	tail = priv->chan[ch].tail;

	iter = tail;
466 467
	while (priv->chan[ch].fifo[iter].dma_desc != cur_desc &&
	       priv->chan[ch].fifo[iter].desc->next_desc != cur_desc) {
468 469
		iter = (iter + 1) & (priv->fifo_len - 1);
		if (iter == tail) {
470
			dev_err(dev, "couldn't locate current descriptor\n");
471
			return 0;
472 473 474
		}
	}

475 476 477
	if (priv->chan[ch].fifo[iter].desc->next_desc == cur_desc)
		return (priv->chan[ch].fifo[iter].desc + 1)->hdr;

478
	return priv->chan[ch].fifo[iter].desc->hdr;
479 480 481 482 483
}

/*
 * user diagnostics; report root cause of error based on execution unit status
 */
484
static void report_eu_error(struct device *dev, int ch, u32 desc_hdr)
485 486 487 488
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	int i;

489
	if (!desc_hdr)
490
		desc_hdr = in_be32(priv->chan[ch].reg + TALITOS_DESCBUF);
491 492

	switch (desc_hdr & DESC_HDR_SEL0_MASK) {
493 494
	case DESC_HDR_SEL0_AFEU:
		dev_err(dev, "AFEUISR 0x%08x_%08x\n",
495 496
			in_be32(priv->reg_afeu + TALITOS_EUISR),
			in_be32(priv->reg_afeu + TALITOS_EUISR_LO));
497 498 499
		break;
	case DESC_HDR_SEL0_DEU:
		dev_err(dev, "DEUISR 0x%08x_%08x\n",
500 501
			in_be32(priv->reg_deu + TALITOS_EUISR),
			in_be32(priv->reg_deu + TALITOS_EUISR_LO));
502 503 504 505
		break;
	case DESC_HDR_SEL0_MDEUA:
	case DESC_HDR_SEL0_MDEUB:
		dev_err(dev, "MDEUISR 0x%08x_%08x\n",
506 507
			in_be32(priv->reg_mdeu + TALITOS_EUISR),
			in_be32(priv->reg_mdeu + TALITOS_EUISR_LO));
508 509 510
		break;
	case DESC_HDR_SEL0_RNG:
		dev_err(dev, "RNGUISR 0x%08x_%08x\n",
511 512
			in_be32(priv->reg_rngu + TALITOS_ISR),
			in_be32(priv->reg_rngu + TALITOS_ISR_LO));
513 514 515
		break;
	case DESC_HDR_SEL0_PKEU:
		dev_err(dev, "PKEUISR 0x%08x_%08x\n",
516 517
			in_be32(priv->reg_pkeu + TALITOS_EUISR),
			in_be32(priv->reg_pkeu + TALITOS_EUISR_LO));
518 519 520
		break;
	case DESC_HDR_SEL0_AESU:
		dev_err(dev, "AESUISR 0x%08x_%08x\n",
521 522
			in_be32(priv->reg_aesu + TALITOS_EUISR),
			in_be32(priv->reg_aesu + TALITOS_EUISR_LO));
523 524 525
		break;
	case DESC_HDR_SEL0_CRCU:
		dev_err(dev, "CRCUISR 0x%08x_%08x\n",
526 527
			in_be32(priv->reg_crcu + TALITOS_EUISR),
			in_be32(priv->reg_crcu + TALITOS_EUISR_LO));
528 529 530
		break;
	case DESC_HDR_SEL0_KEU:
		dev_err(dev, "KEUISR 0x%08x_%08x\n",
531 532
			in_be32(priv->reg_pkeu + TALITOS_EUISR),
			in_be32(priv->reg_pkeu + TALITOS_EUISR_LO));
533 534 535
		break;
	}

536
	switch (desc_hdr & DESC_HDR_SEL1_MASK) {
537 538 539
	case DESC_HDR_SEL1_MDEUA:
	case DESC_HDR_SEL1_MDEUB:
		dev_err(dev, "MDEUISR 0x%08x_%08x\n",
540 541
			in_be32(priv->reg_mdeu + TALITOS_EUISR),
			in_be32(priv->reg_mdeu + TALITOS_EUISR_LO));
542 543 544
		break;
	case DESC_HDR_SEL1_CRCU:
		dev_err(dev, "CRCUISR 0x%08x_%08x\n",
545 546
			in_be32(priv->reg_crcu + TALITOS_EUISR),
			in_be32(priv->reg_crcu + TALITOS_EUISR_LO));
547 548 549 550 551
		break;
	}

	for (i = 0; i < 8; i++)
		dev_err(dev, "DESCBUF 0x%08x_%08x\n",
552 553
			in_be32(priv->chan[ch].reg + TALITOS_DESCBUF + 8*i),
			in_be32(priv->chan[ch].reg + TALITOS_DESCBUF_LO + 8*i));
554 555 556 557 558
}

/*
 * recover from error interrupts
 */
559
static void talitos_error(struct device *dev, u32 isr, u32 isr_lo)
560 561 562
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	unsigned int timeout = TALITOS_TIMEOUT;
563
	int ch, error, reset_dev = 0;
564
	u32 v_lo;
565 566
	bool is_sec1 = has_ftr_sec1(priv);
	int reset_ch = is_sec1 ? 1 : 0; /* only SEC2 supports continuation */
567 568 569

	for (ch = 0; ch < priv->num_channels; ch++) {
		/* skip channels without errors */
570 571 572 573 574 575 576 577
		if (is_sec1) {
			/* bits 29, 31, 17, 19 */
			if (!(isr & (1 << (29 + (ch & 1) * 2 - (ch & 2) * 6))))
				continue;
		} else {
			if (!(isr & (1 << (ch * 2 + 1))))
				continue;
		}
578 579 580

		error = -EINVAL;

581
		v_lo = in_be32(priv->chan[ch].reg + TALITOS_CCPSR_LO);
582 583 584 585 586 587 588 589 590 591 592 593 594 595

		if (v_lo & TALITOS_CCPSR_LO_DOF) {
			dev_err(dev, "double fetch fifo overflow error\n");
			error = -EAGAIN;
			reset_ch = 1;
		}
		if (v_lo & TALITOS_CCPSR_LO_SOF) {
			/* h/w dropped descriptor */
			dev_err(dev, "single fetch fifo overflow error\n");
			error = -EAGAIN;
		}
		if (v_lo & TALITOS_CCPSR_LO_MDTE)
			dev_err(dev, "master data transfer error\n");
		if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
596
			dev_err(dev, is_sec1 ? "pointer not complete error\n"
597
					     : "s/g data length zero error\n");
598
		if (v_lo & TALITOS_CCPSR_LO_FPZ)
599 600
			dev_err(dev, is_sec1 ? "parity error\n"
					     : "fetch pointer zero error\n");
601 602 603
		if (v_lo & TALITOS_CCPSR_LO_IDH)
			dev_err(dev, "illegal descriptor header error\n");
		if (v_lo & TALITOS_CCPSR_LO_IEU)
604 605
			dev_err(dev, is_sec1 ? "static assignment error\n"
					     : "invalid exec unit error\n");
606
		if (v_lo & TALITOS_CCPSR_LO_EU)
607
			report_eu_error(dev, ch, current_desc_hdr(dev, ch));
608 609 610 611 612 613 614 615 616 617
		if (!is_sec1) {
			if (v_lo & TALITOS_CCPSR_LO_GB)
				dev_err(dev, "gather boundary error\n");
			if (v_lo & TALITOS_CCPSR_LO_GRL)
				dev_err(dev, "gather return/length error\n");
			if (v_lo & TALITOS_CCPSR_LO_SB)
				dev_err(dev, "scatter boundary error\n");
			if (v_lo & TALITOS_CCPSR_LO_SRL)
				dev_err(dev, "scatter return/length error\n");
		}
618 619 620 621 622 623

		flush_channel(dev, ch, error, reset_ch);

		if (reset_ch) {
			reset_channel(dev, ch);
		} else {
624
			setbits32(priv->chan[ch].reg + TALITOS_CCCR,
625
				  TALITOS2_CCCR_CONT);
626 627
			setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, 0);
			while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
628
			       TALITOS2_CCCR_CONT) && --timeout)
629 630 631 632 633 634 635 636
				cpu_relax();
			if (timeout == 0) {
				dev_err(dev, "failed to restart channel %d\n",
					ch);
				reset_dev = 1;
			}
		}
	}
637 638 639 640 641 642 643 644
	if (reset_dev || (is_sec1 && isr & ~TALITOS1_ISR_4CHERR) ||
	    (!is_sec1 && isr & ~TALITOS2_ISR_4CHERR) || isr_lo) {
		if (is_sec1 && (isr_lo & TALITOS1_ISR_TEA_ERR))
			dev_err(dev, "TEA error: ISR 0x%08x_%08x\n",
				isr, isr_lo);
		else
			dev_err(dev, "done overflow, internal time out, or "
				"rngu error: ISR 0x%08x_%08x\n", isr, isr_lo);
645 646 647 648 649 650 651 652 653 654

		/* purge request queues */
		for (ch = 0; ch < priv->num_channels; ch++)
			flush_channel(dev, ch, -EIO, 1);

		/* reset and reinitialize the device */
		init_device(dev);
	}
}

655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691
#define DEF_TALITOS1_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet)	       \
static irqreturn_t talitos1_interrupt_##name(int irq, void *data)	       \
{									       \
	struct device *dev = data;					       \
	struct talitos_private *priv = dev_get_drvdata(dev);		       \
	u32 isr, isr_lo;						       \
	unsigned long flags;						       \
									       \
	spin_lock_irqsave(&priv->reg_lock, flags);			       \
	isr = in_be32(priv->reg + TALITOS_ISR);				       \
	isr_lo = in_be32(priv->reg + TALITOS_ISR_LO);			       \
	/* Acknowledge interrupt */					       \
	out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
	out_be32(priv->reg + TALITOS_ICR_LO, isr_lo);			       \
									       \
	if (unlikely(isr & ch_err_mask || isr_lo & TALITOS1_IMR_LO_INIT)) {    \
		spin_unlock_irqrestore(&priv->reg_lock, flags);		       \
		talitos_error(dev, isr & ch_err_mask, isr_lo);		       \
	}								       \
	else {								       \
		if (likely(isr & ch_done_mask)) {			       \
			/* mask further done interrupts. */		       \
			setbits32(priv->reg + TALITOS_IMR, ch_done_mask);      \
			/* done_task will unmask done interrupts at exit */    \
			tasklet_schedule(&priv->done_task[tlet]);	       \
		}							       \
		spin_unlock_irqrestore(&priv->reg_lock, flags);		       \
	}								       \
									       \
	return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED :  \
								IRQ_NONE;      \
}

DEF_TALITOS1_INTERRUPT(4ch, TALITOS1_ISR_4CHDONE, TALITOS1_ISR_4CHERR, 0)

#define DEF_TALITOS2_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet)	       \
static irqreturn_t talitos2_interrupt_##name(int irq, void *data)	       \
692 693 694 695
{									       \
	struct device *dev = data;					       \
	struct talitos_private *priv = dev_get_drvdata(dev);		       \
	u32 isr, isr_lo;						       \
696
	unsigned long flags;						       \
697
									       \
698
	spin_lock_irqsave(&priv->reg_lock, flags);			       \
699 700 701 702 703 704
	isr = in_be32(priv->reg + TALITOS_ISR);				       \
	isr_lo = in_be32(priv->reg + TALITOS_ISR_LO);			       \
	/* Acknowledge interrupt */					       \
	out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
	out_be32(priv->reg + TALITOS_ICR_LO, isr_lo);			       \
									       \
705 706 707 708 709
	if (unlikely(isr & ch_err_mask || isr_lo)) {			       \
		spin_unlock_irqrestore(&priv->reg_lock, flags);		       \
		talitos_error(dev, isr & ch_err_mask, isr_lo);		       \
	}								       \
	else {								       \
710 711 712 713 714 715
		if (likely(isr & ch_done_mask)) {			       \
			/* mask further done interrupts. */		       \
			clrbits32(priv->reg + TALITOS_IMR, ch_done_mask);      \
			/* done_task will unmask done interrupts at exit */    \
			tasklet_schedule(&priv->done_task[tlet]);	       \
		}							       \
716 717
		spin_unlock_irqrestore(&priv->reg_lock, flags);		       \
	}								       \
718 719 720
									       \
	return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED :  \
								IRQ_NONE;      \
721
}
722 723 724 725 726 727

DEF_TALITOS2_INTERRUPT(4ch, TALITOS2_ISR_4CHDONE, TALITOS2_ISR_4CHERR, 0)
DEF_TALITOS2_INTERRUPT(ch0_2, TALITOS2_ISR_CH_0_2_DONE, TALITOS2_ISR_CH_0_2_ERR,
		       0)
DEF_TALITOS2_INTERRUPT(ch1_3, TALITOS2_ISR_CH_1_3_DONE, TALITOS2_ISR_CH_1_3_ERR,
		       1)
728 729 730 731 732 733 734 735 736 737 738 739

/*
 * hwrng
 */
static int talitos_rng_data_present(struct hwrng *rng, int wait)
{
	struct device *dev = (struct device *)rng->priv;
	struct talitos_private *priv = dev_get_drvdata(dev);
	u32 ofl;
	int i;

	for (i = 0; i < 20; i++) {
740
		ofl = in_be32(priv->reg_rngu + TALITOS_EUSR_LO) &
741 742 743 744 745 746 747 748 749 750 751 752 753 754 755
		      TALITOS_RNGUSR_LO_OFL;
		if (ofl || !wait)
			break;
		udelay(10);
	}

	return !!ofl;
}

static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
{
	struct device *dev = (struct device *)rng->priv;
	struct talitos_private *priv = dev_get_drvdata(dev);

	/* rng fifo requires 64-bit accesses */
756 757
	*data = in_be32(priv->reg_rngu + TALITOS_EU_FIFO);
	*data = in_be32(priv->reg_rngu + TALITOS_EU_FIFO_LO);
758 759 760 761 762 763 764 765 766 767

	return sizeof(u32);
}

static int talitos_rng_init(struct hwrng *rng)
{
	struct device *dev = (struct device *)rng->priv;
	struct talitos_private *priv = dev_get_drvdata(dev);
	unsigned int timeout = TALITOS_TIMEOUT;

768 769 770
	setbits32(priv->reg_rngu + TALITOS_EURCR_LO, TALITOS_RNGURCR_LO_SR);
	while (!(in_be32(priv->reg_rngu + TALITOS_EUSR_LO)
		 & TALITOS_RNGUSR_LO_RD)
771 772 773 774 775 776 777 778
	       && --timeout)
		cpu_relax();
	if (timeout == 0) {
		dev_err(dev, "failed to reset rng hw\n");
		return -ENODEV;
	}

	/* start generating */
779
	setbits32(priv->reg_rngu + TALITOS_EUDSR_LO, 0);
780 781 782 783 784 785 786

	return 0;
}

static int talitos_register_rng(struct device *dev)
{
	struct talitos_private *priv = dev_get_drvdata(dev);
787
	int err;
788 789 790 791 792 793 794

	priv->rng.name		= dev_driver_string(dev),
	priv->rng.init		= talitos_rng_init,
	priv->rng.data_present	= talitos_rng_data_present,
	priv->rng.data_read	= talitos_rng_data_read,
	priv->rng.priv		= (unsigned long)dev;

795 796 797 798 799
	err = hwrng_register(&priv->rng);
	if (!err)
		priv->rng_registered = true;

	return err;
800 801 802 803 804 805
}

static void talitos_unregister_rng(struct device *dev)
{
	struct talitos_private *priv = dev_get_drvdata(dev);

806 807 808
	if (!priv->rng_registered)
		return;

809
	hwrng_unregister(&priv->rng);
810
	priv->rng_registered = false;
811 812 813 814 815 816
}

/*
 * crypto alg
 */
#define TALITOS_CRA_PRIORITY		3000
817 818 819 820 821
/*
 * Defines a priority for doing AEAD with descriptors type
 * HMAC_SNOOP_NO_AFEA (HSNA) instead of type IPSEC_ESP
 */
#define TALITOS_CRA_PRIORITY_AEAD_HSNA	(TALITOS_CRA_PRIORITY - 1)
822
#define TALITOS_MAX_KEY_SIZE		(AES_MAX_KEY_SIZE + SHA512_BLOCK_SIZE)
823
#define TALITOS_MAX_IV_LENGTH		16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
824

825 826
struct talitos_ctx {
	struct device *dev;
827
	int ch;
828 829
	__be32 desc_hdr_template;
	u8 key[TALITOS_MAX_KEY_SIZE];
830
	u8 iv[TALITOS_MAX_IV_LENGTH];
831
	dma_addr_t dma_key;
832 833 834 835 836
	unsigned int keylen;
	unsigned int enckeylen;
	unsigned int authkeylen;
};

837 838 839 840
#define HASH_MAX_BLOCK_SIZE		SHA512_BLOCK_SIZE
#define TALITOS_MDEU_MAX_CONTEXT_SIZE	TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512

struct talitos_ahash_req_ctx {
841
	u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
842
	unsigned int hw_context_size;
843 844
	u8 buf[2][HASH_MAX_BLOCK_SIZE];
	int buf_idx;
845
	unsigned int swinit;
846 847 848
	unsigned int first;
	unsigned int last;
	unsigned int to_hash_later;
849
	unsigned int nbuf;
850 851 852 853
	struct scatterlist bufsl[2];
	struct scatterlist *psrc;
};

854 855 856 857 858 859 860 861 862 863
struct talitos_export_state {
	u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
	u8 buf[HASH_MAX_BLOCK_SIZE];
	unsigned int swinit;
	unsigned int first;
	unsigned int last;
	unsigned int to_hash_later;
	unsigned int nbuf;
};

864 865
static int aead_setkey(struct crypto_aead *authenc,
		       const u8 *key, unsigned int keylen)
866 867
{
	struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
868
	struct device *dev = ctx->dev;
869
	struct crypto_authenc_keys keys;
870

871
	if (crypto_authenc_extractkeys(&keys, key, keylen) != 0)
872 873
		goto badkey;

874
	if (keys.authkeylen + keys.enckeylen > TALITOS_MAX_KEY_SIZE)
875 876
		goto badkey;

877 878 879
	if (ctx->keylen)
		dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);

880 881
	memcpy(ctx->key, keys.authkey, keys.authkeylen);
	memcpy(&ctx->key[keys.authkeylen], keys.enckey, keys.enckeylen);
882

883 884 885
	ctx->keylen = keys.authkeylen + keys.enckeylen;
	ctx->enckeylen = keys.enckeylen;
	ctx->authkeylen = keys.authkeylen;
886 887
	ctx->dma_key = dma_map_single(dev, ctx->key, ctx->keylen,
				      DMA_TO_DEVICE);
888 889 890 891 892 893 894 895 896

	return 0;

badkey:
	crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
	return -EINVAL;
}

/*
897
 * talitos_edesc - s/w-extended descriptor
898 899
 * @src_nents: number of segments in input scatterlist
 * @dst_nents: number of segments in output scatterlist
900
 * @icv_ool: whether ICV is out-of-line
901
 * @iv_dma: dma address of iv for checking continuity and link table
902
 * @dma_len: length of dma mapped link_tbl space
903
 * @dma_link_tbl: bus physical address of link_tbl/buf
904
 * @desc: h/w descriptor
905 906
 * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1) (SEC2)
 * @buf: input and output buffeur (if {src,dst}_nents > 1) (SEC1)
907 908 909 910 911
 *
 * if decrypting (with authcheck), or either one of src_nents or dst_nents
 * is greater than 1, an integrity check value is concatenated to the end
 * of link_tbl data
 */
912
struct talitos_edesc {
913 914
	int src_nents;
	int dst_nents;
915
	bool icv_ool;
916
	dma_addr_t iv_dma;
917 918 919
	int dma_len;
	dma_addr_t dma_link_tbl;
	struct talitos_desc desc;
920 921 922 923
	union {
		struct talitos_ptr link_tbl[0];
		u8 buf[0];
	};
924 925
};

926 927 928
static void talitos_sg_unmap(struct device *dev,
			     struct talitos_edesc *edesc,
			     struct scatterlist *src,
929 930
			     struct scatterlist *dst,
			     unsigned int len, unsigned int offset)
931
{
932 933
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
934 935 936
	unsigned int src_nents = edesc->src_nents ? : 1;
	unsigned int dst_nents = edesc->dst_nents ? : 1;

937 938 939 940 941 942
	if (is_sec1 && dst && dst_nents > 1) {
		dma_sync_single_for_device(dev, edesc->dma_link_tbl + offset,
					   len, DMA_FROM_DEVICE);
		sg_pcopy_from_buffer(dst, dst_nents, edesc->buf + offset, len,
				     offset);
	}
943
	if (src != dst) {
944 945
		if (src_nents == 1 || !is_sec1)
			dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
946

947
		if (dst && (dst_nents == 1 || !is_sec1))
948
			dma_unmap_sg(dev, dst, dst_nents, DMA_FROM_DEVICE);
949
	} else if (src_nents == 1 || !is_sec1) {
950
		dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
951 952 953
	}
}

954
static void ipsec_esp_unmap(struct device *dev,
955
			    struct talitos_edesc *edesc,
956 957
			    struct aead_request *areq)
{
958 959 960
	struct crypto_aead *aead = crypto_aead_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_aead_ctx(aead);
	unsigned int ivsize = crypto_aead_ivsize(aead);
961 962
	bool is_ipsec_esp = edesc->desc.hdr & DESC_HDR_TYPE_IPSEC_ESP;
	struct talitos_ptr *civ_ptr = &edesc->desc.ptr[is_ipsec_esp ? 2 : 3];
963

964
	if (is_ipsec_esp)
965 966
		unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6],
					 DMA_FROM_DEVICE);
967
	unmap_single_talitos_ptr(dev, civ_ptr, DMA_TO_DEVICE);
968

969 970
	talitos_sg_unmap(dev, edesc, areq->src, areq->dst, areq->cryptlen,
			 areq->assoclen);
971 972 973 974

	if (edesc->dma_len)
		dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
				 DMA_BIDIRECTIONAL);
975

976
	if (!is_ipsec_esp) {
977 978 979 980 981
		unsigned int dst_nents = edesc->dst_nents ? : 1;

		sg_pcopy_to_buffer(areq->dst, dst_nents, ctx->iv, ivsize,
				   areq->assoclen + areq->cryptlen - ivsize);
	}
982 983 984 985 986 987 988 989 990
}

/*
 * ipsec_esp descriptor callbacks
 */
static void ipsec_esp_encrypt_done(struct device *dev,
				   struct talitos_desc *desc, void *context,
				   int err)
{
991 992
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
993 994
	struct aead_request *areq = context;
	struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
995
	unsigned int authsize = crypto_aead_authsize(authenc);
996
	unsigned int ivsize = crypto_aead_ivsize(authenc);
997
	struct talitos_edesc *edesc;
998 999 1000
	struct scatterlist *sg;
	void *icvdata;

1001 1002
	edesc = container_of(desc, struct talitos_edesc, desc);

1003 1004 1005
	ipsec_esp_unmap(dev, edesc, areq);

	/* copy the generated ICV to dst */
1006
	if (edesc->icv_ool) {
1007 1008 1009 1010 1011
		if (is_sec1)
			icvdata = edesc->buf + areq->assoclen + areq->cryptlen;
		else
			icvdata = &edesc->link_tbl[edesc->src_nents +
						   edesc->dst_nents + 2];
1012
		sg = sg_last(areq->dst, edesc->dst_nents);
1013 1014
		memcpy((char *)sg_virt(sg) + sg->length - authsize,
		       icvdata, authsize);
1015 1016
	}

1017 1018
	dma_unmap_single(dev, edesc->iv_dma, ivsize, DMA_TO_DEVICE);

1019 1020 1021 1022 1023
	kfree(edesc);

	aead_request_complete(areq, err);
}

1024
static void ipsec_esp_decrypt_swauth_done(struct device *dev,
1025 1026
					  struct talitos_desc *desc,
					  void *context, int err)
1027 1028 1029
{
	struct aead_request *req = context;
	struct crypto_aead *authenc = crypto_aead_reqtfm(req);
1030
	unsigned int authsize = crypto_aead_authsize(authenc);
1031
	struct talitos_edesc *edesc;
1032
	struct scatterlist *sg;
1033
	char *oicv, *icv;
1034 1035
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
1036

1037 1038
	edesc = container_of(desc, struct talitos_edesc, desc);

1039 1040 1041 1042 1043
	ipsec_esp_unmap(dev, edesc, req);

	if (!err) {
		/* auth check */
		sg = sg_last(req->dst, edesc->dst_nents ? : 1);
1044 1045 1046
		icv = (char *)sg_virt(sg) + sg->length - authsize;

		if (edesc->dma_len) {
1047 1048 1049 1050 1051 1052
			if (is_sec1)
				oicv = (char *)&edesc->dma_link_tbl +
					       req->assoclen + req->cryptlen;
			else
				oicv = (char *)
				       &edesc->link_tbl[edesc->src_nents +
1053 1054 1055 1056 1057 1058
							edesc->dst_nents + 2];
			if (edesc->icv_ool)
				icv = oicv + authsize;
		} else
			oicv = (char *)&edesc->link_tbl[0];

1059
		err = crypto_memneq(oicv, icv, authsize) ? -EBADMSG : 0;
1060 1061 1062 1063 1064 1065 1066
	}

	kfree(edesc);

	aead_request_complete(req, err);
}

1067
static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
1068 1069
					  struct talitos_desc *desc,
					  void *context, int err)
1070 1071
{
	struct aead_request *req = context;
1072 1073 1074
	struct talitos_edesc *edesc;

	edesc = container_of(desc, struct talitos_edesc, desc);
1075 1076 1077 1078

	ipsec_esp_unmap(dev, edesc, req);

	/* check ICV auth status */
1079 1080 1081
	if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
		     DESC_HDR_LO_ICCR1_PASS))
		err = -EBADMSG;
1082 1083 1084 1085 1086 1087

	kfree(edesc);

	aead_request_complete(req, err);
}

1088 1089 1090 1091
/*
 * convert scatterlist to SEC h/w link table format
 * stop at cryptlen bytes
 */
1092 1093 1094
static int sg_to_link_tbl_offset(struct scatterlist *sg, int sg_count,
				 unsigned int offset, int cryptlen,
				 struct talitos_ptr *link_tbl_ptr)
1095
{
1096
	int n_sg = sg_count;
1097
	int count = 0;
1098

1099 1100
	while (cryptlen && sg && n_sg--) {
		unsigned int len = sg_dma_len(sg);
1101

1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112
		if (offset >= len) {
			offset -= len;
			goto next;
		}

		len -= offset;

		if (len > cryptlen)
			len = cryptlen;

		to_talitos_ptr(link_tbl_ptr + count,
1113
			       sg_dma_address(sg) + offset, len, 0);
1114
		to_talitos_ptr_ext_set(link_tbl_ptr + count, 0, 0);
1115 1116 1117 1118 1119 1120
		count++;
		cryptlen -= len;
		offset = 0;

next:
		sg = sg_next(sg);
1121
	}
1122 1123

	/* tag end of link table */
1124
	if (count > 0)
1125 1126
		to_talitos_ptr_ext_set(link_tbl_ptr + count - 1,
				       DESC_PTR_LNKTBL_RETURN, 0);
1127

1128 1129 1130
	return count;
}

1131
static int talitos_sg_map(struct device *dev, struct scatterlist *src,
1132 1133 1134
		   unsigned int len, struct talitos_edesc *edesc,
		   struct talitos_ptr *ptr,
		   int sg_count, unsigned int offset, int tbl_off)
1135 1136 1137 1138
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);

1139 1140 1141 1142
	if (!src) {
		to_talitos_ptr(ptr, 0, 0, is_sec1);
		return 1;
	}
1143
	if (sg_count == 1) {
1144
		to_talitos_ptr(ptr, sg_dma_address(src) + offset, len, is_sec1);
1145
		return sg_count;
1146 1147
	}
	if (is_sec1) {
1148
		to_talitos_ptr(ptr, edesc->dma_link_tbl + offset, len, is_sec1);
1149
		return sg_count;
1150
	}
1151 1152 1153 1154 1155 1156 1157 1158
	sg_count = sg_to_link_tbl_offset(src, sg_count, offset, len,
					 &edesc->link_tbl[tbl_off]);
	if (sg_count == 1) {
		/* Only one segment now, so no link tbl needed*/
		copy_talitos_ptr(ptr, &edesc->link_tbl[tbl_off], is_sec1);
		return sg_count;
	}
	to_talitos_ptr(ptr, edesc->dma_link_tbl +
1159
			    tbl_off * sizeof(struct talitos_ptr), len, is_sec1);
1160 1161 1162
	to_talitos_ptr_ext_or(ptr, DESC_PTR_LNKTBL_JUMP, is_sec1);

	return sg_count;
1163 1164
}

1165 1166 1167
/*
 * fill in and submit ipsec_esp descriptor
 */
1168
static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
1169 1170 1171
		     void (*callback)(struct device *dev,
				      struct talitos_desc *desc,
				      void *context, int error))
1172 1173
{
	struct crypto_aead *aead = crypto_aead_reqtfm(areq);
1174
	unsigned int authsize = crypto_aead_authsize(aead);
1175 1176 1177 1178
	struct talitos_ctx *ctx = crypto_aead_ctx(aead);
	struct device *dev = ctx->dev;
	struct talitos_desc *desc = &edesc->desc;
	unsigned int cryptlen = areq->cryptlen;
1179
	unsigned int ivsize = crypto_aead_ivsize(aead);
1180
	int tbl_off = 0;
1181
	int sg_count, ret;
1182
	int sg_link_tbl_len;
1183 1184 1185
	bool sync_needed = false;
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
1186 1187 1188
	bool is_ipsec_esp = desc->hdr & DESC_HDR_TYPE_IPSEC_ESP;
	struct talitos_ptr *civ_ptr = &desc->ptr[is_ipsec_esp ? 2 : 3];
	struct talitos_ptr *ckey_ptr = &desc->ptr[is_ipsec_esp ? 3 : 2];
1189 1190

	/* hmac key */
1191
	to_talitos_ptr(&desc->ptr[0], ctx->dma_key, ctx->authkeylen, is_sec1);
1192

1193 1194 1195 1196 1197 1198 1199 1200
	sg_count = edesc->src_nents ?: 1;
	if (is_sec1 && sg_count > 1)
		sg_copy_to_buffer(areq->src, sg_count, edesc->buf,
				  areq->assoclen + cryptlen);
	else
		sg_count = dma_map_sg(dev, areq->src, sg_count,
				      (areq->src == areq->dst) ?
				      DMA_BIDIRECTIONAL : DMA_TO_DEVICE);
1201

1202 1203 1204
	/* hmac data */
	ret = talitos_sg_map(dev, areq->src, areq->assoclen, edesc,
			     &desc->ptr[1], sg_count, 0, tbl_off);
1205

1206
	if (ret > 1) {
1207
		tbl_off += ret;
1208
		sync_needed = true;
1209 1210
	}

1211
	/* cipher iv */
1212
	to_talitos_ptr(civ_ptr, edesc->iv_dma, ivsize, is_sec1);
1213 1214

	/* cipher key */
1215 1216
	to_talitos_ptr(ckey_ptr, ctx->dma_key  + ctx->authkeylen,
		       ctx->enckeylen, is_sec1);
1217 1218 1219 1220 1221 1222 1223

	/*
	 * cipher in
	 * map and adjust cipher len to aead request cryptlen.
	 * extent is bytes of HMAC postpended to ciphertext,
	 * typically 12 for ipsec
	 */
1224 1225
	sg_link_tbl_len = cryptlen;

1226
	if (is_ipsec_esp) {
1227 1228
		to_talitos_ptr_ext_set(&desc->ptr[4], authsize, is_sec1);

1229
		if (desc->hdr & DESC_HDR_MODE1_MDEU_CICV)
1230
			sg_link_tbl_len += authsize;
1231
	}
1232

1233 1234
	ret = talitos_sg_map(dev, areq->src, sg_link_tbl_len, edesc,
			     &desc->ptr[4], sg_count, areq->assoclen, tbl_off);
1235

1236 1237
	if (ret > 1) {
		tbl_off += ret;
1238 1239
		sync_needed = true;
	}
1240

1241 1242 1243 1244 1245 1246
	/* cipher out */
	if (areq->src != areq->dst) {
		sg_count = edesc->dst_nents ? : 1;
		if (!is_sec1 || sg_count == 1)
			dma_map_sg(dev, areq->dst, sg_count, DMA_FROM_DEVICE);
	}
1247

1248 1249
	ret = talitos_sg_map(dev, areq->dst, cryptlen, edesc, &desc->ptr[5],
			     sg_count, areq->assoclen, tbl_off);
1250

1251
	if (is_ipsec_esp)
1252
		to_talitos_ptr_ext_or(&desc->ptr[5], authsize, is_sec1);
1253

1254 1255 1256
	/* ICV data */
	if (ret > 1) {
		tbl_off += ret;
1257
		edesc->icv_ool = true;
1258 1259
		sync_needed = true;

1260
		if (is_ipsec_esp) {
1261 1262 1263 1264 1265
			struct talitos_ptr *tbl_ptr = &edesc->link_tbl[tbl_off];
			int offset = (edesc->src_nents + edesc->dst_nents + 2) *
				     sizeof(struct talitos_ptr) + authsize;

			/* Add an entry to the link table for ICV data */
1266
			to_talitos_ptr_ext_set(tbl_ptr - 1, 0, is_sec1);
1267 1268 1269 1270 1271
			to_talitos_ptr_ext_set(tbl_ptr, DESC_PTR_LNKTBL_RETURN,
					       is_sec1);

			/* icv data follows link tables */
			to_talitos_ptr(tbl_ptr, edesc->dma_link_tbl + offset,
1272
				       authsize, is_sec1);
1273 1274 1275 1276 1277 1278 1279 1280
		} else {
			dma_addr_t addr = edesc->dma_link_tbl;

			if (is_sec1)
				addr += areq->assoclen + cryptlen;
			else
				addr += sizeof(struct talitos_ptr) * tbl_off;

1281
			to_talitos_ptr(&desc->ptr[6], addr, authsize, is_sec1);
1282
		}
1283
	} else if (!is_ipsec_esp) {
1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
		ret = talitos_sg_map(dev, areq->dst, authsize, edesc,
				     &desc->ptr[6], sg_count, areq->assoclen +
							      cryptlen,
				     tbl_off);
		if (ret > 1) {
			tbl_off += ret;
			edesc->icv_ool = true;
			sync_needed = true;
		} else {
			edesc->icv_ool = false;
1294
		}
1295
	} else {
1296 1297 1298
		edesc->icv_ool = false;
	}

1299
	/* iv out */
1300
	if (is_ipsec_esp)
1301 1302 1303 1304 1305 1306 1307
		map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv,
				       DMA_FROM_DEVICE);

	if (sync_needed)
		dma_sync_single_for_device(dev, edesc->dma_link_tbl,
					   edesc->dma_len,
					   DMA_BIDIRECTIONAL);
1308

1309
	ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
1310 1311 1312 1313 1314
	if (ret != -EINPROGRESS) {
		ipsec_esp_unmap(dev, edesc, areq);
		kfree(edesc);
	}
	return ret;
1315 1316 1317
}

/*
1318
 * allocate and map the extended descriptor
1319
 */
1320 1321 1322
static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
						 struct scatterlist *src,
						 struct scatterlist *dst,
1323 1324
						 u8 *iv,
						 unsigned int assoclen,
1325 1326
						 unsigned int cryptlen,
						 unsigned int authsize,
1327
						 unsigned int ivsize,
1328
						 int icv_stashing,
1329 1330
						 u32 cryptoflags,
						 bool encrypt)
1331
{
1332
	struct talitos_edesc *edesc;
1333
	int src_nents, dst_nents, alloc_len, dma_len, src_len, dst_len;
1334
	dma_addr_t iv_dma = 0;
1335
	gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
1336
		      GFP_ATOMIC;
1337 1338 1339
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
	int max_len = is_sec1 ? TALITOS1_MAX_DATA_LEN : TALITOS2_MAX_DATA_LEN;
1340
	void *err;
1341

1342
	if (cryptlen + authsize > max_len) {
1343
		dev_err(dev, "length exceeds h/w max limit\n");
1344 1345 1346
		return ERR_PTR(-EINVAL);
	}

1347
	if (ivsize)
1348 1349
		iv_dma = dma_map_single(dev, iv, ivsize, DMA_TO_DEVICE);

1350
	if (!dst || dst == src) {
1351 1352
		src_len = assoclen + cryptlen + authsize;
		src_nents = sg_nents_for_len(src, src_len);
1353 1354 1355 1356 1357
		if (src_nents < 0) {
			dev_err(dev, "Invalid number of src SG.\n");
			err = ERR_PTR(-EINVAL);
			goto error_sg;
		}
1358 1359
		src_nents = (src_nents == 1) ? 0 : src_nents;
		dst_nents = dst ? src_nents : 0;
1360
		dst_len = 0;
1361
	} else { /* dst && dst != src*/
1362 1363
		src_len = assoclen + cryptlen + (encrypt ? 0 : authsize);
		src_nents = sg_nents_for_len(src, src_len);
1364 1365 1366 1367 1368
		if (src_nents < 0) {
			dev_err(dev, "Invalid number of src SG.\n");
			err = ERR_PTR(-EINVAL);
			goto error_sg;
		}
1369
		src_nents = (src_nents == 1) ? 0 : src_nents;
1370 1371
		dst_len = assoclen + cryptlen + (encrypt ? authsize : 0);
		dst_nents = sg_nents_for_len(dst, dst_len);
1372 1373 1374 1375 1376
		if (dst_nents < 0) {
			dev_err(dev, "Invalid number of dst SG.\n");
			err = ERR_PTR(-EINVAL);
			goto error_sg;
		}
1377
		dst_nents = (dst_nents == 1) ? 0 : dst_nents;
1378 1379 1380 1381
	}

	/*
	 * allocate space for base edesc plus the link tables,
1382 1383
	 * allowing for two separate entries for AD and generated ICV (+ 2),
	 * and space for two sets of ICVs (stashed and generated)
1384
	 */
1385
	alloc_len = sizeof(struct talitos_edesc);
1386
	if (src_nents || dst_nents) {
1387
		if (is_sec1)
1388 1389
			dma_len = (src_nents ? src_len : 0) +
				  (dst_nents ? dst_len : 0);
1390
		else
1391 1392
			dma_len = (src_nents + dst_nents + 2) *
				  sizeof(struct talitos_ptr) + authsize * 2;
1393 1394 1395
		alloc_len += dma_len;
	} else {
		dma_len = 0;
1396
		alloc_len += icv_stashing ? authsize : 0;
1397 1398
	}

1399 1400 1401 1402
	/* if its a ahash, add space for a second desc next to the first one */
	if (is_sec1 && !dst)
		alloc_len += sizeof(struct talitos_desc);

1403
	edesc = kmalloc(alloc_len, GFP_DMA | flags);
1404
	if (!edesc) {
1405
		dev_err(dev, "could not allocate edescriptor\n");
1406 1407
		err = ERR_PTR(-ENOMEM);
		goto error_sg;
1408
	}
1409
	memset(&edesc->desc, 0, sizeof(edesc->desc));
1410 1411 1412

	edesc->src_nents = src_nents;
	edesc->dst_nents = dst_nents;
1413
	edesc->iv_dma = iv_dma;
1414
	edesc->dma_len = dma_len;
1415 1416 1417 1418 1419 1420
	if (dma_len) {
		void *addr = &edesc->link_tbl[0];

		if (is_sec1 && !dst)
			addr += sizeof(struct talitos_desc);
		edesc->dma_link_tbl = dma_map_single(dev, addr,
1421 1422
						     edesc->dma_len,
						     DMA_BIDIRECTIONAL);
1423
	}
1424
	return edesc;
1425 1426 1427 1428
error_sg:
	if (iv_dma)
		dma_unmap_single(dev, iv_dma, ivsize, DMA_TO_DEVICE);
	return err;
1429 1430
}

1431
static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq, u8 *iv,
1432
					      int icv_stashing, bool encrypt)
1433 1434
{
	struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
1435
	unsigned int authsize = crypto_aead_authsize(authenc);
1436
	struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
1437
	unsigned int ivsize = crypto_aead_ivsize(authenc);
1438

1439
	return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst,
1440
				   iv, areq->assoclen, areq->cryptlen,
1441
				   authsize, ivsize, icv_stashing,
1442
				   areq->base.flags, encrypt);
1443 1444
}

1445
static int aead_encrypt(struct aead_request *req)
1446 1447 1448
{
	struct crypto_aead *authenc = crypto_aead_reqtfm(req);
	struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
1449
	struct talitos_edesc *edesc;
1450 1451

	/* allocate extended descriptor */
1452
	edesc = aead_edesc_alloc(req, req->iv, 0, true);
1453 1454 1455 1456
	if (IS_ERR(edesc))
		return PTR_ERR(edesc);

	/* set encrypt */
1457
	edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
1458

1459
	return ipsec_esp(edesc, req, ipsec_esp_encrypt_done);
1460 1461
}

1462
static int aead_decrypt(struct aead_request *req)
1463 1464
{
	struct crypto_aead *authenc = crypto_aead_reqtfm(req);
1465
	unsigned int authsize = crypto_aead_authsize(authenc);
1466
	struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
1467
	struct talitos_private *priv = dev_get_drvdata(ctx->dev);
1468
	struct talitos_edesc *edesc;
1469 1470 1471 1472 1473 1474
	struct scatterlist *sg;
	void *icvdata;

	req->cryptlen -= authsize;

	/* allocate extended descriptor */
1475
	edesc = aead_edesc_alloc(req, req->iv, 1, false);
1476 1477 1478
	if (IS_ERR(edesc))
		return PTR_ERR(edesc);

1479
	if ((priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
1480 1481
	    ((!edesc->src_nents && !edesc->dst_nents) ||
	     priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
1482

1483
		/* decrypt and check the ICV */
1484 1485
		edesc->desc.hdr = ctx->desc_hdr_template |
				  DESC_HDR_DIR_INBOUND |
1486
				  DESC_HDR_MODE1_MDEU_CICV;
1487

1488
		/* reset integrity check result bits */
1489

1490
		return ipsec_esp(edesc, req, ipsec_esp_decrypt_hwauth_done);
1491
	}
1492

1493 1494
	/* Have to check the ICV with software */
	edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
1495

1496 1497
	/* stash incoming ICV for later cmp with ICV generated by the h/w */
	if (edesc->dma_len)
1498 1499
		icvdata = (char *)&edesc->link_tbl[edesc->src_nents +
						   edesc->dst_nents + 2];
1500 1501
	else
		icvdata = &edesc->link_tbl[0];
1502

1503
	sg = sg_last(req->src, edesc->src_nents ? : 1);
1504

1505
	memcpy(icvdata, (char *)sg_virt(sg) + sg->length - authsize, authsize);
1506

1507
	return ipsec_esp(edesc, req, ipsec_esp_decrypt_swauth_done);
1508 1509
}

1510 1511 1512 1513
static int ablkcipher_setkey(struct crypto_ablkcipher *cipher,
			     const u8 *key, unsigned int keylen)
{
	struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
1514
	struct device *dev = ctx->dev;
1515
	u32 tmp[DES_EXPKEY_WORDS];
1516

1517 1518 1519 1520 1521
	if (keylen > TALITOS_MAX_KEY_SIZE) {
		crypto_ablkcipher_set_flags(cipher, CRYPTO_TFM_RES_BAD_KEY_LEN);
		return -EINVAL;
	}

1522 1523 1524 1525 1526 1527 1528
	if (unlikely(crypto_ablkcipher_get_flags(cipher) &
		     CRYPTO_TFM_REQ_WEAK_KEY) &&
	    !des_ekey(tmp, key)) {
		crypto_ablkcipher_set_flags(cipher, CRYPTO_TFM_RES_WEAK_KEY);
		return -EINVAL;
	}

1529 1530 1531
	if (ctx->keylen)
		dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);

1532 1533 1534
	memcpy(&ctx->key, key, keylen);
	ctx->keylen = keylen;

1535 1536
	ctx->dma_key = dma_map_single(dev, ctx->key, keylen, DMA_TO_DEVICE);

1537 1538 1539 1540 1541 1542 1543 1544
	return 0;
}

static void common_nonsnoop_unmap(struct device *dev,
				  struct talitos_edesc *edesc,
				  struct ablkcipher_request *areq)
{
	unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
1545

1546
	talitos_sg_unmap(dev, edesc, areq->src, areq->dst, areq->nbytes, 0);
1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558
	unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);

	if (edesc->dma_len)
		dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
				 DMA_BIDIRECTIONAL);
}

static void ablkcipher_done(struct device *dev,
			    struct talitos_desc *desc, void *context,
			    int err)
{
	struct ablkcipher_request *areq = context;
1559 1560 1561
	struct talitos_edesc *edesc;

	edesc = container_of(desc, struct talitos_edesc, desc);
1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580

	common_nonsnoop_unmap(dev, edesc, areq);

	kfree(edesc);

	areq->base.complete(&areq->base, err);
}

static int common_nonsnoop(struct talitos_edesc *edesc,
			   struct ablkcipher_request *areq,
			   void (*callback) (struct device *dev,
					     struct talitos_desc *desc,
					     void *context, int error))
{
	struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
	struct device *dev = ctx->dev;
	struct talitos_desc *desc = &edesc->desc;
	unsigned int cryptlen = areq->nbytes;
1581
	unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
1582
	int sg_count, ret;
1583
	bool sync_needed = false;
1584 1585
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
1586 1587 1588 1589

	/* first DWORD empty */

	/* cipher iv */
1590
	to_talitos_ptr(&desc->ptr[1], edesc->iv_dma, ivsize, is_sec1);
1591 1592

	/* cipher key */
1593
	to_talitos_ptr(&desc->ptr[2], ctx->dma_key, ctx->keylen, is_sec1);
1594

1595 1596 1597 1598 1599 1600 1601 1602
	sg_count = edesc->src_nents ?: 1;
	if (is_sec1 && sg_count > 1)
		sg_copy_to_buffer(areq->src, sg_count, edesc->buf,
				  cryptlen);
	else
		sg_count = dma_map_sg(dev, areq->src, sg_count,
				      (areq->src == areq->dst) ?
				      DMA_BIDIRECTIONAL : DMA_TO_DEVICE);
1603 1604 1605
	/*
	 * cipher in
	 */
1606 1607 1608 1609
	sg_count = talitos_sg_map(dev, areq->src, cryptlen, edesc,
				  &desc->ptr[3], sg_count, 0, 0);
	if (sg_count > 1)
		sync_needed = true;
1610 1611

	/* cipher out */
1612 1613 1614 1615 1616 1617 1618 1619 1620 1621
	if (areq->src != areq->dst) {
		sg_count = edesc->dst_nents ? : 1;
		if (!is_sec1 || sg_count == 1)
			dma_map_sg(dev, areq->dst, sg_count, DMA_FROM_DEVICE);
	}

	ret = talitos_sg_map(dev, areq->dst, cryptlen, edesc, &desc->ptr[4],
			     sg_count, 0, (edesc->src_nents + 1));
	if (ret > 1)
		sync_needed = true;
1622 1623

	/* iv out */
1624
	map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv,
1625 1626 1627 1628
			       DMA_FROM_DEVICE);

	/* last DWORD empty */

1629 1630 1631 1632
	if (sync_needed)
		dma_sync_single_for_device(dev, edesc->dma_link_tbl,
					   edesc->dma_len, DMA_BIDIRECTIONAL);

1633
	ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
1634 1635 1636 1637 1638 1639 1640
	if (ret != -EINPROGRESS) {
		common_nonsnoop_unmap(dev, edesc, areq);
		kfree(edesc);
	}
	return ret;
}

1641
static struct talitos_edesc *ablkcipher_edesc_alloc(struct ablkcipher_request *
1642
						    areq, bool encrypt)
1643 1644 1645
{
	struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
1646
	unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
1647

1648
	return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst,
1649
				   areq->info, 0, areq->nbytes, 0, ivsize, 0,
1650
				   areq->base.flags, encrypt);
1651 1652 1653 1654 1655 1656 1657 1658 1659
}

static int ablkcipher_encrypt(struct ablkcipher_request *areq)
{
	struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
	struct talitos_edesc *edesc;

	/* allocate extended descriptor */
1660
	edesc = ablkcipher_edesc_alloc(areq, true);
1661 1662 1663 1664 1665 1666
	if (IS_ERR(edesc))
		return PTR_ERR(edesc);

	/* set encrypt */
	edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;

1667
	return common_nonsnoop(edesc, areq, ablkcipher_done);
1668 1669 1670 1671 1672 1673 1674 1675 1676
}

static int ablkcipher_decrypt(struct ablkcipher_request *areq)
{
	struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
	struct talitos_edesc *edesc;

	/* allocate extended descriptor */
1677
	edesc = ablkcipher_edesc_alloc(areq, false);
1678 1679 1680 1681 1682
	if (IS_ERR(edesc))
		return PTR_ERR(edesc);

	edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;

1683
	return common_nonsnoop(edesc, areq, ablkcipher_done);
1684 1685
}

1686 1687 1688 1689 1690
static void common_nonsnoop_hash_unmap(struct device *dev,
				       struct talitos_edesc *edesc,
				       struct ahash_request *areq)
{
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
1691 1692 1693 1694 1695 1696 1697 1698 1699
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
	struct talitos_desc *desc = &edesc->desc;
	struct talitos_desc *desc2 = desc + 1;

	unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
	if (desc->next_desc &&
	    desc->ptr[5].ptr != desc2->ptr[5].ptr)
		unmap_single_talitos_ptr(dev, &desc2->ptr[5], DMA_FROM_DEVICE);
1700

1701
	talitos_sg_unmap(dev, edesc, req_ctx->psrc, NULL, 0, 0);
1702

1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714
	/* When using hashctx-in, must unmap it. */
	if (from_talitos_ptr_len(&edesc->desc.ptr[1], is_sec1))
		unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1],
					 DMA_TO_DEVICE);
	else if (desc->next_desc)
		unmap_single_talitos_ptr(dev, &desc2->ptr[1],
					 DMA_TO_DEVICE);

	if (is_sec1 && req_ctx->nbuf)
		unmap_single_talitos_ptr(dev, &desc->ptr[3],
					 DMA_TO_DEVICE);

1715 1716 1717 1718
	if (edesc->dma_len)
		dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
				 DMA_BIDIRECTIONAL);

1719 1720 1721
	if (edesc->desc.next_desc)
		dma_unmap_single(dev, be32_to_cpu(edesc->desc.next_desc),
				 TALITOS_DESC_SIZE, DMA_BIDIRECTIONAL);
1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734
}

static void ahash_done(struct device *dev,
		       struct talitos_desc *desc, void *context,
		       int err)
{
	struct ahash_request *areq = context;
	struct talitos_edesc *edesc =
		 container_of(desc, struct talitos_edesc, desc);
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);

	if (!req_ctx->last && req_ctx->to_hash_later) {
		/* Position any partial block for next update/final/finup */
1735
		req_ctx->buf_idx = (req_ctx->buf_idx + 1) & 1;
1736
		req_ctx->nbuf = req_ctx->to_hash_later;
1737 1738 1739 1740 1741 1742 1743 1744
	}
	common_nonsnoop_hash_unmap(dev, edesc, areq);

	kfree(edesc);

	areq->base.complete(&areq->base, err);
}

1745 1746 1747 1748
/*
 * SEC1 doesn't like hashing of 0 sized message, so we do the padding
 * ourself and submit a padded block
 */
1749
static void talitos_handle_buggy_hash(struct talitos_ctx *ctx,
1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765
			       struct talitos_edesc *edesc,
			       struct talitos_ptr *ptr)
{
	static u8 padded_hash[64] = {
		0x80, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
		0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
		0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
		0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
	};

	pr_err_once("Bug in SEC1, padding ourself\n");
	edesc->desc.hdr &= ~DESC_HDR_MODE0_MDEU_PAD;
	map_single_talitos_ptr(ctx->dev, ptr, sizeof(padded_hash),
			       (char *)padded_hash, DMA_TO_DEVICE);
}

1766 1767
static int common_nonsnoop_hash(struct talitos_edesc *edesc,
				struct ahash_request *areq, unsigned int length,
1768
				unsigned int offset,
1769 1770 1771 1772 1773 1774 1775 1776 1777
				void (*callback) (struct device *dev,
						  struct talitos_desc *desc,
						  void *context, int error))
{
	struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
	struct device *dev = ctx->dev;
	struct talitos_desc *desc = &edesc->desc;
1778
	int ret;
1779
	bool sync_needed = false;
1780 1781
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
1782
	int sg_count;
1783 1784 1785

	/* first DWORD empty */

1786 1787
	/* hash context in */
	if (!req_ctx->first || req_ctx->swinit) {
1788 1789 1790 1791
		map_single_talitos_ptr(dev, &desc->ptr[1],
				       req_ctx->hw_context_size,
				       (char *)req_ctx->hw_context,
				       DMA_TO_DEVICE);
1792
		req_ctx->swinit = 0;
1793
	}
L
LEROY Christophe 已提交
1794 1795
	/* Indicate next op is not the first. */
	req_ctx->first = 0;
1796 1797 1798

	/* HMAC key */
	if (ctx->keylen)
1799 1800
		to_talitos_ptr(&desc->ptr[2], ctx->dma_key, ctx->keylen,
			       is_sec1);
1801

1802 1803 1804
	if (is_sec1 && req_ctx->nbuf)
		length -= req_ctx->nbuf;

1805 1806
	sg_count = edesc->src_nents ?: 1;
	if (is_sec1 && sg_count > 1)
1807 1808 1809 1810
		sg_pcopy_to_buffer(req_ctx->psrc, sg_count,
				   edesc->buf + sizeof(struct talitos_desc),
				   length, req_ctx->nbuf);
	else if (length)
1811 1812
		sg_count = dma_map_sg(dev, req_ctx->psrc, sg_count,
				      DMA_TO_DEVICE);
1813 1814 1815
	/*
	 * data in
	 */
1816
	if (is_sec1 && req_ctx->nbuf) {
1817 1818 1819
		map_single_talitos_ptr(dev, &desc->ptr[3], req_ctx->nbuf,
				       req_ctx->buf[req_ctx->buf_idx],
				       DMA_TO_DEVICE);
1820 1821 1822 1823 1824 1825
	} else {
		sg_count = talitos_sg_map(dev, req_ctx->psrc, length, edesc,
					  &desc->ptr[3], sg_count, offset, 0);
		if (sg_count > 1)
			sync_needed = true;
	}
1826 1827 1828 1829 1830 1831 1832

	/* fifth DWORD empty */

	/* hash/HMAC out -or- hash context out */
	if (req_ctx->last)
		map_single_talitos_ptr(dev, &desc->ptr[5],
				       crypto_ahash_digestsize(tfm),
1833
				       areq->result, DMA_FROM_DEVICE);
1834
	else
1835 1836 1837
		map_single_talitos_ptr(dev, &desc->ptr[5],
				       req_ctx->hw_context_size,
				       req_ctx->hw_context, DMA_FROM_DEVICE);
1838 1839 1840

	/* last DWORD empty */

1841 1842 1843
	if (is_sec1 && from_talitos_ptr_len(&desc->ptr[3], true) == 0)
		talitos_handle_buggy_hash(ctx, edesc, &desc->ptr[3]);

1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855
	if (is_sec1 && req_ctx->nbuf && length) {
		struct talitos_desc *desc2 = desc + 1;
		dma_addr_t next_desc;

		memset(desc2, 0, sizeof(*desc2));
		desc2->hdr = desc->hdr;
		desc2->hdr &= ~DESC_HDR_MODE0_MDEU_INIT;
		desc2->hdr1 = desc2->hdr;
		desc->hdr &= ~DESC_HDR_MODE0_MDEU_PAD;
		desc->hdr |= DESC_HDR_MODE0_MDEU_CONT;
		desc->hdr &= ~DESC_HDR_DONE_NOTIFY;

1856 1857 1858 1859 1860 1861 1862 1863
		if (desc->ptr[1].ptr)
			copy_talitos_ptr(&desc2->ptr[1], &desc->ptr[1],
					 is_sec1);
		else
			map_single_talitos_ptr(dev, &desc2->ptr[1],
					       req_ctx->hw_context_size,
					       req_ctx->hw_context,
					       DMA_TO_DEVICE);
1864 1865 1866 1867 1868 1869 1870
		copy_talitos_ptr(&desc2->ptr[2], &desc->ptr[2], is_sec1);
		sg_count = talitos_sg_map(dev, req_ctx->psrc, length, edesc,
					  &desc2->ptr[3], sg_count, offset, 0);
		if (sg_count > 1)
			sync_needed = true;
		copy_talitos_ptr(&desc2->ptr[5], &desc->ptr[5], is_sec1);
		if (req_ctx->last)
1871 1872 1873 1874
			map_single_talitos_ptr(dev, &desc->ptr[5],
					       req_ctx->hw_context_size,
					       req_ctx->hw_context,
					       DMA_FROM_DEVICE);
1875 1876 1877 1878 1879 1880

		next_desc = dma_map_single(dev, &desc2->hdr1, TALITOS_DESC_SIZE,
					   DMA_BIDIRECTIONAL);
		desc->next_desc = cpu_to_be32(next_desc);
	}

1881 1882 1883 1884
	if (sync_needed)
		dma_sync_single_for_device(dev, edesc->dma_link_tbl,
					   edesc->dma_len, DMA_BIDIRECTIONAL);

1885
	ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898
	if (ret != -EINPROGRESS) {
		common_nonsnoop_hash_unmap(dev, edesc, areq);
		kfree(edesc);
	}
	return ret;
}

static struct talitos_edesc *ahash_edesc_alloc(struct ahash_request *areq,
					       unsigned int nbytes)
{
	struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
1899 1900 1901 1902 1903
	struct talitos_private *priv = dev_get_drvdata(ctx->dev);
	bool is_sec1 = has_ftr_sec1(priv);

	if (is_sec1)
		nbytes -= req_ctx->nbuf;
1904

1905
	return talitos_edesc_alloc(ctx->dev, req_ctx->psrc, NULL, NULL, 0,
1906
				   nbytes, 0, 0, 0, areq->base.flags, false);
1907 1908 1909 1910 1911 1912
}

static int ahash_init(struct ahash_request *areq)
{
	struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
1913
	unsigned int size;
1914 1915

	/* Initialize the context */
1916
	req_ctx->buf_idx = 0;
1917
	req_ctx->nbuf = 0;
1918 1919
	req_ctx->first = 1; /* first indicates h/w must init its context */
	req_ctx->swinit = 0; /* assume h/w init of context */
1920
	size =	(crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
1921 1922
			? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
			: TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
1923
	req_ctx->hw_context_size = size;
1924 1925 1926 1927

	return 0;
}

1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938
/*
 * on h/w without explicit sha224 support, we initialize h/w context
 * manually with sha224 constants, and tell it to run sha256.
 */
static int ahash_init_sha224_swinit(struct ahash_request *areq)
{
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);

	ahash_init(areq);
	req_ctx->swinit = 1;/* prevent h/w initting context with sha256 values*/

1939 1940 1941 1942 1943 1944 1945 1946
	req_ctx->hw_context[0] = SHA224_H0;
	req_ctx->hw_context[1] = SHA224_H1;
	req_ctx->hw_context[2] = SHA224_H2;
	req_ctx->hw_context[3] = SHA224_H3;
	req_ctx->hw_context[4] = SHA224_H4;
	req_ctx->hw_context[5] = SHA224_H5;
	req_ctx->hw_context[6] = SHA224_H6;
	req_ctx->hw_context[7] = SHA224_H7;
1947 1948 1949 1950 1951 1952 1953 1954

	/* init 64-bit count */
	req_ctx->hw_context[8] = 0;
	req_ctx->hw_context[9] = 0;

	return 0;
}

1955 1956 1957 1958 1959 1960 1961 1962 1963 1964
static int ahash_process_req(struct ahash_request *areq, unsigned int nbytes)
{
	struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
	struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
	struct talitos_edesc *edesc;
	unsigned int blocksize =
			crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
	unsigned int nbytes_to_hash;
	unsigned int to_hash_later;
1965
	unsigned int nsg;
1966
	int nents;
1967 1968 1969 1970
	struct device *dev = ctx->dev;
	struct talitos_private *priv = dev_get_drvdata(dev);
	bool is_sec1 = has_ftr_sec1(priv);
	int offset = 0;
1971
	u8 *ctx_buf = req_ctx->buf[req_ctx->buf_idx];
1972

1973 1974
	if (!req_ctx->last && (nbytes + req_ctx->nbuf <= blocksize)) {
		/* Buffer up to one whole block */
1975 1976 1977 1978 1979 1980
		nents = sg_nents_for_len(areq->src, nbytes);
		if (nents < 0) {
			dev_err(ctx->dev, "Invalid number of src SG.\n");
			return nents;
		}
		sg_copy_to_buffer(areq->src, nents,
1981
				  ctx_buf + req_ctx->nbuf, nbytes);
1982
		req_ctx->nbuf += nbytes;
1983 1984 1985
		return 0;
	}

1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001
	/* At least (blocksize + 1) bytes are available to hash */
	nbytes_to_hash = nbytes + req_ctx->nbuf;
	to_hash_later = nbytes_to_hash & (blocksize - 1);

	if (req_ctx->last)
		to_hash_later = 0;
	else if (to_hash_later)
		/* There is a partial block. Hash the full block(s) now */
		nbytes_to_hash -= to_hash_later;
	else {
		/* Keep one block buffered */
		nbytes_to_hash -= blocksize;
		to_hash_later = blocksize;
	}

	/* Chain in any previously buffered data */
2002
	if (!is_sec1 && req_ctx->nbuf) {
2003 2004
		nsg = (req_ctx->nbuf < nbytes_to_hash) ? 2 : 1;
		sg_init_table(req_ctx->bufsl, nsg);
2005
		sg_set_buf(req_ctx->bufsl, ctx_buf, req_ctx->nbuf);
2006
		if (nsg > 1)
2007
			sg_chain(req_ctx->bufsl, 2, areq->src);
2008
		req_ctx->psrc = req_ctx->bufsl;
2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019
	} else if (is_sec1 && req_ctx->nbuf && req_ctx->nbuf < blocksize) {
		if (nbytes_to_hash > blocksize)
			offset = blocksize - req_ctx->nbuf;
		else
			offset = nbytes_to_hash - req_ctx->nbuf;
		nents = sg_nents_for_len(areq->src, offset);
		if (nents < 0) {
			dev_err(ctx->dev, "Invalid number of src SG.\n");
			return nents;
		}
		sg_copy_to_buffer(areq->src, nents,
2020
				  ctx_buf + req_ctx->nbuf, offset);
2021 2022
		req_ctx->nbuf += offset;
		req_ctx->psrc = areq->src;
2023
	} else
2024
		req_ctx->psrc = areq->src;
2025 2026

	if (to_hash_later) {
2027 2028 2029 2030 2031
		nents = sg_nents_for_len(areq->src, nbytes);
		if (nents < 0) {
			dev_err(ctx->dev, "Invalid number of src SG.\n");
			return nents;
		}
2032
		sg_pcopy_to_buffer(areq->src, nents,
2033
				   req_ctx->buf[(req_ctx->buf_idx + 1) & 1],
2034 2035
				      to_hash_later,
				      nbytes - to_hash_later);
2036
	}
2037
	req_ctx->to_hash_later = to_hash_later;
2038

2039
	/* Allocate extended descriptor */
2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051
	edesc = ahash_edesc_alloc(areq, nbytes_to_hash);
	if (IS_ERR(edesc))
		return PTR_ERR(edesc);

	edesc->desc.hdr = ctx->desc_hdr_template;

	/* On last one, request SEC to pad; otherwise continue */
	if (req_ctx->last)
		edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_PAD;
	else
		edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_CONT;

2052 2053
	/* request SEC to INIT hash. */
	if (req_ctx->first && !req_ctx->swinit)
2054 2055 2056 2057 2058 2059 2060 2061
		edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_INIT;

	/* When the tfm context has a keylen, it's an HMAC.
	 * A first or last (ie. not middle) descriptor must request HMAC.
	 */
	if (ctx->keylen && (req_ctx->first || req_ctx->last))
		edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_HMAC;

2062
	return common_nonsnoop_hash(edesc, areq, nbytes_to_hash, offset,
2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095
				    ahash_done);
}

static int ahash_update(struct ahash_request *areq)
{
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);

	req_ctx->last = 0;

	return ahash_process_req(areq, areq->nbytes);
}

static int ahash_final(struct ahash_request *areq)
{
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);

	req_ctx->last = 1;

	return ahash_process_req(areq, 0);
}

static int ahash_finup(struct ahash_request *areq)
{
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);

	req_ctx->last = 1;

	return ahash_process_req(areq, areq->nbytes);
}

static int ahash_digest(struct ahash_request *areq)
{
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
2096
	struct crypto_ahash *ahash = crypto_ahash_reqtfm(areq);
2097

2098
	ahash->init(areq);
2099 2100 2101 2102 2103
	req_ctx->last = 1;

	return ahash_process_req(areq, areq->nbytes);
}

2104 2105 2106 2107 2108 2109 2110
static int ahash_export(struct ahash_request *areq, void *out)
{
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
	struct talitos_export_state *export = out;

	memcpy(export->hw_context, req_ctx->hw_context,
	       req_ctx->hw_context_size);
2111
	memcpy(export->buf, req_ctx->buf[req_ctx->buf_idx], req_ctx->nbuf);
2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125
	export->swinit = req_ctx->swinit;
	export->first = req_ctx->first;
	export->last = req_ctx->last;
	export->to_hash_later = req_ctx->to_hash_later;
	export->nbuf = req_ctx->nbuf;

	return 0;
}

static int ahash_import(struct ahash_request *areq, const void *in)
{
	struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
	struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
	const struct talitos_export_state *export = in;
2126
	unsigned int size;
2127 2128

	memset(req_ctx, 0, sizeof(*req_ctx));
2129
	size = (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
2130 2131
			? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
			: TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
2132 2133
	req_ctx->hw_context_size = size;
	memcpy(req_ctx->hw_context, export->hw_context, size);
2134
	memcpy(req_ctx->buf[0], export->buf, export->nbuf);
2135 2136 2137 2138 2139 2140 2141 2142 2143
	req_ctx->swinit = export->swinit;
	req_ctx->first = export->first;
	req_ctx->last = export->last;
	req_ctx->to_hash_later = export->to_hash_later;
	req_ctx->nbuf = export->nbuf;

	return 0;
}

L
Lee Nipper 已提交
2144 2145 2146 2147 2148 2149 2150
static int keyhash(struct crypto_ahash *tfm, const u8 *key, unsigned int keylen,
		   u8 *hash)
{
	struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));

	struct scatterlist sg[1];
	struct ahash_request *req;
2151
	struct crypto_wait wait;
L
Lee Nipper 已提交
2152 2153
	int ret;

2154
	crypto_init_wait(&wait);
L
Lee Nipper 已提交
2155 2156 2157 2158 2159 2160 2161 2162

	req = ahash_request_alloc(tfm, GFP_KERNEL);
	if (!req)
		return -ENOMEM;

	/* Keep tfm keylen == 0 during hash of the long key */
	ctx->keylen = 0;
	ahash_request_set_callback(req, CRYPTO_TFM_REQ_MAY_BACKLOG,
2163
				   crypto_req_done, &wait);
L
Lee Nipper 已提交
2164 2165 2166 2167

	sg_init_one(&sg[0], key, keylen);

	ahash_request_set_crypt(req, sg, hash, keylen);
2168 2169
	ret = crypto_wait_req(crypto_ahash_digest(req), &wait);

L
Lee Nipper 已提交
2170 2171 2172 2173 2174 2175 2176 2177 2178
	ahash_request_free(req);

	return ret;
}

static int ahash_setkey(struct crypto_ahash *tfm, const u8 *key,
			unsigned int keylen)
{
	struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
2179
	struct device *dev = ctx->dev;
L
Lee Nipper 已提交
2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201
	unsigned int blocksize =
			crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
	unsigned int digestsize = crypto_ahash_digestsize(tfm);
	unsigned int keysize = keylen;
	u8 hash[SHA512_DIGEST_SIZE];
	int ret;

	if (keylen <= blocksize)
		memcpy(ctx->key, key, keysize);
	else {
		/* Must get the hash of the long key */
		ret = keyhash(tfm, key, keylen, hash);

		if (ret) {
			crypto_ahash_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
			return -EINVAL;
		}

		keysize = digestsize;
		memcpy(ctx->key, hash, digestsize);
	}

2202 2203 2204
	if (ctx->keylen)
		dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);

L
Lee Nipper 已提交
2205
	ctx->keylen = keysize;
2206
	ctx->dma_key = dma_map_single(dev, ctx->key, keysize, DMA_TO_DEVICE);
L
Lee Nipper 已提交
2207 2208 2209 2210 2211

	return 0;
}


2212
struct talitos_alg_template {
2213
	u32 type;
2214
	u32 priority;
2215 2216
	union {
		struct crypto_alg crypto;
2217
		struct ahash_alg hash;
2218
		struct aead_alg aead;
2219
	} alg;
2220 2221 2222 2223
	__be32 desc_hdr_template;
};

static struct talitos_alg_template driver_algs[] = {
2224
	/* AEAD algorithms.  These use a single-pass ipsec_esp descriptor */
2225
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2226 2227 2228 2229 2230 2231 2232 2233 2234 2235
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha1),cbc(aes))",
				.cra_driver_name = "authenc-hmac-sha1-"
						   "cbc-aes-talitos",
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = SHA1_DIGEST_SIZE,
2236
		},
2237 2238 2239 2240 2241 2242 2243
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_AESU |
		                     DESC_HDR_MODE0_AESU_CBC |
		                     DESC_HDR_SEL1_MDEUA |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEU_SHA1_HMAC,
2244
	},
2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265
	{	.type = CRYPTO_ALG_TYPE_AEAD,
		.priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha1),cbc(aes))",
				.cra_driver_name = "authenc-hmac-sha1-"
						   "cbc-aes-talitos",
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = SHA1_DIGEST_SIZE,
		},
		.desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
				     DESC_HDR_SEL0_AESU |
				     DESC_HDR_MODE0_AESU_CBC |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_SHA1_HMAC,
	},
2266
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha1),"
					    "cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-sha1-"
						   "cbc-3des-talitos",
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = SHA1_DIGEST_SIZE,
2278
		},
2279 2280 2281 2282 2283 2284 2285 2286
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_DEU |
		                     DESC_HDR_MODE0_DEU_CBC |
		                     DESC_HDR_MODE0_DEU_3DES |
		                     DESC_HDR_SEL1_MDEUA |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEU_SHA1_HMAC,
2287
	},
2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310
	{	.type = CRYPTO_ALG_TYPE_AEAD,
		.priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha1),"
					    "cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-sha1-"
						   "cbc-3des-talitos",
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = SHA1_DIGEST_SIZE,
		},
		.desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
				     DESC_HDR_SEL0_DEU |
				     DESC_HDR_MODE0_DEU_CBC |
				     DESC_HDR_MODE0_DEU_3DES |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_SHA1_HMAC,
	},
2311
	{       .type = CRYPTO_ALG_TYPE_AEAD,
2312 2313 2314 2315 2316 2317 2318 2319 2320 2321
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha224),cbc(aes))",
				.cra_driver_name = "authenc-hmac-sha224-"
						   "cbc-aes-talitos",
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = SHA224_DIGEST_SIZE,
2322 2323 2324 2325 2326 2327 2328 2329 2330
		},
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
				     DESC_HDR_SEL0_AESU |
				     DESC_HDR_MODE0_AESU_CBC |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_SHA224_HMAC,
	},
2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351
	{       .type = CRYPTO_ALG_TYPE_AEAD,
		.priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha224),cbc(aes))",
				.cra_driver_name = "authenc-hmac-sha224-"
						   "cbc-aes-talitos",
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = SHA224_DIGEST_SIZE,
		},
		.desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
				     DESC_HDR_SEL0_AESU |
				     DESC_HDR_MODE0_AESU_CBC |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_SHA224_HMAC,
	},
2352
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha224),"
					    "cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-sha224-"
						   "cbc-3des-talitos",
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = SHA224_DIGEST_SIZE,
2364 2365 2366 2367 2368 2369 2370 2371 2372 2373
		},
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_DEU |
		                     DESC_HDR_MODE0_DEU_CBC |
		                     DESC_HDR_MODE0_DEU_3DES |
		                     DESC_HDR_SEL1_MDEUA |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEU_SHA224_HMAC,
	},
2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396
	{	.type = CRYPTO_ALG_TYPE_AEAD,
		.priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha224),"
					    "cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-sha224-"
						   "cbc-3des-talitos",
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = SHA224_DIGEST_SIZE,
		},
		.desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
				     DESC_HDR_SEL0_DEU |
				     DESC_HDR_MODE0_DEU_CBC |
				     DESC_HDR_MODE0_DEU_3DES |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_SHA224_HMAC,
	},
2397
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2398 2399 2400 2401 2402 2403 2404 2405 2406 2407
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha256),cbc(aes))",
				.cra_driver_name = "authenc-hmac-sha256-"
						   "cbc-aes-talitos",
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = SHA256_DIGEST_SIZE,
2408
		},
2409 2410 2411 2412 2413 2414 2415 2416
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_AESU |
		                     DESC_HDR_MODE0_AESU_CBC |
		                     DESC_HDR_SEL1_MDEUA |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEU_SHA256_HMAC,
	},
2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437
	{	.type = CRYPTO_ALG_TYPE_AEAD,
		.priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha256),cbc(aes))",
				.cra_driver_name = "authenc-hmac-sha256-"
						   "cbc-aes-talitos",
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = SHA256_DIGEST_SIZE,
		},
		.desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
				     DESC_HDR_SEL0_AESU |
				     DESC_HDR_MODE0_AESU_CBC |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_SHA256_HMAC,
	},
2438
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha256),"
					    "cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-sha256-"
						   "cbc-3des-talitos",
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = SHA256_DIGEST_SIZE,
2450
		},
2451 2452 2453 2454 2455 2456 2457 2458 2459
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_DEU |
		                     DESC_HDR_MODE0_DEU_CBC |
		                     DESC_HDR_MODE0_DEU_3DES |
		                     DESC_HDR_SEL1_MDEUA |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEU_SHA256_HMAC,
	},
2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482
	{	.type = CRYPTO_ALG_TYPE_AEAD,
		.priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha256),"
					    "cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-sha256-"
						   "cbc-3des-talitos",
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = SHA256_DIGEST_SIZE,
		},
		.desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
				     DESC_HDR_SEL0_DEU |
				     DESC_HDR_MODE0_DEU_CBC |
				     DESC_HDR_MODE0_DEU_3DES |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_SHA256_HMAC,
	},
2483
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2484 2485 2486 2487 2488 2489 2490 2491 2492 2493
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha384),cbc(aes))",
				.cra_driver_name = "authenc-hmac-sha384-"
						   "cbc-aes-talitos",
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = SHA384_DIGEST_SIZE,
2494 2495 2496 2497 2498 2499 2500 2501 2502 2503
		},
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_AESU |
		                     DESC_HDR_MODE0_AESU_CBC |
		                     DESC_HDR_SEL1_MDEUB |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
	},
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha384),"
					    "cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-sha384-"
						   "cbc-3des-talitos",
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = SHA384_DIGEST_SIZE,
2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525
		},
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_DEU |
		                     DESC_HDR_MODE0_DEU_CBC |
		                     DESC_HDR_MODE0_DEU_3DES |
		                     DESC_HDR_SEL1_MDEUB |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
	},
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2526 2527 2528 2529 2530 2531 2532 2533 2534 2535
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha512),cbc(aes))",
				.cra_driver_name = "authenc-hmac-sha512-"
						   "cbc-aes-talitos",
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = SHA512_DIGEST_SIZE,
2536 2537 2538 2539 2540 2541 2542 2543 2544 2545
		},
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_AESU |
		                     DESC_HDR_MODE0_AESU_CBC |
		                     DESC_HDR_SEL1_MDEUB |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
	},
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(sha512),"
					    "cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-sha512-"
						   "cbc-3des-talitos",
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = SHA512_DIGEST_SIZE,
2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567
		},
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_DEU |
		                     DESC_HDR_MODE0_DEU_CBC |
		                     DESC_HDR_MODE0_DEU_3DES |
		                     DESC_HDR_SEL1_MDEUB |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
	},
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2568 2569 2570 2571 2572 2573 2574 2575 2576 2577
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(md5),cbc(aes))",
				.cra_driver_name = "authenc-hmac-md5-"
						   "cbc-aes-talitos",
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = MD5_DIGEST_SIZE,
2578
		},
2579 2580 2581 2582 2583 2584 2585 2586
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_AESU |
		                     DESC_HDR_MODE0_AESU_CBC |
		                     DESC_HDR_SEL1_MDEUA |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEU_MD5_HMAC,
	},
2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607
	{	.type = CRYPTO_ALG_TYPE_AEAD,
		.priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(md5),cbc(aes))",
				.cra_driver_name = "authenc-hmac-md5-"
						   "cbc-aes-talitos",
				.cra_blocksize = AES_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = AES_BLOCK_SIZE,
			.maxauthsize = MD5_DIGEST_SIZE,
		},
		.desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
				     DESC_HDR_SEL0_AESU |
				     DESC_HDR_MODE0_AESU_CBC |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_MD5_HMAC,
	},
2608
	{	.type = CRYPTO_ALG_TYPE_AEAD,
2609 2610 2611 2612 2613 2614 2615 2616 2617 2618
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(md5),cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-md5-"
						   "cbc-3des-talitos",
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = MD5_DIGEST_SIZE,
2619
		},
2620 2621 2622 2623 2624 2625 2626 2627
		.desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
			             DESC_HDR_SEL0_DEU |
		                     DESC_HDR_MODE0_DEU_CBC |
		                     DESC_HDR_MODE0_DEU_3DES |
		                     DESC_HDR_SEL1_MDEUA |
		                     DESC_HDR_MODE1_MDEU_INIT |
		                     DESC_HDR_MODE1_MDEU_PAD |
		                     DESC_HDR_MODE1_MDEU_MD5_HMAC,
2628
	},
2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650
	{	.type = CRYPTO_ALG_TYPE_AEAD,
		.priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
		.alg.aead = {
			.base = {
				.cra_name = "authenc(hmac(md5),cbc(des3_ede))",
				.cra_driver_name = "authenc-hmac-md5-"
						   "cbc-3des-talitos",
				.cra_blocksize = DES3_EDE_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_ASYNC,
			},
			.ivsize = DES3_EDE_BLOCK_SIZE,
			.maxauthsize = MD5_DIGEST_SIZE,
		},
		.desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
				     DESC_HDR_SEL0_DEU |
				     DESC_HDR_MODE0_DEU_CBC |
				     DESC_HDR_MODE0_DEU_3DES |
				     DESC_HDR_SEL1_MDEUA |
				     DESC_HDR_MODE1_MDEU_INIT |
				     DESC_HDR_MODE1_MDEU_PAD |
				     DESC_HDR_MODE1_MDEU_MD5_HMAC,
	},
2651
	/* ABLKCIPHER algorithms. */
2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667
	{	.type = CRYPTO_ALG_TYPE_ABLKCIPHER,
		.alg.crypto = {
			.cra_name = "ecb(aes)",
			.cra_driver_name = "ecb-aes-talitos",
			.cra_blocksize = AES_BLOCK_SIZE,
			.cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
				     CRYPTO_ALG_ASYNC,
			.cra_ablkcipher = {
				.min_keysize = AES_MIN_KEY_SIZE,
				.max_keysize = AES_MAX_KEY_SIZE,
				.ivsize = AES_BLOCK_SIZE,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_AESU,
	},
2668 2669
	{	.type = CRYPTO_ALG_TYPE_ABLKCIPHER,
		.alg.crypto = {
2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684
			.cra_name = "cbc(aes)",
			.cra_driver_name = "cbc-aes-talitos",
			.cra_blocksize = AES_BLOCK_SIZE,
			.cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
                                     CRYPTO_ALG_ASYNC,
			.cra_ablkcipher = {
				.min_keysize = AES_MIN_KEY_SIZE,
				.max_keysize = AES_MAX_KEY_SIZE,
				.ivsize = AES_BLOCK_SIZE,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_AESU |
				     DESC_HDR_MODE0_AESU_CBC,
	},
2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697
	{	.type = CRYPTO_ALG_TYPE_ABLKCIPHER,
		.alg.crypto = {
			.cra_name = "ctr(aes)",
			.cra_driver_name = "ctr-aes-talitos",
			.cra_blocksize = AES_BLOCK_SIZE,
			.cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
				     CRYPTO_ALG_ASYNC,
			.cra_ablkcipher = {
				.min_keysize = AES_MIN_KEY_SIZE,
				.max_keysize = AES_MAX_KEY_SIZE,
				.ivsize = AES_BLOCK_SIZE,
			}
		},
2698
		.desc_hdr_template = DESC_HDR_TYPE_AESU_CTR_NONSNOOP |
2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751
				     DESC_HDR_SEL0_AESU |
				     DESC_HDR_MODE0_AESU_CTR,
	},
	{	.type = CRYPTO_ALG_TYPE_ABLKCIPHER,
		.alg.crypto = {
			.cra_name = "ecb(des)",
			.cra_driver_name = "ecb-des-talitos",
			.cra_blocksize = DES_BLOCK_SIZE,
			.cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
				     CRYPTO_ALG_ASYNC,
			.cra_ablkcipher = {
				.min_keysize = DES_KEY_SIZE,
				.max_keysize = DES_KEY_SIZE,
				.ivsize = DES_BLOCK_SIZE,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_DEU,
	},
	{	.type = CRYPTO_ALG_TYPE_ABLKCIPHER,
		.alg.crypto = {
			.cra_name = "cbc(des)",
			.cra_driver_name = "cbc-des-talitos",
			.cra_blocksize = DES_BLOCK_SIZE,
			.cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
				     CRYPTO_ALG_ASYNC,
			.cra_ablkcipher = {
				.min_keysize = DES_KEY_SIZE,
				.max_keysize = DES_KEY_SIZE,
				.ivsize = DES_BLOCK_SIZE,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_DEU |
				     DESC_HDR_MODE0_DEU_CBC,
	},
	{	.type = CRYPTO_ALG_TYPE_ABLKCIPHER,
		.alg.crypto = {
			.cra_name = "ecb(des3_ede)",
			.cra_driver_name = "ecb-3des-talitos",
			.cra_blocksize = DES3_EDE_BLOCK_SIZE,
			.cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
				     CRYPTO_ALG_ASYNC,
			.cra_ablkcipher = {
				.min_keysize = DES3_EDE_KEY_SIZE,
				.max_keysize = DES3_EDE_KEY_SIZE,
				.ivsize = DES3_EDE_BLOCK_SIZE,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_DEU |
				     DESC_HDR_MODE0_DEU_3DES,
	},
2752 2753
	{	.type = CRYPTO_ALG_TYPE_ABLKCIPHER,
		.alg.crypto = {
2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768
			.cra_name = "cbc(des3_ede)",
			.cra_driver_name = "cbc-3des-talitos",
			.cra_blocksize = DES3_EDE_BLOCK_SIZE,
			.cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
                                     CRYPTO_ALG_ASYNC,
			.cra_ablkcipher = {
				.min_keysize = DES3_EDE_KEY_SIZE,
				.max_keysize = DES3_EDE_KEY_SIZE,
				.ivsize = DES3_EDE_BLOCK_SIZE,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
			             DESC_HDR_SEL0_DEU |
		                     DESC_HDR_MODE0_DEU_CBC |
		                     DESC_HDR_MODE0_DEU_3DES,
2769 2770 2771 2772 2773
	},
	/* AHASH algorithms. */
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = MD5_DIGEST_SIZE,
2774
			.halg.statesize = sizeof(struct talitos_export_state),
2775 2776 2777
			.halg.base = {
				.cra_name = "md5",
				.cra_driver_name = "md5-talitos",
2778
				.cra_blocksize = MD5_HMAC_BLOCK_SIZE,
2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789
				.cra_flags = CRYPTO_ALG_TYPE_AHASH |
					     CRYPTO_ALG_ASYNC,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUA |
				     DESC_HDR_MODE0_MDEU_MD5,
	},
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA1_DIGEST_SIZE,
2790
			.halg.statesize = sizeof(struct talitos_export_state),
2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802
			.halg.base = {
				.cra_name = "sha1",
				.cra_driver_name = "sha1-talitos",
				.cra_blocksize = SHA1_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_TYPE_AHASH |
					     CRYPTO_ALG_ASYNC,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUA |
				     DESC_HDR_MODE0_MDEU_SHA1,
	},
2803 2804 2805
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA224_DIGEST_SIZE,
2806
			.halg.statesize = sizeof(struct talitos_export_state),
2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818
			.halg.base = {
				.cra_name = "sha224",
				.cra_driver_name = "sha224-talitos",
				.cra_blocksize = SHA224_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_TYPE_AHASH |
					     CRYPTO_ALG_ASYNC,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUA |
				     DESC_HDR_MODE0_MDEU_SHA224,
	},
2819 2820 2821
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA256_DIGEST_SIZE,
2822
			.halg.statesize = sizeof(struct talitos_export_state),
2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837
			.halg.base = {
				.cra_name = "sha256",
				.cra_driver_name = "sha256-talitos",
				.cra_blocksize = SHA256_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_TYPE_AHASH |
					     CRYPTO_ALG_ASYNC,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUA |
				     DESC_HDR_MODE0_MDEU_SHA256,
	},
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA384_DIGEST_SIZE,
2838
			.halg.statesize = sizeof(struct talitos_export_state),
2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853
			.halg.base = {
				.cra_name = "sha384",
				.cra_driver_name = "sha384-talitos",
				.cra_blocksize = SHA384_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_TYPE_AHASH |
					     CRYPTO_ALG_ASYNC,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUB |
				     DESC_HDR_MODE0_MDEUB_SHA384,
	},
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA512_DIGEST_SIZE,
2854
			.halg.statesize = sizeof(struct talitos_export_state),
2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866
			.halg.base = {
				.cra_name = "sha512",
				.cra_driver_name = "sha512-talitos",
				.cra_blocksize = SHA512_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_TYPE_AHASH |
					     CRYPTO_ALG_ASYNC,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUB |
				     DESC_HDR_MODE0_MDEUB_SHA512,
	},
L
Lee Nipper 已提交
2867 2868 2869
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = MD5_DIGEST_SIZE,
2870
			.halg.statesize = sizeof(struct talitos_export_state),
L
Lee Nipper 已提交
2871 2872 2873
			.halg.base = {
				.cra_name = "hmac(md5)",
				.cra_driver_name = "hmac-md5-talitos",
2874
				.cra_blocksize = MD5_HMAC_BLOCK_SIZE,
L
Lee Nipper 已提交
2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885
				.cra_flags = CRYPTO_ALG_TYPE_AHASH |
					     CRYPTO_ALG_ASYNC,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUA |
				     DESC_HDR_MODE0_MDEU_MD5,
	},
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA1_DIGEST_SIZE,
2886
			.halg.statesize = sizeof(struct talitos_export_state),
L
Lee Nipper 已提交
2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901
			.halg.base = {
				.cra_name = "hmac(sha1)",
				.cra_driver_name = "hmac-sha1-talitos",
				.cra_blocksize = SHA1_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_TYPE_AHASH |
					     CRYPTO_ALG_ASYNC,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUA |
				     DESC_HDR_MODE0_MDEU_SHA1,
	},
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA224_DIGEST_SIZE,
2902
			.halg.statesize = sizeof(struct talitos_export_state),
L
Lee Nipper 已提交
2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917
			.halg.base = {
				.cra_name = "hmac(sha224)",
				.cra_driver_name = "hmac-sha224-talitos",
				.cra_blocksize = SHA224_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_TYPE_AHASH |
					     CRYPTO_ALG_ASYNC,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUA |
				     DESC_HDR_MODE0_MDEU_SHA224,
	},
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA256_DIGEST_SIZE,
2918
			.halg.statesize = sizeof(struct talitos_export_state),
L
Lee Nipper 已提交
2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933
			.halg.base = {
				.cra_name = "hmac(sha256)",
				.cra_driver_name = "hmac-sha256-talitos",
				.cra_blocksize = SHA256_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_TYPE_AHASH |
					     CRYPTO_ALG_ASYNC,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUA |
				     DESC_HDR_MODE0_MDEU_SHA256,
	},
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA384_DIGEST_SIZE,
2934
			.halg.statesize = sizeof(struct talitos_export_state),
L
Lee Nipper 已提交
2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949
			.halg.base = {
				.cra_name = "hmac(sha384)",
				.cra_driver_name = "hmac-sha384-talitos",
				.cra_blocksize = SHA384_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_TYPE_AHASH |
					     CRYPTO_ALG_ASYNC,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUB |
				     DESC_HDR_MODE0_MDEUB_SHA384,
	},
	{	.type = CRYPTO_ALG_TYPE_AHASH,
		.alg.hash = {
			.halg.digestsize = SHA512_DIGEST_SIZE,
2950
			.halg.statesize = sizeof(struct talitos_export_state),
L
Lee Nipper 已提交
2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962
			.halg.base = {
				.cra_name = "hmac(sha512)",
				.cra_driver_name = "hmac-sha512-talitos",
				.cra_blocksize = SHA512_BLOCK_SIZE,
				.cra_flags = CRYPTO_ALG_TYPE_AHASH |
					     CRYPTO_ALG_ASYNC,
			}
		},
		.desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
				     DESC_HDR_SEL0_MDEUB |
				     DESC_HDR_MODE0_MDEUB_SHA512,
	}
2963 2964 2965 2966 2967
};

struct talitos_crypto_alg {
	struct list_head entry;
	struct device *dev;
2968
	struct talitos_alg_template algt;
2969 2970
};

2971 2972
static int talitos_init_common(struct talitos_ctx *ctx,
			       struct talitos_crypto_alg *talitos_alg)
2973
{
2974
	struct talitos_private *priv;
2975 2976 2977

	/* update context with ptr to dev */
	ctx->dev = talitos_alg->dev;
2978

2979 2980 2981 2982 2983
	/* assign SEC channel to tfm in round-robin fashion */
	priv = dev_get_drvdata(ctx->dev);
	ctx->ch = atomic_inc_return(&priv->last_chan) &
		  (priv->num_channels - 1);

2984
	/* copy descriptor header template value */
2985
	ctx->desc_hdr_template = talitos_alg->algt.desc_hdr_template;
2986

2987 2988 2989
	/* select done notification */
	ctx->desc_hdr_template |= DESC_HDR_DONE_NOTIFY;

2990 2991 2992
	return 0;
}

2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009
static int talitos_cra_init(struct crypto_tfm *tfm)
{
	struct crypto_alg *alg = tfm->__crt_alg;
	struct talitos_crypto_alg *talitos_alg;
	struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);

	if ((alg->cra_flags & CRYPTO_ALG_TYPE_MASK) == CRYPTO_ALG_TYPE_AHASH)
		talitos_alg = container_of(__crypto_ahash_alg(alg),
					   struct talitos_crypto_alg,
					   algt.alg.hash);
	else
		talitos_alg = container_of(alg, struct talitos_crypto_alg,
					   algt.alg.crypto);

	return talitos_init_common(ctx, talitos_alg);
}

3010
static int talitos_cra_init_aead(struct crypto_aead *tfm)
3011
{
3012 3013 3014 3015 3016 3017 3018 3019
	struct aead_alg *alg = crypto_aead_alg(tfm);
	struct talitos_crypto_alg *talitos_alg;
	struct talitos_ctx *ctx = crypto_aead_ctx(tfm);

	talitos_alg = container_of(alg, struct talitos_crypto_alg,
				   algt.alg.aead);

	return talitos_init_common(ctx, talitos_alg);
3020 3021
}

3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034
static int talitos_cra_init_ahash(struct crypto_tfm *tfm)
{
	struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);

	talitos_cra_init(tfm);

	ctx->keylen = 0;
	crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
				 sizeof(struct talitos_ahash_req_ctx));

	return 0;
}

3035 3036 3037 3038 3039 3040 3041 3042 3043
static void talitos_cra_exit(struct crypto_tfm *tfm)
{
	struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
	struct device *dev = ctx->dev;

	if (ctx->keylen)
		dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);
}

3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063
/*
 * given the alg's descriptor header template, determine whether descriptor
 * type and primary/secondary execution units required match the hw
 * capabilities description provided in the device tree node.
 */
static int hw_supports(struct device *dev, __be32 desc_hdr_template)
{
	struct talitos_private *priv = dev_get_drvdata(dev);
	int ret;

	ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
	      (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);

	if (SECONDARY_EU(desc_hdr_template))
		ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
		              & priv->exec_units);

	return ret;
}

3064
static int talitos_remove(struct platform_device *ofdev)
3065 3066 3067 3068 3069 3070 3071
{
	struct device *dev = &ofdev->dev;
	struct talitos_private *priv = dev_get_drvdata(dev);
	struct talitos_crypto_alg *t_alg, *n;
	int i;

	list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
3072 3073 3074
		switch (t_alg->algt.type) {
		case CRYPTO_ALG_TYPE_ABLKCIPHER:
			break;
3075 3076
		case CRYPTO_ALG_TYPE_AEAD:
			crypto_unregister_aead(&t_alg->algt.alg.aead);
3077 3078 3079 3080
		case CRYPTO_ALG_TYPE_AHASH:
			crypto_unregister_ahash(&t_alg->algt.alg.hash);
			break;
		}
3081 3082 3083 3084 3085 3086
		list_del(&t_alg->entry);
	}

	if (hw_supports(dev, DESC_HDR_SEL0_RNG))
		talitos_unregister_rng(dev);

3087
	for (i = 0; i < 2; i++)
3088
		if (priv->irq[i]) {
3089 3090 3091
			free_irq(priv->irq[i], dev);
			irq_dispose_mapping(priv->irq[i]);
		}
3092

3093
	tasklet_kill(&priv->done_task[0]);
3094
	if (priv->irq[1])
3095
		tasklet_kill(&priv->done_task[1]);
3096 3097 3098 3099 3100 3101 3102 3103

	return 0;
}

static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
						    struct talitos_alg_template
						           *template)
{
3104
	struct talitos_private *priv = dev_get_drvdata(dev);
3105 3106 3107
	struct talitos_crypto_alg *t_alg;
	struct crypto_alg *alg;

3108 3109
	t_alg = devm_kzalloc(dev, sizeof(struct talitos_crypto_alg),
			     GFP_KERNEL);
3110 3111 3112
	if (!t_alg)
		return ERR_PTR(-ENOMEM);

3113 3114 3115 3116
	t_alg->algt = *template;

	switch (t_alg->algt.type) {
	case CRYPTO_ALG_TYPE_ABLKCIPHER:
3117 3118
		alg = &t_alg->algt.alg.crypto;
		alg->cra_init = talitos_cra_init;
3119
		alg->cra_exit = talitos_cra_exit;
3120
		alg->cra_type = &crypto_ablkcipher_type;
3121 3122 3123 3124
		alg->cra_ablkcipher.setkey = ablkcipher_setkey;
		alg->cra_ablkcipher.encrypt = ablkcipher_encrypt;
		alg->cra_ablkcipher.decrypt = ablkcipher_decrypt;
		alg->cra_ablkcipher.geniv = "eseqiv";
3125
		break;
3126
	case CRYPTO_ALG_TYPE_AEAD:
3127
		alg = &t_alg->algt.alg.aead.base;
3128
		alg->cra_exit = talitos_cra_exit;
3129 3130 3131 3132
		t_alg->algt.alg.aead.init = talitos_cra_init_aead;
		t_alg->algt.alg.aead.setkey = aead_setkey;
		t_alg->algt.alg.aead.encrypt = aead_encrypt;
		t_alg->algt.alg.aead.decrypt = aead_decrypt;
3133 3134
		if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
		    !strncmp(alg->cra_name, "authenc(hmac(sha224)", 20)) {
3135
			devm_kfree(dev, t_alg);
3136 3137
			return ERR_PTR(-ENOTSUPP);
		}
3138 3139 3140
		break;
	case CRYPTO_ALG_TYPE_AHASH:
		alg = &t_alg->algt.alg.hash.halg.base;
3141
		alg->cra_init = talitos_cra_init_ahash;
3142
		alg->cra_exit = talitos_cra_exit;
3143
		alg->cra_type = &crypto_ahash_type;
3144 3145 3146 3147 3148
		t_alg->algt.alg.hash.init = ahash_init;
		t_alg->algt.alg.hash.update = ahash_update;
		t_alg->algt.alg.hash.final = ahash_final;
		t_alg->algt.alg.hash.finup = ahash_finup;
		t_alg->algt.alg.hash.digest = ahash_digest;
3149 3150
		if (!strncmp(alg->cra_name, "hmac", 4))
			t_alg->algt.alg.hash.setkey = ahash_setkey;
3151 3152
		t_alg->algt.alg.hash.import = ahash_import;
		t_alg->algt.alg.hash.export = ahash_export;
3153

L
Lee Nipper 已提交
3154
		if (!(priv->features & TALITOS_FTR_HMAC_OK) &&
K
Kim Phillips 已提交
3155
		    !strncmp(alg->cra_name, "hmac", 4)) {
3156
			devm_kfree(dev, t_alg);
L
Lee Nipper 已提交
3157
			return ERR_PTR(-ENOTSUPP);
K
Kim Phillips 已提交
3158
		}
3159
		if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
L
Lee Nipper 已提交
3160 3161
		    (!strcmp(alg->cra_name, "sha224") ||
		     !strcmp(alg->cra_name, "hmac(sha224)"))) {
3162 3163 3164 3165 3166 3167
			t_alg->algt.alg.hash.init = ahash_init_sha224_swinit;
			t_alg->algt.desc_hdr_template =
					DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
					DESC_HDR_SEL0_MDEUA |
					DESC_HDR_MODE0_MDEU_SHA256;
		}
3168
		break;
3169 3170
	default:
		dev_err(dev, "unknown algorithm type %d\n", t_alg->algt.type);
3171
		devm_kfree(dev, t_alg);
3172
		return ERR_PTR(-EINVAL);
3173
	}
3174 3175

	alg->cra_module = THIS_MODULE;
3176 3177 3178 3179
	if (t_alg->algt.priority)
		alg->cra_priority = t_alg->algt.priority;
	else
		alg->cra_priority = TALITOS_CRA_PRIORITY;
3180 3181
	alg->cra_alignmask = 0;
	alg->cra_ctxsize = sizeof(struct talitos_ctx);
3182
	alg->cra_flags |= CRYPTO_ALG_KERN_DRIVER_ONLY;
3183 3184 3185 3186 3187 3188

	t_alg->dev = dev;

	return t_alg;
}

3189 3190 3191 3192 3193 3194
static int talitos_probe_irq(struct platform_device *ofdev)
{
	struct device *dev = &ofdev->dev;
	struct device_node *np = ofdev->dev.of_node;
	struct talitos_private *priv = dev_get_drvdata(dev);
	int err;
3195
	bool is_sec1 = has_ftr_sec1(priv);
3196 3197

	priv->irq[0] = irq_of_parse_and_map(np, 0);
3198
	if (!priv->irq[0]) {
3199 3200 3201
		dev_err(dev, "failed to map irq\n");
		return -EINVAL;
	}
3202 3203 3204 3205 3206
	if (is_sec1) {
		err = request_irq(priv->irq[0], talitos1_interrupt_4ch, 0,
				  dev_driver_string(dev), dev);
		goto primary_out;
	}
3207 3208 3209 3210

	priv->irq[1] = irq_of_parse_and_map(np, 1);

	/* get the primary irq line */
3211
	if (!priv->irq[1]) {
3212
		err = request_irq(priv->irq[0], talitos2_interrupt_4ch, 0,
3213 3214 3215 3216
				  dev_driver_string(dev), dev);
		goto primary_out;
	}

3217
	err = request_irq(priv->irq[0], talitos2_interrupt_ch0_2, 0,
3218 3219 3220 3221 3222
			  dev_driver_string(dev), dev);
	if (err)
		goto primary_out;

	/* get the secondary irq line */
3223
	err = request_irq(priv->irq[1], talitos2_interrupt_ch1_3, 0,
3224 3225 3226 3227
			  dev_driver_string(dev), dev);
	if (err) {
		dev_err(dev, "failed to request secondary irq\n");
		irq_dispose_mapping(priv->irq[1]);
3228
		priv->irq[1] = 0;
3229 3230 3231 3232 3233 3234 3235 3236
	}

	return err;

primary_out:
	if (err) {
		dev_err(dev, "failed to request primary irq\n");
		irq_dispose_mapping(priv->irq[0]);
3237
		priv->irq[0] = 0;
3238 3239 3240 3241 3242
	}

	return err;
}

3243
static int talitos_probe(struct platform_device *ofdev)
3244 3245
{
	struct device *dev = &ofdev->dev;
3246
	struct device_node *np = ofdev->dev.of_node;
3247 3248
	struct talitos_private *priv;
	int i, err;
3249
	int stride;
3250
	struct resource *res;
3251

3252
	priv = devm_kzalloc(dev, sizeof(struct talitos_private), GFP_KERNEL);
3253 3254 3255
	if (!priv)
		return -ENOMEM;

3256 3257
	INIT_LIST_HEAD(&priv->alg_list);

3258 3259 3260 3261
	dev_set_drvdata(dev, priv);

	priv->ofdev = ofdev;

3262 3263
	spin_lock_init(&priv->reg_lock);

3264 3265 3266 3267
	res = platform_get_resource(ofdev, IORESOURCE_MEM, 0);
	if (!res)
		return -ENXIO;
	priv->reg = devm_ioremap(dev, res->start, resource_size(res));
3268 3269 3270 3271 3272 3273 3274
	if (!priv->reg) {
		dev_err(dev, "failed to of_iomap\n");
		err = -ENOMEM;
		goto err_out;
	}

	/* get SEC version capabilities from device tree */
3275 3276 3277 3278 3279
	of_property_read_u32(np, "fsl,num-channels", &priv->num_channels);
	of_property_read_u32(np, "fsl,channel-fifo-len", &priv->chfifo_len);
	of_property_read_u32(np, "fsl,exec-units-mask", &priv->exec_units);
	of_property_read_u32(np, "fsl,descriptor-types-mask",
			     &priv->desc_types);
3280 3281 3282 3283 3284 3285 3286 3287

	if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
	    !priv->exec_units || !priv->desc_types) {
		dev_err(dev, "invalid property data in device tree node\n");
		err = -EINVAL;
		goto err_out;
	}

3288 3289 3290
	if (of_device_is_compatible(np, "fsl,sec3.0"))
		priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;

3291
	if (of_device_is_compatible(np, "fsl,sec2.1"))
3292
		priv->features |= TALITOS_FTR_HW_AUTH_CHECK |
L
Lee Nipper 已提交
3293 3294
				  TALITOS_FTR_SHA224_HWINIT |
				  TALITOS_FTR_HMAC_OK;
3295

3296 3297 3298
	if (of_device_is_compatible(np, "fsl,sec1.0"))
		priv->features |= TALITOS_FTR_SEC1;

3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323
	if (of_device_is_compatible(np, "fsl,sec1.2")) {
		priv->reg_deu = priv->reg + TALITOS12_DEU;
		priv->reg_aesu = priv->reg + TALITOS12_AESU;
		priv->reg_mdeu = priv->reg + TALITOS12_MDEU;
		stride = TALITOS1_CH_STRIDE;
	} else if (of_device_is_compatible(np, "fsl,sec1.0")) {
		priv->reg_deu = priv->reg + TALITOS10_DEU;
		priv->reg_aesu = priv->reg + TALITOS10_AESU;
		priv->reg_mdeu = priv->reg + TALITOS10_MDEU;
		priv->reg_afeu = priv->reg + TALITOS10_AFEU;
		priv->reg_rngu = priv->reg + TALITOS10_RNGU;
		priv->reg_pkeu = priv->reg + TALITOS10_PKEU;
		stride = TALITOS1_CH_STRIDE;
	} else {
		priv->reg_deu = priv->reg + TALITOS2_DEU;
		priv->reg_aesu = priv->reg + TALITOS2_AESU;
		priv->reg_mdeu = priv->reg + TALITOS2_MDEU;
		priv->reg_afeu = priv->reg + TALITOS2_AFEU;
		priv->reg_rngu = priv->reg + TALITOS2_RNGU;
		priv->reg_pkeu = priv->reg + TALITOS2_PKEU;
		priv->reg_keu = priv->reg + TALITOS2_KEU;
		priv->reg_crcu = priv->reg + TALITOS2_CRCU;
		stride = TALITOS2_CH_STRIDE;
	}

3324 3325 3326 3327 3328
	err = talitos_probe_irq(ofdev);
	if (err)
		goto err_out;

	if (of_device_is_compatible(np, "fsl,sec1.0")) {
3329 3330
		if (priv->num_channels == 1)
			tasklet_init(&priv->done_task[0], talitos1_done_ch0,
3331
				     (unsigned long)dev);
3332 3333 3334 3335 3336
		else
			tasklet_init(&priv->done_task[0], talitos1_done_4ch,
				     (unsigned long)dev);
	} else {
		if (priv->irq[1]) {
3337 3338 3339 3340
			tasklet_init(&priv->done_task[0], talitos2_done_ch0_2,
				     (unsigned long)dev);
			tasklet_init(&priv->done_task[1], talitos2_done_ch1_3,
				     (unsigned long)dev);
3341 3342 3343 3344 3345 3346
		} else if (priv->num_channels == 1) {
			tasklet_init(&priv->done_task[0], talitos2_done_ch0,
				     (unsigned long)dev);
		} else {
			tasklet_init(&priv->done_task[0], talitos2_done_4ch,
				     (unsigned long)dev);
3347 3348 3349
		}
	}

3350 3351
	priv->chan = devm_kzalloc(dev, sizeof(struct talitos_channel) *
				       priv->num_channels, GFP_KERNEL);
3352 3353
	if (!priv->chan) {
		dev_err(dev, "failed to allocate channel management space\n");
3354 3355 3356 3357
		err = -ENOMEM;
		goto err_out;
	}

3358 3359
	priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);

3360
	for (i = 0; i < priv->num_channels; i++) {
3361
		priv->chan[i].reg = priv->reg + stride * (i + 1);
3362
		if (!priv->irq[1] || !(i & 1))
3363
			priv->chan[i].reg += TALITOS_CH_BASE_OFFSET;
3364

3365 3366
		spin_lock_init(&priv->chan[i].head_lock);
		spin_lock_init(&priv->chan[i].tail_lock);
3367

3368 3369 3370
		priv->chan[i].fifo = devm_kzalloc(dev,
						sizeof(struct talitos_request) *
						priv->fifo_len, GFP_KERNEL);
3371
		if (!priv->chan[i].fifo) {
3372 3373 3374 3375 3376
			dev_err(dev, "failed to allocate request fifo %d\n", i);
			err = -ENOMEM;
			goto err_out;
		}

3377 3378
		atomic_set(&priv->chan[i].submit_count,
			   -(priv->chfifo_len - 1));
3379
	}
3380

3381 3382
	dma_set_mask(dev, DMA_BIT_MASK(36));

3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403
	/* reset and initialize the h/w */
	err = init_device(dev);
	if (err) {
		dev_err(dev, "failed to initialize device\n");
		goto err_out;
	}

	/* register the RNG, if available */
	if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
		err = talitos_register_rng(dev);
		if (err) {
			dev_err(dev, "failed to register hwrng: %d\n", err);
			goto err_out;
		} else
			dev_info(dev, "hwrng\n");
	}

	/* register crypto algorithms the device supports */
	for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
		if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
			struct talitos_crypto_alg *t_alg;
3404
			struct crypto_alg *alg = NULL;
3405 3406 3407 3408

			t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
			if (IS_ERR(t_alg)) {
				err = PTR_ERR(t_alg);
K
Kim Phillips 已提交
3409
				if (err == -ENOTSUPP)
L
Lee Nipper 已提交
3410
					continue;
3411 3412 3413
				goto err_out;
			}

3414 3415 3416 3417
			switch (t_alg->algt.type) {
			case CRYPTO_ALG_TYPE_ABLKCIPHER:
				err = crypto_register_alg(
						&t_alg->algt.alg.crypto);
3418
				alg = &t_alg->algt.alg.crypto;
3419
				break;
3420 3421 3422 3423 3424 3425 3426

			case CRYPTO_ALG_TYPE_AEAD:
				err = crypto_register_aead(
					&t_alg->algt.alg.aead);
				alg = &t_alg->algt.alg.aead.base;
				break;

3427 3428 3429
			case CRYPTO_ALG_TYPE_AHASH:
				err = crypto_register_ahash(
						&t_alg->algt.alg.hash);
3430
				alg = &t_alg->algt.alg.hash.halg.base;
3431 3432
				break;
			}
3433 3434
			if (err) {
				dev_err(dev, "%s alg registration failed\n",
3435
					alg->cra_driver_name);
3436
				devm_kfree(dev, t_alg);
3437
			} else
3438 3439 3440
				list_add_tail(&t_alg->entry, &priv->alg_list);
		}
	}
3441 3442 3443
	if (!list_empty(&priv->alg_list))
		dev_info(dev, "%s algorithms registered in /proc/crypto\n",
			 (char *)of_get_property(np, "compatible", NULL));
3444 3445 3446 3447 3448 3449 3450 3451 3452

	return 0;

err_out:
	talitos_remove(ofdev);

	return err;
}

3453
static const struct of_device_id talitos_match[] = {
3454 3455 3456 3457 3458 3459
#ifdef CONFIG_CRYPTO_DEV_TALITOS1
	{
		.compatible = "fsl,sec1.0",
	},
#endif
#ifdef CONFIG_CRYPTO_DEV_TALITOS2
3460 3461 3462
	{
		.compatible = "fsl,sec2.0",
	},
3463
#endif
3464 3465 3466 3467
	{},
};
MODULE_DEVICE_TABLE(of, talitos_match);

3468
static struct platform_driver talitos_driver = {
3469 3470 3471 3472
	.driver = {
		.name = "talitos",
		.of_match_table = talitos_match,
	},
3473
	.probe = talitos_probe,
A
Al Viro 已提交
3474
	.remove = talitos_remove,
3475 3476
};

3477
module_platform_driver(talitos_driver);
3478 3479 3480 3481

MODULE_LICENSE("GPL");
MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");