intel_drv.h 57.0 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 * Copyright (c) 2007-2008 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */
#ifndef __INTEL_DRV_H__
#define __INTEL_DRV_H__

28
#include <linux/async.h>
J
Jesse Barnes 已提交
29
#include <linux/i2c.h>
30
#include <linux/hdmi.h>
31
#include <drm/i915_drm.h>
32
#include "i915_drv.h"
33 34 35
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_fb_helper.h>
36
#include <drm/drm_dp_dual_mode_helper.h>
37
#include <drm/drm_dp_mst_helper.h>
38
#include <drm/drm_rect.h>
39
#include <drm/drm_atomic.h>
40

D
Daniel Vetter 已提交
41 42 43 44 45 46 47
/**
 * _wait_for - magic (register) wait macro
 *
 * Does the right thing for modeset paths when run under kdgb or similar atomic
 * contexts. Note that it's important that we check the condition again after
 * having timed out, since the timeout could be due to preemption or similar and
 * we've never had a chance to check the condition before the timeout.
48 49 50 51
 *
 * TODO: When modesetting has fully transitioned to atomic, the below
 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
 * added.
D
Daniel Vetter 已提交
52
 */
T
Tvrtko Ursulin 已提交
53 54
#define _wait_for(COND, US, W) ({ \
	unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1;	\
55
	int ret__ = 0;							\
56
	while (!(COND)) {						\
57
		if (time_after(jiffies, timeout__)) {			\
D
Daniel Vetter 已提交
58 59
			if (!(COND))					\
				ret__ = -ETIMEDOUT;			\
60 61
			break;						\
		}							\
62
		if ((W) && drm_can_sleep()) {				\
T
Tvrtko Ursulin 已提交
63
			usleep_range((W), (W)*2);			\
64 65 66
		} else {						\
			cpu_relax();					\
		}							\
67 68 69 70
	}								\
	ret__;								\
})

T
Tvrtko Ursulin 已提交
71 72 73
#define wait_for(COND, MS)	  	_wait_for((COND), (MS) * 1000, 1000)
#define wait_for_us(COND, US)	  	_wait_for((COND), (US), 1)

74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104
/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
# define _WAIT_FOR_ATOMIC_CHECK WARN_ON_ONCE(!in_atomic())
#else
# define _WAIT_FOR_ATOMIC_CHECK do { } while (0)
#endif

#define _wait_for_atomic(COND, US) ({ \
	unsigned long end__; \
	int ret__ = 0; \
	_WAIT_FOR_ATOMIC_CHECK; \
	BUILD_BUG_ON((US) > 50000); \
	end__ = (local_clock() >> 10) + (US) + 1; \
	while (!(COND)) { \
		if (time_after((unsigned long)(local_clock() >> 10), end__)) { \
			/* Unlike the regular wait_for(), this atomic variant \
			 * cannot be preempted (and we'll just ignore the issue\
			 * of irq interruptions) and so we know that no time \
			 * has passed since the last check of COND and can \
			 * immediately report the timeout. \
			 */ \
			ret__ = -ETIMEDOUT; \
			break; \
		} \
		cpu_relax(); \
	} \
	ret__; \
})

#define wait_for_atomic(COND, MS)	_wait_for_atomic((COND), (MS) * 1000)
#define wait_for_atomic_us(COND, US)	_wait_for_atomic((COND), (US))
105

106 107
#define KHz(x) (1000 * (x))
#define MHz(x) KHz(1000 * (x))
108

J
Jesse Barnes 已提交
109 110 111 112 113 114 115 116 117 118
/*
 * Display related stuff
 */

/* store information about an Ixxx DVO */
/* The i830->i865 use multiple DVOs with multiple i2cs */
/* the i915, i945 have a single sDVO i2c bus - which is different */
#define MAX_OUTPUTS 6
/* maximum connectors per crtcs in the mode set */

119 120 121
/* Maximum cursor sizes */
#define GEN2_CURSOR_WIDTH 64
#define GEN2_CURSOR_HEIGHT 64
122 123
#define MAX_CURSOR_WIDTH 256
#define MAX_CURSOR_HEIGHT 256
124

J
Jesse Barnes 已提交
125 126 127 128 129
#define INTEL_I2C_BUS_DVO 1
#define INTEL_I2C_BUS_SDVO 2

/* these are outputs from the chip - integrated only
   external chips are via DVO or SDVO output */
130 131 132 133 134 135 136 137 138 139 140 141 142 143
enum intel_output_type {
	INTEL_OUTPUT_UNUSED = 0,
	INTEL_OUTPUT_ANALOG = 1,
	INTEL_OUTPUT_DVO = 2,
	INTEL_OUTPUT_SDVO = 3,
	INTEL_OUTPUT_LVDS = 4,
	INTEL_OUTPUT_TVOUT = 5,
	INTEL_OUTPUT_HDMI = 6,
	INTEL_OUTPUT_DISPLAYPORT = 7,
	INTEL_OUTPUT_EDP = 8,
	INTEL_OUTPUT_DSI = 9,
	INTEL_OUTPUT_UNKNOWN = 10,
	INTEL_OUTPUT_DP_MST = 11,
};
J
Jesse Barnes 已提交
144 145 146 147 148 149

#define INTEL_DVO_CHIP_NONE 0
#define INTEL_DVO_CHIP_LVDS 1
#define INTEL_DVO_CHIP_TMDS 2
#define INTEL_DVO_CHIP_TVOUT 4

150 151
#define INTEL_DSI_VIDEO_MODE	0
#define INTEL_DSI_COMMAND_MODE	1
152

J
Jesse Barnes 已提交
153 154
struct intel_framebuffer {
	struct drm_framebuffer base;
155
	struct drm_i915_gem_object *obj;
156
	struct intel_rotation_info rot_info;
J
Jesse Barnes 已提交
157 158
};

159 160
struct intel_fbdev {
	struct drm_fb_helper helper;
161
	struct intel_framebuffer *fb;
162
	int preferred_bpp;
163
};
J
Jesse Barnes 已提交
164

165
struct intel_encoder {
166
	struct drm_encoder base;
167

168
	enum intel_output_type type;
169
	unsigned int cloneable;
170
	void (*hot_plug)(struct intel_encoder *);
171
	bool (*compute_config)(struct intel_encoder *,
172
			       struct intel_crtc_state *);
173
	void (*pre_pll_enable)(struct intel_encoder *);
174
	void (*pre_enable)(struct intel_encoder *);
175
	void (*enable)(struct intel_encoder *);
176
	void (*mode_set)(struct intel_encoder *intel_encoder);
177
	void (*disable)(struct intel_encoder *);
178
	void (*post_disable)(struct intel_encoder *);
179
	void (*post_pll_disable)(struct intel_encoder *);
180 181 182 183
	/* Read out the current hw state of this connector, returning true if
	 * the encoder is active. If the encoder is enabled it also set the pipe
	 * it is connected to in the pipe parameter. */
	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
184
	/* Reconstructs the equivalent mode flags for the current hardware
185
	 * state. This must be called _after_ display->get_pipe_config has
186 187
	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
	 * be set correctly before calling this function. */
188
	void (*get_config)(struct intel_encoder *,
189
			   struct intel_crtc_state *pipe_config);
190 191 192 193 194 195
	/*
	 * Called during system suspend after all pending requests for the
	 * encoder are flushed (for example for DP AUX transactions) and
	 * device interrupts are disabled.
	 */
	void (*suspend)(struct intel_encoder *);
196
	int crtc_mask;
197
	enum hpd_pin hpd_pin;
J
Jesse Barnes 已提交
198 199
};

200
struct intel_panel {
201
	struct drm_display_mode *fixed_mode;
202
	struct drm_display_mode *downclock_mode;
203
	int fitting_mode;
204 205 206

	/* backlight */
	struct {
207
		bool present;
208
		u32 level;
209
		u32 min;
210
		u32 max;
211
		bool enabled;
212 213
		bool combination_mode;	/* gen 2/4 only */
		bool active_low_pwm;
214 215

		/* PWM chip */
216 217
		bool util_pin_active_low;	/* bxt+ */
		u8 controller;		/* bxt+ only */
218 219
		struct pwm_device *pwm;

220
		struct backlight_device *device;
221

222 223 224 225 226 227 228 229 230 231
		/* Connector and platform specific backlight functions */
		int (*setup)(struct intel_connector *connector, enum pipe pipe);
		uint32_t (*get)(struct intel_connector *connector);
		void (*set)(struct intel_connector *connector, uint32_t level);
		void (*disable)(struct intel_connector *connector);
		void (*enable)(struct intel_connector *connector);
		uint32_t (*hz_to_pwm)(struct intel_connector *connector,
				      uint32_t hz);
		void (*power)(struct intel_connector *, bool enable);
	} backlight;
232 233
};

234 235
struct intel_connector {
	struct drm_connector base;
236 237 238
	/*
	 * The fixed encoder this connector is connected to.
	 */
239
	struct intel_encoder *encoder;
240

241 242 243
	/* Reads out the current hw, returning true if the connector is enabled
	 * and active (i.e. dpms ON state). */
	bool (*get_hw_state)(struct intel_connector *);
244

245 246 247 248 249 250 251 252
	/*
	 * Removes all interfaces through which the connector is accessible
	 * - like sysfs, debugfs entries -, so that no new operations can be
	 * started on the connector. Also makes sure all currently pending
	 * operations finish before returing.
	 */
	void (*unregister)(struct intel_connector *);

253 254
	/* Panel info for eDP and LVDS */
	struct intel_panel panel;
255 256 257

	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
	struct edid *edid;
258
	struct edid *detect_edid;
259 260 261 262

	/* since POLL and HPD connectors may use the same HPD line keep the native
	   state of connector->polled in case hotplug storm detection changes it */
	u8 polled;
263 264 265 266

	void *port; /* store this opaque as its illegal to dereference it */

	struct intel_dp *mst_port;
267 268
};

269
struct dpll {
270 271 272 273 274 275 276 277 278
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
279
};
280

281 282 283
struct intel_atomic_state {
	struct drm_atomic_state base;

284
	unsigned int cdclk;
285

286 287 288 289 290 291
	/*
	 * Calculated device cdclk, can be different from cdclk
	 * only when all crtc's are DPMS off.
	 */
	unsigned int dev_cdclk;

292 293 294 295 296
	bool dpll_set, modeset;

	unsigned int active_crtcs;
	unsigned int min_pixclk[I915_MAX_PIPES];

297
	struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
298
	struct intel_wm_config wm_config;
299 300 301 302 303 304

	/*
	 * Current watermarks can't be trusted during hardware readout, so
	 * don't bother calculating intermediate watermarks.
	 */
	bool skip_intermediate_wm;
305 306
};

307
struct intel_plane_state {
308
	struct drm_plane_state base;
309 310 311 312
	struct drm_rect src;
	struct drm_rect dst;
	struct drm_rect clip;
	bool visible;
313

314 315 316 317 318 319 320 321
	/*
	 * scaler_id
	 *    = -1 : not using a scaler
	 *    >=  0 : using a scalers
	 *
	 * plane requiring a scaler:
	 *   - During check_plane, its bit is set in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
322
	 *     update_scaler_plane.
323 324 325 326 327 328 329
	 *   - scaler_id indicates the scaler it got assigned.
	 *
	 * plane doesn't require a scaler:
	 *   - this can happen when scaling is no more required or plane simply
	 *     got disabled.
	 *   - During check_plane, corresponding bit is reset in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
330
	 *     update_scaler_plane.
331 332
	 */
	int scaler_id;
333 334

	struct drm_intel_sprite_colorkey ckey;
335 336 337

	/* async flip related structures */
	struct drm_i915_gem_request *wait_req;
338 339
};

340
struct intel_initial_plane_config {
341
	struct intel_framebuffer *fb;
342
	unsigned int tiling;
343 344 345 346
	int size;
	u32 base;
};

347 348 349
#define SKL_MIN_SRC_W 8
#define SKL_MAX_SRC_W 4096
#define SKL_MIN_SRC_H 8
350
#define SKL_MAX_SRC_H 4096
351 352 353
#define SKL_MIN_DST_W 8
#define SKL_MAX_DST_W 4096
#define SKL_MIN_DST_H 8
354
#define SKL_MAX_DST_H 4096
355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388

struct intel_scaler {
	int in_use;
	uint32_t mode;
};

struct intel_crtc_scaler_state {
#define SKL_NUM_SCALERS 2
	struct intel_scaler scalers[SKL_NUM_SCALERS];

	/*
	 * scaler_users: keeps track of users requesting scalers on this crtc.
	 *
	 *     If a bit is set, a user is using a scaler.
	 *     Here user can be a plane or crtc as defined below:
	 *       bits 0-30 - plane (bit position is index from drm_plane_index)
	 *       bit 31    - crtc
	 *
	 * Instead of creating a new index to cover planes and crtc, using
	 * existing drm_plane_index for planes which is well less than 31
	 * planes and bit 31 for crtc. This should be fine to cover all
	 * our platforms.
	 *
	 * intel_atomic_setup_scalers will setup available scalers to users
	 * requesting scalers. It will gracefully fail if request exceeds
	 * avilability.
	 */
#define SKL_CRTC_INDEX 31
	unsigned scaler_users;

	/* scaler used by crtc for panel fitting purpose */
	int scaler_id;
};

389 390 391
/* drm_mode->private_flags */
#define I915_MODE_FLAG_INHERITED 1

392 393
struct intel_pipe_wm {
	struct intel_wm_level wm[5];
394
	struct intel_wm_level raw_wm[5];
395 396 397 398 399 400 401 402 403 404 405 406 407
	uint32_t linetime;
	bool fbc_wm_enabled;
	bool pipe_enabled;
	bool sprites_enabled;
	bool sprites_scaled;
};

struct skl_pipe_wm {
	struct skl_wm_level wm[8];
	struct skl_wm_level trans_wm;
	uint32_t linetime;
};

408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429
struct intel_crtc_wm_state {
	union {
		struct {
			/*
			 * Intermediate watermarks; these can be
			 * programmed immediately since they satisfy
			 * both the current configuration we're
			 * switching away from and the new
			 * configuration we're switching to.
			 */
			struct intel_pipe_wm intermediate;

			/*
			 * Optimal watermarks, programmed post-vblank
			 * when this state is committed.
			 */
			struct intel_pipe_wm optimal;
		} ilk;

		struct {
			/* gen9+ only needs 1-step wm programming */
			struct skl_pipe_wm optimal;
430 431 432 433

			/* cached plane data rate */
			unsigned plane_data_rate[I915_MAX_PLANES];
			unsigned plane_y_data_rate[I915_MAX_PLANES];
434 435 436 437 438 439 440 441 442 443 444 445
		} skl;
	};

	/*
	 * Platforms with two-step watermark programming will need to
	 * update watermark programming post-vblank to switch from the
	 * safe intermediate watermarks to the optimal final
	 * watermarks.
	 */
	bool need_postvbl_update;
};

446
struct intel_crtc_state {
447 448
	struct drm_crtc_state base;

449 450 451 452 453 454 455 456
	/**
	 * quirks - bitfield with hw state readout quirks
	 *
	 * For various reasons the hw state readout code might not be able to
	 * completely faithfully read out the current state. These cases are
	 * tracked with quirk flags so that fastboot and state checker can act
	 * accordingly.
	 */
457
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
458 459
	unsigned long quirks;

460
	unsigned fb_bits; /* framebuffers to flip */
461 462
	bool update_pipe; /* can a fast modeset be performed? */
	bool disable_cxsr;
463
	bool update_wm_pre, update_wm_post; /* watermarks are updated */
464
	bool fb_changed; /* fb on any of the planes is changed */
465

466 467 468 469 470
	/* Pipe source size (ie. panel fitter input size)
	 * All planes will be positioned inside this space,
	 * and get clipped at the edges. */
	int pipe_src_w, pipe_src_h;

471 472 473
	/* Whether to set up the PCH/FDI. Note that we never allow sharing
	 * between pch encoders and cpu encoders. */
	bool has_pch_encoder;
474

475 476 477
	/* Are we sending infoframes on the attached port */
	bool has_infoframe;

478
	/* CPU Transcoder for the pipe. Currently this can only differ from the
J
Jani Nikula 已提交
479 480
	 * pipe on Haswell and later (where we have a special eDP transcoder)
	 * and Broxton (where we have special DSI transcoders). */
481 482
	enum transcoder cpu_transcoder;

483 484 485 486 487 488
	/*
	 * Use reduced/limited/broadcast rbg range, compressing from the full
	 * range fed into the crtcs.
	 */
	bool limited_color_range;

489 490 491
	/* DP has a bunch of special case unfortunately, so mark the pipe
	 * accordingly. */
	bool has_dp_encoder;
492

493 494 495
	/* DSI has special cases */
	bool has_dsi_encoder;

496 497 498
	/* Whether we should send NULL infoframes. Required for audio. */
	bool has_hdmi_sink;

499 500 501 502
	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
	 * has_dp_encoder is set. */
	bool has_audio;

503 504 505 506
	/*
	 * Enable dithering, used when the selected pipe bpp doesn't match the
	 * plane bpp.
	 */
507
	bool dither;
508 509 510 511

	/* Controls for the clock computation, to override various stages. */
	bool clock_set;

512 513 514 515
	/* SDVO TV has a bunch of special case. To make multifunction encoders
	 * work correctly, we need to track this at runtime.*/
	bool sdvo_tv_clock;

516 517 518 519 520 521 522
	/*
	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
	 * required. This is set in the 2nd loop of calling encoder's
	 * ->compute_config if the first pick doesn't work out.
	 */
	bool bw_constrained;

523 524
	/* Settings for the intel dpll used on pretty much everything but
	 * haswell. */
525
	struct dpll dpll;
526

527 528
	/* Selected dpll when shared or NULL. */
	struct intel_shared_dpll *shared_dpll;
529

530 531 532 533
	/*
	 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
	 * - enum skl_dpll on SKL
	 */
534 535
	uint32_t ddi_pll_sel;

536 537 538
	/* Actual register state of the dpll, for shared dpll cross-checking. */
	struct intel_dpll_hw_state dpll_hw_state;

539 540 541 542 543
	/* DSI PLL registers */
	struct {
		u32 ctrl, div;
	} dsi_pll;

544
	int pipe_bpp;
545
	struct intel_link_m_n dp_m_n;
546

547 548
	/* m2_n2 for eDP downclock */
	struct intel_link_m_n dp_m2_n2;
549
	bool has_drrs;
550

551 552
	/*
	 * Frequence the dpll for the port should run at. Differs from the
553 554
	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
	 * already multiplied by pixel_multiplier.
555
	 */
556 557
	int port_clock;

558 559
	/* Used by SDVO (and if we ever fix it, HDMI). */
	unsigned pixel_multiplier;
560

561 562
	uint8_t lane_count;

563
	/* Panel fitter controls for gen2-gen4 + VLV */
564 565 566
	struct {
		u32 control;
		u32 pgm_ratios;
567
		u32 lvds_border_bits;
568 569 570 571 572 573
	} gmch_pfit;

	/* Panel fitter placement and size for Ironlake+ */
	struct {
		u32 pos;
		u32 size;
574
		bool enabled;
575
		bool force_thru;
576
	} pch_pfit;
577

578
	/* FDI configuration, only valid if has_pch_encoder is set. */
579
	int fdi_lanes;
580
	struct intel_link_m_n fdi_m_n;
P
Paulo Zanoni 已提交
581 582

	bool ips_enabled;
583

584 585
	bool enable_fbc;

586
	bool double_wide;
587 588 589

	bool dp_encoder_is_mst;
	int pbn;
590 591

	struct intel_crtc_scaler_state scaler_state;
592 593 594

	/* w/a for waiting 2 vblanks during crtc enable */
	enum pipe hsw_workaround_pipe;
595 596 597

	/* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
	bool disable_lp_wm;
598

599
	struct intel_crtc_wm_state wm;
600 601 602

	/* Gamma mode programmed on the pipe */
	uint32_t gamma_mode;
603 604
};

605 606 607 608 609 610 611 612 613
struct vlv_wm_state {
	struct vlv_pipe_wm wm[3];
	struct vlv_sr_wm sr[3];
	uint8_t num_active_planes;
	uint8_t num_levels;
	uint8_t level;
	bool cxsr;
};

614
struct intel_mmio_flip {
615
	struct work_struct work;
616
	struct drm_i915_private *i915;
D
Daniel Vetter 已提交
617
	struct drm_i915_gem_request *req;
618
	struct intel_crtc *crtc;
619
	unsigned int rotation;
620 621
};

J
Jesse Barnes 已提交
622 623
struct intel_crtc {
	struct drm_crtc base;
624 625
	enum pipe pipe;
	enum plane plane;
J
Jesse Barnes 已提交
626
	u8 lut_r[256], lut_g[256], lut_b[256];
627 628 629 630 631 632
	/*
	 * Whether the crtc and the connected output pipeline is active. Implies
	 * that crtc->enabled is set, i.e. the current mode configuration has
	 * some outputs connected to this crtc.
	 */
	bool active;
633
	unsigned long enabled_power_domains;
634
	bool lowfreq_avail;
635
	struct intel_overlay *overlay;
636
	struct intel_unpin_work *unpin_work;
637

638 639
	atomic_t unpin_work_count;

640 641 642
	/* Display surface base address adjustement for pageflips. Note that on
	 * gen4+ this only adjusts up to a tile, offsets within a tile are
	 * handled in the hw itself (with the TILEOFF register). */
643
	u32 dspaddr_offset;
644 645
	int adjusted_x;
	int adjusted_y;
646

647
	uint32_t cursor_addr;
648
	uint32_t cursor_cntl;
649
	uint32_t cursor_size;
650
	uint32_t cursor_base;
651

652
	struct intel_crtc_state *config;
653

654 655
	/* reset counter value when the last flip was submitted */
	unsigned int reset_counter;
656 657 658 659

	/* Access to these should be protected by dev_priv->irq_lock. */
	bool cpu_fifo_underrun_disabled;
	bool pch_fifo_underrun_disabled;
660 661 662 663

	/* per-pipe watermark state */
	struct {
		/* watermarks currently being used  */
664 665 666 667
		union {
			struct intel_pipe_wm ilk;
			struct skl_pipe_wm skl;
		} active;
668

669 670
		/* allow CxSR on this pipe */
		bool cxsr_allowed;
671
	} wm;
672

673
	int scanline_offset;
674

675 676 677 678 679 680
	struct {
		unsigned start_vbl_count;
		ktime_t start_vbl_time;
		int min_vbl, max_vbl;
		int scanline_start;
	} debug;
681

682 683
	/* scalers available on this crtc */
	int num_scalers;
684 685

	struct vlv_wm_state wm_state;
J
Jesse Barnes 已提交
686 687
};

688 689
struct intel_plane_wm_parameters {
	uint32_t horiz_pixels;
690
	uint32_t vert_pixels;
691 692 693 694 695 696 697
	/*
	 *   For packed pixel formats:
	 *     bytes_per_pixel - holds bytes per pixel
	 *   For planar pixel formats:
	 *     bytes_per_pixel - holds bytes per pixel for uv-plane
	 *     y_bytes_per_pixel - holds bytes per pixel for y-plane
	 */
698
	uint8_t bytes_per_pixel;
699
	uint8_t y_bytes_per_pixel;
700 701
	bool enabled;
	bool scaled;
702
	u64 tiling;
703
	unsigned int rotation;
704
	uint16_t fifo_size;
705 706
};

707 708
struct intel_plane {
	struct drm_plane base;
709
	int plane;
710
	enum pipe pipe;
711
	bool can_scale;
712
	int max_downscale;
713
	uint32_t frontbuffer_bit;
714 715 716 717 718 719

	/* Since we need to change the watermarks before/after
	 * enabling/disabling the planes, we need to store the parameters here
	 * as the other pieces of the struct may not reflect the values we want
	 * for the watermark calculations. Currently only Haswell uses this.
	 */
720
	struct intel_plane_wm_parameters wm;
721

722 723 724
	/*
	 * NOTE: Do not place new plane state fields here (e.g., when adding
	 * new plane properties).  New runtime state should now be placed in
725
	 * the intel_plane_state structure and accessed via plane_state.
726 727
	 */

728
	void (*update_plane)(struct drm_plane *plane,
729 730
			     const struct intel_crtc_state *crtc_state,
			     const struct intel_plane_state *plane_state);
731
	void (*disable_plane)(struct drm_plane *plane,
732
			      struct drm_crtc *crtc);
733
	int (*check_plane)(struct drm_plane *plane,
734
			   struct intel_crtc_state *crtc_state,
735
			   struct intel_plane_state *state);
736 737
};

738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756
struct intel_watermark_params {
	unsigned long fifo_size;
	unsigned long max_wm;
	unsigned long default_wm;
	unsigned long guard_size;
	unsigned long cacheline_size;
};

struct cxsr_latency {
	int is_desktop;
	int is_ddr3;
	unsigned long fsb_freq;
	unsigned long mem_freq;
	unsigned long display_sr;
	unsigned long display_hpll_disable;
	unsigned long cursor_sr;
	unsigned long cursor_hpll_disable;
};

757
#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
J
Jesse Barnes 已提交
758
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
759
#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
760
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
761
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
J
Jesse Barnes 已提交
762
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
763
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
764
#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
765
#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
J
Jesse Barnes 已提交
766

767
struct intel_hdmi {
768
	i915_reg_t hdmi_reg;
769
	int ddc_bus;
770 771 772 773
	struct {
		enum drm_dp_dual_mode_type type;
		int max_tmds_clock;
	} dp_dual_mode;
774
	bool limited_color_range;
775
	bool color_range_auto;
776 777 778
	bool has_hdmi_sink;
	bool has_audio;
	enum hdmi_force_audio force_audio;
779
	bool rgb_quant_range_selectable;
780
	enum hdmi_picture_aspect aspect_ratio;
781
	struct intel_connector *attached_connector;
782
	void (*write_infoframe)(struct drm_encoder *encoder,
783
				enum hdmi_infoframe_type type,
784
				const void *frame, ssize_t len);
785
	void (*set_infoframes)(struct drm_encoder *encoder,
786
			       bool enable,
787
			       const struct drm_display_mode *adjusted_mode);
788 789
	bool (*infoframe_enabled)(struct drm_encoder *encoder,
				  const struct intel_crtc_state *pipe_config);
790 791
};

792
struct intel_dp_mst_encoder;
793
#define DP_MAX_DOWNSTREAM_PORTS		0x10
794

795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814
/*
 * enum link_m_n_set:
 *	When platform provides two set of M_N registers for dp, we can
 *	program them and switch between them incase of DRRS.
 *	But When only one such register is provided, we have to program the
 *	required divider value on that registers itself based on the DRRS state.
 *
 * M1_N1	: Program dp_m_n on M1_N1 registers
 *			  dp_m2_n2 on M2_N2 registers (If supported)
 *
 * M2_N2	: Program dp_m2_n2 on M1_N1 registers
 *			  M2_N2 registers are not supported
 */

enum link_m_n_set {
	/* Sets the m1_n1 and m2_n2 */
	M1_N1 = 0,
	M2_N2
};

815
struct intel_dp {
816 817 818
	i915_reg_t output_reg;
	i915_reg_t aux_ch_ctl_reg;
	i915_reg_t aux_ch_data_reg[5];
819
	uint32_t DP;
820 821
	int link_rate;
	uint8_t lane_count;
822
	uint8_t sink_count;
823
	bool has_audio;
824
	bool detect_done;
825
	enum hdmi_force_audio force_audio;
826
	bool limited_color_range;
827
	bool color_range_auto;
828
	uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
829
	uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
830
	uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
831
	uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
832 833 834
	/* sink rates as reported by DP_SUPPORTED_LINK_RATES */
	uint8_t num_sink_rates;
	int sink_rates[DP_MAX_SUPPORTED_RATES];
835
	struct drm_dp_aux aux;
836 837 838 839 840 841 842 843
	uint8_t train_set[4];
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
844 845
	unsigned long last_power_on;
	unsigned long last_backlight_off;
846
	ktime_t panel_power_off_time;
D
Dave Airlie 已提交
847

848 849
	struct notifier_block edp_notifier;

850 851 852 853 854
	/*
	 * Pipe whose power sequencer is currently locked into
	 * this port. Only relevant on VLV/CHV.
	 */
	enum pipe pps_pipe;
855
	struct edp_power_seq pps_delays;
856

857 858 859 860
	bool can_mst; /* this port supports mst */
	bool is_mst;
	int active_mst_links;
	/* connector directly attached - won't be use for modeset in mst world */
861
	struct intel_connector *attached_connector;
862

863 864 865 866
	/* mst connector list */
	struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
	struct drm_dp_mst_topology_mgr mst_mgr;

867
	uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
868 869 870 871 872 873 874 875
	/*
	 * This function returns the value we have to program the AUX_CTL
	 * register with to kick off an AUX transaction.
	 */
	uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider);
876 877 878 879

	/* This is called before a link training is starterd */
	void (*prepare_link_retrain)(struct intel_dp *intel_dp);

880
	bool train_set_valid;
881 882 883

	/* Displayport compliance testing */
	unsigned long compliance_test_type;
884 885
	unsigned long compliance_test_data;
	bool compliance_test_active;
886 887
};

888 889
struct intel_digital_port {
	struct intel_encoder base;
890
	enum port port;
891
	u32 saved_port_bits;
892 893
	struct intel_dp dp;
	struct intel_hdmi hdmi;
894
	enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
895
	bool release_cl2_override;
896
	uint8_t max_lanes;
897 898
	/* for communication with audio component; protected by av_mutex */
	const struct drm_connector *audio_connector;
899 900
};

901 902 903 904 905 906 907
struct intel_dp_mst_encoder {
	struct intel_encoder base;
	enum pipe pipe;
	struct intel_digital_port *primary;
	void *port; /* store this opaque as its illegal to dereference it */
};

908
static inline enum dpio_channel
909 910 911 912
vlv_dport_to_channel(struct intel_digital_port *dport)
{
	switch (dport->port) {
	case PORT_B:
913
	case PORT_D:
914
		return DPIO_CH0;
915
	case PORT_C:
916
		return DPIO_CH1;
917 918 919 920 921
	default:
		BUG();
	}
}

922 923 924 925 926 927 928 929 930 931 932 933 934 935 936
static inline enum dpio_phy
vlv_dport_to_phy(struct intel_digital_port *dport)
{
	switch (dport->port) {
	case PORT_B:
	case PORT_C:
		return DPIO_PHY0;
	case PORT_D:
		return DPIO_PHY1;
	default:
		BUG();
	}
}

static inline enum dpio_channel
937 938 939 940 941 942 943 944 945 946 947 948 949
vlv_pipe_to_channel(enum pipe pipe)
{
	switch (pipe) {
	case PIPE_A:
	case PIPE_C:
		return DPIO_CH0;
	case PIPE_B:
		return DPIO_CH1;
	default:
		BUG();
	}
}

950 951 952 953 954 955 956
static inline struct drm_crtc *
intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->pipe_to_crtc_mapping[pipe];
}

957 958 959 960 961 962 963
static inline struct drm_crtc *
intel_get_crtc_for_plane(struct drm_device *dev, int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->plane_to_crtc_mapping[plane];
}

964 965
struct intel_unpin_work {
	struct work_struct work;
966
	struct drm_crtc *crtc;
967
	struct drm_framebuffer *old_fb;
968
	struct drm_i915_gem_object *pending_flip_obj;
969
	struct drm_pending_vblank_event *event;
970 971 972 973
	atomic_t pending;
#define INTEL_FLIP_INACTIVE	0
#define INTEL_FLIP_PENDING	1
#define INTEL_FLIP_COMPLETE	2
974 975
	u32 flip_count;
	u32 gtt_offset;
976
	struct drm_i915_gem_request *flip_queued_req;
977 978
	u32 flip_queued_vblank;
	u32 flip_ready_vblank;
979 980 981
	bool enable_stall_check;
};

P
Paulo Zanoni 已提交
982
struct intel_load_detect_pipe {
983
	struct drm_atomic_state *restore_state;
P
Paulo Zanoni 已提交
984
};
J
Jesse Barnes 已提交
985

P
Paulo Zanoni 已提交
986 987
static inline struct intel_encoder *
intel_attached_encoder(struct drm_connector *connector)
988 989 990 991
{
	return to_intel_connector(connector)->encoder;
}

992 993 994 995
static inline struct intel_digital_port *
enc_to_dig_port(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_digital_port, base.base);
996 997
}

998 999 1000 1001 1002 1003
static inline struct intel_dp_mst_encoder *
enc_to_mst(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_dp_mst_encoder, base.base);
}

1004 1005 1006
static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->dp;
1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018
}

static inline struct intel_digital_port *
dp_to_dig_port(struct intel_dp *intel_dp)
{
	return container_of(intel_dp, struct intel_digital_port, dp);
}

static inline struct intel_digital_port *
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
{
	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
1019 1020
}

1021 1022 1023 1024 1025 1026 1027 1028
/*
 * Returns the number of planes for this pipe, ie the number of sprites + 1
 * (primary plane). This doesn't count the cursor plane then.
 */
static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
{
	return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
}
P
Paulo Zanoni 已提交
1029

1030
/* intel_fifo_underrun.c */
1031
bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1032
					   enum pipe pipe, bool enable);
1033
bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1034 1035
					   enum transcoder pch_transcoder,
					   bool enable);
1036 1037 1038 1039
void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe);
void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum transcoder pch_transcoder);
1040 1041
void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
1042 1043

/* i915_irq.c */
1044 1045 1046 1047
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1048
void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
1049 1050
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
1051
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
1052 1053
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
1054 1055 1056 1057 1058 1059
static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
1060
	return dev_priv->pm.irqs_enabled;
1061 1062
}

1063
int intel_get_crtc_scanline(struct intel_crtc *crtc);
1064 1065
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask);
1066 1067
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask);
P
Paulo Zanoni 已提交
1068 1069

/* intel_crt.c */
1070
void intel_crt_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
1071 1072 1073


/* intel_ddi.c */
1074 1075
void intel_ddi_clk_select(struct intel_encoder *encoder,
			  const struct intel_crtc_state *pipe_config);
1076
void intel_prepare_ddi_buffer(struct intel_encoder *encoder);
1077 1078 1079 1080 1081 1082 1083 1084 1085
void hsw_fdi_link_train(struct drm_crtc *crtc);
void intel_ddi_init(struct drm_device *dev, enum port port);
enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder);
void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
1086 1087
bool intel_ddi_pll_select(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state);
1088
void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
1089
void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
1090 1091 1092
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
void intel_ddi_fdi_disable(struct drm_crtc *crtc);
void intel_ddi_get_config(struct intel_encoder *encoder,
1093
			  struct intel_crtc_state *pipe_config);
1094 1095
struct intel_encoder *
intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
P
Paulo Zanoni 已提交
1096

1097
void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
1098
void intel_ddi_clock_get(struct intel_encoder *encoder,
1099
			 struct intel_crtc_state *pipe_config);
1100
void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
1101
uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
P
Paulo Zanoni 已提交
1102

1103
/* intel_frontbuffer.c */
1104
void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
1105
			     enum fb_op_origin origin);
1106 1107 1108 1109 1110
void intel_frontbuffer_flip_prepare(struct drm_device *dev,
				    unsigned frontbuffer_bits);
void intel_frontbuffer_flip_complete(struct drm_device *dev,
				     unsigned frontbuffer_bits);
void intel_frontbuffer_flip(struct drm_device *dev,
1111
			    unsigned frontbuffer_bits);
1112 1113 1114 1115
unsigned int intel_fb_align_height(struct drm_device *dev,
				   unsigned int height,
				   uint32_t pixel_format,
				   uint64_t fb_format_modifier);
1116 1117
void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
			enum fb_op_origin origin);
1118 1119
u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
			      uint64_t fb_modifier, uint32_t pixel_format);
1120

1121
/* intel_audio.c */
1122
void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
1123 1124
void intel_audio_codec_enable(struct intel_encoder *encoder);
void intel_audio_codec_disable(struct intel_encoder *encoder);
I
Imre Deak 已提交
1125 1126
void i915_audio_component_init(struct drm_i915_private *dev_priv);
void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
1127

1128
/* intel_display.c */
1129
void intel_update_rawclk(struct drm_i915_private *dev_priv);
1130 1131
int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
		      const char *name, u32 reg, int ref_freq);
1132
extern const struct drm_plane_funcs intel_plane_funcs;
1133
void intel_init_display_hooks(struct drm_i915_private *dev_priv);
1134
unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
1135
bool intel_has_pending_fb_unpin(struct drm_device *dev);
1136 1137
void intel_mark_busy(struct drm_i915_private *dev_priv);
void intel_mark_idle(struct drm_i915_private *dev_priv);
1138
void intel_crtc_restore_mode(struct drm_crtc *crtc);
1139
int intel_display_suspend(struct drm_device *dev);
1140
void intel_encoder_destroy(struct drm_encoder *encoder);
1141 1142
int intel_connector_init(struct intel_connector *);
struct intel_connector *intel_connector_alloc(void);
1143 1144 1145 1146 1147 1148
bool intel_connector_get_hw_state(struct intel_connector *connector);
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder);
struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc);
1149
enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
1150 1151
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1152 1153
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe);
1154
bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
1155 1156 1157 1158 1159
static inline void
intel_wait_for_vblank(struct drm_device *dev, int pipe)
{
	drm_wait_one_vblank(dev, pipe);
}
1160 1161 1162 1163 1164 1165 1166 1167 1168
static inline void
intel_wait_for_vblank_if_active(struct drm_device *dev, int pipe)
{
	const struct intel_crtc *crtc =
		to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));

	if (crtc->active)
		intel_wait_for_vblank(dev, pipe);
}
1169
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1170
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1171 1172
			 struct intel_digital_port *dport,
			 unsigned int expected_mask);
1173 1174
bool intel_get_load_detect_pipe(struct drm_connector *connector,
				struct drm_display_mode *mode,
1175 1176
				struct intel_load_detect_pipe *old,
				struct drm_modeset_acquire_ctx *ctx);
1177
void intel_release_load_detect_pipe(struct drm_connector *connector,
1178 1179
				    struct intel_load_detect_pipe *old,
				    struct drm_modeset_acquire_ctx *ctx);
1180 1181
int intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
			       unsigned int rotation);
1182
void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
1183 1184
struct drm_framebuffer *
__intel_framebuffer_create(struct drm_device *dev,
1185 1186
			   struct drm_mode_fb_cmd2 *mode_cmd,
			   struct drm_i915_gem_object *obj);
1187 1188 1189 1190
void intel_prepare_page_flip(struct drm_i915_private *dev_priv, int plane);
void intel_finish_page_flip(struct drm_i915_private *dev_priv, int pipe);
void intel_finish_page_flip_plane(struct drm_i915_private *dev_priv, int plane);
void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe);
1191
int intel_prepare_plane_fb(struct drm_plane *plane,
1192
			   const struct drm_plane_state *new_state);
1193
void intel_cleanup_plane_fb(struct drm_plane *plane,
1194
			    const struct drm_plane_state *old_state);
1195 1196 1197 1198 1199 1200 1201 1202
int intel_plane_atomic_get_property(struct drm_plane *plane,
				    const struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t *val);
int intel_plane_atomic_set_property(struct drm_plane *plane,
				    struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t val);
1203 1204
int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
				    struct drm_plane_state *plane_state);
1205

1206 1207
unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
			       uint64_t fb_modifier, unsigned int cpp);
1208

1209 1210 1211 1212 1213 1214
static inline bool
intel_rotation_90_or_270(unsigned int rotation)
{
	return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
}

1215 1216 1217
void intel_create_rotation_property(struct drm_device *dev,
					struct intel_plane *plane);

1218 1219 1220
void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe);

1221 1222
int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
		     const struct dpll *dpll);
1223
void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1224
int lpt_get_iclkip(struct drm_i915_private *dev_priv);
1225

1226
/* modesetting asserts */
1227 1228
void assert_panel_unlocked(struct drm_i915_private *dev_priv,
			   enum pipe pipe);
1229 1230 1231 1232
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state);
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1233 1234 1235
void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1236 1237 1238 1239
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state);
#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1240
void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1241 1242
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1243 1244
u32 intel_compute_tile_offset(int *x, int *y,
			      const struct drm_framebuffer *fb, int plane,
1245 1246
			      unsigned int pitch,
			      unsigned int rotation);
1247 1248
void intel_prepare_reset(struct drm_i915_private *dev_priv);
void intel_finish_reset(struct drm_i915_private *dev_priv);
1249 1250
void hsw_enable_pc8(struct drm_i915_private *dev_priv);
void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1251 1252
void broxton_init_cdclk(struct drm_i915_private *dev_priv);
void broxton_uninit_cdclk(struct drm_i915_private *dev_priv);
1253
bool broxton_cdclk_verify_state(struct drm_i915_private *dev_priv);
1254 1255
void broxton_ddi_phy_init(struct drm_i915_private *dev_priv);
void broxton_ddi_phy_uninit(struct drm_i915_private *dev_priv);
1256
void broxton_ddi_phy_verify_state(struct drm_i915_private *dev_priv);
1257
void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
1258 1259
void bxt_enable_dc9(struct drm_i915_private *dev_priv);
void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1260
void gen9_enable_dc5(struct drm_i915_private *dev_priv);
1261
void skl_init_cdclk(struct drm_i915_private *dev_priv);
1262
int skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
1263
void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1264 1265
void skl_enable_dc6(struct drm_i915_private *dev_priv);
void skl_disable_dc6(struct drm_i915_private *dev_priv);
1266
void intel_dp_get_m_n(struct intel_crtc *crtc,
1267
		      struct intel_crtc_state *pipe_config);
1268
void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
1269
int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
I
Imre Deak 已提交
1270
bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1271 1272
			struct dpll *best_clock);
int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
1273

1274
bool intel_crtc_active(struct drm_crtc *crtc);
1275 1276
void hsw_enable_ips(struct intel_crtc *crtc);
void hsw_disable_ips(struct intel_crtc *crtc);
I
Imre Deak 已提交
1277 1278
enum intel_display_power_domain
intel_display_port_power_domain(struct intel_encoder *intel_encoder);
1279 1280
enum intel_display_power_domain
intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
1281
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1282
				 struct intel_crtc_state *pipe_config);
1283

1284
int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1285
int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
1286

1287 1288 1289
u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
			   struct drm_i915_gem_object *obj,
			   unsigned int plane);
1290

1291 1292 1293
u32 skl_plane_ctl_format(uint32_t pixel_format);
u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
u32 skl_plane_ctl_rotation(unsigned int rotation);
1294

1295
/* intel_csr.c */
1296
void intel_csr_ucode_init(struct drm_i915_private *);
1297
void intel_csr_load_program(struct drm_i915_private *);
1298
void intel_csr_ucode_fini(struct drm_i915_private *);
1299 1300
void intel_csr_ucode_suspend(struct drm_i915_private *);
void intel_csr_ucode_resume(struct drm_i915_private *);
1301

P
Paulo Zanoni 已提交
1302
/* intel_dp.c */
1303
void intel_dp_init(struct drm_device *dev, i915_reg_t output_reg, enum port port);
1304 1305
bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			     struct intel_connector *intel_connector);
1306 1307
void intel_dp_set_link_params(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *pipe_config);
1308 1309 1310
void intel_dp_start_link_train(struct intel_dp *intel_dp);
void intel_dp_stop_link_train(struct intel_dp *intel_dp);
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1311 1312
void intel_dp_encoder_reset(struct drm_encoder *encoder);
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
1313
void intel_dp_encoder_destroy(struct drm_encoder *encoder);
1314
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
1315
bool intel_dp_compute_config(struct intel_encoder *encoder,
1316
			     struct intel_crtc_state *pipe_config);
1317
bool intel_dp_is_edp(struct drm_device *dev, enum port port);
1318 1319
enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
				  bool long_hpd);
1320 1321
void intel_edp_backlight_on(struct intel_dp *intel_dp);
void intel_edp_backlight_off(struct intel_dp *intel_dp);
1322
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1323 1324
void intel_edp_panel_on(struct intel_dp *intel_dp);
void intel_edp_panel_off(struct intel_dp *intel_dp);
1325 1326 1327
void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
void intel_dp_mst_suspend(struct drm_device *dev);
void intel_dp_mst_resume(struct drm_device *dev);
1328
int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1329
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1330
void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1331
void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
R
Rodrigo Vivi 已提交
1332
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1333
void intel_plane_destroy(struct drm_plane *plane);
V
Vandana Kannan 已提交
1334 1335
void intel_edp_drrs_enable(struct intel_dp *intel_dp);
void intel_edp_drrs_disable(struct intel_dp *intel_dp);
1336 1337 1338
void intel_edp_drrs_invalidate(struct drm_device *dev,
		unsigned frontbuffer_bits);
void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
1339 1340
bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
					 struct intel_digital_port *port);
R
Rodrigo Vivi 已提交
1341

1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353
void
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat);
void
intel_dp_set_signal_levels(struct intel_dp *intel_dp);
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
uint8_t
intel_dp_voltage_max(struct intel_dp *intel_dp);
uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select);
1354
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
1355 1356 1357
bool
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);

1358 1359 1360 1361 1362
static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
{
	return ~((1 << lane_count) - 1) & 0xf;
}

1363 1364 1365
/* intel_dp_aux_backlight.c */
int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);

1366 1367 1368
/* intel_dp_mst.c */
int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
P
Paulo Zanoni 已提交
1369
/* intel_dsi.c */
1370
void intel_dsi_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
1371 1372 1373


/* intel_dvo.c */
1374
void intel_dvo_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
1375 1376


1377
/* legacy fbdev emulation in intel_fbdev.c */
1378
#ifdef CONFIG_DRM_FBDEV_EMULATION
1379
extern int intel_fbdev_init(struct drm_device *dev);
1380
extern void intel_fbdev_initial_config_async(struct drm_device *dev);
1381
extern void intel_fbdev_fini(struct drm_device *dev);
1382
extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1383 1384
extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
extern void intel_fbdev_restore_mode(struct drm_device *dev);
1385 1386 1387 1388 1389
#else
static inline int intel_fbdev_init(struct drm_device *dev)
{
	return 0;
}
P
Paulo Zanoni 已提交
1390

1391
static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
1392 1393 1394 1395 1396 1397 1398
{
}

static inline void intel_fbdev_fini(struct drm_device *dev)
{
}

1399
static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1400 1401 1402
{
}

1403
static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1404 1405 1406
{
}
#endif
P
Paulo Zanoni 已提交
1407

1408
/* intel_fbc.c */
1409 1410
void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
			   struct drm_atomic_state *state);
1411
bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
1412 1413
void intel_fbc_pre_update(struct intel_crtc *crtc);
void intel_fbc_post_update(struct intel_crtc *crtc);
1414
void intel_fbc_init(struct drm_i915_private *dev_priv);
1415
void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
1416
void intel_fbc_enable(struct intel_crtc *crtc);
1417 1418
void intel_fbc_disable(struct intel_crtc *crtc);
void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
1419 1420 1421 1422
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin);
void intel_fbc_flush(struct drm_i915_private *dev_priv,
1423
		     unsigned int frontbuffer_bits, enum fb_op_origin origin);
1424
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
1425

P
Paulo Zanoni 已提交
1426
/* intel_hdmi.c */
1427
void intel_hdmi_init(struct drm_device *dev, i915_reg_t hdmi_reg, enum port port);
1428 1429 1430 1431
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector);
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1432
			       struct intel_crtc_state *pipe_config);
1433
void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
P
Paulo Zanoni 已提交
1434 1435 1436


/* intel_lvds.c */
1437 1438
void intel_lvds_init(struct drm_device *dev);
bool intel_is_dual_link_lvds(struct drm_device *dev);
P
Paulo Zanoni 已提交
1439 1440 1441 1442


/* intel_modes.c */
int intel_connector_update_modes(struct drm_connector *connector,
1443
				 struct edid *edid);
P
Paulo Zanoni 已提交
1444
int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1445 1446
void intel_attach_force_audio_property(struct drm_connector *connector);
void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1447
void intel_attach_aspect_ratio_property(struct drm_connector *connector);
P
Paulo Zanoni 已提交
1448 1449 1450


/* intel_overlay.c */
1451 1452
void intel_setup_overlay(struct drm_i915_private *dev_priv);
void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
1453
int intel_overlay_switch_off(struct intel_overlay *overlay);
1454 1455 1456 1457
int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file_priv);
int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1458
void intel_overlay_reset(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1459 1460 1461


/* intel_panel.c */
1462
int intel_panel_init(struct intel_panel *panel,
1463 1464
		     struct drm_display_mode *fixed_mode,
		     struct drm_display_mode *downclock_mode);
1465 1466 1467 1468
void intel_panel_fini(struct intel_panel *panel);
void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
			    struct drm_display_mode *adjusted_mode);
void intel_pch_panel_fitting(struct intel_crtc *crtc,
1469
			     struct intel_crtc_state *pipe_config,
1470 1471
			     int fitting_mode);
void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1472
			      struct intel_crtc_state *pipe_config,
1473
			      int fitting_mode);
1474 1475
void intel_panel_set_backlight_acpi(struct intel_connector *connector,
				    u32 level, u32 max);
1476
int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
1477 1478
void intel_panel_enable_backlight(struct intel_connector *connector);
void intel_panel_disable_backlight(struct intel_connector *connector);
1479
void intel_panel_destroy_backlight(struct drm_connector *connector);
1480
enum drm_connector_status intel_panel_detect(struct drm_device *dev);
1481 1482 1483 1484
extern struct drm_display_mode *intel_find_panel_downclock(
				struct drm_device *dev,
				struct drm_display_mode *fixed_mode,
				struct drm_connector *connector);
1485 1486 1487
void intel_backlight_register(struct drm_device *dev);
void intel_backlight_unregister(struct drm_device *dev);

P
Paulo Zanoni 已提交
1488

R
Rodrigo Vivi 已提交
1489 1490 1491 1492
/* intel_psr.c */
void intel_psr_enable(struct intel_dp *intel_dp);
void intel_psr_disable(struct intel_dp *intel_dp);
void intel_psr_invalidate(struct drm_device *dev,
1493
			  unsigned frontbuffer_bits);
R
Rodrigo Vivi 已提交
1494
void intel_psr_flush(struct drm_device *dev,
1495 1496
		     unsigned frontbuffer_bits,
		     enum fb_op_origin origin);
R
Rodrigo Vivi 已提交
1497
void intel_psr_init(struct drm_device *dev);
1498 1499
void intel_psr_single_frame_update(struct drm_device *dev,
				   unsigned frontbuffer_bits);
R
Rodrigo Vivi 已提交
1500

1501 1502
/* intel_runtime_pm.c */
int intel_power_domains_init(struct drm_i915_private *);
1503
void intel_power_domains_fini(struct drm_i915_private *);
1504 1505
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
1506 1507
void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
1508
void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1509 1510
const char *
intel_display_power_domain_str(enum intel_display_power_domain domain);
1511

1512 1513 1514 1515
bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				    enum intel_display_power_domain domain);
bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				      enum intel_display_power_domain domain);
1516 1517
void intel_display_power_get(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1518 1519
bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
					enum intel_display_power_domain domain);
1520 1521
void intel_display_power_put(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533

static inline void
assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
{
	WARN_ONCE(dev_priv->pm.suspended,
		  "Device suspended during HW access\n");
}

static inline void
assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
{
	assert_rpm_device_not_suspended(dev_priv);
1534 1535 1536 1537
	/* FIXME: Needs to be converted back to WARN_ONCE, but currently causes
	 * too much noise. */
	if (!atomic_read(&dev_priv->pm.wakeref_count))
		DRM_DEBUG_DRIVER("RPM wakelock ref not held during HW access");
1538 1539
}

1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556
static inline int
assert_rpm_atomic_begin(struct drm_i915_private *dev_priv)
{
	int seq = atomic_read(&dev_priv->pm.atomic_seq);

	assert_rpm_wakelock_held(dev_priv);

	return seq;
}

static inline void
assert_rpm_atomic_end(struct drm_i915_private *dev_priv, int begin_seq)
{
	WARN_ONCE(atomic_read(&dev_priv->pm.atomic_seq) != begin_seq,
		  "HW access outside of RPM atomic section\n");
}

1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604
/**
 * disable_rpm_wakeref_asserts - disable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function disable asserts that check if we hold an RPM wakelock
 * reference, while keeping the device-not-suspended checks still enabled.
 * It's meant to be used only in special circumstances where our rule about
 * the wakelock refcount wrt. the device power state doesn't hold. According
 * to this rule at any point where we access the HW or want to keep the HW in
 * an active state we must hold an RPM wakelock reference acquired via one of
 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
 * forcewake release timer, and the GPU RPS and hangcheck works. All other
 * users should avoid using this function.
 *
 * Any calls to this function must have a symmetric call to
 * enable_rpm_wakeref_asserts().
 */
static inline void
disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
	atomic_inc(&dev_priv->pm.wakeref_count);
}

/**
 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function re-enables the RPM assert checks after disabling them with
 * disable_rpm_wakeref_asserts. It's meant to be used only in special
 * circumstances otherwise its use should be avoided.
 *
 * Any calls to this function must have a symmetric call to
 * disable_rpm_wakeref_asserts().
 */
static inline void
enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
	atomic_dec(&dev_priv->pm.wakeref_count);
}

/* TODO: convert users of these to rely instead on proper RPM refcounting */
#define DISABLE_RPM_WAKEREF_ASSERTS(dev_priv)	\
	disable_rpm_wakeref_asserts(dev_priv)

#define ENABLE_RPM_WAKEREF_ASSERTS(dev_priv)	\
	enable_rpm_wakeref_asserts(dev_priv)

1605
void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1606
bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
1607 1608 1609
void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
void intel_runtime_pm_put(struct drm_i915_private *dev_priv);

1610 1611
void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);

1612 1613
void chv_phy_powergate_lanes(struct intel_encoder *encoder,
			     bool override, unsigned int mask);
1614 1615
bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
			  enum dpio_channel ch, bool override);
1616 1617


P
Paulo Zanoni 已提交
1618
/* intel_pm.c */
1619 1620
void intel_init_clock_gating(struct drm_device *dev);
void intel_suspend_hw(struct drm_device *dev);
1621
int ilk_wm_max_level(const struct drm_device *dev);
1622 1623
void intel_update_watermarks(struct drm_crtc *crtc);
void intel_init_pm(struct drm_device *dev);
1624
void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
D
Daniel Vetter 已提交
1625
void intel_pm_setup(struct drm_device *dev);
1626 1627
void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
void intel_gpu_ips_teardown(void);
1628 1629 1630 1631 1632 1633 1634
void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
void intel_reset_gt_powersave(struct drm_i915_private *dev_priv);
void gen6_update_ring_freq(struct drm_i915_private *dev_priv);
1635 1636
void gen6_rps_busy(struct drm_i915_private *dev_priv);
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
D
Daniel Vetter 已提交
1637
void gen6_rps_idle(struct drm_i915_private *dev_priv);
1638
void gen6_rps_boost(struct drm_i915_private *dev_priv,
1639 1640
		    struct intel_rps_client *rps,
		    unsigned long submitted);
1641
void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req);
1642
void vlv_wm_get_hw_state(struct drm_device *dev);
1643
void ilk_wm_get_hw_state(struct drm_device *dev);
1644
void skl_wm_get_hw_state(struct drm_device *dev);
1645 1646
void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
			  struct skl_ddb_allocation *ddb /* out */);
1647
uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
1648
bool ilk_disable_lp_wm(struct drm_device *dev);
1649 1650 1651 1652 1653
int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
static inline int intel_enable_rc6(void)
{
	return i915.enable_rc6;
}
1654

P
Paulo Zanoni 已提交
1655
/* intel_sdvo.c */
1656 1657
bool intel_sdvo_init(struct drm_device *dev,
		     i915_reg_t reg, enum port port);
1658

R
Rodrigo Vivi 已提交
1659

P
Paulo Zanoni 已提交
1660
/* intel_sprite.c */
1661 1662 1663
int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1664 1665
void intel_pipe_update_start(struct intel_crtc *crtc);
void intel_pipe_update_end(struct intel_crtc *crtc);
P
Paulo Zanoni 已提交
1666 1667

/* intel_tv.c */
1668
void intel_tv_init(struct drm_device *dev);
1669

1670
/* intel_atomic.c */
1671 1672 1673 1674
int intel_connector_atomic_get_property(struct drm_connector *connector,
					const struct drm_connector_state *state,
					struct drm_property *property,
					uint64_t *val);
1675 1676 1677
struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
void intel_crtc_destroy_state(struct drm_crtc *crtc,
			       struct drm_crtc_state *state);
1678 1679 1680 1681 1682
struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
void intel_atomic_state_clear(struct drm_atomic_state *);
struct intel_shared_dpll_config *
intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);

1683 1684 1685 1686 1687 1688 1689
static inline struct intel_crtc_state *
intel_atomic_get_crtc_state(struct drm_atomic_state *state,
			    struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;
	crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
	if (IS_ERR(crtc_state))
1690
		return ERR_CAST(crtc_state);
1691 1692 1693

	return to_intel_crtc_state(crtc_state);
}
1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705

static inline struct intel_plane_state *
intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
				      struct intel_plane *plane)
{
	struct drm_plane_state *plane_state;

	plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);

	return to_intel_plane_state(plane_state);
}

1706 1707 1708
int intel_atomic_setup_scalers(struct drm_device *dev,
	struct intel_crtc *intel_crtc,
	struct intel_crtc_state *crtc_state);
1709 1710

/* intel_atomic_plane.c */
1711
struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
1712 1713 1714 1715 1716
struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
void intel_plane_destroy_state(struct drm_plane *plane,
			       struct drm_plane_state *state);
extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;

1717 1718
/* intel_color.c */
void intel_color_init(struct drm_crtc *crtc);
1719
int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
1720 1721
void intel_color_set_csc(struct drm_crtc_state *crtc_state);
void intel_color_load_luts(struct drm_crtc_state *crtc_state);
1722

J
Jesse Barnes 已提交
1723
#endif /* __INTEL_DRV_H__ */