kirkwood.dtsi 8.9 KB
Newer Older
1
/include/ "skeleton.dtsi"
2
#include <dt-bindings/input/input.h>
3
#include <dt-bindings/gpio/gpio.h>
4

5 6
#define MBUS_ID(target,attributes) (((target) << 24) | ((attributes) << 16))

7
/ {
8
	compatible = "marvell,kirkwood";
9 10
	interrupt-parent = <&intc>;

11 12 13 14 15 16 17
	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		cpu@0 {
			device_type = "cpu";
			compatible = "marvell,feroceon";
18
			reg = <0>;
19 20 21 22 23
			clocks = <&core_clk 1>, <&core_clk 3>, <&gate_clk 11>;
			clock-names = "cpu_clk", "ddrclk", "powersave";
		};
	};

24 25 26
	aliases {
	       gpio0 = &gpio0;
	       gpio1 = &gpio1;
27
	       i2c0 = &i2c0;
28
	};
29

30 31
	mbus {
		compatible = "marvell,kirkwood-mbus", "simple-bus";
32 33
		#address-cells = <2>;
		#size-cells = <1>;
34 35 36 37 38
		/* If a board file needs to change this ranges it must replace it completely */
		ranges = <MBUS_ID(0xf0, 0x01) 0 0xf1000000 0x100000	/* internal-regs */
			  MBUS_ID(0x01, 0x2f) 0 0xf4000000 0x10000	/* nand flash */
			  MBUS_ID(0x03, 0x01) 0 0xf5000000 0x10000	/* crypto sram */
			  >;
39
		controller = <&mbusc>;
40 41
		pcie-mem-aperture = <0xe0000000 0x10000000>; /* 256 MiB memory space */
		pcie-io-aperture  = <0xf2000000 0x100000>;   /*   1 MiB    I/O space */
42

43 44 45 46 47 48 49 50 51 52 53
		nand: nand@012f {
			#address-cells = <1>;
			#size-cells = <1>;
			cle = <0>;
			ale = <1>;
			bank-width = <1>;
			compatible = "marvell,orion-nand";
			reg = <MBUS_ID(0x01, 0x2f) 0 0x400>;
			chip-delay = <25>;
			/* set partition map and/or chip-delay in board dts */
			clocks = <&gate_clk 7>;
54 55
			pinctrl-0 = <&pmx_nand>;
			pinctrl-names = "default";
56 57
			status = "disabled";
		};
58 59 60 61 62 63 64 65

		crypto_sram: sa-sram@0301 {
			compatible = "mmio-sram";
			reg = <MBUS_ID(0x03, 0x01) 0x0 0x800>;
			clocks = <&gate_clk 17>;
			#address-cells = <1>;
			#size-cells = <1>;
		};
66 67
	};

68 69
	ocp@f1000000 {
		compatible = "simple-bus";
70
		ranges = <0x00000000 0xf1000000 0x0100000>;
71 72 73
		#address-cells = <1>;
		#size-cells = <1>;

74 75 76
		pinctrl: pin-controller@10000 {
			/* set compatible property in SoC file */
			reg = <0x10000 0x20>;
77 78 79 80 81 82 83 84 85 86 87 88 89 90

			pmx_ge1: pmx-ge1 {
				marvell,pins = "mpp20", "mpp21", "mpp22", "mpp23",
					       "mpp24", "mpp25", "mpp26", "mpp27",
					       "mpp30", "mpp31", "mpp32", "mpp33";
				marvell,function = "ge1";
			};

			pmx_nand: pmx-nand {
				marvell,pins = "mpp0", "mpp1", "mpp2", "mpp3",
					       "mpp4", "mpp5", "mpp18", "mpp19";
				marvell,function = "nand";
			};

91 92 93 94
			/*
			 * Default SPI0 pinctrl setting with CSn on mpp0,
			 * overwrite marvell,pins on board level if required.
			 */
95 96 97 98 99 100 101 102 103 104
			pmx_spi: pmx-spi {
				marvell,pins = "mpp0", "mpp1", "mpp2", "mpp3";
				marvell,function = "spi";
			};

			pmx_twsi0: pmx-twsi0 {
				marvell,pins = "mpp8", "mpp9";
				marvell,function = "twsi0";
			};

105 106 107 108
			/*
			 * Default UART pinctrl setting without RTS/CTS,
			 * overwrite marvell,pins on board level if required.
			 */
109 110 111 112 113 114 115 116 117
			pmx_uart0: pmx-uart0 {
				marvell,pins = "mpp10", "mpp11";
				marvell,function = "uart0";
			};

			pmx_uart1: pmx-uart1 {
				marvell,pins = "mpp13", "mpp14";
				marvell,function = "uart1";
			};
118 119
		};

120 121 122
		core_clk: core-clocks@10030 {
			compatible = "marvell,kirkwood-core-clock";
			reg = <0x10030 0x4>;
123 124 125
			#clock-cells = <1>;
		};

126
		spi0: spi@10600 {
127 128 129 130 131 132 133
			compatible = "marvell,orion-spi";
			#address-cells = <1>;
			#size-cells = <0>;
			cell-index = <0>;
			interrupts = <23>;
			reg = <0x10600 0x28>;
			clocks = <&gate_clk 7>;
134 135
			pinctrl-0 = <&pmx_spi>;
			pinctrl-names = "default";
136
			status = "disabled";
137 138
		};

139 140 141 142 143
		gpio0: gpio@10100 {
			compatible = "marvell,orion-gpio";
			#gpio-cells = <2>;
			gpio-controller;
			reg = <0x10100 0x40>;
144 145
			ngpios = <32>;
			interrupt-controller;
146
			#interrupt-cells = <2>;
147
			interrupts = <35>, <36>, <37>, <38>;
148
			clocks = <&gate_clk 7>;
149 150 151 152 153 154 155
		};

		gpio1: gpio@10140 {
			compatible = "marvell,orion-gpio";
			#gpio-cells = <2>;
			gpio-controller;
			reg = <0x10140 0x40>;
156 157
			ngpios = <18>;
			interrupt-controller;
158
			#interrupt-cells = <2>;
159
			interrupts = <39>, <40>, <41>;
160
			clocks = <&gate_clk 7>;
161 162
		};

163
		i2c0: i2c@11000 {
164 165 166 167 168 169 170
			compatible = "marvell,mv64xxx-i2c";
			reg = <0x11000 0x20>;
			#address-cells = <1>;
			#size-cells = <0>;
			interrupts = <29>;
			clock-frequency = <100000>;
			clocks = <&gate_clk 7>;
171 172
			pinctrl-0 = <&pmx_twsi0>;
			pinctrl-names = "default";
173 174 175
			status = "disabled";
		};

176
		uart0: serial@12000 {
177 178 179 180
			compatible = "ns16550a";
			reg = <0x12000 0x100>;
			reg-shift = <2>;
			interrupts = <33>;
181
			clocks = <&gate_clk 7>;
182 183
			pinctrl-0 = <&pmx_uart0>;
			pinctrl-names = "default";
184 185 186
			status = "disabled";
		};

187
		uart1: serial@12100 {
188 189 190 191
			compatible = "ns16550a";
			reg = <0x12100 0x100>;
			reg-shift = <2>;
			interrupts = <34>;
192
			clocks = <&gate_clk 7>;
193 194
			pinctrl-0 = <&pmx_uart1>;
			pinctrl-names = "default";
195 196
			status = "disabled";
		};
197

198 199 200 201 202
		mbusc: mbus-controller@20000 {
			compatible = "marvell,mbus-controller";
			reg = <0x20000 0x80>, <0x1500 0x20>;
		};

203
		sysc: system-controller@20000 {
204 205 206 207
			compatible = "marvell,orion-system-controller";
			reg = <0x20000 0x120>;
		};

208 209 210 211 212 213 214
		bridge_intc: bridge-interrupt-ctrl@20110 {
			compatible = "marvell,orion-bridge-intc";
			interrupt-controller;
			#interrupt-cells = <1>;
			reg = <0x20110 0x8>;
			interrupts = <1>;
			marvell,#interrupts = <6>;
215 216
		};

217 218 219 220 221 222 223
		gate_clk: clock-gating-control@2011c {
			compatible = "marvell,kirkwood-gating-clock";
			reg = <0x2011c 0x4>;
			clocks = <&core_clk 0>;
			#clock-cells = <1>;
		};

224 225 226 227 228
		l2: l2-cache@20128 {
			compatible = "marvell,kirkwood-cache";
			reg = <0x20128 0x4>;
		};

229 230 231 232 233 234 235 236 237 238 239 240 241 242 243
		intc: main-interrupt-ctrl@20200 {
			compatible = "marvell,orion-intc";
			interrupt-controller;
			#interrupt-cells = <1>;
			reg = <0x20200 0x10>, <0x20210 0x10>;
		};

		timer: timer@20300 {
			compatible = "marvell,orion-timer";
			reg = <0x20300 0x20>;
			interrupt-parent = <&bridge_intc>;
			interrupts = <1>, <2>;
			clocks = <&core_clk 0>;
		};

244
		wdt: watchdog-timer@20300 {
245
			compatible = "marvell,orion-wdt";
246
			reg = <0x20300 0x28>, <0x20108 0x4>;
247 248
			interrupt-parent = <&bridge_intc>;
			interrupts = <3>;
249
			clocks = <&gate_clk 7>;
250 251 252
			status = "okay";
		};

253
		cesa: crypto@30000 {
254
			compatible = "marvell,kirkwood-crypto";
255 256 257 258 259 260 261 262 263
			reg = <0x30000 0x10000>;
			reg-names = "regs";
			interrupts = <22>;
			clocks = <&gate_clk 17>;
			marvell,crypto-srams = <&crypto_sram>;
			marvell,crypto-sram-size = <0x800>;
			status = "okay";
		};

264
		usb0: ehci@50000 {
265 266 267 268 269 270 271
			compatible = "marvell,orion-ehci";
			reg = <0x50000 0x1000>;
			interrupts = <19>;
			clocks = <&gate_clk 3>;
			status = "okay";
		};

272
		dma0: xor@60800 {
273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
			compatible = "marvell,orion-xor";
			reg = <0x60800 0x100
			       0x60A00 0x100>;
			status = "okay";
			clocks = <&gate_clk 8>;

			xor00 {
			      interrupts = <5>;
			      dmacap,memcpy;
			      dmacap,xor;
			};
			xor01 {
			      interrupts = <6>;
			      dmacap,memcpy;
			      dmacap,xor;
			      dmacap,memset;
			};
		};

292
		dma1: xor@60900 {
293 294
			compatible = "marvell,orion-xor";
			reg = <0x60900 0x100
295
			       0x60B00 0x100>;
296
			status = "okay";
297 298 299 300 301 302 303 304 305 306 307 308 309
			clocks = <&gate_clk 16>;

			xor00 {
			      interrupts = <7>;
			      dmacap,memcpy;
			      dmacap,xor;
			};
			xor01 {
			      interrupts = <8>;
			      dmacap,memcpy;
			      dmacap,xor;
			      dmacap,memset;
			};
310 311
		};

312 313 314 315 316 317 318 319 320
		eth0: ethernet-controller@72000 {
			compatible = "marvell,kirkwood-eth";
			#address-cells = <1>;
			#size-cells = <0>;
			reg = <0x72000 0x4000>;
			clocks = <&gate_clk 0>;
			marvell,tx-checksum-limit = <1600>;
			status = "disabled";

A
Andrew Lunn 已提交
321
			eth0port: ethernet0-port@0 {
322 323 324 325 326 327 328 329 330
				compatible = "marvell,kirkwood-eth-port";
				reg = <0>;
				interrupts = <11>;
				/* overwrite MAC address in bootloader */
				local-mac-address = [00 00 00 00 00 00];
				/* set phy-handle property in board file */
			};
		};

331 332 333 334 335 336 337 338 339 340 341 342
		mdio: mdio-bus@72004 {
			compatible = "marvell,orion-mdio";
			#address-cells = <1>;
			#size-cells = <0>;
			reg = <0x72004 0x84>;
			interrupts = <46>;
			clocks = <&gate_clk 0>;
			status = "disabled";

			/* add phy nodes in board file */
		};

343 344 345 346 347 348 349
		eth1: ethernet-controller@76000 {
			compatible = "marvell,kirkwood-eth";
			#address-cells = <1>;
			#size-cells = <0>;
			reg = <0x76000 0x4000>;
			clocks = <&gate_clk 19>;
			marvell,tx-checksum-limit = <1600>;
350 351
			pinctrl-0 = <&pmx_ge1>;
			pinctrl-names = "default";
352 353
			status = "disabled";

A
Andrew Lunn 已提交
354
			eth1port: ethernet1-port@0 {
355 356 357 358 359 360 361 362
				compatible = "marvell,kirkwood-eth-port";
				reg = <0>;
				interrupts = <15>;
				/* overwrite MAC address in bootloader */
				local-mac-address = [00 00 00 00 00 00];
				/* set phy-handle property in board file */
			};
		};
363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380

		sata_phy0: sata-phy@82000 {
			compatible = "marvell,mvebu-sata-phy";
			reg = <0x82000 0x0334>;
			clocks = <&gate_clk 14>;
			clock-names = "sata";
			#phy-cells = <0>;
			status = "ok";
		};

		sata_phy1: sata-phy@84000 {
			compatible = "marvell,mvebu-sata-phy";
			reg = <0x84000 0x0334>;
			clocks = <&gate_clk 15>;
			clock-names = "sata";
			#phy-cells = <0>;
			status = "ok";
		};
381 382 383

		audio0: audio-controller@a0000 {
			compatible = "marvell,kirkwood-audio";
384
			#sound-dai-cells = <0>;
385 386 387 388 389 390
			reg = <0xa0000 0x2210>;
			interrupts = <24>;
			clocks = <&gate_clk 9>;
			clock-names = "internal";
			status = "disabled";
		};
391 392
	};
};