intel_ringbuffer.c 39.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

#include "drmP.h"
#include "drm.h"
#include "i915_drv.h"
33
#include "i915_drm.h"
34
#include "i915_trace.h"
35
#include "intel_drv.h"
36

37 38 39 40 41 42 43 44 45 46
/*
 * 965+ support PIPE_CONTROL commands, which provide finer grained control
 * over cache flushing.
 */
struct pipe_control {
	struct drm_i915_gem_object *obj;
	volatile u32 *cpu_page;
	u32 gtt_offset;
};

47 48 49 50 51 52 53 54
static inline int ring_space(struct intel_ring_buffer *ring)
{
	int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
	if (space < 0)
		space += ring->size;
	return space;
}

55
static int
56 57 58 59 60 61 62 63
gen2_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
64
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen4_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
85
{
86
	struct drm_device *dev = ring->dev;
87
	u32 cmd;
88
	int ret;
89

90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
119
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
120 121 122
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
123

124 125 126
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
127

128 129 130
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
131

132 133 134
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
135 136

	return 0;
137 138
}

139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen6_render_ring_flush(struct intel_ring_buffer *ring,
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

	/* Force SNB workarounds for PIPE_CONTROL flushes */
222 223 224
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;
225 226 227 228 229 230

	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
231
	flags |= PIPE_CONTROL_TLB_INVALIDATE;
232 233 234 235 236 237
	flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
	flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
	flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
	flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
	flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
238 239 240 241 242 243
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed (but only if the caller actually wants that).
	 */
	if (flush_domains)
		flags |= PIPE_CONTROL_CS_STALL;
244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(ring, 0); /* lower dword */
	intel_ring_emit(ring, 0); /* uppwer dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

260
static void ring_write_tail(struct intel_ring_buffer *ring,
261
			    u32 value)
262
{
263
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
264
	I915_WRITE_TAIL(ring, value);
265 266
}

267
u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
268
{
269 270
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
D
Daniel Vetter 已提交
271
			RING_ACTHD(ring->mmio_base) : ACTHD;
272 273 274 275

	return I915_READ(acthd_reg);
}

276
static int init_ring_common(struct intel_ring_buffer *ring)
277
{
278 279
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
280
	struct drm_i915_gem_object *obj = ring->obj;
281
	int ret = 0;
282 283
	u32 head;

284 285 286
	if (HAS_FORCE_WAKE(dev))
		gen6_gt_force_wake_get(dev_priv);

287
	/* Stop the ring if it's running. */
288
	I915_WRITE_CTL(ring, 0);
289
	I915_WRITE_HEAD(ring, 0);
290
	ring->write_tail(ring, 0);
291 292

	/* Initialize the ring. */
293
	I915_WRITE_START(ring, obj->gtt_offset);
294
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
295 296 297

	/* G45 ring initialization fails to reset head to zero */
	if (head != 0) {
298 299 300 301 302 303 304
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
305

306
		I915_WRITE_HEAD(ring, 0);
307

308 309 310 311 312 313 314 315 316
		if (I915_READ_HEAD(ring) & HEAD_ADDR) {
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
		}
317 318
	}

319
	I915_WRITE_CTL(ring,
320
			((ring->size - PAGE_SIZE) & RING_NR_PAGES)
321
			| RING_VALID);
322 323

	/* If the head is still not zero, the ring is dead */
324 325 326
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
		     I915_READ_START(ring) == obj->gtt_offset &&
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
327 328 329 330 331 332 333
		DRM_ERROR("%s initialization failed "
				"ctl %08x head %08x tail %08x start %08x\n",
				ring->name,
				I915_READ_CTL(ring),
				I915_READ_HEAD(ring),
				I915_READ_TAIL(ring),
				I915_READ_START(ring));
334 335
		ret = -EIO;
		goto out;
336 337
	}

338 339
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
340
	else {
341
		ring->head = I915_READ_HEAD(ring);
342
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
343
		ring->space = ring_space(ring);
344
		ring->last_retired_head = -1;
345
	}
346

347 348 349 350 351
out:
	if (HAS_FORCE_WAKE(dev))
		gen6_gt_force_wake_put(dev_priv);

	return ret;
352 353
}

354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373
static int
init_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc;
	struct drm_i915_gem_object *obj;
	int ret;

	if (ring->private)
		return 0;

	pc = kmalloc(sizeof(*pc), GFP_KERNEL);
	if (!pc)
		return -ENOMEM;

	obj = i915_gem_alloc_object(ring->dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
374 375

	i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416

	ret = i915_gem_object_pin(obj, 4096, true);
	if (ret)
		goto err_unref;

	pc->gtt_offset = obj->gtt_offset;
	pc->cpu_page =  kmap(obj->pages[0]);
	if (pc->cpu_page == NULL)
		goto err_unpin;

	pc->obj = obj;
	ring->private = pc;
	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
	drm_gem_object_unreference(&obj->base);
err:
	kfree(pc);
	return ret;
}

static void
cleanup_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	struct drm_i915_gem_object *obj;

	if (!ring->private)
		return;

	obj = pc->obj;
	kunmap(obj->pages[0]);
	i915_gem_object_unpin(obj);
	drm_gem_object_unreference(&obj->base);

	kfree(pc);
	ring->private = NULL;
}

417
static int init_render_ring(struct intel_ring_buffer *ring)
418
{
419
	struct drm_device *dev = ring->dev;
420
	struct drm_i915_private *dev_priv = dev->dev_private;
421
	int ret = init_ring_common(ring);
422

423
	if (INTEL_INFO(dev)->gen > 3) {
424
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
425 426
		if (IS_GEN7(dev))
			I915_WRITE(GFX_MODE_GEN7,
427 428
				   _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
				   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
429
	}
430

431
	if (INTEL_INFO(dev)->gen >= 5) {
432 433 434 435 436
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

437
	if (IS_GEN6(dev)) {
438 439 440 441 442 443
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
444
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
445 446 447 448 449 450 451

		/* This is not explicitly set for GEN6, so read the register.
		 * see intel_ring_mi_set_context() for why we care.
		 * TODO: consider explicitly setting the bit for GEN5
		 */
		ring->itlb_before_ctx_switch =
			!!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
452 453
	}

454 455
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
456

457 458 459
	if (IS_IVYBRIDGE(dev))
		I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);

460 461 462
	return ret;
}

463 464 465 466 467 468 469 470
static void render_ring_cleanup(struct intel_ring_buffer *ring)
{
	if (!ring->private)
		return;

	cleanup_pipe_control(ring);
}

471
static void
472 473 474
update_mboxes(struct intel_ring_buffer *ring,
	    u32 seqno,
	    u32 mmio_offset)
475
{
476 477 478 479
	intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
			      MI_SEMAPHORE_GLOBAL_GTT |
			      MI_SEMAPHORE_REGISTER |
			      MI_SEMAPHORE_UPDATE);
480
	intel_ring_emit(ring, seqno);
481
	intel_ring_emit(ring, mmio_offset);
482 483
}

484 485 486 487 488 489 490 491 492
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
493 494
static int
gen6_add_request(struct intel_ring_buffer *ring,
495
		 u32 *seqno)
496
{
497 498
	u32 mbox1_reg;
	u32 mbox2_reg;
499 500 501 502 503 504
	int ret;

	ret = intel_ring_begin(ring, 10);
	if (ret)
		return ret;

505 506
	mbox1_reg = ring->signal_mbox[0];
	mbox2_reg = ring->signal_mbox[1];
507

508
	*seqno = i915_gem_next_request_seqno(ring);
509 510 511

	update_mboxes(ring, *seqno, mbox1_reg);
	update_mboxes(ring, *seqno, mbox2_reg);
512 513
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
514
	intel_ring_emit(ring, *seqno);
515 516 517 518 519 520
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);

	return 0;
}

521 522 523 524 525 526 527 528
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
static int
529 530 531
gen6_ring_sync(struct intel_ring_buffer *waiter,
	       struct intel_ring_buffer *signaller,
	       u32 seqno)
532 533
{
	int ret;
534 535 536
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
537

538 539 540 541 542 543
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

544 545 546
	WARN_ON(signaller->semaphore_register[waiter->id] ==
		MI_SEMAPHORE_SYNC_INVALID);

547
	ret = intel_ring_begin(waiter, 4);
548 549 550
	if (ret)
		return ret;

551 552
	intel_ring_emit(waiter,
			dw1 | signaller->semaphore_register[waiter->id]);
553 554 555 556
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter, 0);
	intel_ring_emit(waiter, MI_NOOP);
	intel_ring_advance(waiter);
557 558 559 560

	return 0;
}

561 562
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
563 564
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
565 566 567 568 569 570 571 572 573
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
pc_render_add_request(struct intel_ring_buffer *ring,
		      u32 *result)
{
574
	u32 seqno = i915_gem_next_request_seqno(ring);
575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

591
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
592 593
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
594 595 596 597 598 599 600 601 602 603 604 605 606 607
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128; /* write to separate cachelines */
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
608

609
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
610 611
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
612 613 614 615 616 617 618 619 620 621
			PIPE_CONTROL_NOTIFY);
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	*result = seqno;
	return 0;
}

622 623 624 625 626 627 628 629
static u32
gen6_ring_get_seqno(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;

	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
630
	if (IS_GEN6(dev) || IS_GEN7(dev))
631 632 633 634
		intel_ring_get_active_head(ring);
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

635
static u32
636
ring_get_seqno(struct intel_ring_buffer *ring)
637
{
638 639 640
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

641 642 643 644 645 646 647
static u32
pc_render_get_seqno(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	return pc->cpu_page[0];
}

648 649 650 651 652
static bool
gen5_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
653
	unsigned long flags;
654 655 656 657

	if (!dev->irq_enabled)
		return false;

658
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
659 660 661 662 663
	if (ring->irq_refcount++ == 0) {
		dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
	}
664
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
665 666 667 668 669 670 671 672 673

	return true;
}

static void
gen5_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
674
	unsigned long flags;
675

676
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
677 678 679 680 681
	if (--ring->irq_refcount == 0) {
		dev_priv->gt_irq_mask |= ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
	}
682
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
683 684
}

685
static bool
686
i9xx_ring_get_irq(struct intel_ring_buffer *ring)
687
{
688
	struct drm_device *dev = ring->dev;
689
	drm_i915_private_t *dev_priv = dev->dev_private;
690
	unsigned long flags;
691

692 693 694
	if (!dev->irq_enabled)
		return false;

695
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
696 697 698 699 700
	if (ring->irq_refcount++ == 0) {
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
701
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
702 703

	return true;
704 705
}

706
static void
707
i9xx_ring_put_irq(struct intel_ring_buffer *ring)
708
{
709
	struct drm_device *dev = ring->dev;
710
	drm_i915_private_t *dev_priv = dev->dev_private;
711
	unsigned long flags;
712

713
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
714 715 716 717 718
	if (--ring->irq_refcount == 0) {
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
719
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
720 721
}

C
Chris Wilson 已提交
722 723 724 725 726
static bool
i8xx_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
727
	unsigned long flags;
C
Chris Wilson 已提交
728 729 730 731

	if (!dev->irq_enabled)
		return false;

732
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
733 734 735 736 737
	if (ring->irq_refcount++ == 0) {
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
738
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
739 740 741 742 743 744 745 746 747

	return true;
}

static void
i8xx_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
748
	unsigned long flags;
C
Chris Wilson 已提交
749

750
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
751 752 753 754 755
	if (--ring->irq_refcount == 0) {
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
756
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
757 758
}

759
void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
760
{
761
	struct drm_device *dev = ring->dev;
762
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
763 764 765 766 767 768 769
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
770
		case RCS:
771 772
			mmio = RENDER_HWS_PGA_GEN7;
			break;
773
		case BCS:
774 775
			mmio = BLT_HWS_PGA_GEN7;
			break;
776
		case VCS:
777 778 779 780 781 782 783 784 785
			mmio = BSD_HWS_PGA_GEN7;
			break;
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

786 787
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
788 789
}

790
static int
791 792 793
bsd_ring_flush(struct intel_ring_buffer *ring,
	       u32     invalidate_domains,
	       u32     flush_domains)
794
{
795 796 797 798 799 800 801 802 803 804
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
805 806
}

807
static int
808
i9xx_add_request(struct intel_ring_buffer *ring,
809
		 u32 *result)
810 811
{
	u32 seqno;
812 813 814 815 816
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
817

818
	seqno = i915_gem_next_request_seqno(ring);
819

820 821 822 823 824
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);
825

826 827
	*result = seqno;
	return 0;
828 829
}

830
static bool
831
gen6_ring_get_irq(struct intel_ring_buffer *ring)
832 833
{
	struct drm_device *dev = ring->dev;
834
	drm_i915_private_t *dev_priv = dev->dev_private;
835
	unsigned long flags;
836 837 838 839

	if (!dev->irq_enabled)
	       return false;

840 841 842
	/* It looks like we need to prevent the gt from suspending while waiting
	 * for an notifiy irq, otherwise irqs seem to get lost on at least the
	 * blt/bsd rings on ivb. */
843
	gen6_gt_force_wake_get(dev_priv);
844

845
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
846
	if (ring->irq_refcount++ == 0) {
847 848 849 850 851
		if (IS_IVYBRIDGE(dev) && ring->id == RCS)
			I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
						GEN6_RENDER_L3_PARITY_ERROR));
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
852 853 854
		dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
855
	}
856
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
857 858 859 860 861

	return true;
}

static void
862
gen6_ring_put_irq(struct intel_ring_buffer *ring)
863 864
{
	struct drm_device *dev = ring->dev;
865
	drm_i915_private_t *dev_priv = dev->dev_private;
866
	unsigned long flags;
867

868
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
869
	if (--ring->irq_refcount == 0) {
870 871 872 873
		if (IS_IVYBRIDGE(dev) && ring->id == RCS)
			I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
		else
			I915_WRITE_IMR(ring, ~0);
874 875 876
		dev_priv->gt_irq_mask |= ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
877
	}
878
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
879

880
	gen6_gt_force_wake_put(dev_priv);
881 882 883
}

static int
884
i965_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
885
{
886
	int ret;
887

888 889 890 891
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

892
	intel_ring_emit(ring,
893 894
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
895
			MI_BATCH_NON_SECURE_I965);
896
	intel_ring_emit(ring, offset);
897 898
	intel_ring_advance(ring);

899 900 901
	return 0;
}

902
static int
903
i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
904
				u32 offset, u32 len)
905
{
906
	int ret;
907

908 909 910
	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
911

912 913 914 915 916
	intel_ring_emit(ring, MI_BATCH_BUFFER);
	intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
	intel_ring_emit(ring, offset + len - 8);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);
917

918 919 920 921 922 923 924 925 926 927 928 929 930
	return 0;
}

static int
i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
				u32 offset, u32 len)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

931
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
932
	intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
933
	intel_ring_advance(ring);
934 935 936 937

	return 0;
}

938
static void cleanup_status_page(struct intel_ring_buffer *ring)
939
{
940
	struct drm_i915_gem_object *obj;
941

942 943
	obj = ring->status_page.obj;
	if (obj == NULL)
944 945
		return;

946
	kunmap(obj->pages[0]);
947
	i915_gem_object_unpin(obj);
948
	drm_gem_object_unreference(&obj->base);
949
	ring->status_page.obj = NULL;
950 951
}

952
static int init_status_page(struct intel_ring_buffer *ring)
953
{
954
	struct drm_device *dev = ring->dev;
955
	struct drm_i915_gem_object *obj;
956 957 958 959 960 961 962 963
	int ret;

	obj = i915_gem_alloc_object(dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate status page\n");
		ret = -ENOMEM;
		goto err;
	}
964 965

	i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
966

967
	ret = i915_gem_object_pin(obj, 4096, true);
968 969 970 971
	if (ret != 0) {
		goto err_unref;
	}

972 973
	ring->status_page.gfx_addr = obj->gtt_offset;
	ring->status_page.page_addr = kmap(obj->pages[0]);
974
	if (ring->status_page.page_addr == NULL) {
975 976
		goto err_unpin;
	}
977 978
	ring->status_page.obj = obj;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
979

980
	intel_ring_setup_status_page(ring);
981 982
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
983 984 985 986 987 988

	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
989
	drm_gem_object_unreference(&obj->base);
990
err:
991
	return ret;
992 993
}

994 995
static int intel_init_ring_buffer(struct drm_device *dev,
				  struct intel_ring_buffer *ring)
996
{
997
	struct drm_i915_gem_object *obj;
998
	struct drm_i915_private *dev_priv = dev->dev_private;
999 1000
	int ret;

1001
	ring->dev = dev;
1002 1003
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1004
	INIT_LIST_HEAD(&ring->gpu_write_list);
1005
	ring->size = 32 * PAGE_SIZE;
1006

1007
	init_waitqueue_head(&ring->irq_queue);
1008

1009
	if (I915_NEED_GFX_HWS(dev)) {
1010
		ret = init_status_page(ring);
1011 1012 1013
		if (ret)
			return ret;
	}
1014

1015
	obj = i915_gem_alloc_object(dev, ring->size);
1016 1017
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate ringbuffer\n");
1018
		ret = -ENOMEM;
1019
		goto err_hws;
1020 1021
	}

1022
	ring->obj = obj;
1023

1024
	ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
1025 1026
	if (ret)
		goto err_unref;
1027

1028 1029 1030 1031
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1032 1033 1034
	ring->virtual_start =
		ioremap_wc(dev_priv->mm.gtt->gma_bus_addr + obj->gtt_offset,
			   ring->size);
1035
	if (ring->virtual_start == NULL) {
1036
		DRM_ERROR("Failed to map ringbuffer.\n");
1037
		ret = -EINVAL;
1038
		goto err_unpin;
1039 1040
	}

1041
	ret = ring->init(ring);
1042 1043
	if (ret)
		goto err_unmap;
1044

1045 1046 1047 1048 1049
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = ring->size;
1050
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1051 1052
		ring->effective_size -= 128;

1053
	return 0;
1054 1055

err_unmap:
1056
	iounmap(ring->virtual_start);
1057 1058 1059
err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
1060 1061
	drm_gem_object_unreference(&obj->base);
	ring->obj = NULL;
1062
err_hws:
1063
	cleanup_status_page(ring);
1064
	return ret;
1065 1066
}

1067
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
1068
{
1069 1070 1071
	struct drm_i915_private *dev_priv;
	int ret;

1072
	if (ring->obj == NULL)
1073 1074
		return;

1075 1076
	/* Disable the ring buffer. The ring must be idle at this point */
	dev_priv = ring->dev->dev_private;
1077
	ret = intel_wait_ring_idle(ring);
1078 1079 1080 1081
	if (ret)
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

1082 1083
	I915_WRITE_CTL(ring, 0);

1084
	iounmap(ring->virtual_start);
1085

1086 1087 1088
	i915_gem_object_unpin(ring->obj);
	drm_gem_object_unreference(&ring->obj->base);
	ring->obj = NULL;
1089

Z
Zou Nan hai 已提交
1090 1091 1092
	if (ring->cleanup)
		ring->cleanup(ring);

1093
	cleanup_status_page(ring);
1094 1095
}

1096
static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
1097
{
1098
	uint32_t __iomem *virt;
1099
	int rem = ring->size - ring->tail;
1100

1101
	if (ring->space < rem) {
1102
		int ret = intel_wait_ring_buffer(ring, rem);
1103 1104 1105 1106
		if (ret)
			return ret;
	}

1107 1108 1109 1110
	virt = ring->virtual_start + ring->tail;
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);
1111

1112
	ring->tail = 0;
1113
	ring->space = ring_space(ring);
1114 1115 1116 1117

	return 0;
}

1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	bool was_interruptible;
	int ret;

	/* XXX As we have not yet audited all the paths to check that
	 * they are ready for ERESTARTSYS from intel_ring_begin, do not
	 * allow us to be interruptible by a signal.
	 */
	was_interruptible = dev_priv->mm.interruptible;
	dev_priv->mm.interruptible = false;

1131
	ret = i915_wait_seqno(ring, seqno);
1132 1133

	dev_priv->mm.interruptible = was_interruptible;
1134 1135
	if (!ret)
		i915_gem_retire_requests_ring(ring);
1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196

	return ret;
}

static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
{
	struct drm_i915_gem_request *request;
	u32 seqno = 0;
	int ret;

	i915_gem_retire_requests_ring(ring);

	if (ring->last_retired_head != -1) {
		ring->head = ring->last_retired_head;
		ring->last_retired_head = -1;
		ring->space = ring_space(ring);
		if (ring->space >= n)
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
		int space;

		if (request->tail == -1)
			continue;

		space = request->tail - (ring->tail + 8);
		if (space < 0)
			space += ring->size;
		if (space >= n) {
			seqno = request->seqno;
			break;
		}

		/* Consume this request in case we need more space than
		 * is available and so need to prevent a race between
		 * updating last_retired_head and direct reads of
		 * I915_RING_HEAD. It also provides a nice sanity check.
		 */
		request->tail = -1;
	}

	if (seqno == 0)
		return -ENOSPC;

	ret = intel_ring_wait_seqno(ring, seqno);
	if (ret)
		return ret;

	if (WARN_ON(ring->last_retired_head == -1))
		return -ENOSPC;

	ring->head = ring->last_retired_head;
	ring->last_retired_head = -1;
	ring->space = ring_space(ring);
	if (WARN_ON(ring->space < n))
		return -ENOSPC;

	return 0;
}

1197
int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
1198
{
1199
	struct drm_device *dev = ring->dev;
1200
	struct drm_i915_private *dev_priv = dev->dev_private;
1201
	unsigned long end;
1202
	int ret;
1203

1204 1205 1206 1207
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

C
Chris Wilson 已提交
1208
	trace_i915_ring_wait_begin(ring);
1209 1210 1211 1212 1213 1214
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1215

1216
	do {
1217 1218
		ring->head = I915_READ_HEAD(ring);
		ring->space = ring_space(ring);
1219
		if (ring->space >= n) {
C
Chris Wilson 已提交
1220
			trace_i915_ring_wait_end(ring);
1221 1222 1223 1224 1225 1226 1227 1228
			return 0;
		}

		if (dev->primary->master) {
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1229

1230
		msleep(1);
1231 1232
		if (atomic_read(&dev_priv->mm.wedged))
			return -EAGAIN;
1233
	} while (!time_after(jiffies, end));
C
Chris Wilson 已提交
1234
	trace_i915_ring_wait_end(ring);
1235 1236
	return -EBUSY;
}
1237

1238 1239
int intel_ring_begin(struct intel_ring_buffer *ring,
		     int num_dwords)
1240
{
1241
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1242
	int n = 4*num_dwords;
1243
	int ret;
1244

1245 1246 1247
	if (unlikely(atomic_read(&dev_priv->mm.wedged)))
		return -EIO;

1248
	if (unlikely(ring->tail + n > ring->effective_size)) {
1249 1250 1251 1252
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}
1253

1254 1255 1256 1257 1258
	if (unlikely(ring->space < n)) {
		ret = intel_wait_ring_buffer(ring, n);
		if (unlikely(ret))
			return ret;
	}
1259 1260

	ring->space -= n;
1261
	return 0;
1262
}
1263

1264
void intel_ring_advance(struct intel_ring_buffer *ring)
1265
{
1266 1267
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

1268
	ring->tail &= ring->size - 1;
1269 1270
	if (dev_priv->stop_rings & intel_ring_flag(ring))
		return;
1271
	ring->write_tail(ring, ring->tail);
1272
}
1273

1274

1275
static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1276
				     u32 value)
1277
{
1278
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1279 1280

       /* Every tail move must follow the sequence below */
1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
		GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
		GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
	I915_WRITE(GEN6_BSD_RNCID, 0x0);

	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
		GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
		50))
	DRM_ERROR("timed out waiting for IDLE Indicator\n");

	I915_WRITE_TAIL(ring, value);
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
		GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
		GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
1295 1296
}

1297
static int gen6_ring_flush(struct intel_ring_buffer *ring,
1298
			   u32 invalidate, u32 flush)
1299
{
1300
	uint32_t cmd;
1301 1302 1303 1304 1305 1306
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1307 1308 1309 1310
	cmd = MI_FLUSH_DW;
	if (invalidate & I915_GEM_GPU_DOMAINS)
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
	intel_ring_emit(ring, cmd);
1311 1312
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
1313
	intel_ring_emit(ring, MI_NOOP);
1314 1315
	intel_ring_advance(ring);
	return 0;
1316 1317 1318
}

static int
1319
gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1320
			      u32 offset, u32 len)
1321
{
1322
	int ret;
1323

1324 1325 1326
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
1327

1328 1329 1330 1331
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
1332

1333
	return 0;
1334 1335
}

1336 1337
/* Blitter support (SandyBridge+) */

1338
static int blt_ring_flush(struct intel_ring_buffer *ring,
1339
			  u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
1340
{
1341
	uint32_t cmd;
1342 1343
	int ret;

1344
	ret = intel_ring_begin(ring, 4);
1345 1346 1347
	if (ret)
		return ret;

1348 1349 1350 1351
	cmd = MI_FLUSH_DW;
	if (invalidate & I915_GEM_DOMAIN_RENDER)
		cmd |= MI_INVALIDATE_TLB;
	intel_ring_emit(ring, cmd);
1352 1353
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
1354
	intel_ring_emit(ring, MI_NOOP);
1355 1356
	intel_ring_advance(ring);
	return 0;
Z
Zou Nan hai 已提交
1357 1358
}

1359 1360 1361
int intel_init_render_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1362
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1363

1364 1365 1366 1367
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1368 1369
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
1370
		ring->flush = gen6_render_ring_flush;
1371 1372
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
D
Daniel Vetter 已提交
1373
		ring->irq_enable_mask = GT_USER_INTERRUPT;
1374
		ring->get_seqno = gen6_ring_get_seqno;
1375
		ring->sync_to = gen6_ring_sync;
1376 1377 1378 1379 1380
		ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
		ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
		ring->signal_mbox[0] = GEN6_VRSYNC;
		ring->signal_mbox[1] = GEN6_BRSYNC;
1381 1382
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
1383
		ring->flush = gen4_render_ring_flush;
1384
		ring->get_seqno = pc_render_get_seqno;
1385 1386
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
1387
		ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
1388
	} else {
1389
		ring->add_request = i9xx_add_request;
1390 1391 1392 1393
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
1394
		ring->get_seqno = ring_get_seqno;
C
Chris Wilson 已提交
1395 1396 1397 1398 1399 1400 1401
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1402
		ring->irq_enable_mask = I915_USER_INTERRUPT;
1403
	}
1404
	ring->write_tail = ring_write_tail;
1405 1406 1407 1408 1409 1410 1411 1412
	if (INTEL_INFO(dev)->gen >= 6)
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1413 1414 1415
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

1416 1417

	if (!I915_NEED_GFX_HWS(dev)) {
1418 1419
		ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
		memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1420 1421
	}

1422
	return intel_init_ring_buffer(dev, ring);
1423 1424
}

1425 1426 1427 1428 1429
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];

1430 1431 1432 1433
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1434
	if (INTEL_INFO(dev)->gen >= 6) {
1435 1436
		/* non-kms not supported on gen6+ */
		return -ENODEV;
1437
	}
1438 1439 1440 1441 1442

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
1443 1444 1445 1446
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
1447
	ring->get_seqno = ring_get_seqno;
C
Chris Wilson 已提交
1448 1449 1450 1451 1452 1453 1454
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
1455
	ring->irq_enable_mask = I915_USER_INTERRUPT;
1456
	ring->write_tail = ring_write_tail;
1457 1458 1459 1460 1461 1462
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1463 1464
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
1465

1466 1467 1468
	if (!I915_NEED_GFX_HWS(dev))
		ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;

1469 1470 1471 1472 1473 1474 1475 1476 1477 1478
	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
	INIT_LIST_HEAD(&ring->gpu_write_list);

	ring->size = size;
	ring->effective_size = ring->size;
	if (IS_I830(ring->dev))
		ring->effective_size -= 128;

1479 1480
	ring->virtual_start = ioremap_wc(start, size);
	if (ring->virtual_start == NULL) {
1481 1482 1483 1484 1485 1486 1487 1488
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
		return -ENOMEM;
	}

	return 0;
}

1489 1490 1491
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1492
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
1493

1494 1495 1496
	ring->name = "bsd ring";
	ring->id = VCS;

1497
	ring->write_tail = ring_write_tail;
1498 1499
	if (IS_GEN6(dev) || IS_GEN7(dev)) {
		ring->mmio_base = GEN6_BSD_RING_BASE;
1500 1501 1502
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
1503 1504 1505 1506 1507 1508 1509
		ring->flush = gen6_ring_flush;
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
		ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1510
		ring->sync_to = gen6_ring_sync;
1511 1512 1513 1514 1515 1516 1517 1518
		ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
		ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
		ring->signal_mbox[0] = GEN6_RVSYNC;
		ring->signal_mbox[1] = GEN6_BVSYNC;
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
1519
		ring->add_request = i9xx_add_request;
1520
		ring->get_seqno = ring_get_seqno;
1521
		if (IS_GEN5(dev)) {
1522
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
1523 1524 1525
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
1526
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
1527 1528 1529
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1530
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1531 1532 1533
	}
	ring->init = init_ring_common;

1534

1535
	return intel_init_ring_buffer(dev, ring);
1536
}
1537 1538 1539 1540

int intel_init_blt_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1541
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
1542

1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = blt_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
	ring->irq_get = gen6_ring_get_irq;
	ring->irq_put = gen6_ring_put_irq;
	ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1555
	ring->sync_to = gen6_ring_sync;
1556 1557 1558 1559 1560 1561
	ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
	ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
	ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
	ring->signal_mbox[0] = GEN6_RBSYNC;
	ring->signal_mbox[1] = GEN6_VBSYNC;
	ring->init = init_ring_common;
1562

1563
	return intel_init_ring_buffer(dev, ring);
1564
}