dma.c 51.5 KB
Newer Older
1 2 3
/*
 * linux/arch/arm/plat-omap/dma.c
 *
T
Tony Lindgren 已提交
4
 * Copyright (C) 2003 - 2008 Nokia Corporation
5
 * Author: Juha Yrjölä <juha.yrjola@nokia.com>
6 7 8
 * DMA channel linking for 1610 by Samuel Ortiz <samuel.ortiz@nokia.com>
 * Graphics DMA and LCD DMA graphics tranformations
 * by Imre Deak <imre.deak@nokia.com>
9
 * OMAP2/3 support Copyright (C) 2004-2007 Texas Instruments, Inc.
10
 * Merged to support both OMAP1 and OMAP2 by Tony Lindgren <tony@atomide.com>
11 12
 * Some functions based on earlier dma-omap.c Copyright (C) 2001 RidgeRun, Inc.
 *
13 14 15
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
16 17
 * Support functions for the OMAP internal DMA channels.
 *
18 19 20 21
 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
 * Converted DMA library into DMA platform driver.
 *	- G, Manjunath Kondaiah <manjugk@ti.com>
 *
22 23 24 25 26 27 28 29 30 31 32 33
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 */

#include <linux/module.h>
#include <linux/init.h>
#include <linux/sched.h>
#include <linux/spinlock.h>
#include <linux/errno.h>
#include <linux/interrupt.h>
34
#include <linux/irq.h>
T
Tony Lindgren 已提交
35
#include <linux/io.h>
36
#include <linux/slab.h>
37
#include <linux/delay.h>
38

39
#include <plat/cpu.h>
40
#include <plat-omap/dma-omap.h>
41
#include <plat/tc.h>
42

43 44 45 46 47 48 49 50 51
/*
 * MAX_LOGICAL_DMA_CH_COUNT: the maximum number of logical DMA
 * channels that an instance of the SDMA IP block can support.  Used
 * to size arrays.  (The actual maximum on a particular SoC may be less
 * than this -- for example, OMAP1 SDMA instances only support 17 logical
 * DMA channels.)
 */
#define MAX_LOGICAL_DMA_CH_COUNT		32

52 53 54 55 56 57 58 59
#undef DEBUG

#ifndef CONFIG_ARCH_OMAP1
enum { DMA_CH_ALLOC_DONE, DMA_CH_PARAMS_SET_DONE, DMA_CH_STARTED,
	DMA_CH_QUEUED, DMA_CH_NOTSTARTED, DMA_CH_PAUSED, DMA_CH_LINK_ENABLED
};

enum { DMA_CHAIN_STARTED, DMA_CHAIN_NOTSTARTED };
60
#endif
61

T
Tony Lindgren 已提交
62
#define OMAP_DMA_ACTIVE			0x01
63
#define OMAP2_DMA_CSR_CLEAR_MASK	0xffffffff
64

T
Tony Lindgren 已提交
65
#define OMAP_FUNC_MUX_ARM_BASE		(0xfffe1000 + 0xec)
66

67 68 69
static struct omap_system_dma_plat_info *p;
static struct omap_dma_dev_attr *d;

T
Tony Lindgren 已提交
70
static int enable_1510_mode;
71
static u32 errata;
72

73 74 75 76 77 78
static struct omap_dma_global_context_registers {
	u32 dma_irqenable_l0;
	u32 dma_ocp_sysconfig;
	u32 dma_gcr;
} omap_dma_global_context;

79 80 81 82 83 84 85 86 87 88 89 90 91
struct dma_link_info {
	int *linked_dmach_q;
	int no_of_lchs_linked;

	int q_count;
	int q_tail;
	int q_head;

	int chain_state;
	int chain_mode;

};

92 93 94
static struct dma_link_info *dma_linked_lch;

#ifndef CONFIG_ARCH_OMAP1
95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126

/* Chain handling macros */
#define OMAP_DMA_CHAIN_QINIT(chain_id)					\
	do {								\
		dma_linked_lch[chain_id].q_head =			\
		dma_linked_lch[chain_id].q_tail =			\
		dma_linked_lch[chain_id].q_count = 0;			\
	} while (0)
#define OMAP_DMA_CHAIN_QFULL(chain_id)					\
		(dma_linked_lch[chain_id].no_of_lchs_linked ==		\
		dma_linked_lch[chain_id].q_count)
#define OMAP_DMA_CHAIN_QLAST(chain_id)					\
	do {								\
		((dma_linked_lch[chain_id].no_of_lchs_linked-1) ==	\
		dma_linked_lch[chain_id].q_count)			\
	} while (0)
#define OMAP_DMA_CHAIN_QEMPTY(chain_id)					\
		(0 == dma_linked_lch[chain_id].q_count)
#define __OMAP_DMA_CHAIN_INCQ(end)					\
	((end) = ((end)+1) % dma_linked_lch[chain_id].no_of_lchs_linked)
#define OMAP_DMA_CHAIN_INCQHEAD(chain_id)				\
	do {								\
		__OMAP_DMA_CHAIN_INCQ(dma_linked_lch[chain_id].q_head);	\
		dma_linked_lch[chain_id].q_count--;			\
	} while (0)

#define OMAP_DMA_CHAIN_INCQTAIL(chain_id)				\
	do {								\
		__OMAP_DMA_CHAIN_INCQ(dma_linked_lch[chain_id].q_tail);	\
		dma_linked_lch[chain_id].q_count++; \
	} while (0)
#endif
127 128

static int dma_lch_count;
129
static int dma_chan_count;
130
static int omap_dma_reserve_channels;
131 132

static spinlock_t dma_chan_lock;
133
static struct omap_dma_lch *dma_chan;
134

135 136 137 138
static inline void disable_lnk(int lch);
static void omap_disable_channel_irq(int lch);
static inline void omap_enable_channel_irq(int lch);

139
#define REVISIT_24XX()		printk(KERN_ERR "FIXME: no %s on 24xx\n", \
140
						__func__);
141 142 143

#ifdef CONFIG_ARCH_OMAP15XX
/* Returns 1 if the DMA module is in OMAP1510-compatible mode, 0 otherwise */
144
static int omap_dma_in_1510_mode(void)
145 146 147 148 149 150 151 152
{
	return enable_1510_mode;
}
#else
#define omap_dma_in_1510_mode()		0
#endif

#ifdef CONFIG_ARCH_OMAP1
153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171
static inline int get_gdma_dev(int req)
{
	u32 reg = OMAP_FUNC_MUX_ARM_BASE + ((req - 1) / 5) * 4;
	int shift = ((req - 1) % 5) * 6;

	return ((omap_readl(reg) >> shift) & 0x3f) + 1;
}

static inline void set_gdma_dev(int req, int dev)
{
	u32 reg = OMAP_FUNC_MUX_ARM_BASE + ((req - 1) / 5) * 4;
	int shift = ((req - 1) % 5) * 6;
	u32 l;

	l = omap_readl(reg);
	l &= ~(0x3f << shift);
	l |= (dev - 1) << shift;
	omap_writel(l, reg);
}
172 173
#else
#define set_gdma_dev(req, dev)	do {} while (0)
174 175
#define omap_readl(reg)		0
#define omap_writel(val, reg)	do {} while (0)
176
#endif
177

178
void omap_set_dma_priority(int lch, int dst_port, int priority)
179 180 181 182
{
	unsigned long reg;
	u32 l;

183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206
	if (cpu_class_is_omap1()) {
		switch (dst_port) {
		case OMAP_DMA_PORT_OCP_T1:	/* FFFECC00 */
			reg = OMAP_TC_OCPT1_PRIOR;
			break;
		case OMAP_DMA_PORT_OCP_T2:	/* FFFECCD0 */
			reg = OMAP_TC_OCPT2_PRIOR;
			break;
		case OMAP_DMA_PORT_EMIFF:	/* FFFECC08 */
			reg = OMAP_TC_EMIFF_PRIOR;
			break;
		case OMAP_DMA_PORT_EMIFS:	/* FFFECC04 */
			reg = OMAP_TC_EMIFS_PRIOR;
			break;
		default:
			BUG();
			return;
		}
		l = omap_readl(reg);
		l &= ~(0xf << 8);
		l |= (priority & 0xf) << 8;
		omap_writel(l, reg);
	}

207
	if (cpu_class_is_omap2()) {
208 209
		u32 ccr;

210
		ccr = p->dma_read(CCR, lch);
211
		if (priority)
212
			ccr |= (1 << 6);
213
		else
214
			ccr &= ~(1 << 6);
215
		p->dma_write(ccr, CCR, lch);
216 217
	}
}
T
Tony Lindgren 已提交
218
EXPORT_SYMBOL(omap_set_dma_priority);
219 220

void omap_set_dma_transfer_params(int lch, int data_type, int elem_count,
221 222
				  int frame_count, int sync_mode,
				  int dma_trigger, int src_or_dst_synch)
223
{
224 225
	u32 l;

226
	l = p->dma_read(CSDP, lch);
227 228
	l &= ~0x03;
	l |= data_type;
229
	p->dma_write(l, CSDP, lch);
230

231
	if (cpu_class_is_omap1()) {
232 233
		u16 ccr;

234
		ccr = p->dma_read(CCR, lch);
235
		ccr &= ~(1 << 5);
236
		if (sync_mode == OMAP_DMA_SYNC_FRAME)
237
			ccr |= 1 << 5;
238
		p->dma_write(ccr, CCR, lch);
239

240
		ccr = p->dma_read(CCR2, lch);
241
		ccr &= ~(1 << 2);
242
		if (sync_mode == OMAP_DMA_SYNC_BLOCK)
243
			ccr |= 1 << 2;
244
		p->dma_write(ccr, CCR2, lch);
245 246
	}

247
	if (cpu_class_is_omap2() && dma_trigger) {
248
		u32 val;
249

250
		val = p->dma_read(CCR, lch);
251 252

		/* DMA_SYNCHRO_CONTROL_UPPER depends on the channel number */
253
		val &= ~((1 << 23) | (3 << 19) | 0x1f);
254 255
		val |= (dma_trigger & ~0x1f) << 14;
		val |= dma_trigger & 0x1f;
256

257 258
		if (sync_mode & OMAP_DMA_SYNC_FRAME)
			val |= 1 << 5;
259 260
		else
			val &= ~(1 << 5);
261

262 263
		if (sync_mode & OMAP_DMA_SYNC_BLOCK)
			val |= 1 << 18;
264 265
		else
			val &= ~(1 << 18);
266

267 268 269 270
		if (src_or_dst_synch == OMAP_DMA_DST_SYNC_PREFETCH) {
			val &= ~(1 << 24);	/* dest synch */
			val |= (1 << 23);	/* Prefetch */
		} else if (src_or_dst_synch) {
271
			val |= 1 << 24;		/* source synch */
272
		} else {
273
			val &= ~(1 << 24);	/* dest synch */
274
		}
275
		p->dma_write(val, CCR, lch);
276 277
	}

278 279
	p->dma_write(elem_count, CEN, lch);
	p->dma_write(frame_count, CFN, lch);
280
}
T
Tony Lindgren 已提交
281
EXPORT_SYMBOL(omap_set_dma_transfer_params);
282

283 284 285 286
void omap_set_dma_color_mode(int lch, enum omap_dma_color_mode mode, u32 color)
{
	BUG_ON(omap_dma_in_1510_mode());

287 288
	if (cpu_class_is_omap1()) {
		u16 w;
289

290
		w = p->dma_read(CCR2, lch);
291 292 293 294 295 296 297 298 299 300 301 302 303 304
		w &= ~0x03;

		switch (mode) {
		case OMAP_DMA_CONSTANT_FILL:
			w |= 0x01;
			break;
		case OMAP_DMA_TRANSPARENT_COPY:
			w |= 0x02;
			break;
		case OMAP_DMA_COLOR_DIS:
			break;
		default:
			BUG();
		}
305
		p->dma_write(w, CCR2, lch);
306

307
		w = p->dma_read(LCH_CTRL, lch);
308 309 310
		w &= ~0x0f;
		/* Default is channel type 2D */
		if (mode) {
311
			p->dma_write(color, COLOR, lch);
312 313
			w |= 1;		/* Channel type G */
		}
314
		p->dma_write(w, LCH_CTRL, lch);
315
	}
316 317 318 319

	if (cpu_class_is_omap2()) {
		u32 val;

320
		val = p->dma_read(CCR, lch);
321 322 323 324 325 326 327 328 329 330 331 332 333 334
		val &= ~((1 << 17) | (1 << 16));

		switch (mode) {
		case OMAP_DMA_CONSTANT_FILL:
			val |= 1 << 16;
			break;
		case OMAP_DMA_TRANSPARENT_COPY:
			val |= 1 << 17;
			break;
		case OMAP_DMA_COLOR_DIS:
			break;
		default:
			BUG();
		}
335
		p->dma_write(val, CCR, lch);
336 337

		color &= 0xffffff;
338
		p->dma_write(color, COLOR, lch);
339 340
	}
}
T
Tony Lindgren 已提交
341
EXPORT_SYMBOL(omap_set_dma_color_mode);
342

343 344
void omap_set_dma_write_mode(int lch, enum omap_dma_write_mode mode)
{
345
	if (cpu_class_is_omap2()) {
346 347
		u32 csdp;

348
		csdp = p->dma_read(CSDP, lch);
349 350
		csdp &= ~(0x3 << 16);
		csdp |= (mode << 16);
351
		p->dma_write(csdp, CSDP, lch);
352 353
	}
}
T
Tony Lindgren 已提交
354
EXPORT_SYMBOL(omap_set_dma_write_mode);
355

356 357 358 359 360
void omap_set_dma_channel_mode(int lch, enum omap_dma_channel_mode mode)
{
	if (cpu_class_is_omap1() && !cpu_is_omap15xx()) {
		u32 l;

361
		l = p->dma_read(LCH_CTRL, lch);
362 363
		l &= ~0x7;
		l |= mode;
364
		p->dma_write(l, LCH_CTRL, lch);
365 366 367 368
	}
}
EXPORT_SYMBOL(omap_set_dma_channel_mode);

369
/* Note that src_port is only for omap1 */
370
void omap_set_dma_src_params(int lch, int src_port, int src_amode,
371 372
			     unsigned long src_start,
			     int src_ei, int src_fi)
373
{
T
Tony Lindgren 已提交
374 375
	u32 l;

376
	if (cpu_class_is_omap1()) {
377
		u16 w;
378

379
		w = p->dma_read(CSDP, lch);
380 381
		w &= ~(0x1f << 2);
		w |= src_port << 2;
382
		p->dma_write(w, CSDP, lch);
T
Tony Lindgren 已提交
383
	}
384

385
	l = p->dma_read(CCR, lch);
T
Tony Lindgren 已提交
386 387
	l &= ~(0x03 << 12);
	l |= src_amode << 12;
388
	p->dma_write(l, CCR, lch);
389

390
	p->dma_write(src_start, CSSA, lch);
391

392 393
	p->dma_write(src_ei, CSEI, lch);
	p->dma_write(src_fi, CSFI, lch);
394
}
T
Tony Lindgren 已提交
395
EXPORT_SYMBOL(omap_set_dma_src_params);
396

T
Tony Lindgren 已提交
397
void omap_set_dma_params(int lch, struct omap_dma_channel_params *params)
398 399 400 401 402 403 404 405 406 407 408 409
{
	omap_set_dma_transfer_params(lch, params->data_type,
				     params->elem_count, params->frame_count,
				     params->sync_mode, params->trigger,
				     params->src_or_dst_synch);
	omap_set_dma_src_params(lch, params->src_port,
				params->src_amode, params->src_start,
				params->src_ei, params->src_fi);

	omap_set_dma_dest_params(lch, params->dst_port,
				 params->dst_amode, params->dst_start,
				 params->dst_ei, params->dst_fi);
410 411 412
	if (params->read_prio || params->write_prio)
		omap_dma_set_prio_lch(lch, params->read_prio,
				      params->write_prio);
413
}
T
Tony Lindgren 已提交
414
EXPORT_SYMBOL(omap_set_dma_params);
415 416 417

void omap_set_dma_src_index(int lch, int eidx, int fidx)
{
T
Tony Lindgren 已提交
418
	if (cpu_class_is_omap2())
419
		return;
T
Tony Lindgren 已提交
420

421 422
	p->dma_write(eidx, CSEI, lch);
	p->dma_write(fidx, CSFI, lch);
423
}
T
Tony Lindgren 已提交
424
EXPORT_SYMBOL(omap_set_dma_src_index);
425 426 427

void omap_set_dma_src_data_pack(int lch, int enable)
{
428 429
	u32 l;

430
	l = p->dma_read(CSDP, lch);
431
	l &= ~(1 << 6);
432
	if (enable)
433
		l |= (1 << 6);
434
	p->dma_write(l, CSDP, lch);
435
}
T
Tony Lindgren 已提交
436
EXPORT_SYMBOL(omap_set_dma_src_data_pack);
437 438 439

void omap_set_dma_src_burst_mode(int lch, enum omap_dma_burst_mode burst_mode)
{
440
	unsigned int burst = 0;
441 442
	u32 l;

443
	l = p->dma_read(CSDP, lch);
444
	l &= ~(0x03 << 7);
445 446 447 448 449

	switch (burst_mode) {
	case OMAP_DMA_DATA_BURST_DIS:
		break;
	case OMAP_DMA_DATA_BURST_4:
450
		if (cpu_class_is_omap2())
451 452 453
			burst = 0x1;
		else
			burst = 0x2;
454 455
		break;
	case OMAP_DMA_DATA_BURST_8:
456
		if (cpu_class_is_omap2()) {
457 458 459
			burst = 0x2;
			break;
		}
460 461
		/*
		 * not supported by current hardware on OMAP1
462 463 464
		 * w |= (0x03 << 7);
		 * fall through
		 */
465
	case OMAP_DMA_DATA_BURST_16:
466
		if (cpu_class_is_omap2()) {
467 468 469
			burst = 0x3;
			break;
		}
470 471
		/*
		 * OMAP1 don't support burst 16
472 473
		 * fall through
		 */
474 475 476
	default:
		BUG();
	}
477 478

	l |= (burst << 7);
479
	p->dma_write(l, CSDP, lch);
480
}
T
Tony Lindgren 已提交
481
EXPORT_SYMBOL(omap_set_dma_src_burst_mode);
482

483
/* Note that dest_port is only for OMAP1 */
484
void omap_set_dma_dest_params(int lch, int dest_port, int dest_amode,
485 486
			      unsigned long dest_start,
			      int dst_ei, int dst_fi)
487
{
488 489
	u32 l;

490
	if (cpu_class_is_omap1()) {
491
		l = p->dma_read(CSDP, lch);
492 493
		l &= ~(0x1f << 9);
		l |= dest_port << 9;
494
		p->dma_write(l, CSDP, lch);
495
	}
496

497
	l = p->dma_read(CCR, lch);
498 499
	l &= ~(0x03 << 14);
	l |= dest_amode << 14;
500
	p->dma_write(l, CCR, lch);
501

502
	p->dma_write(dest_start, CDSA, lch);
503

504 505
	p->dma_write(dst_ei, CDEI, lch);
	p->dma_write(dst_fi, CDFI, lch);
506
}
T
Tony Lindgren 已提交
507
EXPORT_SYMBOL(omap_set_dma_dest_params);
508 509 510

void omap_set_dma_dest_index(int lch, int eidx, int fidx)
{
T
Tony Lindgren 已提交
511
	if (cpu_class_is_omap2())
512
		return;
T
Tony Lindgren 已提交
513

514 515
	p->dma_write(eidx, CDEI, lch);
	p->dma_write(fidx, CDFI, lch);
516
}
T
Tony Lindgren 已提交
517
EXPORT_SYMBOL(omap_set_dma_dest_index);
518 519 520

void omap_set_dma_dest_data_pack(int lch, int enable)
{
521 522
	u32 l;

523
	l = p->dma_read(CSDP, lch);
524
	l &= ~(1 << 13);
525
	if (enable)
526
		l |= 1 << 13;
527
	p->dma_write(l, CSDP, lch);
528
}
T
Tony Lindgren 已提交
529
EXPORT_SYMBOL(omap_set_dma_dest_data_pack);
530 531 532

void omap_set_dma_dest_burst_mode(int lch, enum omap_dma_burst_mode burst_mode)
{
533
	unsigned int burst = 0;
534 535
	u32 l;

536
	l = p->dma_read(CSDP, lch);
537
	l &= ~(0x03 << 14);
538 539 540 541 542

	switch (burst_mode) {
	case OMAP_DMA_DATA_BURST_DIS:
		break;
	case OMAP_DMA_DATA_BURST_4:
543
		if (cpu_class_is_omap2())
544 545 546
			burst = 0x1;
		else
			burst = 0x2;
547 548
		break;
	case OMAP_DMA_DATA_BURST_8:
549
		if (cpu_class_is_omap2())
550 551 552
			burst = 0x2;
		else
			burst = 0x3;
553
		break;
554
	case OMAP_DMA_DATA_BURST_16:
555
		if (cpu_class_is_omap2()) {
556 557 558
			burst = 0x3;
			break;
		}
559 560
		/*
		 * OMAP1 don't support burst 16
561 562
		 * fall through
		 */
563 564 565 566 567
	default:
		printk(KERN_ERR "Invalid DMA burst mode\n");
		BUG();
		return;
	}
568
	l |= (burst << 14);
569
	p->dma_write(l, CSDP, lch);
570
}
T
Tony Lindgren 已提交
571
EXPORT_SYMBOL(omap_set_dma_dest_burst_mode);
572

573
static inline void omap_enable_channel_irq(int lch)
574
{
575 576
	/* Clear CSR */
	if (cpu_class_is_omap1())
577 578
		p->dma_read(CSR, lch);
	else
579
		p->dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR, lch);
580

581
	/* Enable some nice interrupts. */
582
	p->dma_write(dma_chan[lch].enabled_irqs, CICR, lch);
583 584
}

585
static inline void omap_disable_channel_irq(int lch)
586
{
587 588 589 590 591 592 593
	/* disable channel interrupts */
	p->dma_write(0, CICR, lch);
	/* Clear CSR */
	if (cpu_class_is_omap1())
		p->dma_read(CSR, lch);
	else
		p->dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR, lch);
594 595 596 597 598 599
}

void omap_enable_dma_irq(int lch, u16 bits)
{
	dma_chan[lch].enabled_irqs |= bits;
}
T
Tony Lindgren 已提交
600
EXPORT_SYMBOL(omap_enable_dma_irq);
601

602 603 604 605
void omap_disable_dma_irq(int lch, u16 bits)
{
	dma_chan[lch].enabled_irqs &= ~bits;
}
T
Tony Lindgren 已提交
606
EXPORT_SYMBOL(omap_disable_dma_irq);
607 608 609

static inline void enable_lnk(int lch)
{
610 611
	u32 l;

612
	l = p->dma_read(CLNK_CTRL, lch);
613

614
	if (cpu_class_is_omap1())
615
		l &= ~(1 << 14);
616

617
	/* Set the ENABLE_LNK bits */
618
	if (dma_chan[lch].next_lch != -1)
619
		l = dma_chan[lch].next_lch | (1 << 15);
620 621

#ifndef CONFIG_ARCH_OMAP1
T
Tony Lindgren 已提交
622 623 624
	if (cpu_class_is_omap2())
		if (dma_chan[lch].next_linked_ch != -1)
			l = dma_chan[lch].next_linked_ch | (1 << 15);
625
#endif
626

627
	p->dma_write(l, CLNK_CTRL, lch);
628 629 630 631
}

static inline void disable_lnk(int lch)
{
632 633
	u32 l;

634
	l = p->dma_read(CLNK_CTRL, lch);
635

636
	/* Disable interrupts */
637 638
	omap_disable_channel_irq(lch);

639 640
	if (cpu_class_is_omap1()) {
		/* Set the STOP_LNK bit */
641
		l |= 1 << 14;
642
	}
643

644
	if (cpu_class_is_omap2()) {
645
		/* Clear the ENABLE_LNK bit */
646
		l &= ~(1 << 15);
647
	}
648

649
	p->dma_write(l, CLNK_CTRL, lch);
650 651 652
	dma_chan[lch].flags &= ~OMAP_DMA_ACTIVE;
}

653
static inline void omap2_enable_irq_lch(int lch)
654
{
655
	u32 val;
656
	unsigned long flags;
657

658
	if (!cpu_class_is_omap2())
659 660
		return;

661
	spin_lock_irqsave(&dma_chan_lock, flags);
662 663 664
	/* clear IRQ STATUS */
	p->dma_write(1 << lch, IRQSTATUS_L0, lch);
	/* Enable interrupt */
665
	val = p->dma_read(IRQENABLE_L0, lch);
666
	val |= 1 << lch;
667
	p->dma_write(val, IRQENABLE_L0, lch);
668
	spin_unlock_irqrestore(&dma_chan_lock, flags);
669 670
}

671 672 673 674 675 676 677 678 679
static inline void omap2_disable_irq_lch(int lch)
{
	u32 val;
	unsigned long flags;

	if (!cpu_class_is_omap2())
		return;

	spin_lock_irqsave(&dma_chan_lock, flags);
680
	/* Disable interrupt */
681
	val = p->dma_read(IRQENABLE_L0, lch);
682
	val &= ~(1 << lch);
683
	p->dma_write(val, IRQENABLE_L0, lch);
684 685
	/* clear IRQ STATUS */
	p->dma_write(1 << lch, IRQSTATUS_L0, lch);
686 687 688
	spin_unlock_irqrestore(&dma_chan_lock, flags);
}

689
int omap_request_dma(int dev_id, const char *dev_name,
T
Tony Lindgren 已提交
690
		     void (*callback)(int lch, u16 ch_status, void *data),
691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711
		     void *data, int *dma_ch_out)
{
	int ch, free_ch = -1;
	unsigned long flags;
	struct omap_dma_lch *chan;

	spin_lock_irqsave(&dma_chan_lock, flags);
	for (ch = 0; ch < dma_chan_count; ch++) {
		if (free_ch == -1 && dma_chan[ch].dev_id == -1) {
			free_ch = ch;
			if (dev_id == 0)
				break;
		}
	}
	if (free_ch == -1) {
		spin_unlock_irqrestore(&dma_chan_lock, flags);
		return -EBUSY;
	}
	chan = dma_chan + free_ch;
	chan->dev_id = dev_id;

712 713
	if (p->clear_lch_regs)
		p->clear_lch_regs(free_ch);
714

715
	if (cpu_class_is_omap2())
716 717 718 719 720 721 722
		omap_clear_dma(free_ch);

	spin_unlock_irqrestore(&dma_chan_lock, flags);

	chan->dev_name = dev_name;
	chan->callback = callback;
	chan->data = data;
723
	chan->flags = 0;
T
Tony Lindgren 已提交
724

725
#ifndef CONFIG_ARCH_OMAP1
T
Tony Lindgren 已提交
726 727 728 729
	if (cpu_class_is_omap2()) {
		chan->chain_id = -1;
		chan->next_linked_ch = -1;
	}
730
#endif
T
Tony Lindgren 已提交
731

732
	chan->enabled_irqs = OMAP_DMA_DROP_IRQ | OMAP_DMA_BLOCK_IRQ;
733

734 735
	if (cpu_class_is_omap1())
		chan->enabled_irqs |= OMAP1_DMA_TOUT_IRQ;
736
	else if (cpu_class_is_omap2())
737 738
		chan->enabled_irqs |= OMAP2_DMA_MISALIGNED_ERR_IRQ |
			OMAP2_DMA_TRANS_ERR_IRQ;
739 740 741 742 743 744 745

	if (cpu_is_omap16xx()) {
		/* If the sync device is set, configure it dynamically. */
		if (dev_id != 0) {
			set_gdma_dev(free_ch + 1, dev_id);
			dev_id = free_ch + 1;
		}
T
Tony Lindgren 已提交
746 747 748 749
		/*
		 * Disable the 1510 compatibility mode and set the sync device
		 * id.
		 */
750
		p->dma_write(dev_id | (1 << 10), CCR, free_ch);
751
	} else if (cpu_is_omap7xx() || cpu_is_omap15xx()) {
752
		p->dma_write(dev_id, CCR, free_ch);
753 754
	}

755
	if (cpu_class_is_omap2()) {
756
		omap_enable_channel_irq(free_ch);
757
		omap2_enable_irq_lch(free_ch);
758 759 760 761 762 763
	}

	*dma_ch_out = free_ch;

	return 0;
}
T
Tony Lindgren 已提交
764
EXPORT_SYMBOL(omap_request_dma);
765 766 767 768 769 770

void omap_free_dma(int lch)
{
	unsigned long flags;

	if (dma_chan[lch].dev_id == -1) {
T
Tony Lindgren 已提交
771
		pr_err("omap_dma: trying to free unallocated DMA channel %d\n",
772 773 774
		       lch);
		return;
	}
T
Tony Lindgren 已提交
775

776 777
	/* Disable interrupt for logical channel */
	if (cpu_class_is_omap2())
778
		omap2_disable_irq_lch(lch);
779

780 781
	/* Disable all DMA interrupts for the channel. */
	omap_disable_channel_irq(lch);
782

783 784
	/* Make sure the DMA transfer is stopped. */
	p->dma_write(0, CCR, lch);
785

786 787
	/* Clear registers */
	if (cpu_class_is_omap2())
788
		omap_clear_dma(lch);
789 790 791 792 793 794

	spin_lock_irqsave(&dma_chan_lock, flags);
	dma_chan[lch].dev_id = -1;
	dma_chan[lch].next_lch = -1;
	dma_chan[lch].callback = NULL;
	spin_unlock_irqrestore(&dma_chan_lock, flags);
795
}
T
Tony Lindgren 已提交
796
EXPORT_SYMBOL(omap_free_dma);
797

798 799 800 801 802
/**
 * @brief omap_dma_set_global_params : Set global priority settings for dma
 *
 * @param arb_rate
 * @param max_fifo_depth
803 804 805 806
 * @param tparams - Number of threads to reserve : DMA_THREAD_RESERVE_NORM
 * 						   DMA_THREAD_RESERVE_ONET
 * 						   DMA_THREAD_RESERVE_TWOT
 * 						   DMA_THREAD_RESERVE_THREET
807 808 809 810 811 812 813
 */
void
omap_dma_set_global_params(int arb_rate, int max_fifo_depth, int tparams)
{
	u32 reg;

	if (!cpu_class_is_omap2()) {
814
		printk(KERN_ERR "FIXME: no %s on 15xx/16xx\n", __func__);
815 816 817
		return;
	}

818 819
	if (max_fifo_depth == 0)
		max_fifo_depth = 1;
820 821 822
	if (arb_rate == 0)
		arb_rate = 1;

823 824 825
	reg = 0xff & max_fifo_depth;
	reg |= (0x3 & tparams) << 12;
	reg |= (arb_rate & 0xff) << 16;
826

827
	p->dma_write(reg, GCR, 0);
828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843
}
EXPORT_SYMBOL(omap_dma_set_global_params);

/**
 * @brief omap_dma_set_prio_lch : Set channel wise priority settings
 *
 * @param lch
 * @param read_prio - Read priority
 * @param write_prio - Write priority
 * Both of the above can be set with one of the following values :
 * 	DMA_CH_PRIO_HIGH/DMA_CH_PRIO_LOW
 */
int
omap_dma_set_prio_lch(int lch, unsigned char read_prio,
		      unsigned char write_prio)
{
844
	u32 l;
845

846
	if (unlikely((lch < 0 || lch >= dma_lch_count))) {
847 848 849
		printk(KERN_ERR "Invalid channel id\n");
		return -EINVAL;
	}
850
	l = p->dma_read(CCR, lch);
851
	l &= ~((1 << 6) | (1 << 26));
852
	if (cpu_class_is_omap2() && !cpu_is_omap242x())
853
		l |= ((read_prio & 0x1) << 6) | ((write_prio & 0x1) << 26);
854
	else
855 856
		l |= ((read_prio & 0x1) << 6);

857
	p->dma_write(l, CCR, lch);
858 859 860 861 862

	return 0;
}
EXPORT_SYMBOL(omap_dma_set_prio_lch);

863 864 865 866 867 868 869 870 871
/*
 * Clears any DMA state so the DMA engine is ready to restart with new buffers
 * through omap_start_dma(). Any buffers in flight are discarded.
 */
void omap_clear_dma(int lch)
{
	unsigned long flags;

	local_irq_save(flags);
872
	p->clear_dma(lch);
873 874
	local_irq_restore(flags);
}
T
Tony Lindgren 已提交
875
EXPORT_SYMBOL(omap_clear_dma);
876 877 878

void omap_start_dma(int lch)
{
879 880
	u32 l;

M
manjugk manjugk 已提交
881 882 883 884 885
	/*
	 * The CPC/CDAC register needs to be initialized to zero
	 * before starting dma transfer.
	 */
	if (cpu_is_omap15xx())
886
		p->dma_write(0, CPC, lch);
M
manjugk manjugk 已提交
887
	else
888
		p->dma_write(0, CDAC, lch);
M
manjugk manjugk 已提交
889

890 891
	if (!omap_dma_in_1510_mode() && dma_chan[lch].next_lch != -1) {
		int next_lch, cur_lch;
892
		char dma_chan_link_map[MAX_LOGICAL_DMA_CH_COUNT];
893 894 895 896 897 898 899 900 901 902

		dma_chan_link_map[lch] = 1;
		/* Set the link register of the first channel */
		enable_lnk(lch);

		memset(dma_chan_link_map, 0, sizeof(dma_chan_link_map));
		cur_lch = dma_chan[lch].next_lch;
		do {
			next_lch = dma_chan[cur_lch].next_lch;

903
			/* The loop case: we've been here already */
904 905 906 907 908 909
			if (dma_chan_link_map[cur_lch])
				break;
			/* Mark the current channel */
			dma_chan_link_map[cur_lch] = 1;

			enable_lnk(cur_lch);
910
			omap_enable_channel_irq(cur_lch);
911 912 913

			cur_lch = next_lch;
		} while (next_lch != -1);
914
	} else if (IS_DMA_ERRATA(DMA_ERRATA_PARALLEL_CHANNELS))
915
		p->dma_write(lch, CLNK_CTRL, lch);
916

917 918
	omap_enable_channel_irq(lch);

919
	l = p->dma_read(CCR, lch);
920

921 922
	if (IS_DMA_ERRATA(DMA_ERRATA_IFRAME_BUFFERING))
			l |= OMAP_DMA_CCR_BUFFERING_DISABLE;
923
	l |= OMAP_DMA_CCR_EN;
924

925 926 927 928 929 930 931
	/*
	 * As dma_write() uses IO accessors which are weakly ordered, there
	 * is no guarantee that data in coherent DMA memory will be visible
	 * to the DMA device.  Add a memory barrier here to ensure that any
	 * such data is visible prior to enabling DMA.
	 */
	mb();
932
	p->dma_write(l, CCR, lch);
933 934 935

	dma_chan[lch].flags |= OMAP_DMA_ACTIVE;
}
T
Tony Lindgren 已提交
936
EXPORT_SYMBOL(omap_start_dma);
937 938 939

void omap_stop_dma(int lch)
{
940 941
	u32 l;

942
	/* Disable all interrupts on the channel */
943
	omap_disable_channel_irq(lch);
944

945
	l = p->dma_read(CCR, lch);
946 947
	if (IS_DMA_ERRATA(DMA_ERRATA_i541) &&
			(l & OMAP_DMA_CCR_SEL_SRC_DST_SYNC)) {
948 949 950 951
		int i = 0;
		u32 sys_cf;

		/* Configure No-Standby */
952
		l = p->dma_read(OCP_SYSCONFIG, lch);
953 954 955
		sys_cf = l;
		l &= ~DMA_SYSCONFIG_MIDLEMODE_MASK;
		l |= DMA_SYSCONFIG_MIDLEMODE(DMA_IDLEMODE_NO_IDLE);
956
		p->dma_write(l , OCP_SYSCONFIG, 0);
957

958
		l = p->dma_read(CCR, lch);
959
		l &= ~OMAP_DMA_CCR_EN;
960
		p->dma_write(l, CCR, lch);
961 962

		/* Wait for sDMA FIFO drain */
963
		l = p->dma_read(CCR, lch);
964 965 966 967
		while (i < 100 && (l & (OMAP_DMA_CCR_RD_ACTIVE |
					OMAP_DMA_CCR_WR_ACTIVE))) {
			udelay(5);
			i++;
968
			l = p->dma_read(CCR, lch);
969 970
		}
		if (i >= 100)
P
Paul Walmsley 已提交
971
			pr_err("DMA drain did not complete on lch %d\n", lch);
972
		/* Restore OCP_SYSCONFIG */
973
		p->dma_write(sys_cf, OCP_SYSCONFIG, lch);
974 975
	} else {
		l &= ~OMAP_DMA_CCR_EN;
976
		p->dma_write(l, CCR, lch);
977
	}
978

979 980 981 982 983 984 985
	/*
	 * Ensure that data transferred by DMA is visible to any access
	 * after DMA has been disabled.  This is important for coherent
	 * DMA regions.
	 */
	mb();

986 987
	if (!omap_dma_in_1510_mode() && dma_chan[lch].next_lch != -1) {
		int next_lch, cur_lch = lch;
988
		char dma_chan_link_map[MAX_LOGICAL_DMA_CH_COUNT];
989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003

		memset(dma_chan_link_map, 0, sizeof(dma_chan_link_map));
		do {
			/* The loop case: we've been here already */
			if (dma_chan_link_map[cur_lch])
				break;
			/* Mark the current channel */
			dma_chan_link_map[cur_lch] = 1;

			disable_lnk(cur_lch);

			next_lch = dma_chan[cur_lch].next_lch;
			cur_lch = next_lch;
		} while (next_lch != -1);
	}
1004

1005 1006
	dma_chan[lch].flags &= ~OMAP_DMA_ACTIVE;
}
T
Tony Lindgren 已提交
1007
EXPORT_SYMBOL(omap_stop_dma);
1008

1009 1010 1011 1012 1013
/*
 * Allows changing the DMA callback function or data. This may be needed if
 * the driver shares a single DMA channel for multiple dma triggers.
 */
int omap_set_dma_callback(int lch,
T
Tony Lindgren 已提交
1014
			  void (*callback)(int lch, u16 ch_status, void *data),
1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033
			  void *data)
{
	unsigned long flags;

	if (lch < 0)
		return -ENODEV;

	spin_lock_irqsave(&dma_chan_lock, flags);
	if (dma_chan[lch].dev_id == -1) {
		printk(KERN_ERR "DMA callback for not set for free channel\n");
		spin_unlock_irqrestore(&dma_chan_lock, flags);
		return -EINVAL;
	}
	dma_chan[lch].callback = callback;
	dma_chan[lch].data = data;
	spin_unlock_irqrestore(&dma_chan_lock, flags);

	return 0;
}
T
Tony Lindgren 已提交
1034
EXPORT_SYMBOL(omap_set_dma_callback);
1035

1036 1037 1038 1039 1040
/*
 * Returns current physical source address for the given DMA channel.
 * If the channel is running the caller must disable interrupts prior calling
 * this function and process the returned value before re-enabling interrupt to
 * prevent races with the interrupt handler. Note that in continuous mode there
L
Lucas De Marchi 已提交
1041
 * is a chance for CSSA_L register overflow between the two reads resulting
1042 1043 1044
 * in incorrect return value.
 */
dma_addr_t omap_get_dma_src_pos(int lch)
1045
{
T
Tony Lindgren 已提交
1046
	dma_addr_t offset = 0;
1047

1048
	if (cpu_is_omap15xx())
1049
		offset = p->dma_read(CPC, lch);
1050
	else
1051
		offset = p->dma_read(CSAC, lch);
1052

1053
	if (IS_DMA_ERRATA(DMA_ERRATA_3_3) && offset == 0)
1054
		offset = p->dma_read(CSAC, lch);
1055

1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
	if (!cpu_is_omap15xx()) {
		/*
		 * CDAC == 0 indicates that the DMA transfer on the channel has
		 * not been started (no data has been transferred so far).
		 * Return the programmed source start address in this case.
		 */
		if (likely(p->dma_read(CDAC, lch)))
			offset = p->dma_read(CSAC, lch);
		else
			offset = p->dma_read(CSSA, lch);
	}

1068
	if (cpu_class_is_omap1())
1069
		offset |= (p->dma_read(CSSA, lch) & 0xFFFF0000);
1070

1071
	return offset;
1072
}
T
Tony Lindgren 已提交
1073
EXPORT_SYMBOL(omap_get_dma_src_pos);
1074

1075 1076 1077 1078 1079
/*
 * Returns current physical destination address for the given DMA channel.
 * If the channel is running the caller must disable interrupts prior calling
 * this function and process the returned value before re-enabling interrupt to
 * prevent races with the interrupt handler. Note that in continuous mode there
L
Lucas De Marchi 已提交
1080
 * is a chance for CDSA_L register overflow between the two reads resulting
1081 1082 1083
 * in incorrect return value.
 */
dma_addr_t omap_get_dma_dst_pos(int lch)
1084
{
T
Tony Lindgren 已提交
1085
	dma_addr_t offset = 0;
1086

1087
	if (cpu_is_omap15xx())
1088
		offset = p->dma_read(CPC, lch);
1089
	else
1090
		offset = p->dma_read(CDAC, lch);
1091

1092 1093 1094 1095
	/*
	 * omap 3.2/3.3 erratum: sometimes 0 is returned if CSAC/CDAC is
	 * read before the DMA controller finished disabling the channel.
	 */
1096
	if (!cpu_is_omap15xx() && offset == 0) {
1097
		offset = p->dma_read(CDAC, lch);
1098 1099 1100 1101 1102 1103 1104 1105
		/*
		 * CDAC == 0 indicates that the DMA transfer on the channel has
		 * not been started (no data has been transferred so far).
		 * Return the programmed destination start address in this case.
		 */
		if (unlikely(!offset))
			offset = p->dma_read(CDSA, lch);
	}
1106 1107

	if (cpu_class_is_omap1())
1108
		offset |= (p->dma_read(CDSA, lch) & 0xFFFF0000);
1109

1110
	return offset;
1111
}
T
Tony Lindgren 已提交
1112
EXPORT_SYMBOL(omap_get_dma_dst_pos);
1113 1114 1115

int omap_get_dma_active_status(int lch)
{
1116
	return (p->dma_read(CCR, lch) & OMAP_DMA_CCR_EN) != 0;
1117
}
1118
EXPORT_SYMBOL(omap_get_dma_active_status);
1119

1120
int omap_dma_running(void)
1121
{
1122
	int lch;
1123

1124 1125
	if (cpu_class_is_omap1())
		if (omap_lcd_dma_running())
1126
			return 1;
1127

1128
	for (lch = 0; lch < dma_chan_count; lch++)
1129
		if (p->dma_read(CCR, lch) & OMAP_DMA_CCR_EN)
1130
			return 1;
1131

1132
	return 0;
1133 1134 1135 1136 1137 1138 1139
}

/*
 * lch_queue DMA will start right after lch_head one is finished.
 * For this DMA link to start, you still need to start (see omap_start_dma)
 * the first one. That will fire up the entire queue.
 */
T
Tony Lindgren 已提交
1140
void omap_dma_link_lch(int lch_head, int lch_queue)
1141 1142
{
	if (omap_dma_in_1510_mode()) {
1143
		if (lch_head == lch_queue) {
1144
			p->dma_write(p->dma_read(CCR, lch_head) | (3 << 8),
1145
								CCR, lch_head);
1146 1147
			return;
		}
1148 1149 1150 1151 1152 1153 1154
		printk(KERN_ERR "DMA linking is not supported in 1510 mode\n");
		BUG();
		return;
	}

	if ((dma_chan[lch_head].dev_id == -1) ||
	    (dma_chan[lch_queue].dev_id == -1)) {
P
Paul Walmsley 已提交
1155
		pr_err("omap_dma: trying to link non requested channels\n");
1156 1157 1158 1159 1160
		dump_stack();
	}

	dma_chan[lch_head].next_lch = lch_queue;
}
T
Tony Lindgren 已提交
1161
EXPORT_SYMBOL(omap_dma_link_lch);
1162 1163 1164 1165

/*
 * Once the DMA queue is stopped, we can destroy it.
 */
T
Tony Lindgren 已提交
1166
void omap_dma_unlink_lch(int lch_head, int lch_queue)
1167 1168
{
	if (omap_dma_in_1510_mode()) {
1169
		if (lch_head == lch_queue) {
1170
			p->dma_write(p->dma_read(CCR, lch_head) & ~(3 << 8),
1171
								CCR, lch_head);
1172 1173
			return;
		}
1174 1175 1176 1177 1178 1179 1180
		printk(KERN_ERR "DMA linking is not supported in 1510 mode\n");
		BUG();
		return;
	}

	if (dma_chan[lch_head].next_lch != lch_queue ||
	    dma_chan[lch_head].next_lch == -1) {
P
Paul Walmsley 已提交
1181
		pr_err("omap_dma: trying to unlink non linked channels\n");
1182 1183 1184 1185
		dump_stack();
	}

	if ((dma_chan[lch_head].flags & OMAP_DMA_ACTIVE) ||
1186
	    (dma_chan[lch_queue].flags & OMAP_DMA_ACTIVE)) {
P
Paul Walmsley 已提交
1187
		pr_err("omap_dma: You need to stop the DMA channels before unlinking\n");
1188 1189 1190 1191 1192
		dump_stack();
	}

	dma_chan[lch_head].next_lch = -1;
}
T
Tony Lindgren 已提交
1193 1194
EXPORT_SYMBOL(omap_dma_unlink_lch);

1195 1196 1197 1198
#ifndef CONFIG_ARCH_OMAP1
/* Create chain of DMA channesls */
static void create_dma_lch_chain(int lch_head, int lch_queue)
{
1199
	u32 l;
1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218

	/* Check if this is the first link in chain */
	if (dma_chan[lch_head].next_linked_ch == -1) {
		dma_chan[lch_head].next_linked_ch = lch_queue;
		dma_chan[lch_head].prev_linked_ch = lch_queue;
		dma_chan[lch_queue].next_linked_ch = lch_head;
		dma_chan[lch_queue].prev_linked_ch = lch_head;
	}

	/* a link exists, link the new channel in circular chain */
	else {
		dma_chan[lch_queue].next_linked_ch =
					dma_chan[lch_head].next_linked_ch;
		dma_chan[lch_queue].prev_linked_ch = lch_head;
		dma_chan[lch_head].next_linked_ch = lch_queue;
		dma_chan[dma_chan[lch_queue].next_linked_ch].prev_linked_ch =
					lch_queue;
	}

1219
	l = p->dma_read(CLNK_CTRL, lch_head);
1220 1221
	l &= ~(0x1f);
	l |= lch_queue;
1222
	p->dma_write(l, CLNK_CTRL, lch_head);
1223

1224
	l = p->dma_read(CLNK_CTRL, lch_queue);
1225 1226
	l &= ~(0x1f);
	l |= (dma_chan[lch_queue].next_linked_ch);
1227
	p->dma_write(l, CLNK_CTRL, lch_queue);
1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241
}

/**
 * @brief omap_request_dma_chain : Request a chain of DMA channels
 *
 * @param dev_id - Device id using the dma channel
 * @param dev_name - Device name
 * @param callback - Call back function
 * @chain_id -
 * @no_of_chans - Number of channels requested
 * @chain_mode - Dynamic or static chaining : OMAP_DMA_STATIC_CHAIN
 * 					      OMAP_DMA_DYNAMIC_CHAIN
 * @params - Channel parameters
 *
1242
 * @return - Success : 0
1243 1244 1245
 * 	     Failure: -EINVAL/-ENOMEM
 */
int omap_request_dma_chain(int dev_id, const char *dev_name,
1246
			   void (*callback) (int lch, u16 ch_status,
1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261
					     void *data),
			   int *chain_id, int no_of_chans, int chain_mode,
			   struct omap_dma_channel_params params)
{
	int *channels;
	int i, err;

	/* Is the chain mode valid ? */
	if (chain_mode != OMAP_DMA_STATIC_CHAIN
			&& chain_mode != OMAP_DMA_DYNAMIC_CHAIN) {
		printk(KERN_ERR "Invalid chain mode requested\n");
		return -EINVAL;
	}

	if (unlikely((no_of_chans < 1
1262
			|| no_of_chans > dma_lch_count))) {
1263 1264 1265 1266
		printk(KERN_ERR "Invalid Number of channels requested\n");
		return -EINVAL;
	}

1267 1268 1269 1270
	/*
	 * Allocate a queue to maintain the status of the channels
	 * in the chain
	 */
1271 1272 1273 1274 1275 1276 1277 1278 1279
	channels = kmalloc(sizeof(*channels) * no_of_chans, GFP_KERNEL);
	if (channels == NULL) {
		printk(KERN_ERR "omap_dma: No memory for channel queue\n");
		return -ENOMEM;
	}

	/* request and reserve DMA channels for the chain */
	for (i = 0; i < no_of_chans; i++) {
		err = omap_request_dma(dev_id, dev_name,
1280
					callback, NULL, &channels[i]);
1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318
		if (err < 0) {
			int j;
			for (j = 0; j < i; j++)
				omap_free_dma(channels[j]);
			kfree(channels);
			printk(KERN_ERR "omap_dma: Request failed %d\n", err);
			return err;
		}
		dma_chan[channels[i]].prev_linked_ch = -1;
		dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;

		/*
		 * Allowing client drivers to set common parameters now,
		 * so that later only relevant (src_start, dest_start
		 * and element count) can be set
		 */
		omap_set_dma_params(channels[i], &params);
	}

	*chain_id = channels[0];
	dma_linked_lch[*chain_id].linked_dmach_q = channels;
	dma_linked_lch[*chain_id].chain_mode = chain_mode;
	dma_linked_lch[*chain_id].chain_state = DMA_CHAIN_NOTSTARTED;
	dma_linked_lch[*chain_id].no_of_lchs_linked = no_of_chans;

	for (i = 0; i < no_of_chans; i++)
		dma_chan[channels[i]].chain_id = *chain_id;

	/* Reset the Queue pointers */
	OMAP_DMA_CHAIN_QINIT(*chain_id);

	/* Set up the chain */
	if (no_of_chans == 1)
		create_dma_lch_chain(channels[0], channels[0]);
	else {
		for (i = 0; i < (no_of_chans - 1); i++)
			create_dma_lch_chain(channels[i], channels[i + 1]);
	}
T
Tony Lindgren 已提交
1319

1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
	return 0;
}
EXPORT_SYMBOL(omap_request_dma_chain);

/**
 * @brief omap_modify_dma_chain_param : Modify the chain's params - Modify the
 * params after setting it. Dont do this while dma is running!!
 *
 * @param chain_id - Chained logical channel id.
 * @param params
 *
 * @return - Success : 0
 * 	     Failure : -EINVAL
 */
int omap_modify_dma_chain_params(int chain_id,
				struct omap_dma_channel_params params)
{
	int *channels;
	u32 i;

	/* Check for input params */
	if (unlikely((chain_id < 0
1342
			|| chain_id >= dma_lch_count))) {
1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}
	channels = dma_linked_lch[chain_id].linked_dmach_q;

	for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
		/*
		 * Allowing client drivers to set common parameters now,
		 * so that later only relevant (src_start, dest_start
		 * and element count) can be set
		 */
		omap_set_dma_params(channels[i], &params);
	}
T
Tony Lindgren 已提交
1362

1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380
	return 0;
}
EXPORT_SYMBOL(omap_modify_dma_chain_params);

/**
 * @brief omap_free_dma_chain - Free all the logical channels in a chain.
 *
 * @param chain_id
 *
 * @return - Success : 0
 * 	     Failure : -EINVAL
 */
int omap_free_dma_chain(int chain_id)
{
	int *channels;
	u32 i;

	/* Check for input params */
1381
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}

	channels = dma_linked_lch[chain_id].linked_dmach_q;
	for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
		dma_chan[channels[i]].next_linked_ch = -1;
		dma_chan[channels[i]].prev_linked_ch = -1;
		dma_chan[channels[i]].chain_id = -1;
		dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;
		omap_free_dma(channels[i]);
	}

	kfree(channels);

	dma_linked_lch[chain_id].linked_dmach_q = NULL;
	dma_linked_lch[chain_id].chain_mode = -1;
	dma_linked_lch[chain_id].chain_state = -1;
T
Tony Lindgren 已提交
1406

1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421
	return (0);
}
EXPORT_SYMBOL(omap_free_dma_chain);

/**
 * @brief omap_dma_chain_status - Check if the chain is in
 * active / inactive state.
 * @param chain_id
 *
 * @return - Success : OMAP_DMA_CHAIN_ACTIVE/OMAP_DMA_CHAIN_INACTIVE
 * 	     Failure : -EINVAL
 */
int omap_dma_chain_status(int chain_id)
{
	/* Check for input params */
1422
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}
	pr_debug("CHAINID=%d, qcnt=%d\n", chain_id,
			dma_linked_lch[chain_id].q_count);

	if (OMAP_DMA_CHAIN_QEMPTY(chain_id))
		return OMAP_DMA_CHAIN_INACTIVE;
T
Tony Lindgren 已提交
1437

1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452
	return OMAP_DMA_CHAIN_ACTIVE;
}
EXPORT_SYMBOL(omap_dma_chain_status);

/**
 * @brief omap_dma_chain_a_transfer - Get a free channel from a chain,
 * set the params and start the transfer.
 *
 * @param chain_id
 * @param src_start - buffer start address
 * @param dest_start - Dest address
 * @param elem_count
 * @param frame_count
 * @param callbk_data - channel callback parameter data.
 *
1453
 * @return  - Success : 0
1454 1455 1456 1457 1458 1459
 * 	      Failure: -EINVAL/-EBUSY
 */
int omap_dma_chain_a_transfer(int chain_id, int src_start, int dest_start,
			int elem_count, int frame_count, void *callbk_data)
{
	int *channels;
1460
	u32 l, lch;
1461 1462
	int start_dma = 0;

T
Tony Lindgren 已提交
1463 1464 1465 1466
	/*
	 * if buffer size is less than 1 then there is
	 * no use of starting the chain
	 */
1467 1468 1469 1470 1471 1472 1473
	if (elem_count < 1) {
		printk(KERN_ERR "Invalid buffer size\n");
		return -EINVAL;
	}

	/* Check for input params */
	if (unlikely((chain_id < 0
1474
			|| chain_id >= dma_lch_count))) {
1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exist\n");
		return -EINVAL;
	}

	/* Check if all the channels in chain are in use */
	if (OMAP_DMA_CHAIN_QFULL(chain_id))
		return -EBUSY;

	/* Frame count may be negative in case of indexed transfers */
	channels = dma_linked_lch[chain_id].linked_dmach_q;

	/* Get a free channel */
	lch = channels[dma_linked_lch[chain_id].q_tail];

	/* Store the callback data */
	dma_chan[lch].data = callbk_data;

	/* Increment the q_tail */
	OMAP_DMA_CHAIN_INCQTAIL(chain_id);

	/* Set the params to the free channel */
	if (src_start != 0)
1503
		p->dma_write(src_start, CSSA, lch);
1504
	if (dest_start != 0)
1505
		p->dma_write(dest_start, CDSA, lch);
1506 1507

	/* Write the buffer size */
1508 1509
	p->dma_write(elem_count, CEN, lch);
	p->dma_write(frame_count, CFN, lch);
1510

T
Tony Lindgren 已提交
1511 1512 1513 1514
	/*
	 * If the chain is dynamically linked,
	 * then we may have to start the chain if its not active
	 */
1515 1516
	if (dma_linked_lch[chain_id].chain_mode == OMAP_DMA_DYNAMIC_CHAIN) {

T
Tony Lindgren 已提交
1517 1518 1519 1520
		/*
		 * In Dynamic chain, if the chain is not started,
		 * queue the channel
		 */
1521 1522 1523 1524 1525 1526 1527 1528 1529
		if (dma_linked_lch[chain_id].chain_state ==
						DMA_CHAIN_NOTSTARTED) {
			/* Enable the link in previous channel */
			if (dma_chan[dma_chan[lch].prev_linked_ch].state ==
								DMA_CH_QUEUED)
				enable_lnk(dma_chan[lch].prev_linked_ch);
			dma_chan[lch].state = DMA_CH_QUEUED;
		}

T
Tony Lindgren 已提交
1530 1531 1532 1533
		/*
		 * Chain is already started, make sure its active,
		 * if not then start the chain
		 */
1534 1535 1536 1537 1538 1539 1540 1541
		else {
			start_dma = 1;

			if (dma_chan[dma_chan[lch].prev_linked_ch].state ==
							DMA_CH_STARTED) {
				enable_lnk(dma_chan[lch].prev_linked_ch);
				dma_chan[lch].state = DMA_CH_QUEUED;
				start_dma = 0;
1542
				if (0 == ((1 << 7) & p->dma_read(
1543
					CCR, dma_chan[lch].prev_linked_ch))) {
1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558
					disable_lnk(dma_chan[lch].
						    prev_linked_ch);
					pr_debug("\n prev ch is stopped\n");
					start_dma = 1;
				}
			}

			else if (dma_chan[dma_chan[lch].prev_linked_ch].state
							== DMA_CH_QUEUED) {
				enable_lnk(dma_chan[lch].prev_linked_ch);
				dma_chan[lch].state = DMA_CH_QUEUED;
				start_dma = 0;
			}
			omap_enable_channel_irq(lch);

1559
			l = p->dma_read(CCR, lch);
1560

1561 1562
			if ((0 == (l & (1 << 24))))
				l &= ~(1 << 25);
1563
			else
1564
				l |= (1 << 25);
1565
			if (start_dma == 1) {
1566 1567
				if (0 == (l & (1 << 7))) {
					l |= (1 << 7);
1568 1569
					dma_chan[lch].state = DMA_CH_STARTED;
					pr_debug("starting %d\n", lch);
1570
					p->dma_write(l, CCR, lch);
1571 1572 1573
				} else
					start_dma = 0;
			} else {
1574
				if (0 == (l & (1 << 7)))
1575
					p->dma_write(l, CCR, lch);
1576 1577 1578 1579
			}
			dma_chan[lch].flags |= OMAP_DMA_ACTIVE;
		}
	}
T
Tony Lindgren 已提交
1580

1581
	return 0;
1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595
}
EXPORT_SYMBOL(omap_dma_chain_a_transfer);

/**
 * @brief omap_start_dma_chain_transfers - Start the chain
 *
 * @param chain_id
 *
 * @return - Success : 0
 * 	     Failure : -EINVAL/-EBUSY
 */
int omap_start_dma_chain_transfers(int chain_id)
{
	int *channels;
1596
	u32 l, i;
1597

1598
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	channels = dma_linked_lch[chain_id].linked_dmach_q;

	if (dma_linked_lch[channels[0]].chain_state == DMA_CHAIN_STARTED) {
		printk(KERN_ERR "Chain is already started\n");
		return -EBUSY;
	}

	if (dma_linked_lch[chain_id].chain_mode == OMAP_DMA_STATIC_CHAIN) {
		for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked;
									i++) {
			enable_lnk(channels[i]);
			omap_enable_channel_irq(channels[i]);
		}
	} else {
		omap_enable_channel_irq(channels[0]);
	}

1620
	l = p->dma_read(CCR, channels[0]);
1621
	l |= (1 << 7);
1622 1623 1624
	dma_linked_lch[chain_id].chain_state = DMA_CHAIN_STARTED;
	dma_chan[channels[0]].state = DMA_CH_STARTED;

1625 1626
	if ((0 == (l & (1 << 24))))
		l &= ~(1 << 25);
1627
	else
1628
		l |= (1 << 25);
1629
	p->dma_write(l, CCR, channels[0]);
1630 1631

	dma_chan[channels[0]].flags |= OMAP_DMA_ACTIVE;
T
Tony Lindgren 已提交
1632

1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647
	return 0;
}
EXPORT_SYMBOL(omap_start_dma_chain_transfers);

/**
 * @brief omap_stop_dma_chain_transfers - Stop the dma transfer of a chain.
 *
 * @param chain_id
 *
 * @return - Success : 0
 * 	     Failure : EINVAL
 */
int omap_stop_dma_chain_transfers(int chain_id)
{
	int *channels;
1648
	u32 l, i;
1649
	u32 sys_cf = 0;
1650 1651

	/* Check for input params */
1652
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}
	channels = dma_linked_lch[chain_id].linked_dmach_q;

1664
	if (IS_DMA_ERRATA(DMA_ERRATA_i88)) {
1665
		sys_cf = p->dma_read(OCP_SYSCONFIG, 0);
1666 1667 1668
		l = sys_cf;
		/* Middle mode reg set no Standby */
		l &= ~((1 << 12)|(1 << 13));
1669
		p->dma_write(l, OCP_SYSCONFIG, 0);
1670
	}
1671 1672 1673 1674

	for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {

		/* Stop the Channel transmission */
1675
		l = p->dma_read(CCR, channels[i]);
1676
		l &= ~(1 << 7);
1677
		p->dma_write(l, CCR, channels[i]);
1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688

		/* Disable the link in all the channels */
		disable_lnk(channels[i]);
		dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;

	}
	dma_linked_lch[chain_id].chain_state = DMA_CHAIN_NOTSTARTED;

	/* Reset the Queue pointers */
	OMAP_DMA_CHAIN_QINIT(chain_id);

1689
	if (IS_DMA_ERRATA(DMA_ERRATA_i88))
1690
		p->dma_write(sys_cf, OCP_SYSCONFIG, 0);
T
Tony Lindgren 已提交
1691

1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713
	return 0;
}
EXPORT_SYMBOL(omap_stop_dma_chain_transfers);

/* Get the index of the ongoing DMA in chain */
/**
 * @brief omap_get_dma_chain_index - Get the element and frame index
 * of the ongoing DMA in chain
 *
 * @param chain_id
 * @param ei - Element index
 * @param fi - Frame index
 *
 * @return - Success : 0
 * 	     Failure : -EINVAL
 */
int omap_get_dma_chain_index(int chain_id, int *ei, int *fi)
{
	int lch;
	int *channels;

	/* Check for input params */
1714
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}
	if ((!ei) || (!fi))
		return -EINVAL;

	channels = dma_linked_lch[chain_id].linked_dmach_q;

	/* Get the current channel */
	lch = channels[dma_linked_lch[chain_id].q_head];

1732 1733
	*ei = p->dma_read(CCEN, lch);
	*fi = p->dma_read(CCFN, lch);
1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753

	return 0;
}
EXPORT_SYMBOL(omap_get_dma_chain_index);

/**
 * @brief omap_get_dma_chain_dst_pos - Get the destination position of the
 * ongoing DMA in chain
 *
 * @param chain_id
 *
 * @return - Success : Destination position
 * 	     Failure : -EINVAL
 */
int omap_get_dma_chain_dst_pos(int chain_id)
{
	int lch;
	int *channels;

	/* Check for input params */
1754
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}

	channels = dma_linked_lch[chain_id].linked_dmach_q;

	/* Get the current channel */
	lch = channels[dma_linked_lch[chain_id].q_head];

1770
	return p->dma_read(CDAC, lch);
1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787
}
EXPORT_SYMBOL(omap_get_dma_chain_dst_pos);

/**
 * @brief omap_get_dma_chain_src_pos - Get the source position
 * of the ongoing DMA in chain
 * @param chain_id
 *
 * @return - Success : Destination position
 * 	     Failure : -EINVAL
 */
int omap_get_dma_chain_src_pos(int chain_id)
{
	int lch;
	int *channels;

	/* Check for input params */
1788
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}

	channels = dma_linked_lch[chain_id].linked_dmach_q;

	/* Get the current channel */
	lch = channels[dma_linked_lch[chain_id].q_head];

1804
	return p->dma_read(CSAC, lch);
1805 1806
}
EXPORT_SYMBOL(omap_get_dma_chain_src_pos);
T
Tony Lindgren 已提交
1807
#endif	/* ifndef CONFIG_ARCH_OMAP1 */
1808

1809 1810 1811 1812 1813 1814
/*----------------------------------------------------------------------------*/

#ifdef CONFIG_ARCH_OMAP1

static int omap1_dma_handle_ch(int ch)
{
1815
	u32 csr;
1816 1817 1818 1819 1820

	if (enable_1510_mode && ch >= 6) {
		csr = dma_chan[ch].saved_csr;
		dma_chan[ch].saved_csr = 0;
	} else
1821
		csr = p->dma_read(CSR, ch);
1822 1823 1824 1825 1826 1827 1828
	if (enable_1510_mode && ch <= 2 && (csr >> 7) != 0) {
		dma_chan[ch + 6].saved_csr = csr >> 7;
		csr &= 0x7f;
	}
	if ((csr & 0x3f) == 0)
		return 0;
	if (unlikely(dma_chan[ch].dev_id == -1)) {
P
Paul Walmsley 已提交
1829 1830
		pr_warn("Spurious interrupt from DMA channel %d (CSR %04x)\n",
			ch, csr);
1831 1832
		return 0;
	}
1833
	if (unlikely(csr & OMAP1_DMA_TOUT_IRQ))
P
Paul Walmsley 已提交
1834
		pr_warn("DMA timeout with device %d\n", dma_chan[ch].dev_id);
1835
	if (unlikely(csr & OMAP_DMA_DROP_IRQ))
P
Paul Walmsley 已提交
1836 1837
		pr_warn("DMA synchronization event drop occurred with device %d\n",
			dma_chan[ch].dev_id);
1838 1839 1840 1841
	if (likely(csr & OMAP_DMA_BLOCK_IRQ))
		dma_chan[ch].flags &= ~OMAP_DMA_ACTIVE;
	if (likely(dma_chan[ch].callback != NULL))
		dma_chan[ch].callback(ch, csr, dma_chan[ch].data);
T
Tony Lindgren 已提交
1842

1843 1844 1845
	return 1;
}

1846
static irqreturn_t omap1_dma_irq_handler(int irq, void *dev_id)
1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868
{
	int ch = ((int) dev_id) - 1;
	int handled = 0;

	for (;;) {
		int handled_now = 0;

		handled_now += omap1_dma_handle_ch(ch);
		if (enable_1510_mode && dma_chan[ch + 6].saved_csr)
			handled_now += omap1_dma_handle_ch(ch + 6);
		if (!handled_now)
			break;
		handled += handled_now;
	}

	return handled ? IRQ_HANDLED : IRQ_NONE;
}

#else
#define omap1_dma_irq_handler	NULL
#endif

1869
#ifdef CONFIG_ARCH_OMAP2PLUS
1870 1871 1872

static int omap2_dma_handle_ch(int ch)
{
1873
	u32 status = p->dma_read(CSR, ch);
1874

1875 1876
	if (!status) {
		if (printk_ratelimit())
P
Paul Walmsley 已提交
1877
			pr_warn("Spurious DMA IRQ for lch %d\n", ch);
1878
		p->dma_write(1 << ch, IRQSTATUS_L0, ch);
1879
		return 0;
1880 1881 1882
	}
	if (unlikely(dma_chan[ch].dev_id == -1)) {
		if (printk_ratelimit())
P
Paul Walmsley 已提交
1883 1884
			pr_warn("IRQ %04x for non-allocated DMA channel %d\n",
				status, ch);
1885
		return 0;
1886
	}
1887
	if (unlikely(status & OMAP_DMA_DROP_IRQ))
P
Paul Walmsley 已提交
1888 1889
		pr_info("DMA synchronization event drop occurred with device %d\n",
			dma_chan[ch].dev_id);
1890
	if (unlikely(status & OMAP2_DMA_TRANS_ERR_IRQ)) {
1891 1892
		printk(KERN_INFO "DMA transaction error with device %d\n",
		       dma_chan[ch].dev_id);
1893
		if (IS_DMA_ERRATA(DMA_ERRATA_i378)) {
1894 1895
			u32 ccr;

1896
			ccr = p->dma_read(CCR, ch);
1897
			ccr &= ~OMAP_DMA_CCR_EN;
1898
			p->dma_write(ccr, CCR, ch);
1899 1900 1901
			dma_chan[ch].flags &= ~OMAP_DMA_ACTIVE;
		}
	}
1902 1903 1904 1905 1906 1907
	if (unlikely(status & OMAP2_DMA_SECURE_ERR_IRQ))
		printk(KERN_INFO "DMA secure error with device %d\n",
		       dma_chan[ch].dev_id);
	if (unlikely(status & OMAP2_DMA_MISALIGNED_ERR_IRQ))
		printk(KERN_INFO "DMA misaligned error with device %d\n",
		       dma_chan[ch].dev_id);
1908

1909
	p->dma_write(status, CSR, ch);
1910
	p->dma_write(1 << ch, IRQSTATUS_L0, ch);
1911
	/* read back the register to flush the write */
1912
	p->dma_read(IRQSTATUS_L0, ch);
1913

1914 1915 1916 1917
	/* If the ch is not chained then chain_id will be -1 */
	if (dma_chan[ch].chain_id != -1) {
		int chain_id = dma_chan[ch].chain_id;
		dma_chan[ch].state = DMA_CH_NOTSTARTED;
1918
		if (p->dma_read(CLNK_CTRL, ch) & (1 << 15))
1919 1920 1921 1922 1923 1924 1925 1926 1927
			dma_chan[dma_chan[ch].next_linked_ch].state =
							DMA_CH_STARTED;
		if (dma_linked_lch[chain_id].chain_mode ==
						OMAP_DMA_DYNAMIC_CHAIN)
			disable_lnk(ch);

		if (!OMAP_DMA_CHAIN_QEMPTY(chain_id))
			OMAP_DMA_CHAIN_INCQHEAD(chain_id);

1928
		status = p->dma_read(CSR, ch);
1929
		p->dma_write(status, CSR, ch);
1930 1931
	}

1932 1933
	if (likely(dma_chan[ch].callback != NULL))
		dma_chan[ch].callback(ch, status, dma_chan[ch].data);
1934

1935 1936 1937 1938
	return 0;
}

/* STATUS register count is from 1-32 while our is 0-31 */
1939
static irqreturn_t omap2_dma_irq_handler(int irq, void *dev_id)
1940
{
1941
	u32 val, enable_reg;
1942 1943
	int i;

1944
	val = p->dma_read(IRQSTATUS_L0, 0);
1945 1946 1947 1948 1949
	if (val == 0) {
		if (printk_ratelimit())
			printk(KERN_WARNING "Spurious DMA IRQ\n");
		return IRQ_HANDLED;
	}
1950
	enable_reg = p->dma_read(IRQENABLE_L0, 0);
1951
	val &= enable_reg; /* Dispatch only relevant interrupts */
1952
	for (i = 0; i < dma_lch_count && val != 0; i++) {
1953 1954 1955
		if (val & 1)
			omap2_dma_handle_ch(i);
		val >>= 1;
1956 1957 1958 1959 1960 1961 1962 1963
	}

	return IRQ_HANDLED;
}

static struct irqaction omap24xx_dma_irq = {
	.name = "DMA",
	.handler = omap2_dma_irq_handler,
1964
	.flags = IRQF_DISABLED
1965 1966 1967 1968 1969 1970 1971
};

#else
static struct irqaction omap24xx_dma_irq;
#endif

/*----------------------------------------------------------------------------*/
1972

1973 1974 1975
void omap_dma_global_context_save(void)
{
	omap_dma_global_context.dma_irqenable_l0 =
1976
		p->dma_read(IRQENABLE_L0, 0);
1977
	omap_dma_global_context.dma_ocp_sysconfig =
1978 1979
		p->dma_read(OCP_SYSCONFIG, 0);
	omap_dma_global_context.dma_gcr = p->dma_read(GCR, 0);
1980 1981 1982 1983
}

void omap_dma_global_context_restore(void)
{
1984 1985
	int ch;

1986 1987
	p->dma_write(omap_dma_global_context.dma_gcr, GCR, 0);
	p->dma_write(omap_dma_global_context.dma_ocp_sysconfig,
1988
		OCP_SYSCONFIG, 0);
1989
	p->dma_write(omap_dma_global_context.dma_irqenable_l0,
1990
		IRQENABLE_L0, 0);
1991

1992
	if (IS_DMA_ERRATA(DMA_ROMCODE_BUG))
1993
		p->dma_write(0x3 , IRQSTATUS_L0, 0);
1994 1995 1996 1997

	for (ch = 0; ch < dma_chan_count; ch++)
		if (dma_chan[ch].dev_id != -1)
			omap_clear_dma(ch);
1998 1999
}

2000
static int __devinit omap_system_dma_probe(struct platform_device *pdev)
2001
{
2002 2003 2004 2005 2006 2007 2008
	int ch, ret = 0;
	int dma_irq;
	char irq_name[4];
	int irq_rel;

	p = pdev->dev.platform_data;
	if (!p) {
P
Paul Walmsley 已提交
2009 2010 2011
		dev_err(&pdev->dev,
			"%s: System DMA initialized without platform data\n",
			__func__);
2012
		return -EINVAL;
2013
	}
2014

2015 2016
	d			= p->dma_attr;
	errata			= p->errata;
2017

2018
	if ((d->dev_caps & RESERVE_CHANNEL) && omap_dma_reserve_channels
2019
			&& (omap_dma_reserve_channels <= dma_lch_count))
2020
		d->lch_count	= omap_dma_reserve_channels;
2021

2022 2023 2024 2025
	dma_lch_count		= d->lch_count;
	dma_chan_count		= dma_lch_count;
	dma_chan		= d->chan;
	enable_1510_mode	= d->dev_caps & ENABLE_1510_MODE;
2026 2027 2028 2029 2030

	if (cpu_class_is_omap2()) {
		dma_linked_lch = kzalloc(sizeof(struct dma_link_info) *
						dma_lch_count, GFP_KERNEL);
		if (!dma_linked_lch) {
2031 2032
			ret = -ENOMEM;
			goto exit_dma_lch_fail;
2033 2034 2035
		}
	}

2036 2037
	spin_lock_init(&dma_chan_lock);
	for (ch = 0; ch < dma_chan_count; ch++) {
2038
		omap_clear_dma(ch);
2039 2040 2041
		if (cpu_class_is_omap2())
			omap2_disable_irq_lch(ch);

2042 2043 2044 2045 2046 2047
		dma_chan[ch].dev_id = -1;
		dma_chan[ch].next_lch = -1;

		if (ch >= 6 && enable_1510_mode)
			continue;

2048
		if (cpu_class_is_omap1()) {
T
Tony Lindgren 已提交
2049 2050 2051 2052
			/*
			 * request_irq() doesn't like dev_id (ie. ch) being
			 * zero, so we have to kludge around this.
			 */
2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065
			sprintf(&irq_name[0], "%d", ch);
			dma_irq = platform_get_irq_byname(pdev, irq_name);

			if (dma_irq < 0) {
				ret = dma_irq;
				goto exit_dma_irq_fail;
			}

			/* INT_DMA_LCD is handled in lcd_dma.c */
			if (dma_irq == INT_DMA_LCD)
				continue;

			ret = request_irq(dma_irq,
2066 2067
					omap1_dma_irq_handler, 0, "DMA",
					(void *) (ch + 1));
2068 2069
			if (ret != 0)
				goto exit_dma_irq_fail;
2070 2071 2072
		}
	}

2073
	if (cpu_class_is_omap2() && !cpu_is_omap242x())
2074 2075 2076
		omap_dma_set_global_params(DMA_DEFAULT_ARB_RATE,
				DMA_DEFAULT_FIFO_DEPTH, 0);

2077
	if (cpu_class_is_omap2()) {
2078 2079 2080 2081 2082 2083 2084 2085
		strcpy(irq_name, "0");
		dma_irq = platform_get_irq_byname(pdev, irq_name);
		if (dma_irq < 0) {
			dev_err(&pdev->dev, "failed: request IRQ %d", dma_irq);
			goto exit_dma_lch_fail;
		}
		ret = setup_irq(dma_irq, &omap24xx_dma_irq);
		if (ret) {
P
Paul Walmsley 已提交
2086 2087
			dev_err(&pdev->dev, "set_up failed for IRQ %d for DMA (error %d)\n",
				dma_irq, ret);
2088
			goto exit_dma_lch_fail;
2089
		}
2090 2091
	}

2092 2093 2094
	/* reserve dma channels 0 and 1 in high security devices */
	if (cpu_is_omap34xx() &&
		(omap_type() != OMAP2_DEVICE_TYPE_GP)) {
P
Paul Walmsley 已提交
2095
		pr_info("Reserving DMA channels 0 and 1 for HS ROM code\n");
2096 2097 2098 2099
		dma_chan[0].dev_id = 0;
		dma_chan[1].dev_id = 1;
	}
	p->show_dma_caps();
2100
	return 0;
T
Tony Lindgren 已提交
2101

2102
exit_dma_irq_fail:
P
Paul Walmsley 已提交
2103 2104
	dev_err(&pdev->dev, "unable to request IRQ %d for DMA (error %d)\n",
		dma_irq, ret);
2105 2106 2107 2108 2109 2110 2111 2112
	for (irq_rel = 0; irq_rel < ch;	irq_rel++) {
		dma_irq = platform_get_irq(pdev, irq_rel);
		free_irq(dma_irq, (void *)(irq_rel + 1));
	}

exit_dma_lch_fail:
	kfree(p);
	kfree(d);
T
Tony Lindgren 已提交
2113
	kfree(dma_chan);
2114 2115
	return ret;
}
T
Tony Lindgren 已提交
2116

2117 2118 2119
static int __devexit omap_system_dma_remove(struct platform_device *pdev)
{
	int dma_irq;
T
Tony Lindgren 已提交
2120

2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140
	if (cpu_class_is_omap2()) {
		char irq_name[4];
		strcpy(irq_name, "0");
		dma_irq = platform_get_irq_byname(pdev, irq_name);
		remove_irq(dma_irq, &omap24xx_dma_irq);
	} else {
		int irq_rel = 0;
		for ( ; irq_rel < dma_chan_count; irq_rel++) {
			dma_irq = platform_get_irq(pdev, irq_rel);
			free_irq(dma_irq, (void *)(irq_rel + 1));
		}
	}
	kfree(p);
	kfree(d);
	kfree(dma_chan);
	return 0;
}

static struct platform_driver omap_system_dma_driver = {
	.probe		= omap_system_dma_probe,
2141
	.remove		= __devexit_p(omap_system_dma_remove),
2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155
	.driver		= {
		.name	= "omap_dma_system"
	},
};

static int __init omap_system_dma_init(void)
{
	return platform_driver_register(&omap_system_dma_driver);
}
arch_initcall(omap_system_dma_init);

static void __exit omap_system_dma_exit(void)
{
	platform_driver_unregister(&omap_system_dma_driver);
2156 2157
}

2158 2159 2160 2161
MODULE_DESCRIPTION("OMAP SYSTEM DMA DRIVER");
MODULE_LICENSE("GPL");
MODULE_ALIAS("platform:" DRIVER_NAME);
MODULE_AUTHOR("Texas Instruments Inc");
2162

2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175
/*
 * Reserve the omap SDMA channels using cmdline bootarg
 * "omap_dma_reserve_ch=". The valid range is 1 to 32
 */
static int __init omap_dma_cmdline_reserve_ch(char *str)
{
	if (get_option(&str, &omap_dma_reserve_channels) != 1)
		omap_dma_reserve_channels = 0;
	return 1;
}

__setup("omap_dma_reserve_ch=", omap_dma_cmdline_reserve_ch);

2176