dma.c 51.0 KB
Newer Older
1 2 3
/*
 * linux/arch/arm/plat-omap/dma.c
 *
T
Tony Lindgren 已提交
4
 * Copyright (C) 2003 - 2008 Nokia Corporation
5
 * Author: Juha Yrjölä <juha.yrjola@nokia.com>
6 7 8
 * DMA channel linking for 1610 by Samuel Ortiz <samuel.ortiz@nokia.com>
 * Graphics DMA and LCD DMA graphics tranformations
 * by Imre Deak <imre.deak@nokia.com>
9
 * OMAP2/3 support Copyright (C) 2004-2007 Texas Instruments, Inc.
10
 * Merged to support both OMAP1 and OMAP2 by Tony Lindgren <tony@atomide.com>
11 12
 * Some functions based on earlier dma-omap.c Copyright (C) 2001 RidgeRun, Inc.
 *
13 14 15
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
16 17
 * Support functions for the OMAP internal DMA channels.
 *
18 19 20 21
 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
 * Converted DMA library into DMA platform driver.
 *	- G, Manjunath Kondaiah <manjugk@ti.com>
 *
22 23 24 25 26 27 28 29 30 31 32 33
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 */

#include <linux/module.h>
#include <linux/init.h>
#include <linux/sched.h>
#include <linux/spinlock.h>
#include <linux/errno.h>
#include <linux/interrupt.h>
34
#include <linux/irq.h>
T
Tony Lindgren 已提交
35
#include <linux/io.h>
36
#include <linux/slab.h>
37
#include <linux/delay.h>
38 39

#include <asm/system.h>
40
#include <mach/hardware.h>
41
#include <plat/dma.h>
42

43
#include <plat/tc.h>
44

45 46 47 48 49 50 51 52
#undef DEBUG

#ifndef CONFIG_ARCH_OMAP1
enum { DMA_CH_ALLOC_DONE, DMA_CH_PARAMS_SET_DONE, DMA_CH_STARTED,
	DMA_CH_QUEUED, DMA_CH_NOTSTARTED, DMA_CH_PAUSED, DMA_CH_LINK_ENABLED
};

enum { DMA_CHAIN_STARTED, DMA_CHAIN_NOTSTARTED };
53
#endif
54

T
Tony Lindgren 已提交
55
#define OMAP_DMA_ACTIVE			0x01
56
#define OMAP2_DMA_CSR_CLEAR_MASK	0xffffffff
57

T
Tony Lindgren 已提交
58
#define OMAP_FUNC_MUX_ARM_BASE		(0xfffe1000 + 0xec)
59

60 61 62
static struct omap_system_dma_plat_info *p;
static struct omap_dma_dev_attr *d;

T
Tony Lindgren 已提交
63
static int enable_1510_mode;
64
static u32 errata;
65

66 67 68 69 70 71
static struct omap_dma_global_context_registers {
	u32 dma_irqenable_l0;
	u32 dma_ocp_sysconfig;
	u32 dma_gcr;
} omap_dma_global_context;

72 73 74 75 76 77 78 79 80 81 82 83 84
struct dma_link_info {
	int *linked_dmach_q;
	int no_of_lchs_linked;

	int q_count;
	int q_tail;
	int q_head;

	int chain_state;
	int chain_mode;

};

85 86 87
static struct dma_link_info *dma_linked_lch;

#ifndef CONFIG_ARCH_OMAP1
88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119

/* Chain handling macros */
#define OMAP_DMA_CHAIN_QINIT(chain_id)					\
	do {								\
		dma_linked_lch[chain_id].q_head =			\
		dma_linked_lch[chain_id].q_tail =			\
		dma_linked_lch[chain_id].q_count = 0;			\
	} while (0)
#define OMAP_DMA_CHAIN_QFULL(chain_id)					\
		(dma_linked_lch[chain_id].no_of_lchs_linked ==		\
		dma_linked_lch[chain_id].q_count)
#define OMAP_DMA_CHAIN_QLAST(chain_id)					\
	do {								\
		((dma_linked_lch[chain_id].no_of_lchs_linked-1) ==	\
		dma_linked_lch[chain_id].q_count)			\
	} while (0)
#define OMAP_DMA_CHAIN_QEMPTY(chain_id)					\
		(0 == dma_linked_lch[chain_id].q_count)
#define __OMAP_DMA_CHAIN_INCQ(end)					\
	((end) = ((end)+1) % dma_linked_lch[chain_id].no_of_lchs_linked)
#define OMAP_DMA_CHAIN_INCQHEAD(chain_id)				\
	do {								\
		__OMAP_DMA_CHAIN_INCQ(dma_linked_lch[chain_id].q_head);	\
		dma_linked_lch[chain_id].q_count--;			\
	} while (0)

#define OMAP_DMA_CHAIN_INCQTAIL(chain_id)				\
	do {								\
		__OMAP_DMA_CHAIN_INCQ(dma_linked_lch[chain_id].q_tail);	\
		dma_linked_lch[chain_id].q_count++; \
	} while (0)
#endif
120 121

static int dma_lch_count;
122
static int dma_chan_count;
123
static int omap_dma_reserve_channels;
124 125

static spinlock_t dma_chan_lock;
126
static struct omap_dma_lch *dma_chan;
127

128 129 130 131
static inline void disable_lnk(int lch);
static void omap_disable_channel_irq(int lch);
static inline void omap_enable_channel_irq(int lch);

132
#define REVISIT_24XX()		printk(KERN_ERR "FIXME: no %s on 24xx\n", \
133
						__func__);
134 135 136

#ifdef CONFIG_ARCH_OMAP15XX
/* Returns 1 if the DMA module is in OMAP1510-compatible mode, 0 otherwise */
137
static int omap_dma_in_1510_mode(void)
138 139 140 141 142 143 144 145
{
	return enable_1510_mode;
}
#else
#define omap_dma_in_1510_mode()		0
#endif

#ifdef CONFIG_ARCH_OMAP1
146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
static inline int get_gdma_dev(int req)
{
	u32 reg = OMAP_FUNC_MUX_ARM_BASE + ((req - 1) / 5) * 4;
	int shift = ((req - 1) % 5) * 6;

	return ((omap_readl(reg) >> shift) & 0x3f) + 1;
}

static inline void set_gdma_dev(int req, int dev)
{
	u32 reg = OMAP_FUNC_MUX_ARM_BASE + ((req - 1) / 5) * 4;
	int shift = ((req - 1) % 5) * 6;
	u32 l;

	l = omap_readl(reg);
	l &= ~(0x3f << shift);
	l |= (dev - 1) << shift;
	omap_writel(l, reg);
}
165 166 167
#else
#define set_gdma_dev(req, dev)	do {} while (0)
#endif
168

169
void omap_set_dma_priority(int lch, int dst_port, int priority)
170 171 172 173
{
	unsigned long reg;
	u32 l;

174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197
	if (cpu_class_is_omap1()) {
		switch (dst_port) {
		case OMAP_DMA_PORT_OCP_T1:	/* FFFECC00 */
			reg = OMAP_TC_OCPT1_PRIOR;
			break;
		case OMAP_DMA_PORT_OCP_T2:	/* FFFECCD0 */
			reg = OMAP_TC_OCPT2_PRIOR;
			break;
		case OMAP_DMA_PORT_EMIFF:	/* FFFECC08 */
			reg = OMAP_TC_EMIFF_PRIOR;
			break;
		case OMAP_DMA_PORT_EMIFS:	/* FFFECC04 */
			reg = OMAP_TC_EMIFS_PRIOR;
			break;
		default:
			BUG();
			return;
		}
		l = omap_readl(reg);
		l &= ~(0xf << 8);
		l |= (priority & 0xf) << 8;
		omap_writel(l, reg);
	}

198
	if (cpu_class_is_omap2()) {
199 200
		u32 ccr;

201
		ccr = p->dma_read(CCR, lch);
202
		if (priority)
203
			ccr |= (1 << 6);
204
		else
205
			ccr &= ~(1 << 6);
206
		p->dma_write(ccr, CCR, lch);
207 208
	}
}
T
Tony Lindgren 已提交
209
EXPORT_SYMBOL(omap_set_dma_priority);
210 211

void omap_set_dma_transfer_params(int lch, int data_type, int elem_count,
212 213
				  int frame_count, int sync_mode,
				  int dma_trigger, int src_or_dst_synch)
214
{
215 216
	u32 l;

217
	l = p->dma_read(CSDP, lch);
218 219
	l &= ~0x03;
	l |= data_type;
220
	p->dma_write(l, CSDP, lch);
221

222
	if (cpu_class_is_omap1()) {
223 224
		u16 ccr;

225
		ccr = p->dma_read(CCR, lch);
226
		ccr &= ~(1 << 5);
227
		if (sync_mode == OMAP_DMA_SYNC_FRAME)
228
			ccr |= 1 << 5;
229
		p->dma_write(ccr, CCR, lch);
230

231
		ccr = p->dma_read(CCR2, lch);
232
		ccr &= ~(1 << 2);
233
		if (sync_mode == OMAP_DMA_SYNC_BLOCK)
234
			ccr |= 1 << 2;
235
		p->dma_write(ccr, CCR2, lch);
236 237
	}

238
	if (cpu_class_is_omap2() && dma_trigger) {
239
		u32 val;
240

241
		val = p->dma_read(CCR, lch);
242 243

		/* DMA_SYNCHRO_CONTROL_UPPER depends on the channel number */
244
		val &= ~((1 << 23) | (3 << 19) | 0x1f);
245 246
		val |= (dma_trigger & ~0x1f) << 14;
		val |= dma_trigger & 0x1f;
247

248 249
		if (sync_mode & OMAP_DMA_SYNC_FRAME)
			val |= 1 << 5;
250 251
		else
			val &= ~(1 << 5);
252

253 254
		if (sync_mode & OMAP_DMA_SYNC_BLOCK)
			val |= 1 << 18;
255 256
		else
			val &= ~(1 << 18);
257

258 259 260 261
		if (src_or_dst_synch == OMAP_DMA_DST_SYNC_PREFETCH) {
			val &= ~(1 << 24);	/* dest synch */
			val |= (1 << 23);	/* Prefetch */
		} else if (src_or_dst_synch) {
262
			val |= 1 << 24;		/* source synch */
263
		} else {
264
			val &= ~(1 << 24);	/* dest synch */
265
		}
266
		p->dma_write(val, CCR, lch);
267 268
	}

269 270
	p->dma_write(elem_count, CEN, lch);
	p->dma_write(frame_count, CFN, lch);
271
}
T
Tony Lindgren 已提交
272
EXPORT_SYMBOL(omap_set_dma_transfer_params);
273

274 275 276 277
void omap_set_dma_color_mode(int lch, enum omap_dma_color_mode mode, u32 color)
{
	BUG_ON(omap_dma_in_1510_mode());

278 279
	if (cpu_class_is_omap1()) {
		u16 w;
280

281
		w = p->dma_read(CCR2, lch);
282 283 284 285 286 287 288 289 290 291 292 293 294 295
		w &= ~0x03;

		switch (mode) {
		case OMAP_DMA_CONSTANT_FILL:
			w |= 0x01;
			break;
		case OMAP_DMA_TRANSPARENT_COPY:
			w |= 0x02;
			break;
		case OMAP_DMA_COLOR_DIS:
			break;
		default:
			BUG();
		}
296
		p->dma_write(w, CCR2, lch);
297

298
		w = p->dma_read(LCH_CTRL, lch);
299 300 301
		w &= ~0x0f;
		/* Default is channel type 2D */
		if (mode) {
302
			p->dma_write(color, COLOR, lch);
303 304
			w |= 1;		/* Channel type G */
		}
305
		p->dma_write(w, LCH_CTRL, lch);
306
	}
307 308 309 310

	if (cpu_class_is_omap2()) {
		u32 val;

311
		val = p->dma_read(CCR, lch);
312 313 314 315 316 317 318 319 320 321 322 323 324 325
		val &= ~((1 << 17) | (1 << 16));

		switch (mode) {
		case OMAP_DMA_CONSTANT_FILL:
			val |= 1 << 16;
			break;
		case OMAP_DMA_TRANSPARENT_COPY:
			val |= 1 << 17;
			break;
		case OMAP_DMA_COLOR_DIS:
			break;
		default:
			BUG();
		}
326
		p->dma_write(val, CCR, lch);
327 328

		color &= 0xffffff;
329
		p->dma_write(color, COLOR, lch);
330 331
	}
}
T
Tony Lindgren 已提交
332
EXPORT_SYMBOL(omap_set_dma_color_mode);
333

334 335
void omap_set_dma_write_mode(int lch, enum omap_dma_write_mode mode)
{
336
	if (cpu_class_is_omap2()) {
337 338
		u32 csdp;

339
		csdp = p->dma_read(CSDP, lch);
340 341
		csdp &= ~(0x3 << 16);
		csdp |= (mode << 16);
342
		p->dma_write(csdp, CSDP, lch);
343 344
	}
}
T
Tony Lindgren 已提交
345
EXPORT_SYMBOL(omap_set_dma_write_mode);
346

347 348 349 350 351
void omap_set_dma_channel_mode(int lch, enum omap_dma_channel_mode mode)
{
	if (cpu_class_is_omap1() && !cpu_is_omap15xx()) {
		u32 l;

352
		l = p->dma_read(LCH_CTRL, lch);
353 354
		l &= ~0x7;
		l |= mode;
355
		p->dma_write(l, LCH_CTRL, lch);
356 357 358 359
	}
}
EXPORT_SYMBOL(omap_set_dma_channel_mode);

360
/* Note that src_port is only for omap1 */
361
void omap_set_dma_src_params(int lch, int src_port, int src_amode,
362 363
			     unsigned long src_start,
			     int src_ei, int src_fi)
364
{
T
Tony Lindgren 已提交
365 366
	u32 l;

367
	if (cpu_class_is_omap1()) {
368
		u16 w;
369

370
		w = p->dma_read(CSDP, lch);
371 372
		w &= ~(0x1f << 2);
		w |= src_port << 2;
373
		p->dma_write(w, CSDP, lch);
T
Tony Lindgren 已提交
374
	}
375

376
	l = p->dma_read(CCR, lch);
T
Tony Lindgren 已提交
377 378
	l &= ~(0x03 << 12);
	l |= src_amode << 12;
379
	p->dma_write(l, CCR, lch);
380

381
	p->dma_write(src_start, CSSA, lch);
382

383 384
	p->dma_write(src_ei, CSEI, lch);
	p->dma_write(src_fi, CSFI, lch);
385
}
T
Tony Lindgren 已提交
386
EXPORT_SYMBOL(omap_set_dma_src_params);
387

T
Tony Lindgren 已提交
388
void omap_set_dma_params(int lch, struct omap_dma_channel_params *params)
389 390 391 392 393 394 395 396 397 398 399 400
{
	omap_set_dma_transfer_params(lch, params->data_type,
				     params->elem_count, params->frame_count,
				     params->sync_mode, params->trigger,
				     params->src_or_dst_synch);
	omap_set_dma_src_params(lch, params->src_port,
				params->src_amode, params->src_start,
				params->src_ei, params->src_fi);

	omap_set_dma_dest_params(lch, params->dst_port,
				 params->dst_amode, params->dst_start,
				 params->dst_ei, params->dst_fi);
401 402 403
	if (params->read_prio || params->write_prio)
		omap_dma_set_prio_lch(lch, params->read_prio,
				      params->write_prio);
404
}
T
Tony Lindgren 已提交
405
EXPORT_SYMBOL(omap_set_dma_params);
406 407 408

void omap_set_dma_src_index(int lch, int eidx, int fidx)
{
T
Tony Lindgren 已提交
409
	if (cpu_class_is_omap2())
410
		return;
T
Tony Lindgren 已提交
411

412 413
	p->dma_write(eidx, CSEI, lch);
	p->dma_write(fidx, CSFI, lch);
414
}
T
Tony Lindgren 已提交
415
EXPORT_SYMBOL(omap_set_dma_src_index);
416 417 418

void omap_set_dma_src_data_pack(int lch, int enable)
{
419 420
	u32 l;

421
	l = p->dma_read(CSDP, lch);
422
	l &= ~(1 << 6);
423
	if (enable)
424
		l |= (1 << 6);
425
	p->dma_write(l, CSDP, lch);
426
}
T
Tony Lindgren 已提交
427
EXPORT_SYMBOL(omap_set_dma_src_data_pack);
428 429 430

void omap_set_dma_src_burst_mode(int lch, enum omap_dma_burst_mode burst_mode)
{
431
	unsigned int burst = 0;
432 433
	u32 l;

434
	l = p->dma_read(CSDP, lch);
435
	l &= ~(0x03 << 7);
436 437 438 439 440

	switch (burst_mode) {
	case OMAP_DMA_DATA_BURST_DIS:
		break;
	case OMAP_DMA_DATA_BURST_4:
441
		if (cpu_class_is_omap2())
442 443 444
			burst = 0x1;
		else
			burst = 0x2;
445 446
		break;
	case OMAP_DMA_DATA_BURST_8:
447
		if (cpu_class_is_omap2()) {
448 449 450
			burst = 0x2;
			break;
		}
451 452
		/*
		 * not supported by current hardware on OMAP1
453 454 455
		 * w |= (0x03 << 7);
		 * fall through
		 */
456
	case OMAP_DMA_DATA_BURST_16:
457
		if (cpu_class_is_omap2()) {
458 459 460
			burst = 0x3;
			break;
		}
461 462
		/*
		 * OMAP1 don't support burst 16
463 464
		 * fall through
		 */
465 466 467
	default:
		BUG();
	}
468 469

	l |= (burst << 7);
470
	p->dma_write(l, CSDP, lch);
471
}
T
Tony Lindgren 已提交
472
EXPORT_SYMBOL(omap_set_dma_src_burst_mode);
473

474
/* Note that dest_port is only for OMAP1 */
475
void omap_set_dma_dest_params(int lch, int dest_port, int dest_amode,
476 477
			      unsigned long dest_start,
			      int dst_ei, int dst_fi)
478
{
479 480
	u32 l;

481
	if (cpu_class_is_omap1()) {
482
		l = p->dma_read(CSDP, lch);
483 484
		l &= ~(0x1f << 9);
		l |= dest_port << 9;
485
		p->dma_write(l, CSDP, lch);
486
	}
487

488
	l = p->dma_read(CCR, lch);
489 490
	l &= ~(0x03 << 14);
	l |= dest_amode << 14;
491
	p->dma_write(l, CCR, lch);
492

493
	p->dma_write(dest_start, CDSA, lch);
494

495 496
	p->dma_write(dst_ei, CDEI, lch);
	p->dma_write(dst_fi, CDFI, lch);
497
}
T
Tony Lindgren 已提交
498
EXPORT_SYMBOL(omap_set_dma_dest_params);
499 500 501

void omap_set_dma_dest_index(int lch, int eidx, int fidx)
{
T
Tony Lindgren 已提交
502
	if (cpu_class_is_omap2())
503
		return;
T
Tony Lindgren 已提交
504

505 506
	p->dma_write(eidx, CDEI, lch);
	p->dma_write(fidx, CDFI, lch);
507
}
T
Tony Lindgren 已提交
508
EXPORT_SYMBOL(omap_set_dma_dest_index);
509 510 511

void omap_set_dma_dest_data_pack(int lch, int enable)
{
512 513
	u32 l;

514
	l = p->dma_read(CSDP, lch);
515
	l &= ~(1 << 13);
516
	if (enable)
517
		l |= 1 << 13;
518
	p->dma_write(l, CSDP, lch);
519
}
T
Tony Lindgren 已提交
520
EXPORT_SYMBOL(omap_set_dma_dest_data_pack);
521 522 523

void omap_set_dma_dest_burst_mode(int lch, enum omap_dma_burst_mode burst_mode)
{
524
	unsigned int burst = 0;
525 526
	u32 l;

527
	l = p->dma_read(CSDP, lch);
528
	l &= ~(0x03 << 14);
529 530 531 532 533

	switch (burst_mode) {
	case OMAP_DMA_DATA_BURST_DIS:
		break;
	case OMAP_DMA_DATA_BURST_4:
534
		if (cpu_class_is_omap2())
535 536 537
			burst = 0x1;
		else
			burst = 0x2;
538 539
		break;
	case OMAP_DMA_DATA_BURST_8:
540
		if (cpu_class_is_omap2())
541 542 543
			burst = 0x2;
		else
			burst = 0x3;
544
		break;
545
	case OMAP_DMA_DATA_BURST_16:
546
		if (cpu_class_is_omap2()) {
547 548 549
			burst = 0x3;
			break;
		}
550 551
		/*
		 * OMAP1 don't support burst 16
552 553
		 * fall through
		 */
554 555 556 557 558
	default:
		printk(KERN_ERR "Invalid DMA burst mode\n");
		BUG();
		return;
	}
559
	l |= (burst << 14);
560
	p->dma_write(l, CSDP, lch);
561
}
T
Tony Lindgren 已提交
562
EXPORT_SYMBOL(omap_set_dma_dest_burst_mode);
563

564
static inline void omap_enable_channel_irq(int lch)
565
{
566
	u32 status;
567

568 569
	/* Clear CSR */
	if (cpu_class_is_omap1())
570
		status = p->dma_read(CSR, lch);
571
	else if (cpu_class_is_omap2())
572
		p->dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR, lch);
573

574
	/* Enable some nice interrupts. */
575
	p->dma_write(dma_chan[lch].enabled_irqs, CICR, lch);
576 577
}

578
static void omap_disable_channel_irq(int lch)
579
{
580
	if (cpu_class_is_omap2())
581
		p->dma_write(0, CICR, lch);
582 583 584 585 586 587
}

void omap_enable_dma_irq(int lch, u16 bits)
{
	dma_chan[lch].enabled_irqs |= bits;
}
T
Tony Lindgren 已提交
588
EXPORT_SYMBOL(omap_enable_dma_irq);
589

590 591 592 593
void omap_disable_dma_irq(int lch, u16 bits)
{
	dma_chan[lch].enabled_irqs &= ~bits;
}
T
Tony Lindgren 已提交
594
EXPORT_SYMBOL(omap_disable_dma_irq);
595 596 597

static inline void enable_lnk(int lch)
{
598 599
	u32 l;

600
	l = p->dma_read(CLNK_CTRL, lch);
601

602
	if (cpu_class_is_omap1())
603
		l &= ~(1 << 14);
604

605
	/* Set the ENABLE_LNK bits */
606
	if (dma_chan[lch].next_lch != -1)
607
		l = dma_chan[lch].next_lch | (1 << 15);
608 609

#ifndef CONFIG_ARCH_OMAP1
T
Tony Lindgren 已提交
610 611 612
	if (cpu_class_is_omap2())
		if (dma_chan[lch].next_linked_ch != -1)
			l = dma_chan[lch].next_linked_ch | (1 << 15);
613
#endif
614

615
	p->dma_write(l, CLNK_CTRL, lch);
616 617 618 619
}

static inline void disable_lnk(int lch)
{
620 621
	u32 l;

622
	l = p->dma_read(CLNK_CTRL, lch);
623

624
	/* Disable interrupts */
625
	if (cpu_class_is_omap1()) {
626
		p->dma_write(0, CICR, lch);
627
		/* Set the STOP_LNK bit */
628
		l |= 1 << 14;
629
	}
630

631
	if (cpu_class_is_omap2()) {
632 633
		omap_disable_channel_irq(lch);
		/* Clear the ENABLE_LNK bit */
634
		l &= ~(1 << 15);
635
	}
636

637
	p->dma_write(l, CLNK_CTRL, lch);
638 639 640
	dma_chan[lch].flags &= ~OMAP_DMA_ACTIVE;
}

641
static inline void omap2_enable_irq_lch(int lch)
642
{
643
	u32 val;
644
	unsigned long flags;
645

646
	if (!cpu_class_is_omap2())
647 648
		return;

649
	spin_lock_irqsave(&dma_chan_lock, flags);
650
	val = p->dma_read(IRQENABLE_L0, lch);
651
	val |= 1 << lch;
652
	p->dma_write(val, IRQENABLE_L0, lch);
653
	spin_unlock_irqrestore(&dma_chan_lock, flags);
654 655
}

656 657 658 659 660 661 662 663 664
static inline void omap2_disable_irq_lch(int lch)
{
	u32 val;
	unsigned long flags;

	if (!cpu_class_is_omap2())
		return;

	spin_lock_irqsave(&dma_chan_lock, flags);
665
	val = p->dma_read(IRQENABLE_L0, lch);
666
	val &= ~(1 << lch);
667
	p->dma_write(val, IRQENABLE_L0, lch);
668 669 670
	spin_unlock_irqrestore(&dma_chan_lock, flags);
}

671
int omap_request_dma(int dev_id, const char *dev_name,
T
Tony Lindgren 已提交
672
		     void (*callback)(int lch, u16 ch_status, void *data),
673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693
		     void *data, int *dma_ch_out)
{
	int ch, free_ch = -1;
	unsigned long flags;
	struct omap_dma_lch *chan;

	spin_lock_irqsave(&dma_chan_lock, flags);
	for (ch = 0; ch < dma_chan_count; ch++) {
		if (free_ch == -1 && dma_chan[ch].dev_id == -1) {
			free_ch = ch;
			if (dev_id == 0)
				break;
		}
	}
	if (free_ch == -1) {
		spin_unlock_irqrestore(&dma_chan_lock, flags);
		return -EBUSY;
	}
	chan = dma_chan + free_ch;
	chan->dev_id = dev_id;

694 695
	if (p->clear_lch_regs)
		p->clear_lch_regs(free_ch);
696

697
	if (cpu_class_is_omap2())
698 699 700 701 702 703 704
		omap_clear_dma(free_ch);

	spin_unlock_irqrestore(&dma_chan_lock, flags);

	chan->dev_name = dev_name;
	chan->callback = callback;
	chan->data = data;
705
	chan->flags = 0;
T
Tony Lindgren 已提交
706

707
#ifndef CONFIG_ARCH_OMAP1
T
Tony Lindgren 已提交
708 709 710 711
	if (cpu_class_is_omap2()) {
		chan->chain_id = -1;
		chan->next_linked_ch = -1;
	}
712
#endif
T
Tony Lindgren 已提交
713

714
	chan->enabled_irqs = OMAP_DMA_DROP_IRQ | OMAP_DMA_BLOCK_IRQ;
715

716 717
	if (cpu_class_is_omap1())
		chan->enabled_irqs |= OMAP1_DMA_TOUT_IRQ;
718
	else if (cpu_class_is_omap2())
719 720
		chan->enabled_irqs |= OMAP2_DMA_MISALIGNED_ERR_IRQ |
			OMAP2_DMA_TRANS_ERR_IRQ;
721 722 723 724 725 726 727

	if (cpu_is_omap16xx()) {
		/* If the sync device is set, configure it dynamically. */
		if (dev_id != 0) {
			set_gdma_dev(free_ch + 1, dev_id);
			dev_id = free_ch + 1;
		}
T
Tony Lindgren 已提交
728 729 730 731
		/*
		 * Disable the 1510 compatibility mode and set the sync device
		 * id.
		 */
732
		p->dma_write(dev_id | (1 << 10), CCR, free_ch);
733
	} else if (cpu_is_omap7xx() || cpu_is_omap15xx()) {
734
		p->dma_write(dev_id, CCR, free_ch);
735 736
	}

737
	if (cpu_class_is_omap2()) {
738 739 740
		omap2_enable_irq_lch(free_ch);
		omap_enable_channel_irq(free_ch);
		/* Clear the CSR register and IRQ status register */
741 742
		p->dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR, free_ch);
		p->dma_write(1 << free_ch, IRQSTATUS_L0, 0);
743 744 745 746 747 748
	}

	*dma_ch_out = free_ch;

	return 0;
}
T
Tony Lindgren 已提交
749
EXPORT_SYMBOL(omap_request_dma);
750 751 752 753 754 755

void omap_free_dma(int lch)
{
	unsigned long flags;

	if (dma_chan[lch].dev_id == -1) {
T
Tony Lindgren 已提交
756
		pr_err("omap_dma: trying to free unallocated DMA channel %d\n",
757 758 759
		       lch);
		return;
	}
T
Tony Lindgren 已提交
760

761 762
	if (cpu_class_is_omap1()) {
		/* Disable all DMA interrupts for the channel. */
763
		p->dma_write(0, CICR, lch);
764
		/* Make sure the DMA transfer is stopped. */
765
		p->dma_write(0, CCR, lch);
766 767
	}

768
	if (cpu_class_is_omap2()) {
769
		omap2_disable_irq_lch(lch);
770 771

		/* Clear the CSR register and IRQ status register */
772 773
		p->dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR, lch);
		p->dma_write(1 << lch, IRQSTATUS_L0, lch);
774 775

		/* Disable all DMA interrupts for the channel. */
776
		p->dma_write(0, CICR, lch);
777 778

		/* Make sure the DMA transfer is stopped. */
779
		p->dma_write(0, CCR, lch);
780 781
		omap_clear_dma(lch);
	}
782 783 784 785 786 787

	spin_lock_irqsave(&dma_chan_lock, flags);
	dma_chan[lch].dev_id = -1;
	dma_chan[lch].next_lch = -1;
	dma_chan[lch].callback = NULL;
	spin_unlock_irqrestore(&dma_chan_lock, flags);
788
}
T
Tony Lindgren 已提交
789
EXPORT_SYMBOL(omap_free_dma);
790

791 792 793 794 795
/**
 * @brief omap_dma_set_global_params : Set global priority settings for dma
 *
 * @param arb_rate
 * @param max_fifo_depth
796 797 798 799
 * @param tparams - Number of threads to reserve : DMA_THREAD_RESERVE_NORM
 * 						   DMA_THREAD_RESERVE_ONET
 * 						   DMA_THREAD_RESERVE_TWOT
 * 						   DMA_THREAD_RESERVE_THREET
800 801 802 803 804 805 806
 */
void
omap_dma_set_global_params(int arb_rate, int max_fifo_depth, int tparams)
{
	u32 reg;

	if (!cpu_class_is_omap2()) {
807
		printk(KERN_ERR "FIXME: no %s on 15xx/16xx\n", __func__);
808 809 810
		return;
	}

811 812
	if (max_fifo_depth == 0)
		max_fifo_depth = 1;
813 814 815
	if (arb_rate == 0)
		arb_rate = 1;

816 817 818
	reg = 0xff & max_fifo_depth;
	reg |= (0x3 & tparams) << 12;
	reg |= (arb_rate & 0xff) << 16;
819

820
	p->dma_write(reg, GCR, 0);
821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836
}
EXPORT_SYMBOL(omap_dma_set_global_params);

/**
 * @brief omap_dma_set_prio_lch : Set channel wise priority settings
 *
 * @param lch
 * @param read_prio - Read priority
 * @param write_prio - Write priority
 * Both of the above can be set with one of the following values :
 * 	DMA_CH_PRIO_HIGH/DMA_CH_PRIO_LOW
 */
int
omap_dma_set_prio_lch(int lch, unsigned char read_prio,
		      unsigned char write_prio)
{
837
	u32 l;
838

839
	if (unlikely((lch < 0 || lch >= dma_lch_count))) {
840 841 842
		printk(KERN_ERR "Invalid channel id\n");
		return -EINVAL;
	}
843
	l = p->dma_read(CCR, lch);
844
	l &= ~((1 << 6) | (1 << 26));
845
	if (cpu_is_omap2430() || cpu_is_omap34xx() ||  cpu_is_omap44xx())
846
		l |= ((read_prio & 0x1) << 6) | ((write_prio & 0x1) << 26);
847
	else
848 849
		l |= ((read_prio & 0x1) << 6);

850
	p->dma_write(l, CCR, lch);
851 852 853 854 855

	return 0;
}
EXPORT_SYMBOL(omap_dma_set_prio_lch);

856 857 858 859 860 861 862 863 864
/*
 * Clears any DMA state so the DMA engine is ready to restart with new buffers
 * through omap_start_dma(). Any buffers in flight are discarded.
 */
void omap_clear_dma(int lch)
{
	unsigned long flags;

	local_irq_save(flags);
865
	p->clear_dma(lch);
866 867
	local_irq_restore(flags);
}
T
Tony Lindgren 已提交
868
EXPORT_SYMBOL(omap_clear_dma);
869 870 871

void omap_start_dma(int lch)
{
872 873
	u32 l;

M
manjugk manjugk 已提交
874 875 876 877 878
	/*
	 * The CPC/CDAC register needs to be initialized to zero
	 * before starting dma transfer.
	 */
	if (cpu_is_omap15xx())
879
		p->dma_write(0, CPC, lch);
M
manjugk manjugk 已提交
880
	else
881
		p->dma_write(0, CDAC, lch);
M
manjugk manjugk 已提交
882

883 884
	if (!omap_dma_in_1510_mode() && dma_chan[lch].next_lch != -1) {
		int next_lch, cur_lch;
885
		char dma_chan_link_map[dma_lch_count];
886 887 888 889 890 891 892 893 894 895

		dma_chan_link_map[lch] = 1;
		/* Set the link register of the first channel */
		enable_lnk(lch);

		memset(dma_chan_link_map, 0, sizeof(dma_chan_link_map));
		cur_lch = dma_chan[lch].next_lch;
		do {
			next_lch = dma_chan[cur_lch].next_lch;

896
			/* The loop case: we've been here already */
897 898 899 900 901 902
			if (dma_chan_link_map[cur_lch])
				break;
			/* Mark the current channel */
			dma_chan_link_map[cur_lch] = 1;

			enable_lnk(cur_lch);
903
			omap_enable_channel_irq(cur_lch);
904 905 906

			cur_lch = next_lch;
		} while (next_lch != -1);
907
	} else if (IS_DMA_ERRATA(DMA_ERRATA_PARALLEL_CHANNELS))
908
		p->dma_write(lch, CLNK_CTRL, lch);
909

910 911
	omap_enable_channel_irq(lch);

912
	l = p->dma_read(CCR, lch);
913

914 915
	if (IS_DMA_ERRATA(DMA_ERRATA_IFRAME_BUFFERING))
			l |= OMAP_DMA_CCR_BUFFERING_DISABLE;
916
	l |= OMAP_DMA_CCR_EN;
917

918
	p->dma_write(l, CCR, lch);
919 920 921

	dma_chan[lch].flags |= OMAP_DMA_ACTIVE;
}
T
Tony Lindgren 已提交
922
EXPORT_SYMBOL(omap_start_dma);
923 924 925

void omap_stop_dma(int lch)
{
926 927
	u32 l;

928 929
	/* Disable all interrupts on the channel */
	if (cpu_class_is_omap1())
930
		p->dma_write(0, CICR, lch);
931

932
	l = p->dma_read(CCR, lch);
933 934
	if (IS_DMA_ERRATA(DMA_ERRATA_i541) &&
			(l & OMAP_DMA_CCR_SEL_SRC_DST_SYNC)) {
935 936 937 938
		int i = 0;
		u32 sys_cf;

		/* Configure No-Standby */
939
		l = p->dma_read(OCP_SYSCONFIG, lch);
940 941 942
		sys_cf = l;
		l &= ~DMA_SYSCONFIG_MIDLEMODE_MASK;
		l |= DMA_SYSCONFIG_MIDLEMODE(DMA_IDLEMODE_NO_IDLE);
943
		p->dma_write(l , OCP_SYSCONFIG, 0);
944

945
		l = p->dma_read(CCR, lch);
946
		l &= ~OMAP_DMA_CCR_EN;
947
		p->dma_write(l, CCR, lch);
948 949

		/* Wait for sDMA FIFO drain */
950
		l = p->dma_read(CCR, lch);
951 952 953 954
		while (i < 100 && (l & (OMAP_DMA_CCR_RD_ACTIVE |
					OMAP_DMA_CCR_WR_ACTIVE))) {
			udelay(5);
			i++;
955
			l = p->dma_read(CCR, lch);
956 957 958 959 960
		}
		if (i >= 100)
			printk(KERN_ERR "DMA drain did not complete on "
					"lch %d\n", lch);
		/* Restore OCP_SYSCONFIG */
961
		p->dma_write(sys_cf, OCP_SYSCONFIG, lch);
962 963
	} else {
		l &= ~OMAP_DMA_CCR_EN;
964
		p->dma_write(l, CCR, lch);
965
	}
966

967 968
	if (!omap_dma_in_1510_mode() && dma_chan[lch].next_lch != -1) {
		int next_lch, cur_lch = lch;
969
		char dma_chan_link_map[dma_lch_count];
970 971 972 973 974 975 976 977 978 979 980 981 982 983 984

		memset(dma_chan_link_map, 0, sizeof(dma_chan_link_map));
		do {
			/* The loop case: we've been here already */
			if (dma_chan_link_map[cur_lch])
				break;
			/* Mark the current channel */
			dma_chan_link_map[cur_lch] = 1;

			disable_lnk(cur_lch);

			next_lch = dma_chan[cur_lch].next_lch;
			cur_lch = next_lch;
		} while (next_lch != -1);
	}
985

986 987
	dma_chan[lch].flags &= ~OMAP_DMA_ACTIVE;
}
T
Tony Lindgren 已提交
988
EXPORT_SYMBOL(omap_stop_dma);
989

990 991 992 993 994
/*
 * Allows changing the DMA callback function or data. This may be needed if
 * the driver shares a single DMA channel for multiple dma triggers.
 */
int omap_set_dma_callback(int lch,
T
Tony Lindgren 已提交
995
			  void (*callback)(int lch, u16 ch_status, void *data),
996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014
			  void *data)
{
	unsigned long flags;

	if (lch < 0)
		return -ENODEV;

	spin_lock_irqsave(&dma_chan_lock, flags);
	if (dma_chan[lch].dev_id == -1) {
		printk(KERN_ERR "DMA callback for not set for free channel\n");
		spin_unlock_irqrestore(&dma_chan_lock, flags);
		return -EINVAL;
	}
	dma_chan[lch].callback = callback;
	dma_chan[lch].data = data;
	spin_unlock_irqrestore(&dma_chan_lock, flags);

	return 0;
}
T
Tony Lindgren 已提交
1015
EXPORT_SYMBOL(omap_set_dma_callback);
1016

1017 1018 1019 1020 1021
/*
 * Returns current physical source address for the given DMA channel.
 * If the channel is running the caller must disable interrupts prior calling
 * this function and process the returned value before re-enabling interrupt to
 * prevent races with the interrupt handler. Note that in continuous mode there
L
Lucas De Marchi 已提交
1022
 * is a chance for CSSA_L register overflow between the two reads resulting
1023 1024 1025
 * in incorrect return value.
 */
dma_addr_t omap_get_dma_src_pos(int lch)
1026
{
T
Tony Lindgren 已提交
1027
	dma_addr_t offset = 0;
1028

1029
	if (cpu_is_omap15xx())
1030
		offset = p->dma_read(CPC, lch);
1031
	else
1032
		offset = p->dma_read(CSAC, lch);
1033

1034
	if (IS_DMA_ERRATA(DMA_ERRATA_3_3) && offset == 0)
1035
		offset = p->dma_read(CSAC, lch);
1036

1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048
	if (!cpu_is_omap15xx()) {
		/*
		 * CDAC == 0 indicates that the DMA transfer on the channel has
		 * not been started (no data has been transferred so far).
		 * Return the programmed source start address in this case.
		 */
		if (likely(p->dma_read(CDAC, lch)))
			offset = p->dma_read(CSAC, lch);
		else
			offset = p->dma_read(CSSA, lch);
	}

1049
	if (cpu_class_is_omap1())
1050
		offset |= (p->dma_read(CSSA, lch) & 0xFFFF0000);
1051

1052
	return offset;
1053
}
T
Tony Lindgren 已提交
1054
EXPORT_SYMBOL(omap_get_dma_src_pos);
1055

1056 1057 1058 1059 1060
/*
 * Returns current physical destination address for the given DMA channel.
 * If the channel is running the caller must disable interrupts prior calling
 * this function and process the returned value before re-enabling interrupt to
 * prevent races with the interrupt handler. Note that in continuous mode there
L
Lucas De Marchi 已提交
1061
 * is a chance for CDSA_L register overflow between the two reads resulting
1062 1063 1064
 * in incorrect return value.
 */
dma_addr_t omap_get_dma_dst_pos(int lch)
1065
{
T
Tony Lindgren 已提交
1066
	dma_addr_t offset = 0;
1067

1068
	if (cpu_is_omap15xx())
1069
		offset = p->dma_read(CPC, lch);
1070
	else
1071
		offset = p->dma_read(CDAC, lch);
1072

1073 1074 1075 1076
	/*
	 * omap 3.2/3.3 erratum: sometimes 0 is returned if CSAC/CDAC is
	 * read before the DMA controller finished disabling the channel.
	 */
1077
	if (!cpu_is_omap15xx() && offset == 0) {
1078
		offset = p->dma_read(CDAC, lch);
1079 1080 1081 1082 1083 1084 1085 1086
		/*
		 * CDAC == 0 indicates that the DMA transfer on the channel has
		 * not been started (no data has been transferred so far).
		 * Return the programmed destination start address in this case.
		 */
		if (unlikely(!offset))
			offset = p->dma_read(CDSA, lch);
	}
1087 1088

	if (cpu_class_is_omap1())
1089
		offset |= (p->dma_read(CDSA, lch) & 0xFFFF0000);
1090

1091
	return offset;
1092
}
T
Tony Lindgren 已提交
1093
EXPORT_SYMBOL(omap_get_dma_dst_pos);
1094 1095 1096

int omap_get_dma_active_status(int lch)
{
1097
	return (p->dma_read(CCR, lch) & OMAP_DMA_CCR_EN) != 0;
1098
}
1099
EXPORT_SYMBOL(omap_get_dma_active_status);
1100

1101
int omap_dma_running(void)
1102
{
1103
	int lch;
1104

1105 1106
	if (cpu_class_is_omap1())
		if (omap_lcd_dma_running())
1107
			return 1;
1108

1109
	for (lch = 0; lch < dma_chan_count; lch++)
1110
		if (p->dma_read(CCR, lch) & OMAP_DMA_CCR_EN)
1111
			return 1;
1112

1113
	return 0;
1114 1115 1116 1117 1118 1119 1120
}

/*
 * lch_queue DMA will start right after lch_head one is finished.
 * For this DMA link to start, you still need to start (see omap_start_dma)
 * the first one. That will fire up the entire queue.
 */
T
Tony Lindgren 已提交
1121
void omap_dma_link_lch(int lch_head, int lch_queue)
1122 1123
{
	if (omap_dma_in_1510_mode()) {
1124
		if (lch_head == lch_queue) {
1125
			p->dma_write(p->dma_read(CCR, lch_head) | (3 << 8),
1126
								CCR, lch_head);
1127 1128
			return;
		}
1129 1130 1131 1132 1133 1134 1135
		printk(KERN_ERR "DMA linking is not supported in 1510 mode\n");
		BUG();
		return;
	}

	if ((dma_chan[lch_head].dev_id == -1) ||
	    (dma_chan[lch_queue].dev_id == -1)) {
1136 1137
		printk(KERN_ERR "omap_dma: trying to link "
		       "non requested channels\n");
1138 1139 1140 1141 1142
		dump_stack();
	}

	dma_chan[lch_head].next_lch = lch_queue;
}
T
Tony Lindgren 已提交
1143
EXPORT_SYMBOL(omap_dma_link_lch);
1144 1145 1146 1147

/*
 * Once the DMA queue is stopped, we can destroy it.
 */
T
Tony Lindgren 已提交
1148
void omap_dma_unlink_lch(int lch_head, int lch_queue)
1149 1150
{
	if (omap_dma_in_1510_mode()) {
1151
		if (lch_head == lch_queue) {
1152
			p->dma_write(p->dma_read(CCR, lch_head) & ~(3 << 8),
1153
								CCR, lch_head);
1154 1155
			return;
		}
1156 1157 1158 1159 1160 1161 1162
		printk(KERN_ERR "DMA linking is not supported in 1510 mode\n");
		BUG();
		return;
	}

	if (dma_chan[lch_head].next_lch != lch_queue ||
	    dma_chan[lch_head].next_lch == -1) {
1163 1164
		printk(KERN_ERR "omap_dma: trying to unlink "
		       "non linked channels\n");
1165 1166 1167 1168
		dump_stack();
	}

	if ((dma_chan[lch_head].flags & OMAP_DMA_ACTIVE) ||
1169
	    (dma_chan[lch_queue].flags & OMAP_DMA_ACTIVE)) {
1170 1171
		printk(KERN_ERR "omap_dma: You need to stop the DMA channels "
		       "before unlinking\n");
1172 1173 1174 1175 1176
		dump_stack();
	}

	dma_chan[lch_head].next_lch = -1;
}
T
Tony Lindgren 已提交
1177 1178
EXPORT_SYMBOL(omap_dma_unlink_lch);

1179 1180 1181 1182
#ifndef CONFIG_ARCH_OMAP1
/* Create chain of DMA channesls */
static void create_dma_lch_chain(int lch_head, int lch_queue)
{
1183
	u32 l;
1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202

	/* Check if this is the first link in chain */
	if (dma_chan[lch_head].next_linked_ch == -1) {
		dma_chan[lch_head].next_linked_ch = lch_queue;
		dma_chan[lch_head].prev_linked_ch = lch_queue;
		dma_chan[lch_queue].next_linked_ch = lch_head;
		dma_chan[lch_queue].prev_linked_ch = lch_head;
	}

	/* a link exists, link the new channel in circular chain */
	else {
		dma_chan[lch_queue].next_linked_ch =
					dma_chan[lch_head].next_linked_ch;
		dma_chan[lch_queue].prev_linked_ch = lch_head;
		dma_chan[lch_head].next_linked_ch = lch_queue;
		dma_chan[dma_chan[lch_queue].next_linked_ch].prev_linked_ch =
					lch_queue;
	}

1203
	l = p->dma_read(CLNK_CTRL, lch_head);
1204 1205
	l &= ~(0x1f);
	l |= lch_queue;
1206
	p->dma_write(l, CLNK_CTRL, lch_head);
1207

1208
	l = p->dma_read(CLNK_CTRL, lch_queue);
1209 1210
	l &= ~(0x1f);
	l |= (dma_chan[lch_queue].next_linked_ch);
1211
	p->dma_write(l, CLNK_CTRL, lch_queue);
1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225
}

/**
 * @brief omap_request_dma_chain : Request a chain of DMA channels
 *
 * @param dev_id - Device id using the dma channel
 * @param dev_name - Device name
 * @param callback - Call back function
 * @chain_id -
 * @no_of_chans - Number of channels requested
 * @chain_mode - Dynamic or static chaining : OMAP_DMA_STATIC_CHAIN
 * 					      OMAP_DMA_DYNAMIC_CHAIN
 * @params - Channel parameters
 *
1226
 * @return - Success : 0
1227 1228 1229
 * 	     Failure: -EINVAL/-ENOMEM
 */
int omap_request_dma_chain(int dev_id, const char *dev_name,
1230
			   void (*callback) (int lch, u16 ch_status,
1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
					     void *data),
			   int *chain_id, int no_of_chans, int chain_mode,
			   struct omap_dma_channel_params params)
{
	int *channels;
	int i, err;

	/* Is the chain mode valid ? */
	if (chain_mode != OMAP_DMA_STATIC_CHAIN
			&& chain_mode != OMAP_DMA_DYNAMIC_CHAIN) {
		printk(KERN_ERR "Invalid chain mode requested\n");
		return -EINVAL;
	}

	if (unlikely((no_of_chans < 1
1246
			|| no_of_chans > dma_lch_count))) {
1247 1248 1249 1250
		printk(KERN_ERR "Invalid Number of channels requested\n");
		return -EINVAL;
	}

1251 1252 1253 1254
	/*
	 * Allocate a queue to maintain the status of the channels
	 * in the chain
	 */
1255 1256 1257 1258 1259 1260 1261 1262 1263
	channels = kmalloc(sizeof(*channels) * no_of_chans, GFP_KERNEL);
	if (channels == NULL) {
		printk(KERN_ERR "omap_dma: No memory for channel queue\n");
		return -ENOMEM;
	}

	/* request and reserve DMA channels for the chain */
	for (i = 0; i < no_of_chans; i++) {
		err = omap_request_dma(dev_id, dev_name,
1264
					callback, NULL, &channels[i]);
1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302
		if (err < 0) {
			int j;
			for (j = 0; j < i; j++)
				omap_free_dma(channels[j]);
			kfree(channels);
			printk(KERN_ERR "omap_dma: Request failed %d\n", err);
			return err;
		}
		dma_chan[channels[i]].prev_linked_ch = -1;
		dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;

		/*
		 * Allowing client drivers to set common parameters now,
		 * so that later only relevant (src_start, dest_start
		 * and element count) can be set
		 */
		omap_set_dma_params(channels[i], &params);
	}

	*chain_id = channels[0];
	dma_linked_lch[*chain_id].linked_dmach_q = channels;
	dma_linked_lch[*chain_id].chain_mode = chain_mode;
	dma_linked_lch[*chain_id].chain_state = DMA_CHAIN_NOTSTARTED;
	dma_linked_lch[*chain_id].no_of_lchs_linked = no_of_chans;

	for (i = 0; i < no_of_chans; i++)
		dma_chan[channels[i]].chain_id = *chain_id;

	/* Reset the Queue pointers */
	OMAP_DMA_CHAIN_QINIT(*chain_id);

	/* Set up the chain */
	if (no_of_chans == 1)
		create_dma_lch_chain(channels[0], channels[0]);
	else {
		for (i = 0; i < (no_of_chans - 1); i++)
			create_dma_lch_chain(channels[i], channels[i + 1]);
	}
T
Tony Lindgren 已提交
1303

1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325
	return 0;
}
EXPORT_SYMBOL(omap_request_dma_chain);

/**
 * @brief omap_modify_dma_chain_param : Modify the chain's params - Modify the
 * params after setting it. Dont do this while dma is running!!
 *
 * @param chain_id - Chained logical channel id.
 * @param params
 *
 * @return - Success : 0
 * 	     Failure : -EINVAL
 */
int omap_modify_dma_chain_params(int chain_id,
				struct omap_dma_channel_params params)
{
	int *channels;
	u32 i;

	/* Check for input params */
	if (unlikely((chain_id < 0
1326
			|| chain_id >= dma_lch_count))) {
1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}
	channels = dma_linked_lch[chain_id].linked_dmach_q;

	for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
		/*
		 * Allowing client drivers to set common parameters now,
		 * so that later only relevant (src_start, dest_start
		 * and element count) can be set
		 */
		omap_set_dma_params(channels[i], &params);
	}
T
Tony Lindgren 已提交
1346

1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364
	return 0;
}
EXPORT_SYMBOL(omap_modify_dma_chain_params);

/**
 * @brief omap_free_dma_chain - Free all the logical channels in a chain.
 *
 * @param chain_id
 *
 * @return - Success : 0
 * 	     Failure : -EINVAL
 */
int omap_free_dma_chain(int chain_id)
{
	int *channels;
	u32 i;

	/* Check for input params */
1365
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}

	channels = dma_linked_lch[chain_id].linked_dmach_q;
	for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
		dma_chan[channels[i]].next_linked_ch = -1;
		dma_chan[channels[i]].prev_linked_ch = -1;
		dma_chan[channels[i]].chain_id = -1;
		dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;
		omap_free_dma(channels[i]);
	}

	kfree(channels);

	dma_linked_lch[chain_id].linked_dmach_q = NULL;
	dma_linked_lch[chain_id].chain_mode = -1;
	dma_linked_lch[chain_id].chain_state = -1;
T
Tony Lindgren 已提交
1390

1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405
	return (0);
}
EXPORT_SYMBOL(omap_free_dma_chain);

/**
 * @brief omap_dma_chain_status - Check if the chain is in
 * active / inactive state.
 * @param chain_id
 *
 * @return - Success : OMAP_DMA_CHAIN_ACTIVE/OMAP_DMA_CHAIN_INACTIVE
 * 	     Failure : -EINVAL
 */
int omap_dma_chain_status(int chain_id)
{
	/* Check for input params */
1406
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}
	pr_debug("CHAINID=%d, qcnt=%d\n", chain_id,
			dma_linked_lch[chain_id].q_count);

	if (OMAP_DMA_CHAIN_QEMPTY(chain_id))
		return OMAP_DMA_CHAIN_INACTIVE;
T
Tony Lindgren 已提交
1421

1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436
	return OMAP_DMA_CHAIN_ACTIVE;
}
EXPORT_SYMBOL(omap_dma_chain_status);

/**
 * @brief omap_dma_chain_a_transfer - Get a free channel from a chain,
 * set the params and start the transfer.
 *
 * @param chain_id
 * @param src_start - buffer start address
 * @param dest_start - Dest address
 * @param elem_count
 * @param frame_count
 * @param callbk_data - channel callback parameter data.
 *
1437
 * @return  - Success : 0
1438 1439 1440 1441 1442 1443
 * 	      Failure: -EINVAL/-EBUSY
 */
int omap_dma_chain_a_transfer(int chain_id, int src_start, int dest_start,
			int elem_count, int frame_count, void *callbk_data)
{
	int *channels;
1444
	u32 l, lch;
1445 1446
	int start_dma = 0;

T
Tony Lindgren 已提交
1447 1448 1449 1450
	/*
	 * if buffer size is less than 1 then there is
	 * no use of starting the chain
	 */
1451 1452 1453 1454 1455 1456 1457
	if (elem_count < 1) {
		printk(KERN_ERR "Invalid buffer size\n");
		return -EINVAL;
	}

	/* Check for input params */
	if (unlikely((chain_id < 0
1458
			|| chain_id >= dma_lch_count))) {
1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exist\n");
		return -EINVAL;
	}

	/* Check if all the channels in chain are in use */
	if (OMAP_DMA_CHAIN_QFULL(chain_id))
		return -EBUSY;

	/* Frame count may be negative in case of indexed transfers */
	channels = dma_linked_lch[chain_id].linked_dmach_q;

	/* Get a free channel */
	lch = channels[dma_linked_lch[chain_id].q_tail];

	/* Store the callback data */
	dma_chan[lch].data = callbk_data;

	/* Increment the q_tail */
	OMAP_DMA_CHAIN_INCQTAIL(chain_id);

	/* Set the params to the free channel */
	if (src_start != 0)
1487
		p->dma_write(src_start, CSSA, lch);
1488
	if (dest_start != 0)
1489
		p->dma_write(dest_start, CDSA, lch);
1490 1491

	/* Write the buffer size */
1492 1493
	p->dma_write(elem_count, CEN, lch);
	p->dma_write(frame_count, CFN, lch);
1494

T
Tony Lindgren 已提交
1495 1496 1497 1498
	/*
	 * If the chain is dynamically linked,
	 * then we may have to start the chain if its not active
	 */
1499 1500
	if (dma_linked_lch[chain_id].chain_mode == OMAP_DMA_DYNAMIC_CHAIN) {

T
Tony Lindgren 已提交
1501 1502 1503 1504
		/*
		 * In Dynamic chain, if the chain is not started,
		 * queue the channel
		 */
1505 1506 1507 1508 1509 1510 1511 1512 1513
		if (dma_linked_lch[chain_id].chain_state ==
						DMA_CHAIN_NOTSTARTED) {
			/* Enable the link in previous channel */
			if (dma_chan[dma_chan[lch].prev_linked_ch].state ==
								DMA_CH_QUEUED)
				enable_lnk(dma_chan[lch].prev_linked_ch);
			dma_chan[lch].state = DMA_CH_QUEUED;
		}

T
Tony Lindgren 已提交
1514 1515 1516 1517
		/*
		 * Chain is already started, make sure its active,
		 * if not then start the chain
		 */
1518 1519 1520 1521 1522 1523 1524 1525
		else {
			start_dma = 1;

			if (dma_chan[dma_chan[lch].prev_linked_ch].state ==
							DMA_CH_STARTED) {
				enable_lnk(dma_chan[lch].prev_linked_ch);
				dma_chan[lch].state = DMA_CH_QUEUED;
				start_dma = 0;
1526
				if (0 == ((1 << 7) & p->dma_read(
1527
					CCR, dma_chan[lch].prev_linked_ch))) {
1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542
					disable_lnk(dma_chan[lch].
						    prev_linked_ch);
					pr_debug("\n prev ch is stopped\n");
					start_dma = 1;
				}
			}

			else if (dma_chan[dma_chan[lch].prev_linked_ch].state
							== DMA_CH_QUEUED) {
				enable_lnk(dma_chan[lch].prev_linked_ch);
				dma_chan[lch].state = DMA_CH_QUEUED;
				start_dma = 0;
			}
			omap_enable_channel_irq(lch);

1543
			l = p->dma_read(CCR, lch);
1544

1545 1546
			if ((0 == (l & (1 << 24))))
				l &= ~(1 << 25);
1547
			else
1548
				l |= (1 << 25);
1549
			if (start_dma == 1) {
1550 1551
				if (0 == (l & (1 << 7))) {
					l |= (1 << 7);
1552 1553
					dma_chan[lch].state = DMA_CH_STARTED;
					pr_debug("starting %d\n", lch);
1554
					p->dma_write(l, CCR, lch);
1555 1556 1557
				} else
					start_dma = 0;
			} else {
1558
				if (0 == (l & (1 << 7)))
1559
					p->dma_write(l, CCR, lch);
1560 1561 1562 1563
			}
			dma_chan[lch].flags |= OMAP_DMA_ACTIVE;
		}
	}
T
Tony Lindgren 已提交
1564

1565
	return 0;
1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579
}
EXPORT_SYMBOL(omap_dma_chain_a_transfer);

/**
 * @brief omap_start_dma_chain_transfers - Start the chain
 *
 * @param chain_id
 *
 * @return - Success : 0
 * 	     Failure : -EINVAL/-EBUSY
 */
int omap_start_dma_chain_transfers(int chain_id)
{
	int *channels;
1580
	u32 l, i;
1581

1582
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	channels = dma_linked_lch[chain_id].linked_dmach_q;

	if (dma_linked_lch[channels[0]].chain_state == DMA_CHAIN_STARTED) {
		printk(KERN_ERR "Chain is already started\n");
		return -EBUSY;
	}

	if (dma_linked_lch[chain_id].chain_mode == OMAP_DMA_STATIC_CHAIN) {
		for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked;
									i++) {
			enable_lnk(channels[i]);
			omap_enable_channel_irq(channels[i]);
		}
	} else {
		omap_enable_channel_irq(channels[0]);
	}

1604
	l = p->dma_read(CCR, channels[0]);
1605
	l |= (1 << 7);
1606 1607 1608
	dma_linked_lch[chain_id].chain_state = DMA_CHAIN_STARTED;
	dma_chan[channels[0]].state = DMA_CH_STARTED;

1609 1610
	if ((0 == (l & (1 << 24))))
		l &= ~(1 << 25);
1611
	else
1612
		l |= (1 << 25);
1613
	p->dma_write(l, CCR, channels[0]);
1614 1615

	dma_chan[channels[0]].flags |= OMAP_DMA_ACTIVE;
T
Tony Lindgren 已提交
1616

1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631
	return 0;
}
EXPORT_SYMBOL(omap_start_dma_chain_transfers);

/**
 * @brief omap_stop_dma_chain_transfers - Stop the dma transfer of a chain.
 *
 * @param chain_id
 *
 * @return - Success : 0
 * 	     Failure : EINVAL
 */
int omap_stop_dma_chain_transfers(int chain_id)
{
	int *channels;
1632
	u32 l, i;
1633
	u32 sys_cf = 0;
1634 1635

	/* Check for input params */
1636
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}
	channels = dma_linked_lch[chain_id].linked_dmach_q;

1648
	if (IS_DMA_ERRATA(DMA_ERRATA_i88)) {
1649
		sys_cf = p->dma_read(OCP_SYSCONFIG, 0);
1650 1651 1652
		l = sys_cf;
		/* Middle mode reg set no Standby */
		l &= ~((1 << 12)|(1 << 13));
1653
		p->dma_write(l, OCP_SYSCONFIG, 0);
1654
	}
1655 1656 1657 1658

	for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {

		/* Stop the Channel transmission */
1659
		l = p->dma_read(CCR, channels[i]);
1660
		l &= ~(1 << 7);
1661
		p->dma_write(l, CCR, channels[i]);
1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672

		/* Disable the link in all the channels */
		disable_lnk(channels[i]);
		dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;

	}
	dma_linked_lch[chain_id].chain_state = DMA_CHAIN_NOTSTARTED;

	/* Reset the Queue pointers */
	OMAP_DMA_CHAIN_QINIT(chain_id);

1673
	if (IS_DMA_ERRATA(DMA_ERRATA_i88))
1674
		p->dma_write(sys_cf, OCP_SYSCONFIG, 0);
T
Tony Lindgren 已提交
1675

1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697
	return 0;
}
EXPORT_SYMBOL(omap_stop_dma_chain_transfers);

/* Get the index of the ongoing DMA in chain */
/**
 * @brief omap_get_dma_chain_index - Get the element and frame index
 * of the ongoing DMA in chain
 *
 * @param chain_id
 * @param ei - Element index
 * @param fi - Frame index
 *
 * @return - Success : 0
 * 	     Failure : -EINVAL
 */
int omap_get_dma_chain_index(int chain_id, int *ei, int *fi)
{
	int lch;
	int *channels;

	/* Check for input params */
1698
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}
	if ((!ei) || (!fi))
		return -EINVAL;

	channels = dma_linked_lch[chain_id].linked_dmach_q;

	/* Get the current channel */
	lch = channels[dma_linked_lch[chain_id].q_head];

1716 1717
	*ei = p->dma_read(CCEN, lch);
	*fi = p->dma_read(CCFN, lch);
1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737

	return 0;
}
EXPORT_SYMBOL(omap_get_dma_chain_index);

/**
 * @brief omap_get_dma_chain_dst_pos - Get the destination position of the
 * ongoing DMA in chain
 *
 * @param chain_id
 *
 * @return - Success : Destination position
 * 	     Failure : -EINVAL
 */
int omap_get_dma_chain_dst_pos(int chain_id)
{
	int lch;
	int *channels;

	/* Check for input params */
1738
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}

	channels = dma_linked_lch[chain_id].linked_dmach_q;

	/* Get the current channel */
	lch = channels[dma_linked_lch[chain_id].q_head];

1754
	return p->dma_read(CDAC, lch);
1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771
}
EXPORT_SYMBOL(omap_get_dma_chain_dst_pos);

/**
 * @brief omap_get_dma_chain_src_pos - Get the source position
 * of the ongoing DMA in chain
 * @param chain_id
 *
 * @return - Success : Destination position
 * 	     Failure : -EINVAL
 */
int omap_get_dma_chain_src_pos(int chain_id)
{
	int lch;
	int *channels;

	/* Check for input params */
1772
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}

	channels = dma_linked_lch[chain_id].linked_dmach_q;

	/* Get the current channel */
	lch = channels[dma_linked_lch[chain_id].q_head];

1788
	return p->dma_read(CSAC, lch);
1789 1790
}
EXPORT_SYMBOL(omap_get_dma_chain_src_pos);
T
Tony Lindgren 已提交
1791
#endif	/* ifndef CONFIG_ARCH_OMAP1 */
1792

1793 1794 1795 1796 1797 1798
/*----------------------------------------------------------------------------*/

#ifdef CONFIG_ARCH_OMAP1

static int omap1_dma_handle_ch(int ch)
{
1799
	u32 csr;
1800 1801 1802 1803 1804

	if (enable_1510_mode && ch >= 6) {
		csr = dma_chan[ch].saved_csr;
		dma_chan[ch].saved_csr = 0;
	} else
1805
		csr = p->dma_read(CSR, ch);
1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816
	if (enable_1510_mode && ch <= 2 && (csr >> 7) != 0) {
		dma_chan[ch + 6].saved_csr = csr >> 7;
		csr &= 0x7f;
	}
	if ((csr & 0x3f) == 0)
		return 0;
	if (unlikely(dma_chan[ch].dev_id == -1)) {
		printk(KERN_WARNING "Spurious interrupt from DMA channel "
		       "%d (CSR %04x)\n", ch, csr);
		return 0;
	}
1817
	if (unlikely(csr & OMAP1_DMA_TOUT_IRQ))
1818 1819 1820 1821 1822 1823 1824 1825 1826
		printk(KERN_WARNING "DMA timeout with device %d\n",
		       dma_chan[ch].dev_id);
	if (unlikely(csr & OMAP_DMA_DROP_IRQ))
		printk(KERN_WARNING "DMA synchronization event drop occurred "
		       "with device %d\n", dma_chan[ch].dev_id);
	if (likely(csr & OMAP_DMA_BLOCK_IRQ))
		dma_chan[ch].flags &= ~OMAP_DMA_ACTIVE;
	if (likely(dma_chan[ch].callback != NULL))
		dma_chan[ch].callback(ch, csr, dma_chan[ch].data);
T
Tony Lindgren 已提交
1827

1828 1829 1830
	return 1;
}

1831
static irqreturn_t omap1_dma_irq_handler(int irq, void *dev_id)
1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853
{
	int ch = ((int) dev_id) - 1;
	int handled = 0;

	for (;;) {
		int handled_now = 0;

		handled_now += omap1_dma_handle_ch(ch);
		if (enable_1510_mode && dma_chan[ch + 6].saved_csr)
			handled_now += omap1_dma_handle_ch(ch + 6);
		if (!handled_now)
			break;
		handled += handled_now;
	}

	return handled ? IRQ_HANDLED : IRQ_NONE;
}

#else
#define omap1_dma_irq_handler	NULL
#endif

1854
#ifdef CONFIG_ARCH_OMAP2PLUS
1855 1856 1857

static int omap2_dma_handle_ch(int ch)
{
1858
	u32 status = p->dma_read(CSR, ch);
1859

1860 1861
	if (!status) {
		if (printk_ratelimit())
T
Tony Lindgren 已提交
1862 1863
			printk(KERN_WARNING "Spurious DMA IRQ for lch %d\n",
				ch);
1864
		p->dma_write(1 << ch, IRQSTATUS_L0, ch);
1865
		return 0;
1866 1867 1868 1869 1870
	}
	if (unlikely(dma_chan[ch].dev_id == -1)) {
		if (printk_ratelimit())
			printk(KERN_WARNING "IRQ %04x for non-allocated DMA"
					"channel %d\n", status, ch);
1871
		return 0;
1872
	}
1873 1874 1875 1876
	if (unlikely(status & OMAP_DMA_DROP_IRQ))
		printk(KERN_INFO
		       "DMA synchronization event drop occurred with device "
		       "%d\n", dma_chan[ch].dev_id);
1877
	if (unlikely(status & OMAP2_DMA_TRANS_ERR_IRQ)) {
1878 1879
		printk(KERN_INFO "DMA transaction error with device %d\n",
		       dma_chan[ch].dev_id);
1880
		if (IS_DMA_ERRATA(DMA_ERRATA_i378)) {
1881 1882
			u32 ccr;

1883
			ccr = p->dma_read(CCR, ch);
1884
			ccr &= ~OMAP_DMA_CCR_EN;
1885
			p->dma_write(ccr, CCR, ch);
1886 1887 1888
			dma_chan[ch].flags &= ~OMAP_DMA_ACTIVE;
		}
	}
1889 1890 1891 1892 1893 1894
	if (unlikely(status & OMAP2_DMA_SECURE_ERR_IRQ))
		printk(KERN_INFO "DMA secure error with device %d\n",
		       dma_chan[ch].dev_id);
	if (unlikely(status & OMAP2_DMA_MISALIGNED_ERR_IRQ))
		printk(KERN_INFO "DMA misaligned error with device %d\n",
		       dma_chan[ch].dev_id);
1895

1896
	p->dma_write(status, CSR, ch);
1897
	p->dma_write(1 << ch, IRQSTATUS_L0, ch);
1898
	/* read back the register to flush the write */
1899
	p->dma_read(IRQSTATUS_L0, ch);
1900

1901 1902 1903 1904
	/* If the ch is not chained then chain_id will be -1 */
	if (dma_chan[ch].chain_id != -1) {
		int chain_id = dma_chan[ch].chain_id;
		dma_chan[ch].state = DMA_CH_NOTSTARTED;
1905
		if (p->dma_read(CLNK_CTRL, ch) & (1 << 15))
1906 1907 1908 1909 1910 1911 1912 1913 1914
			dma_chan[dma_chan[ch].next_linked_ch].state =
							DMA_CH_STARTED;
		if (dma_linked_lch[chain_id].chain_mode ==
						OMAP_DMA_DYNAMIC_CHAIN)
			disable_lnk(ch);

		if (!OMAP_DMA_CHAIN_QEMPTY(chain_id))
			OMAP_DMA_CHAIN_INCQHEAD(chain_id);

1915
		status = p->dma_read(CSR, ch);
1916
		p->dma_write(status, CSR, ch);
1917 1918
	}

1919 1920
	if (likely(dma_chan[ch].callback != NULL))
		dma_chan[ch].callback(ch, status, dma_chan[ch].data);
1921

1922 1923 1924 1925
	return 0;
}

/* STATUS register count is from 1-32 while our is 0-31 */
1926
static irqreturn_t omap2_dma_irq_handler(int irq, void *dev_id)
1927
{
1928
	u32 val, enable_reg;
1929 1930
	int i;

1931
	val = p->dma_read(IRQSTATUS_L0, 0);
1932 1933 1934 1935 1936
	if (val == 0) {
		if (printk_ratelimit())
			printk(KERN_WARNING "Spurious DMA IRQ\n");
		return IRQ_HANDLED;
	}
1937
	enable_reg = p->dma_read(IRQENABLE_L0, 0);
1938
	val &= enable_reg; /* Dispatch only relevant interrupts */
1939
	for (i = 0; i < dma_lch_count && val != 0; i++) {
1940 1941 1942
		if (val & 1)
			omap2_dma_handle_ch(i);
		val >>= 1;
1943 1944 1945 1946 1947 1948 1949 1950
	}

	return IRQ_HANDLED;
}

static struct irqaction omap24xx_dma_irq = {
	.name = "DMA",
	.handler = omap2_dma_irq_handler,
1951
	.flags = IRQF_DISABLED
1952 1953 1954 1955 1956 1957 1958
};

#else
static struct irqaction omap24xx_dma_irq;
#endif

/*----------------------------------------------------------------------------*/
1959

1960 1961 1962
void omap_dma_global_context_save(void)
{
	omap_dma_global_context.dma_irqenable_l0 =
1963
		p->dma_read(IRQENABLE_L0, 0);
1964
	omap_dma_global_context.dma_ocp_sysconfig =
1965 1966
		p->dma_read(OCP_SYSCONFIG, 0);
	omap_dma_global_context.dma_gcr = p->dma_read(GCR, 0);
1967 1968 1969 1970
}

void omap_dma_global_context_restore(void)
{
1971 1972
	int ch;

1973 1974
	p->dma_write(omap_dma_global_context.dma_gcr, GCR, 0);
	p->dma_write(omap_dma_global_context.dma_ocp_sysconfig,
1975
		OCP_SYSCONFIG, 0);
1976
	p->dma_write(omap_dma_global_context.dma_irqenable_l0,
1977
		IRQENABLE_L0, 0);
1978

1979
	if (IS_DMA_ERRATA(DMA_ROMCODE_BUG))
1980
		p->dma_write(0x3 , IRQSTATUS_L0, 0);
1981 1982 1983 1984

	for (ch = 0; ch < dma_chan_count; ch++)
		if (dma_chan[ch].dev_id != -1)
			omap_clear_dma(ch);
1985 1986
}

1987
static int __devinit omap_system_dma_probe(struct platform_device *pdev)
1988
{
1989 1990 1991 1992 1993 1994 1995 1996 1997 1998
	int ch, ret = 0;
	int dma_irq;
	char irq_name[4];
	int irq_rel;

	p = pdev->dev.platform_data;
	if (!p) {
		dev_err(&pdev->dev, "%s: System DMA initialized without"
			"platform data\n", __func__);
		return -EINVAL;
1999
	}
2000

2001 2002
	d			= p->dma_attr;
	errata			= p->errata;
2003

2004
	if ((d->dev_caps & RESERVE_CHANNEL) && omap_dma_reserve_channels
2005
			&& (omap_dma_reserve_channels <= dma_lch_count))
2006
		d->lch_count	= omap_dma_reserve_channels;
2007

2008 2009 2010 2011
	dma_lch_count		= d->lch_count;
	dma_chan_count		= dma_lch_count;
	dma_chan		= d->chan;
	enable_1510_mode	= d->dev_caps & ENABLE_1510_MODE;
2012 2013 2014 2015 2016

	if (cpu_class_is_omap2()) {
		dma_linked_lch = kzalloc(sizeof(struct dma_link_info) *
						dma_lch_count, GFP_KERNEL);
		if (!dma_linked_lch) {
2017 2018
			ret = -ENOMEM;
			goto exit_dma_lch_fail;
2019 2020 2021
		}
	}

2022 2023
	spin_lock_init(&dma_chan_lock);
	for (ch = 0; ch < dma_chan_count; ch++) {
2024
		omap_clear_dma(ch);
2025 2026 2027
		if (cpu_class_is_omap2())
			omap2_disable_irq_lch(ch);

2028 2029 2030 2031 2032 2033
		dma_chan[ch].dev_id = -1;
		dma_chan[ch].next_lch = -1;

		if (ch >= 6 && enable_1510_mode)
			continue;

2034
		if (cpu_class_is_omap1()) {
T
Tony Lindgren 已提交
2035 2036 2037 2038
			/*
			 * request_irq() doesn't like dev_id (ie. ch) being
			 * zero, so we have to kludge around this.
			 */
2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051
			sprintf(&irq_name[0], "%d", ch);
			dma_irq = platform_get_irq_byname(pdev, irq_name);

			if (dma_irq < 0) {
				ret = dma_irq;
				goto exit_dma_irq_fail;
			}

			/* INT_DMA_LCD is handled in lcd_dma.c */
			if (dma_irq == INT_DMA_LCD)
				continue;

			ret = request_irq(dma_irq,
2052 2053
					omap1_dma_irq_handler, 0, "DMA",
					(void *) (ch + 1));
2054 2055
			if (ret != 0)
				goto exit_dma_irq_fail;
2056 2057 2058
		}
	}

2059
	if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx())
2060 2061 2062
		omap_dma_set_global_params(DMA_DEFAULT_ARB_RATE,
				DMA_DEFAULT_FIFO_DEPTH, 0);

2063
	if (cpu_class_is_omap2()) {
2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074
		strcpy(irq_name, "0");
		dma_irq = platform_get_irq_byname(pdev, irq_name);
		if (dma_irq < 0) {
			dev_err(&pdev->dev, "failed: request IRQ %d", dma_irq);
			goto exit_dma_lch_fail;
		}
		ret = setup_irq(dma_irq, &omap24xx_dma_irq);
		if (ret) {
			dev_err(&pdev->dev, "set_up failed for IRQ %d"
				"for DMA (error %d)\n", dma_irq, ret);
			goto exit_dma_lch_fail;
2075
		}
2076 2077
	}

2078 2079 2080 2081 2082 2083 2084 2085 2086
	/* reserve dma channels 0 and 1 in high security devices */
	if (cpu_is_omap34xx() &&
		(omap_type() != OMAP2_DEVICE_TYPE_GP)) {
		printk(KERN_INFO "Reserving DMA channels 0 and 1 for "
				"HS ROM code\n");
		dma_chan[0].dev_id = 0;
		dma_chan[1].dev_id = 1;
	}
	p->show_dma_caps();
2087
	return 0;
T
Tony Lindgren 已提交
2088

2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099
exit_dma_irq_fail:
	dev_err(&pdev->dev, "unable to request IRQ %d"
			"for DMA (error %d)\n", dma_irq, ret);
	for (irq_rel = 0; irq_rel < ch;	irq_rel++) {
		dma_irq = platform_get_irq(pdev, irq_rel);
		free_irq(dma_irq, (void *)(irq_rel + 1));
	}

exit_dma_lch_fail:
	kfree(p);
	kfree(d);
T
Tony Lindgren 已提交
2100
	kfree(dma_chan);
2101 2102
	return ret;
}
T
Tony Lindgren 已提交
2103

2104 2105 2106
static int __devexit omap_system_dma_remove(struct platform_device *pdev)
{
	int dma_irq;
T
Tony Lindgren 已提交
2107

2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142
	if (cpu_class_is_omap2()) {
		char irq_name[4];
		strcpy(irq_name, "0");
		dma_irq = platform_get_irq_byname(pdev, irq_name);
		remove_irq(dma_irq, &omap24xx_dma_irq);
	} else {
		int irq_rel = 0;
		for ( ; irq_rel < dma_chan_count; irq_rel++) {
			dma_irq = platform_get_irq(pdev, irq_rel);
			free_irq(dma_irq, (void *)(irq_rel + 1));
		}
	}
	kfree(p);
	kfree(d);
	kfree(dma_chan);
	return 0;
}

static struct platform_driver omap_system_dma_driver = {
	.probe		= omap_system_dma_probe,
	.remove		= omap_system_dma_remove,
	.driver		= {
		.name	= "omap_dma_system"
	},
};

static int __init omap_system_dma_init(void)
{
	return platform_driver_register(&omap_system_dma_driver);
}
arch_initcall(omap_system_dma_init);

static void __exit omap_system_dma_exit(void)
{
	platform_driver_unregister(&omap_system_dma_driver);
2143 2144
}

2145 2146 2147 2148
MODULE_DESCRIPTION("OMAP SYSTEM DMA DRIVER");
MODULE_LICENSE("GPL");
MODULE_ALIAS("platform:" DRIVER_NAME);
MODULE_AUTHOR("Texas Instruments Inc");
2149

2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162
/*
 * Reserve the omap SDMA channels using cmdline bootarg
 * "omap_dma_reserve_ch=". The valid range is 1 to 32
 */
static int __init omap_dma_cmdline_reserve_ch(char *str)
{
	if (get_option(&str, &omap_dma_reserve_channels) != 1)
		omap_dma_reserve_channels = 0;
	return 1;
}

__setup("omap_dma_reserve_ch=", omap_dma_cmdline_reserve_ch);

2163