ahci.c 88.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *  ahci.c - AHCI SATA support
 *
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
 *  Maintained by:  Jeff Garzik <jgarzik@pobox.com>
 *    		    Please ALWAYS copy linux-ide@vger.kernel.org
 *		    on emails.
 *
 *  Copyright 2004-2005 Red Hat, Inc.
 *
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 2, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with this program; see the file COPYING.  If not, write to
 *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
 *
 *
 * libata documentation is available via 'make {ps|pdf}docs',
 * as Documentation/DocBook/libata.*
 *
 * AHCI hardware documentation:
L
Linus Torvalds 已提交
30
 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
31
 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
L
Linus Torvalds 已提交
32 33 34 35 36 37 38 39 40 41
 *
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
42
#include <linux/dma-mapping.h>
43
#include <linux/device.h>
44
#include <linux/dmi.h>
L
Linus Torvalds 已提交
45
#include <scsi/scsi_host.h>
46
#include <scsi/scsi_cmnd.h>
L
Linus Torvalds 已提交
47 48 49
#include <linux/libata.h>

#define DRV_NAME	"ahci"
T
Tejun Heo 已提交
50
#define DRV_VERSION	"3.0"
L
Linus Torvalds 已提交
51

52 53 54 55 56 57 58 59 60 61 62
/* Enclosure Management Control */
#define EM_CTRL_MSG_TYPE              0x000f0000

/* Enclosure Management LED Message Type */
#define EM_MSG_LED_HBA_PORT           0x0000000f
#define EM_MSG_LED_PMP_SLOT           0x0000ff00
#define EM_MSG_LED_VALUE              0xffff0000
#define EM_MSG_LED_VALUE_ACTIVITY     0x00070000
#define EM_MSG_LED_VALUE_OFF          0xfff80000
#define EM_MSG_LED_VALUE_ON           0x00010000

63
static int ahci_skip_host_reset;
64 65
static int ahci_ignore_sss;

66 67 68
module_param_named(skip_host_reset, ahci_skip_host_reset, int, 0444);
MODULE_PARM_DESC(skip_host_reset, "skip global host reset (0=don't skip, 1=skip)");

69 70 71
module_param_named(ignore_sss, ahci_ignore_sss, int, 0444);
MODULE_PARM_DESC(ignore_sss, "Ignore staggered spinup flag (0=don't ignore, 1=ignore)");

72 73 74
static int ahci_enable_alpm(struct ata_port *ap,
		enum link_pm policy);
static void ahci_disable_alpm(struct ata_port *ap);
75 76 77 78 79
static ssize_t ahci_led_show(struct ata_port *ap, char *buf);
static ssize_t ahci_led_store(struct ata_port *ap, const char *buf,
			      size_t size);
static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state,
					ssize_t size);
L
Linus Torvalds 已提交
80 81 82

enum {
	AHCI_PCI_BAR		= 5,
83
	AHCI_MAX_PORTS		= 32,
L
Linus Torvalds 已提交
84 85
	AHCI_MAX_SG		= 168, /* hardware max is 64K */
	AHCI_DMA_BOUNDARY	= 0xffffffff,
T
Tejun Heo 已提交
86
	AHCI_MAX_CMDS		= 32,
87
	AHCI_CMD_SZ		= 32,
T
Tejun Heo 已提交
88
	AHCI_CMD_SLOT_SZ	= AHCI_MAX_CMDS * AHCI_CMD_SZ,
L
Linus Torvalds 已提交
89
	AHCI_RX_FIS_SZ		= 256,
90
	AHCI_CMD_TBL_CDB	= 0x40,
91 92 93 94
	AHCI_CMD_TBL_HDR_SZ	= 0x80,
	AHCI_CMD_TBL_SZ		= AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
	AHCI_CMD_TBL_AR_SZ	= AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
	AHCI_PORT_PRIV_DMA_SZ	= AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
L
Linus Torvalds 已提交
95 96 97 98
				  AHCI_RX_FIS_SZ,
	AHCI_IRQ_ON_SG		= (1 << 31),
	AHCI_CMD_ATAPI		= (1 << 5),
	AHCI_CMD_WRITE		= (1 << 6),
99
	AHCI_CMD_PREFETCH	= (1 << 7),
T
Tejun Heo 已提交
100 101
	AHCI_CMD_RESET		= (1 << 8),
	AHCI_CMD_CLR_BUSY	= (1 << 10),
L
Linus Torvalds 已提交
102 103

	RX_FIS_D2H_REG		= 0x40,	/* offset of D2H Register FIS data */
104
	RX_FIS_SDB		= 0x58, /* offset of SDB FIS data */
T
Tejun Heo 已提交
105
	RX_FIS_UNK		= 0x60, /* offset of Unknown FIS data */
L
Linus Torvalds 已提交
106 107

	board_ahci		= 0,
T
Tejun Heo 已提交
108 109 110 111
	board_ahci_vt8251	= 1,
	board_ahci_ign_iferr	= 2,
	board_ahci_sb600	= 3,
	board_ahci_mv		= 4,
112
	board_ahci_sb700	= 5, /* for SB700 and SB800 */
T
Tejun Heo 已提交
113
	board_ahci_mcp65	= 6,
T
Tejun Heo 已提交
114
	board_ahci_nopmp	= 7,
115
	board_ahci_yesncq	= 8,
116
	board_ahci_nosntf	= 9,
L
Linus Torvalds 已提交
117 118 119 120 121 122 123

	/* global controller registers */
	HOST_CAP		= 0x00, /* host capabilities */
	HOST_CTL		= 0x04, /* global host control */
	HOST_IRQ_STAT		= 0x08, /* interrupt status */
	HOST_PORTS_IMPL		= 0x0c, /* bitmap of implemented ports */
	HOST_VERSION		= 0x10, /* AHCI spec. version compliancy */
124 125
	HOST_EM_LOC		= 0x1c, /* Enclosure Management location */
	HOST_EM_CTL		= 0x20, /* Enclosure Management Control */
126
	HOST_CAP2		= 0x24, /* host capabilities, extended */
L
Linus Torvalds 已提交
127 128 129 130 131 132 133

	/* HOST_CTL bits */
	HOST_RESET		= (1 << 0),  /* reset controller; self-clear */
	HOST_IRQ_EN		= (1 << 1),  /* global IRQ enable */
	HOST_AHCI_EN		= (1 << 31), /* AHCI enabled */

	/* HOST_CAP bits */
134
	HOST_CAP_SXS		= (1 << 5),  /* Supports External SATA */
135
	HOST_CAP_EMS		= (1 << 6),  /* Enclosure Management support */
136 137 138 139 140
	HOST_CAP_CCC		= (1 << 7),  /* Command Completion Coalescing */
	HOST_CAP_PART		= (1 << 13), /* Partial state capable */
	HOST_CAP_SSC		= (1 << 14), /* Slumber state capable */
	HOST_CAP_PIO_MULTI	= (1 << 15), /* PIO multiple DRQ support */
	HOST_CAP_FBS		= (1 << 16), /* FIS-based switching support */
T
Tejun Heo 已提交
141
	HOST_CAP_PMP		= (1 << 17), /* Port Multiplier support */
142
	HOST_CAP_ONLY		= (1 << 18), /* Supports AHCI mode only */
T
Tejun Heo 已提交
143
	HOST_CAP_CLO		= (1 << 24), /* Command List Override support */
144
	HOST_CAP_LED		= (1 << 25), /* Supports activity LED */
145
	HOST_CAP_ALPM		= (1 << 26), /* Aggressive Link PM support */
146
	HOST_CAP_SSS		= (1 << 27), /* Staggered Spin-up */
147
	HOST_CAP_MPS		= (1 << 28), /* Mechanical presence switch */
T
Tejun Heo 已提交
148
	HOST_CAP_SNTF		= (1 << 29), /* SNotification register */
149
	HOST_CAP_NCQ		= (1 << 30), /* Native Command Queueing */
150
	HOST_CAP_64		= (1 << 31), /* PCI DAC (64-bit DMA) support */
L
Linus Torvalds 已提交
151

152 153 154 155 156
	/* HOST_CAP2 bits */
	HOST_CAP2_BOH		= (1 << 0),  /* BIOS/OS handoff supported */
	HOST_CAP2_NVMHCI	= (1 << 1),  /* NVMHCI supported */
	HOST_CAP2_APST		= (1 << 2),  /* Automatic partial to slumber */

L
Linus Torvalds 已提交
157 158 159 160 161 162 163 164 165 166 167 168 169 170 171
	/* registers for each SATA port */
	PORT_LST_ADDR		= 0x00, /* command list DMA addr */
	PORT_LST_ADDR_HI	= 0x04, /* command list DMA addr hi */
	PORT_FIS_ADDR		= 0x08, /* FIS rx buf addr */
	PORT_FIS_ADDR_HI	= 0x0c, /* FIS rx buf addr hi */
	PORT_IRQ_STAT		= 0x10, /* interrupt status */
	PORT_IRQ_MASK		= 0x14, /* interrupt enable/disable mask */
	PORT_CMD		= 0x18, /* port command */
	PORT_TFDATA		= 0x20,	/* taskfile data */
	PORT_SIG		= 0x24,	/* device TF signature */
	PORT_CMD_ISSUE		= 0x38, /* command issue */
	PORT_SCR_STAT		= 0x28, /* SATA phy register: SStatus */
	PORT_SCR_CTL		= 0x2c, /* SATA phy register: SControl */
	PORT_SCR_ERR		= 0x30, /* SATA phy register: SError */
	PORT_SCR_ACT		= 0x34, /* SATA phy register: SActive */
T
Tejun Heo 已提交
172
	PORT_SCR_NTF		= 0x3c, /* SATA phy register: SNotification */
L
Linus Torvalds 已提交
173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193

	/* PORT_IRQ_{STAT,MASK} bits */
	PORT_IRQ_COLD_PRES	= (1 << 31), /* cold presence detect */
	PORT_IRQ_TF_ERR		= (1 << 30), /* task file error */
	PORT_IRQ_HBUS_ERR	= (1 << 29), /* host bus fatal error */
	PORT_IRQ_HBUS_DATA_ERR	= (1 << 28), /* host bus data error */
	PORT_IRQ_IF_ERR		= (1 << 27), /* interface fatal error */
	PORT_IRQ_IF_NONFATAL	= (1 << 26), /* interface non-fatal error */
	PORT_IRQ_OVERFLOW	= (1 << 24), /* xfer exhausted available S/G */
	PORT_IRQ_BAD_PMP	= (1 << 23), /* incorrect port multiplier */

	PORT_IRQ_PHYRDY		= (1 << 22), /* PhyRdy changed */
	PORT_IRQ_DEV_ILCK	= (1 << 7), /* device interlock */
	PORT_IRQ_CONNECT	= (1 << 6), /* port connect change status */
	PORT_IRQ_SG_DONE	= (1 << 5), /* descriptor processed */
	PORT_IRQ_UNK_FIS	= (1 << 4), /* unknown FIS rx'd */
	PORT_IRQ_SDB_FIS	= (1 << 3), /* Set Device Bits FIS rx'd */
	PORT_IRQ_DMAS_FIS	= (1 << 2), /* DMA Setup FIS rx'd */
	PORT_IRQ_PIOS_FIS	= (1 << 1), /* PIO Setup FIS rx'd */
	PORT_IRQ_D2H_REG_FIS	= (1 << 0), /* D2H Register FIS rx'd */

T
Tejun Heo 已提交
194 195 196
	PORT_IRQ_FREEZE		= PORT_IRQ_HBUS_ERR |
				  PORT_IRQ_IF_ERR |
				  PORT_IRQ_CONNECT |
197
				  PORT_IRQ_PHYRDY |
T
Tejun Heo 已提交
198 199
				  PORT_IRQ_UNK_FIS |
				  PORT_IRQ_BAD_PMP,
T
Tejun Heo 已提交
200 201 202 203 204 205
	PORT_IRQ_ERROR		= PORT_IRQ_FREEZE |
				  PORT_IRQ_TF_ERR |
				  PORT_IRQ_HBUS_DATA_ERR,
	DEF_PORT_IRQ		= PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
				  PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
				  PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
L
Linus Torvalds 已提交
206 207

	/* PORT_CMD bits */
208 209
	PORT_CMD_ASP		= (1 << 27), /* Aggressive Slumber/Partial */
	PORT_CMD_ALPE		= (1 << 26), /* Aggressive Link PM enable */
210
	PORT_CMD_ATAPI		= (1 << 24), /* Device is ATAPI */
T
Tejun Heo 已提交
211
	PORT_CMD_PMP		= (1 << 17), /* PMP attached */
L
Linus Torvalds 已提交
212 213 214
	PORT_CMD_LIST_ON	= (1 << 15), /* cmd list DMA engine running */
	PORT_CMD_FIS_ON		= (1 << 14), /* FIS DMA engine running */
	PORT_CMD_FIS_RX		= (1 << 4), /* Enable FIS receive DMA engine */
T
Tejun Heo 已提交
215
	PORT_CMD_CLO		= (1 << 3), /* Command list override */
L
Linus Torvalds 已提交
216 217 218 219
	PORT_CMD_POWER_ON	= (1 << 2), /* Power up device */
	PORT_CMD_SPIN_UP	= (1 << 1), /* Spin up device */
	PORT_CMD_START		= (1 << 0), /* Enable port DMA engine */

220
	PORT_CMD_ICC_MASK	= (0xf << 28), /* i/f ICC state mask */
L
Linus Torvalds 已提交
221 222 223
	PORT_CMD_ICC_ACTIVE	= (0x1 << 28), /* Put i/f in active state */
	PORT_CMD_ICC_PARTIAL	= (0x2 << 28), /* Put i/f in partial state */
	PORT_CMD_ICC_SLUMBER	= (0x6 << 28), /* Put i/f in slumber state */
224

225 226 227 228 229 230 231
	/* hpriv->flags bits */
	AHCI_HFLAG_NO_NCQ		= (1 << 0),
	AHCI_HFLAG_IGN_IRQ_IF_ERR	= (1 << 1), /* ignore IRQ_IF_ERR */
	AHCI_HFLAG_IGN_SERR_INTERNAL	= (1 << 2), /* ignore SERR_INTERNAL */
	AHCI_HFLAG_32BIT_ONLY		= (1 << 3), /* force 32bit */
	AHCI_HFLAG_MV_PATA		= (1 << 4), /* PATA port */
	AHCI_HFLAG_NO_MSI		= (1 << 5), /* no PCI MSI */
T
Tejun Heo 已提交
232
	AHCI_HFLAG_NO_PMP		= (1 << 6), /* no PMP */
233
	AHCI_HFLAG_NO_HOTPLUG		= (1 << 7), /* ignore PxSERR.DIAG.N */
234
	AHCI_HFLAG_SECT255		= (1 << 8), /* max 255 sectors */
T
Tejun Heo 已提交
235
	AHCI_HFLAG_YES_NCQ		= (1 << 9), /* force NCQ cap on */
236
	AHCI_HFLAG_NO_SUSPEND		= (1 << 10), /* don't suspend */
237 238
	AHCI_HFLAG_SRST_TOUT_IS_OFFLINE	= (1 << 11), /* treat SRST timeout as
							link offline */
239
	AHCI_HFLAG_NO_SNTF		= (1 << 12), /* no sntf */
240

241
	/* ap->flags bits */
T
Tejun Heo 已提交
242 243 244

	AHCI_FLAG_COMMON		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
					  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
245 246
					  ATA_FLAG_ACPI_SATA | ATA_FLAG_AN |
					  ATA_FLAG_IPM,
247 248

	ICH_MAP				= 0x90, /* ICH MAP register */
249

T
Tejun Heo 已提交
250 251 252 253
	/* em constants */
	EM_MAX_SLOTS			= 8,
	EM_MAX_RETRY			= 5,

254 255 256 257
	/* em_ctl bits */
	EM_CTL_RST			= (1 << 9), /* Reset */
	EM_CTL_TM			= (1 << 8), /* Transmit Message */
	EM_CTL_ALHD			= (1 << 26), /* Activity LED */
L
Linus Torvalds 已提交
258 259 260
};

struct ahci_cmd_hdr {
A
Al Viro 已提交
261 262 263 264 265
	__le32			opts;
	__le32			status;
	__le32			tbl_addr;
	__le32			tbl_addr_hi;
	__le32			reserved[4];
L
Linus Torvalds 已提交
266 267 268
};

struct ahci_sg {
A
Al Viro 已提交
269 270 271 272
	__le32			addr;
	__le32			addr_hi;
	__le32			reserved;
	__le32			flags_size;
L
Linus Torvalds 已提交
273 274
};

275 276 277 278 279 280 281 282
struct ahci_em_priv {
	enum sw_activity blink_policy;
	struct timer_list timer;
	unsigned long saved_activity;
	unsigned long activity;
	unsigned long led_state;
};

L
Linus Torvalds 已提交
283
struct ahci_host_priv {
284
	unsigned int		flags;		/* AHCI_HFLAG_* */
285
	u32			cap;		/* cap to use */
286
	u32			cap2;		/* cap2 to use */
287 288
	u32			port_map;	/* port map to use */
	u32			saved_cap;	/* saved initial cap */
289
	u32			saved_cap2;	/* saved initial cap2 */
290
	u32			saved_port_map;	/* saved initial port_map */
291
	u32 			em_loc; /* enclosure management location */
L
Linus Torvalds 已提交
292 293 294
};

struct ahci_port_priv {
T
Tejun Heo 已提交
295
	struct ata_link		*active_link;
L
Linus Torvalds 已提交
296 297 298 299 300 301
	struct ahci_cmd_hdr	*cmd_slot;
	dma_addr_t		cmd_slot_dma;
	void			*cmd_tbl;
	dma_addr_t		cmd_tbl_dma;
	void			*rx_fis;
	dma_addr_t		rx_fis_dma;
302 303 304
	/* for NCQ spurious interrupt analysis */
	unsigned int		ncq_saw_d2h:1;
	unsigned int		ncq_saw_dmas:1;
305
	unsigned int		ncq_saw_sdb:1;
306
	u32 			intr_mask;	/* interrupts to enable */
T
Tejun Heo 已提交
307 308
	/* enclosure management info per PM slot */
	struct ahci_em_priv	em_priv[EM_MAX_SLOTS];
L
Linus Torvalds 已提交
309 310
};

T
Tejun Heo 已提交
311 312
static int ahci_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
static int ahci_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
313
static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
314
static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
315
static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc);
L
Linus Torvalds 已提交
316 317 318
static int ahci_port_start(struct ata_port *ap);
static void ahci_port_stop(struct ata_port *ap);
static void ahci_qc_prep(struct ata_queued_cmd *qc);
T
Tejun Heo 已提交
319 320
static void ahci_freeze(struct ata_port *ap);
static void ahci_thaw(struct ata_port *ap);
T
Tejun Heo 已提交
321 322
static void ahci_pmp_attach(struct ata_port *ap);
static void ahci_pmp_detach(struct ata_port *ap);
323 324
static int ahci_softreset(struct ata_link *link, unsigned int *class,
			  unsigned long deadline);
325 326
static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
			  unsigned long deadline);
327 328 329 330 331 332 333
static int ahci_hardreset(struct ata_link *link, unsigned int *class,
			  unsigned long deadline);
static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
				 unsigned long deadline);
static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
				unsigned long deadline);
static void ahci_postreset(struct ata_link *link, unsigned int *class);
T
Tejun Heo 已提交
334 335
static void ahci_error_handler(struct ata_port *ap);
static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
336
static int ahci_port_resume(struct ata_port *ap);
337
static void ahci_dev_config(struct ata_device *dev);
338 339
static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
			       u32 opts);
340
#ifdef CONFIG_PM
341 342 343
static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
static int ahci_pci_device_resume(struct pci_dev *pdev);
344
#endif
345 346 347 348
static ssize_t ahci_activity_show(struct ata_device *dev, char *buf);
static ssize_t ahci_activity_store(struct ata_device *dev,
				   enum sw_activity val);
static void ahci_init_sw_activity(struct ata_link *link);
L
Linus Torvalds 已提交
349

350 351
static ssize_t ahci_show_host_caps(struct device *dev,
				   struct device_attribute *attr, char *buf);
352 353
static ssize_t ahci_show_host_cap2(struct device *dev,
				   struct device_attribute *attr, char *buf);
354 355 356 357 358 359
static ssize_t ahci_show_host_version(struct device *dev,
				      struct device_attribute *attr, char *buf);
static ssize_t ahci_show_port_cmd(struct device *dev,
				  struct device_attribute *attr, char *buf);

DEVICE_ATTR(ahci_host_caps, S_IRUGO, ahci_show_host_caps, NULL);
360
DEVICE_ATTR(ahci_host_cap2, S_IRUGO, ahci_show_host_cap2, NULL);
361 362 363
DEVICE_ATTR(ahci_host_version, S_IRUGO, ahci_show_host_version, NULL);
DEVICE_ATTR(ahci_port_cmd, S_IRUGO, ahci_show_port_cmd, NULL);

364 365
static struct device_attribute *ahci_shost_attrs[] = {
	&dev_attr_link_power_management_policy,
366 367
	&dev_attr_em_message_type,
	&dev_attr_em_message,
368
	&dev_attr_ahci_host_caps,
369
	&dev_attr_ahci_host_cap2,
370 371
	&dev_attr_ahci_host_version,
	&dev_attr_ahci_port_cmd,
372 373 374 375 376
	NULL
};

static struct device_attribute *ahci_sdev_attrs[] = {
	&dev_attr_sw_activity,
377
	&dev_attr_unload_heads,
378 379 380
	NULL
};

381
static struct scsi_host_template ahci_sht = {
382
	ATA_NCQ_SHT(DRV_NAME),
T
Tejun Heo 已提交
383
	.can_queue		= AHCI_MAX_CMDS - 1,
L
Linus Torvalds 已提交
384 385
	.sg_tablesize		= AHCI_MAX_SG,
	.dma_boundary		= AHCI_DMA_BOUNDARY,
386
	.shost_attrs		= ahci_shost_attrs,
387
	.sdev_attrs		= ahci_sdev_attrs,
L
Linus Torvalds 已提交
388 389
};

390 391 392
static struct ata_port_operations ahci_ops = {
	.inherits		= &sata_pmp_port_ops,

T
Tejun Heo 已提交
393
	.qc_defer		= sata_pmp_qc_defer_cmd_switch,
L
Linus Torvalds 已提交
394 395
	.qc_prep		= ahci_qc_prep,
	.qc_issue		= ahci_qc_issue,
396
	.qc_fill_rtf		= ahci_qc_fill_rtf,
L
Linus Torvalds 已提交
397

T
Tejun Heo 已提交
398 399
	.freeze			= ahci_freeze,
	.thaw			= ahci_thaw,
400 401 402
	.softreset		= ahci_softreset,
	.hardreset		= ahci_hardreset,
	.postreset		= ahci_postreset,
T
Tejun Heo 已提交
403
	.pmp_softreset		= ahci_softreset,
T
Tejun Heo 已提交
404 405
	.error_handler		= ahci_error_handler,
	.post_internal_cmd	= ahci_post_internal_cmd,
406 407
	.dev_config		= ahci_dev_config,

408 409
	.scr_read		= ahci_scr_read,
	.scr_write		= ahci_scr_write,
T
Tejun Heo 已提交
410 411 412
	.pmp_attach		= ahci_pmp_attach,
	.pmp_detach		= ahci_pmp_detach,

413 414
	.enable_pm		= ahci_enable_alpm,
	.disable_pm		= ahci_disable_alpm,
415 416 417 418
	.em_show		= ahci_led_show,
	.em_store		= ahci_led_store,
	.sw_activity_show	= ahci_activity_show,
	.sw_activity_store	= ahci_activity_store,
419
#ifdef CONFIG_PM
420 421
	.port_suspend		= ahci_port_suspend,
	.port_resume		= ahci_port_resume,
422
#endif
423 424 425 426
	.port_start		= ahci_port_start,
	.port_stop		= ahci_port_stop,
};

427 428
static struct ata_port_operations ahci_vt8251_ops = {
	.inherits		= &ahci_ops,
429
	.hardreset		= ahci_vt8251_hardreset,
430
};
431

432 433
static struct ata_port_operations ahci_p5wdh_ops = {
	.inherits		= &ahci_ops,
434
	.hardreset		= ahci_p5wdh_hardreset,
435 436
};

437 438 439 440 441 442
static struct ata_port_operations ahci_sb600_ops = {
	.inherits		= &ahci_ops,
	.softreset		= ahci_sb600_softreset,
	.pmp_softreset		= ahci_sb600_softreset,
};

443 444
#define AHCI_HFLAGS(flags)	.private_data	= (void *)(flags)

445
static const struct ata_port_info ahci_port_info[] = {
446
	[board_ahci] =
L
Linus Torvalds 已提交
447
	{
T
Tejun Heo 已提交
448
		.flags		= AHCI_FLAG_COMMON,
449
		.pio_mask	= ATA_PIO4,
450
		.udma_mask	= ATA_UDMA6,
L
Linus Torvalds 已提交
451 452
		.port_ops	= &ahci_ops,
	},
453
	[board_ahci_vt8251] =
454
	{
T
Tejun Heo 已提交
455
		AHCI_HFLAGS	(AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
456
		.flags		= AHCI_FLAG_COMMON,
457
		.pio_mask	= ATA_PIO4,
458
		.udma_mask	= ATA_UDMA6,
459
		.port_ops	= &ahci_vt8251_ops,
460
	},
461
	[board_ahci_ign_iferr] =
462
	{
463 464
		AHCI_HFLAGS	(AHCI_HFLAG_IGN_IRQ_IF_ERR),
		.flags		= AHCI_FLAG_COMMON,
465
		.pio_mask	= ATA_PIO4,
466
		.udma_mask	= ATA_UDMA6,
467 468
		.port_ops	= &ahci_ops,
	},
469
	[board_ahci_sb600] =
470
	{
471
		AHCI_HFLAGS	(AHCI_HFLAG_IGN_SERR_INTERNAL |
472 473
				 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
				 AHCI_HFLAG_32BIT_ONLY),
474
		.flags		= AHCI_FLAG_COMMON,
475
		.pio_mask	= ATA_PIO4,
476
		.udma_mask	= ATA_UDMA6,
477
		.port_ops	= &ahci_sb600_ops,
478
	},
479
	[board_ahci_mv] =
480
	{
481
		AHCI_HFLAGS	(AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
T
Tejun Heo 已提交
482
				 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
483
		.flags		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
484
				  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
485
		.pio_mask	= ATA_PIO4,
486 487 488
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &ahci_ops,
	},
489
	[board_ahci_sb700] =	/* for SB700 and SB800 */
490
	{
491
		AHCI_HFLAGS	(AHCI_HFLAG_IGN_SERR_INTERNAL),
492
		.flags		= AHCI_FLAG_COMMON,
493
		.pio_mask	= ATA_PIO4,
494
		.udma_mask	= ATA_UDMA6,
495
		.port_ops	= &ahci_sb600_ops,
496
	},
497
	[board_ahci_mcp65] =
T
Tejun Heo 已提交
498 499 500
	{
		AHCI_HFLAGS	(AHCI_HFLAG_YES_NCQ),
		.flags		= AHCI_FLAG_COMMON,
501
		.pio_mask	= ATA_PIO4,
T
Tejun Heo 已提交
502 503 504
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &ahci_ops,
	},
505
	[board_ahci_nopmp] =
T
Tejun Heo 已提交
506 507 508
	{
		AHCI_HFLAGS	(AHCI_HFLAG_NO_PMP),
		.flags		= AHCI_FLAG_COMMON,
509
		.pio_mask	= ATA_PIO4,
T
Tejun Heo 已提交
510 511 512
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &ahci_ops,
	},
513
	[board_ahci_yesncq] =
514 515 516 517 518 519 520
	{
		AHCI_HFLAGS	(AHCI_HFLAG_YES_NCQ),
		.flags		= AHCI_FLAG_COMMON,
		.pio_mask	= ATA_PIO4,
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &ahci_ops,
	},
521 522 523 524 525 526 527 528
	[board_ahci_nosntf] =
	{
		AHCI_HFLAGS	(AHCI_HFLAG_NO_SNTF),
		.flags		= AHCI_FLAG_COMMON,
		.pio_mask	= ATA_PIO4,
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &ahci_ops,
	},
L
Linus Torvalds 已提交
529 530
};

531
static const struct pci_device_id ahci_pci_tbl[] = {
J
Jeff Garzik 已提交
532
	/* Intel */
533 534 535 536 537
	{ PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
	{ PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
	{ PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
	{ PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
	{ PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
538
	{ PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
539 540 541 542
	{ PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
	{ PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
	{ PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
	{ PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
T
Tejun Heo 已提交
543
	{ PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
544
	{ PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
T
Tejun Heo 已提交
545 546 547 548 549 550 551 552 553 554 555 556 557 558 559
	{ PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
	{ PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
	{ PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
	{ PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
560 561
	{ PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
	{ PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
562
	{ PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
563
	{ PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
564
	{ PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
565 566
	{ PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
	{ PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
567
	{ PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
568
	{ PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
569
	{ PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
570
	{ PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
571
	{ PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
572
	{ PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
J
Jeff Garzik 已提交
573

574 575 576
	/* JMicron 360/1/3/5/6, match class to avoid IDE function */
	{ PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
	  PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
J
Jeff Garzik 已提交
577 578

	/* ATI */
579
	{ PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
580 581 582 583 584 585
	{ PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
J
Jeff Garzik 已提交
586

587
	/* AMD */
588
	{ PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
589 590 591 592
	/* AMD is using RAID class only for ahci controllers */
	{ PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
	  PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },

J
Jeff Garzik 已提交
593
	/* VIA */
594
	{ PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
T
Tejun Heo 已提交
595
	{ PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
J
Jeff Garzik 已提交
596 597

	/* NVIDIA */
T
Tejun Heo 已提交
598 599 600 601 602 603 604 605
	{ PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 },	/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 },	/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 },	/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 },	/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 },	/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 },	/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 },	/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 },	/* MCP65 */
606 607 608 609 610 611 612 613 614 615 616 617
	{ PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_yesncq },	/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_yesncq },	/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_yesncq },	/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_yesncq },	/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_yesncq },	/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_yesncq },	/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_yesncq },	/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_yesncq },	/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_yesncq },	/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_yesncq },	/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_yesncq },	/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_yesncq },	/* MCP67 */
618
	{ PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_yesncq },	/* Linux ID */
619 620 621 622 623 624 625 626 627 628 629 630
	{ PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_yesncq },	/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_yesncq },	/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_yesncq },	/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_yesncq },	/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_yesncq },	/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_yesncq },	/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_yesncq },	/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_yesncq },	/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_yesncq },	/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_yesncq },	/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_yesncq },	/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_yesncq },	/* MCP73 */
631 632 633 634 635 636 637 638 639 640 641 642
	{ PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci },		/* MCP77 */
643 644 645 646
	{ PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci },		/* MCP79 */
P
Peer Chen 已提交
647 648 649 650 651 652 653 654
	{ PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci },		/* MCP79 */
655 656 657 658 659 660 661 662 663 664 665 666
	{ PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci },		/* MCP89 */
	{ PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci },		/* MCP89 */
	{ PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci },		/* MCP89 */
	{ PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci },		/* MCP89 */
	{ PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci },		/* MCP89 */
	{ PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci },		/* MCP89 */
	{ PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci },		/* MCP89 */
	{ PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci },		/* MCP89 */
	{ PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci },		/* MCP89 */
	{ PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci },		/* MCP89 */
	{ PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci },		/* MCP89 */
	{ PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci },		/* MCP89 */
J
Jeff Garzik 已提交
667

J
Jeff Garzik 已提交
668
	/* SiS */
669 670 671
	{ PCI_VDEVICE(SI, 0x1184), board_ahci },		/* SiS 966 */
	{ PCI_VDEVICE(SI, 0x1185), board_ahci },		/* SiS 968 */
	{ PCI_VDEVICE(SI, 0x0186), board_ahci },		/* SiS 968 */
J
Jeff Garzik 已提交
672

673 674
	/* Marvell */
	{ PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv },	/* 6145 */
675
	{ PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv },	/* 6121 */
676

677 678 679
	/* Promise */
	{ PCI_VDEVICE(PROMISE, 0x3f20), board_ahci },	/* PDC42819 */

680 681
	/* Generic, PCI class code for AHCI */
	{ PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
682
	  PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
683

L
Linus Torvalds 已提交
684 685 686 687 688 689 690 691
	{ }	/* terminate list */
};


static struct pci_driver ahci_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= ahci_pci_tbl,
	.probe			= ahci_init_one,
692
	.remove			= ata_pci_remove_one,
693
#ifdef CONFIG_PM
694 695
	.suspend		= ahci_pci_device_suspend,
	.resume			= ahci_pci_device_resume,
696
#endif
L
Linus Torvalds 已提交
697 698
};

699 700 701 702 703
static int ahci_em_messages = 1;
module_param(ahci_em_messages, int, 0444);
/* add other LED protocol types when they become supported */
MODULE_PARM_DESC(ahci_em_messages,
	"Set AHCI Enclosure Management Message type (0 = disabled, 1 = LED");
L
Linus Torvalds 已提交
704

705 706 707 708 709 710 711 712 713
#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
static int marvell_enable;
#else
static int marvell_enable = 1;
#endif
module_param(marvell_enable, int, 0644);
MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");


714 715 716 717 718
static inline int ahci_nr_ports(u32 cap)
{
	return (cap & 0x1f) + 1;
}

719 720
static inline void __iomem *__ahci_port_base(struct ata_host *host,
					     unsigned int port_no)
L
Linus Torvalds 已提交
721
{
722
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
723

724 725 726 727 728 729
	return mmio + 0x100 + (port_no * 0x80);
}

static inline void __iomem *ahci_port_base(struct ata_port *ap)
{
	return __ahci_port_base(ap->host, ap->port_no);
L
Linus Torvalds 已提交
730 731
}

732 733
static void ahci_enable_ahci(void __iomem *mmio)
{
734
	int i;
735 736 737 738
	u32 tmp;

	/* turn on AHCI_EN */
	tmp = readl(mmio + HOST_CTL);
739 740 741 742 743 744 745
	if (tmp & HOST_AHCI_EN)
		return;

	/* Some controllers need AHCI_EN to be written multiple times.
	 * Try a few times before giving up.
	 */
	for (i = 0; i < 5; i++) {
746 747 748
		tmp |= HOST_AHCI_EN;
		writel(tmp, mmio + HOST_CTL);
		tmp = readl(mmio + HOST_CTL);	/* flush && sanity check */
749 750 751
		if (tmp & HOST_AHCI_EN)
			return;
		msleep(10);
752
	}
753 754

	WARN_ON(1);
755 756
}

757 758 759 760 761 762 763 764 765 766
static ssize_t ahci_show_host_caps(struct device *dev,
				   struct device_attribute *attr, char *buf)
{
	struct Scsi_Host *shost = class_to_shost(dev);
	struct ata_port *ap = ata_shost_to_port(shost);
	struct ahci_host_priv *hpriv = ap->host->private_data;

	return sprintf(buf, "%x\n", hpriv->cap);
}

767 768 769 770 771 772 773 774 775 776
static ssize_t ahci_show_host_cap2(struct device *dev,
				   struct device_attribute *attr, char *buf)
{
	struct Scsi_Host *shost = class_to_shost(dev);
	struct ata_port *ap = ata_shost_to_port(shost);
	struct ahci_host_priv *hpriv = ap->host->private_data;

	return sprintf(buf, "%x\n", hpriv->cap2);
}

777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796
static ssize_t ahci_show_host_version(struct device *dev,
				   struct device_attribute *attr, char *buf)
{
	struct Scsi_Host *shost = class_to_shost(dev);
	struct ata_port *ap = ata_shost_to_port(shost);
	void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];

	return sprintf(buf, "%x\n", readl(mmio + HOST_VERSION));
}

static ssize_t ahci_show_port_cmd(struct device *dev,
				  struct device_attribute *attr, char *buf)
{
	struct Scsi_Host *shost = class_to_shost(dev);
	struct ata_port *ap = ata_shost_to_port(shost);
	void __iomem *port_mmio = ahci_port_base(ap);

	return sprintf(buf, "%x\n", readl(port_mmio + PORT_CMD));
}

797 798
/**
 *	ahci_save_initial_config - Save and fixup initial config values
799 800
 *	@pdev: target PCI device
 *	@hpriv: host private area to store config values
801 802 803 804 805 806 807 808 809 810 811
 *
 *	Some registers containing configuration info might be setup by
 *	BIOS and might be cleared on reset.  This function saves the
 *	initial values of those registers into @hpriv such that they
 *	can be restored after controller reset.
 *
 *	If inconsistent, config values are fixed up by this function.
 *
 *	LOCKING:
 *	None.
 */
812 813
static void ahci_save_initial_config(struct pci_dev *pdev,
				     struct ahci_host_priv *hpriv)
814
{
815
	void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
816
	u32 cap, cap2, vers, port_map;
817
	int i;
818
	int mv;
819

820 821 822
	/* make sure AHCI mode is enabled before accessing CAP */
	ahci_enable_ahci(mmio);

823 824 825 826 827 828
	/* Values prefixed with saved_ are written back to host after
	 * reset.  Values without are used for driver operation.
	 */
	hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
	hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);

829 830 831 832 833 834 835 836
	/* CAP2 register is only defined for AHCI 1.2 and later */
	vers = readl(mmio + HOST_VERSION);
	if ((vers >> 16) > 1 ||
	   ((vers >> 16) == 1 && (vers & 0xFFFF) >= 0x200))
		hpriv->saved_cap2 = cap2 = readl(mmio + HOST_CAP2);
	else
		hpriv->saved_cap2 = cap2 = 0;

837
	/* some chips have errata preventing 64bit use */
838
	if ((cap & HOST_CAP_64) && (hpriv->flags & AHCI_HFLAG_32BIT_ONLY)) {
T
Tejun Heo 已提交
839 840 841 842 843
		dev_printk(KERN_INFO, &pdev->dev,
			   "controller can't do 64bit DMA, forcing 32bit\n");
		cap &= ~HOST_CAP_64;
	}

844
	if ((cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_NO_NCQ)) {
845 846 847 848 849
		dev_printk(KERN_INFO, &pdev->dev,
			   "controller can't do NCQ, turning off CAP_NCQ\n");
		cap &= ~HOST_CAP_NCQ;
	}

T
Tejun Heo 已提交
850 851 852 853 854 855
	if (!(cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_YES_NCQ)) {
		dev_printk(KERN_INFO, &pdev->dev,
			   "controller can do NCQ, turning on CAP_NCQ\n");
		cap |= HOST_CAP_NCQ;
	}

856
	if ((cap & HOST_CAP_PMP) && (hpriv->flags & AHCI_HFLAG_NO_PMP)) {
T
Tejun Heo 已提交
857 858 859 860 861
		dev_printk(KERN_INFO, &pdev->dev,
			   "controller can't do PMP, turning off CAP_PMP\n");
		cap &= ~HOST_CAP_PMP;
	}

862 863 864 865 866 867
	if ((cap & HOST_CAP_SNTF) && (hpriv->flags & AHCI_HFLAG_NO_SNTF)) {
		dev_printk(KERN_INFO, &pdev->dev,
			   "controller can't do SNTF, turning off CAP_SNTF\n");
		cap &= ~HOST_CAP_SNTF;
	}

T
Tejun Heo 已提交
868 869 870 871 872 873 874 875
	if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361 &&
	    port_map != 1) {
		dev_printk(KERN_INFO, &pdev->dev,
			   "JMB361 has only one port, port_map 0x%x -> 0x%x\n",
			   port_map, 1);
		port_map = 1;
	}

876 877 878 879 880
	/*
	 * Temporary Marvell 6145 hack: PATA port presence
	 * is asserted through the standard AHCI port
	 * presence register, as bit 4 (counting from 0)
	 */
881
	if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
882 883 884 885
		if (pdev->device == 0x6121)
			mv = 0x3;
		else
			mv = 0xf;
886 887
		dev_printk(KERN_ERR, &pdev->dev,
			   "MV_AHCI HACK: port_map %x -> %x\n",
888 889
			   port_map,
			   port_map & mv);
890 891
		dev_printk(KERN_ERR, &pdev->dev,
			  "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
892

893
		port_map &= mv;
894 895
	}

896
	/* cross check port_map and cap.n_ports */
T
Tejun Heo 已提交
897
	if (port_map) {
T
Tejun Heo 已提交
898
		int map_ports = 0;
899

T
Tejun Heo 已提交
900 901 902
		for (i = 0; i < AHCI_MAX_PORTS; i++)
			if (port_map & (1 << i))
				map_ports++;
903

T
Tejun Heo 已提交
904 905
		/* If PI has more ports than n_ports, whine, clear
		 * port_map and let it be generated from n_ports.
906
		 */
T
Tejun Heo 已提交
907
		if (map_ports > ahci_nr_ports(cap)) {
908
			dev_printk(KERN_WARNING, &pdev->dev,
T
Tejun Heo 已提交
909 910 911
				   "implemented port map (0x%x) contains more "
				   "ports than nr_ports (%u), using nr_ports\n",
				   port_map, ahci_nr_ports(cap));
T
Tejun Heo 已提交
912 913 914 915 916 917
			port_map = 0;
		}
	}

	/* fabricate port_map from cap.nr_ports */
	if (!port_map) {
918
		port_map = (1 << ahci_nr_ports(cap)) - 1;
T
Tejun Heo 已提交
919 920 921 922 923
		dev_printk(KERN_WARNING, &pdev->dev,
			   "forcing PORTS_IMPL to 0x%x\n", port_map);

		/* write the fixed up value to the PI register */
		hpriv->saved_port_map = port_map;
924 925
	}

926 927
	/* record values to use during operation */
	hpriv->cap = cap;
928
	hpriv->cap2 = cap2;
929 930 931 932 933
	hpriv->port_map = port_map;
}

/**
 *	ahci_restore_initial_config - Restore initial config
934
 *	@host: target ATA host
935 936 937 938 939 940
 *
 *	Restore initial config stored by ahci_save_initial_config().
 *
 *	LOCKING:
 *	None.
 */
941
static void ahci_restore_initial_config(struct ata_host *host)
942
{
943 944 945
	struct ahci_host_priv *hpriv = host->private_data;
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];

946
	writel(hpriv->saved_cap, mmio + HOST_CAP);
947 948
	if (hpriv->saved_cap2)
		writel(hpriv->saved_cap2, mmio + HOST_CAP2);
949 950 951 952
	writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
	(void) readl(mmio + HOST_PORTS_IMPL);	/* flush */
}

T
Tejun Heo 已提交
953
static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
L
Linus Torvalds 已提交
954
{
T
Tejun Heo 已提交
955 956 957 958 959 960 961 962
	static const int offset[] = {
		[SCR_STATUS]		= PORT_SCR_STAT,
		[SCR_CONTROL]		= PORT_SCR_CTL,
		[SCR_ERROR]		= PORT_SCR_ERR,
		[SCR_ACTIVE]		= PORT_SCR_ACT,
		[SCR_NOTIFICATION]	= PORT_SCR_NTF,
	};
	struct ahci_host_priv *hpriv = ap->host->private_data;
L
Linus Torvalds 已提交
963

T
Tejun Heo 已提交
964 965 966
	if (sc_reg < ARRAY_SIZE(offset) &&
	    (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
		return offset[sc_reg];
967
	return 0;
L
Linus Torvalds 已提交
968 969
}

T
Tejun Heo 已提交
970
static int ahci_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
L
Linus Torvalds 已提交
971
{
T
Tejun Heo 已提交
972 973
	void __iomem *port_mmio = ahci_port_base(link->ap);
	int offset = ahci_scr_offset(link->ap, sc_reg);
T
Tejun Heo 已提交
974 975 976 977

	if (offset) {
		*val = readl(port_mmio + offset);
		return 0;
L
Linus Torvalds 已提交
978
	}
T
Tejun Heo 已提交
979 980
	return -EINVAL;
}
L
Linus Torvalds 已提交
981

T
Tejun Heo 已提交
982
static int ahci_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
T
Tejun Heo 已提交
983
{
T
Tejun Heo 已提交
984 985
	void __iomem *port_mmio = ahci_port_base(link->ap);
	int offset = ahci_scr_offset(link->ap, sc_reg);
T
Tejun Heo 已提交
986 987 988 989 990 991

	if (offset) {
		writel(val, port_mmio + offset);
		return 0;
	}
	return -EINVAL;
L
Linus Torvalds 已提交
992 993
}

994
static void ahci_start_engine(struct ata_port *ap)
995
{
996
	void __iomem *port_mmio = ahci_port_base(ap);
997 998
	u32 tmp;

999
	/* start DMA */
1000
	tmp = readl(port_mmio + PORT_CMD);
1001 1002 1003 1004 1005
	tmp |= PORT_CMD_START;
	writel(tmp, port_mmio + PORT_CMD);
	readl(port_mmio + PORT_CMD); /* flush */
}

1006
static int ahci_stop_engine(struct ata_port *ap)
1007
{
1008
	void __iomem *port_mmio = ahci_port_base(ap);
1009 1010 1011 1012
	u32 tmp;

	tmp = readl(port_mmio + PORT_CMD);

1013
	/* check if the HBA is idle */
1014 1015 1016
	if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
		return 0;

1017
	/* setting HBA to idle */
1018 1019 1020
	tmp &= ~PORT_CMD_START;
	writel(tmp, port_mmio + PORT_CMD);

1021
	/* wait for engine to stop. This could be as long as 500 msec */
1022
	tmp = ata_wait_register(port_mmio + PORT_CMD,
1023
				PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
1024
	if (tmp & PORT_CMD_LIST_ON)
1025 1026 1027 1028 1029
		return -EIO;

	return 0;
}

1030
static void ahci_start_fis_rx(struct ata_port *ap)
1031
{
1032 1033 1034
	void __iomem *port_mmio = ahci_port_base(ap);
	struct ahci_host_priv *hpriv = ap->host->private_data;
	struct ahci_port_priv *pp = ap->private_data;
1035 1036 1037
	u32 tmp;

	/* set FIS registers */
1038 1039 1040 1041
	if (hpriv->cap & HOST_CAP_64)
		writel((pp->cmd_slot_dma >> 16) >> 16,
		       port_mmio + PORT_LST_ADDR_HI);
	writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
1042

1043 1044 1045 1046
	if (hpriv->cap & HOST_CAP_64)
		writel((pp->rx_fis_dma >> 16) >> 16,
		       port_mmio + PORT_FIS_ADDR_HI);
	writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
1047 1048 1049 1050 1051 1052 1053 1054 1055 1056

	/* enable FIS reception */
	tmp = readl(port_mmio + PORT_CMD);
	tmp |= PORT_CMD_FIS_RX;
	writel(tmp, port_mmio + PORT_CMD);

	/* flush */
	readl(port_mmio + PORT_CMD);
}

1057
static int ahci_stop_fis_rx(struct ata_port *ap)
1058
{
1059
	void __iomem *port_mmio = ahci_port_base(ap);
1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075
	u32 tmp;

	/* disable FIS reception */
	tmp = readl(port_mmio + PORT_CMD);
	tmp &= ~PORT_CMD_FIS_RX;
	writel(tmp, port_mmio + PORT_CMD);

	/* wait for completion, spec says 500ms, give it 1000 */
	tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
				PORT_CMD_FIS_ON, 10, 1000);
	if (tmp & PORT_CMD_FIS_ON)
		return -EBUSY;

	return 0;
}

1076
static void ahci_power_up(struct ata_port *ap)
1077
{
1078 1079
	struct ahci_host_priv *hpriv = ap->host->private_data;
	void __iomem *port_mmio = ahci_port_base(ap);
1080 1081 1082 1083 1084
	u32 cmd;

	cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;

	/* spin up device */
1085
	if (hpriv->cap & HOST_CAP_SSS) {
1086 1087 1088 1089 1090 1091 1092 1093
		cmd |= PORT_CMD_SPIN_UP;
		writel(cmd, port_mmio + PORT_CMD);
	}

	/* wake up link */
	writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
}

1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122
static void ahci_disable_alpm(struct ata_port *ap)
{
	struct ahci_host_priv *hpriv = ap->host->private_data;
	void __iomem *port_mmio = ahci_port_base(ap);
	u32 cmd;
	struct ahci_port_priv *pp = ap->private_data;

	/* IPM bits should be disabled by libata-core */
	/* get the existing command bits */
	cmd = readl(port_mmio + PORT_CMD);

	/* disable ALPM and ASP */
	cmd &= ~PORT_CMD_ASP;
	cmd &= ~PORT_CMD_ALPE;

	/* force the interface back to active */
	cmd |= PORT_CMD_ICC_ACTIVE;

	/* write out new cmd value */
	writel(cmd, port_mmio + PORT_CMD);
	cmd = readl(port_mmio + PORT_CMD);

	/* wait 10ms to be sure we've come out of any low power state */
	msleep(10);

	/* clear out any PhyRdy stuff from interrupt status */
	writel(PORT_IRQ_PHYRDY, port_mmio + PORT_IRQ_STAT);

	/* go ahead and clean out PhyRdy Change from Serror too */
T
Tejun Heo 已提交
1123
	ahci_scr_write(&ap->link, SCR_ERROR, ((1 << 16) | (1 << 18)));
1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217

	/*
 	 * Clear flag to indicate that we should ignore all PhyRdy
 	 * state changes
 	 */
	hpriv->flags &= ~AHCI_HFLAG_NO_HOTPLUG;

	/*
 	 * Enable interrupts on Phy Ready.
 	 */
	pp->intr_mask |= PORT_IRQ_PHYRDY;
	writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);

	/*
 	 * don't change the link pm policy - we can be called
 	 * just to turn of link pm temporarily
 	 */
}

static int ahci_enable_alpm(struct ata_port *ap,
	enum link_pm policy)
{
	struct ahci_host_priv *hpriv = ap->host->private_data;
	void __iomem *port_mmio = ahci_port_base(ap);
	u32 cmd;
	struct ahci_port_priv *pp = ap->private_data;
	u32 asp;

	/* Make sure the host is capable of link power management */
	if (!(hpriv->cap & HOST_CAP_ALPM))
		return -EINVAL;

	switch (policy) {
	case MAX_PERFORMANCE:
	case NOT_AVAILABLE:
		/*
 		 * if we came here with NOT_AVAILABLE,
 		 * it just means this is the first time we
 		 * have tried to enable - default to max performance,
 		 * and let the user go to lower power modes on request.
 		 */
		ahci_disable_alpm(ap);
		return 0;
	case MIN_POWER:
		/* configure HBA to enter SLUMBER */
		asp = PORT_CMD_ASP;
		break;
	case MEDIUM_POWER:
		/* configure HBA to enter PARTIAL */
		asp = 0;
		break;
	default:
		return -EINVAL;
	}

	/*
 	 * Disable interrupts on Phy Ready. This keeps us from
 	 * getting woken up due to spurious phy ready interrupts
	 * TBD - Hot plug should be done via polling now, is
	 * that even supported?
 	 */
	pp->intr_mask &= ~PORT_IRQ_PHYRDY;
	writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);

	/*
 	 * Set a flag to indicate that we should ignore all PhyRdy
 	 * state changes since these can happen now whenever we
 	 * change link state
 	 */
	hpriv->flags |= AHCI_HFLAG_NO_HOTPLUG;

	/* get the existing command bits */
	cmd = readl(port_mmio + PORT_CMD);

	/*
 	 * Set ASP based on Policy
 	 */
	cmd |= asp;

	/*
 	 * Setting this bit will instruct the HBA to aggressively
 	 * enter a lower power link state when it's appropriate and
 	 * based on the value set above for ASP
 	 */
	cmd |= PORT_CMD_ALPE;

	/* write out new cmd value */
	writel(cmd, port_mmio + PORT_CMD);
	cmd = readl(port_mmio + PORT_CMD);

	/* IPM bits should be set by libata-core */
	return 0;
}

1218
#ifdef CONFIG_PM
1219
static void ahci_power_down(struct ata_port *ap)
1220
{
1221 1222
	struct ahci_host_priv *hpriv = ap->host->private_data;
	void __iomem *port_mmio = ahci_port_base(ap);
1223 1224
	u32 cmd, scontrol;

1225
	if (!(hpriv->cap & HOST_CAP_SSS))
1226
		return;
1227

1228 1229 1230 1231
	/* put device into listen mode, first set PxSCTL.DET to 0 */
	scontrol = readl(port_mmio + PORT_SCR_CTL);
	scontrol &= ~0xf;
	writel(scontrol, port_mmio + PORT_SCR_CTL);
1232

1233 1234 1235 1236
	/* then set PxCMD.SUD to 0 */
	cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
	cmd &= ~PORT_CMD_SPIN_UP;
	writel(cmd, port_mmio + PORT_CMD);
1237
}
1238
#endif
1239

1240
static void ahci_start_port(struct ata_port *ap)
1241
{
1242 1243 1244
	struct ahci_port_priv *pp = ap->private_data;
	struct ata_link *link;
	struct ahci_em_priv *emp;
1245 1246
	ssize_t rc;
	int i;
1247

1248
	/* enable FIS reception */
1249
	ahci_start_fis_rx(ap);
1250 1251

	/* enable DMA */
1252
	ahci_start_engine(ap);
1253 1254 1255

	/* turn on LEDs */
	if (ap->flags & ATA_FLAG_EM) {
T
Tejun Heo 已提交
1256
		ata_for_each_link(link, ap, EDGE) {
1257
			emp = &pp->em_priv[link->pmp];
1258 1259

			/* EM Transmit bit maybe busy during init */
T
Tejun Heo 已提交
1260
			for (i = 0; i < EM_MAX_RETRY; i++) {
1261 1262 1263 1264
				rc = ahci_transmit_led_message(ap,
							       emp->led_state,
							       4);
				if (rc == -EBUSY)
T
Tejun Heo 已提交
1265
					msleep(1);
1266 1267 1268
				else
					break;
			}
1269 1270 1271 1272
		}
	}

	if (ap->flags & ATA_FLAG_SW_ACTIVITY)
T
Tejun Heo 已提交
1273
		ata_for_each_link(link, ap, EDGE)
1274 1275
			ahci_init_sw_activity(link);

1276 1277
}

1278
static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
1279 1280 1281 1282
{
	int rc;

	/* disable DMA */
1283
	rc = ahci_stop_engine(ap);
1284 1285 1286 1287 1288 1289
	if (rc) {
		*emsg = "failed to stop engine";
		return rc;
	}

	/* disable FIS reception */
1290
	rc = ahci_stop_fis_rx(ap);
1291 1292 1293 1294 1295 1296 1297 1298
	if (rc) {
		*emsg = "failed stop FIS RX";
		return rc;
	}

	return 0;
}

1299
static int ahci_reset_controller(struct ata_host *host)
1300
{
1301
	struct pci_dev *pdev = to_pci_dev(host->dev);
T
Tejun Heo 已提交
1302
	struct ahci_host_priv *hpriv = host->private_data;
1303
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
1304
	u32 tmp;
1305

1306 1307 1308
	/* we must be in AHCI mode, before using anything
	 * AHCI-specific, such as HOST_RESET.
	 */
1309
	ahci_enable_ahci(mmio);
1310 1311

	/* global controller reset */
1312 1313 1314 1315 1316 1317
	if (!ahci_skip_host_reset) {
		tmp = readl(mmio + HOST_CTL);
		if ((tmp & HOST_RESET) == 0) {
			writel(tmp | HOST_RESET, mmio + HOST_CTL);
			readl(mmio + HOST_CTL); /* flush */
		}
1318

Z
Zhang Rui 已提交
1319 1320 1321 1322
		/*
		 * to perform host reset, OS should set HOST_RESET
		 * and poll until this bit is read to be "0".
		 * reset must complete within 1 second, or
1323 1324
		 * the hardware should be considered fried.
		 */
Z
Zhang Rui 已提交
1325 1326
		tmp = ata_wait_register(mmio + HOST_CTL, HOST_RESET,
					HOST_RESET, 10, 1000);
1327

1328 1329 1330 1331 1332
		if (tmp & HOST_RESET) {
			dev_printk(KERN_ERR, host->dev,
				   "controller reset failed (0x%x)\n", tmp);
			return -EIO;
		}
1333

1334 1335
		/* turn on AHCI mode */
		ahci_enable_ahci(mmio);
1336

1337 1338 1339 1340 1341 1342 1343
		/* Some registers might be cleared on reset.  Restore
		 * initial values.
		 */
		ahci_restore_initial_config(host);
	} else
		dev_printk(KERN_INFO, host->dev,
			   "skipping global host reset\n");
1344 1345 1346 1347 1348 1349

	if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
		u16 tmp16;

		/* configure PCS */
		pci_read_config_word(pdev, 0x92, &tmp16);
T
Tejun Heo 已提交
1350 1351 1352 1353
		if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
			tmp16 |= hpriv->port_map;
			pci_write_config_word(pdev, 0x92, tmp16);
		}
1354 1355 1356 1357 1358
	}

	return 0;
}

1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380
static void ahci_sw_activity(struct ata_link *link)
{
	struct ata_port *ap = link->ap;
	struct ahci_port_priv *pp = ap->private_data;
	struct ahci_em_priv *emp = &pp->em_priv[link->pmp];

	if (!(link->flags & ATA_LFLAG_SW_ACTIVITY))
		return;

	emp->activity++;
	if (!timer_pending(&emp->timer))
		mod_timer(&emp->timer, jiffies + msecs_to_jiffies(10));
}

static void ahci_sw_activity_blink(unsigned long arg)
{
	struct ata_link *link = (struct ata_link *)arg;
	struct ata_port *ap = link->ap;
	struct ahci_port_priv *pp = ap->private_data;
	struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
	unsigned long led_message = emp->led_state;
	u32 activity_led_state;
1381
	unsigned long flags;
1382

1383
	led_message &= EM_MSG_LED_VALUE;
1384 1385 1386 1387 1388 1389
	led_message |= ap->port_no | (link->pmp << 8);

	/* check to see if we've had activity.  If so,
	 * toggle state of LED and reset timer.  If not,
	 * turn LED to desired idle state.
	 */
1390
	spin_lock_irqsave(ap->lock, flags);
1391 1392 1393
	if (emp->saved_activity != emp->activity) {
		emp->saved_activity = emp->activity;
		/* get the current LED state */
1394
		activity_led_state = led_message & EM_MSG_LED_VALUE_ON;
1395 1396 1397 1398 1399 1400 1401

		if (activity_led_state)
			activity_led_state = 0;
		else
			activity_led_state = 1;

		/* clear old state */
1402
		led_message &= ~EM_MSG_LED_VALUE_ACTIVITY;
1403 1404 1405 1406 1407 1408

		/* toggle state */
		led_message |= (activity_led_state << 16);
		mod_timer(&emp->timer, jiffies + msecs_to_jiffies(100));
	} else {
		/* switch to idle */
1409
		led_message &= ~EM_MSG_LED_VALUE_ACTIVITY;
1410 1411 1412
		if (emp->blink_policy == BLINK_OFF)
			led_message |= (1 << 16);
	}
1413
	spin_unlock_irqrestore(ap->lock, flags);
1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452
	ahci_transmit_led_message(ap, led_message, 4);
}

static void ahci_init_sw_activity(struct ata_link *link)
{
	struct ata_port *ap = link->ap;
	struct ahci_port_priv *pp = ap->private_data;
	struct ahci_em_priv *emp = &pp->em_priv[link->pmp];

	/* init activity stats, setup timer */
	emp->saved_activity = emp->activity = 0;
	setup_timer(&emp->timer, ahci_sw_activity_blink, (unsigned long)link);

	/* check our blink policy and set flag for link if it's enabled */
	if (emp->blink_policy)
		link->flags |= ATA_LFLAG_SW_ACTIVITY;
}

static int ahci_reset_em(struct ata_host *host)
{
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
	u32 em_ctl;

	em_ctl = readl(mmio + HOST_EM_CTL);
	if ((em_ctl & EM_CTL_TM) || (em_ctl & EM_CTL_RST))
		return -EINVAL;

	writel(em_ctl | EM_CTL_RST, mmio + HOST_EM_CTL);
	return 0;
}

static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state,
					ssize_t size)
{
	struct ahci_host_priv *hpriv = ap->host->private_data;
	struct ahci_port_priv *pp = ap->private_data;
	void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
	u32 em_ctl;
	u32 message[] = {0, 0};
L
Linus Torvalds 已提交
1453
	unsigned long flags;
1454 1455 1456 1457
	int pmp;
	struct ahci_em_priv *emp;

	/* get the slot number from the message */
1458
	pmp = (state & EM_MSG_LED_PMP_SLOT) >> 8;
T
Tejun Heo 已提交
1459
	if (pmp < EM_MAX_SLOTS)
1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472
		emp = &pp->em_priv[pmp];
	else
		return -EINVAL;

	spin_lock_irqsave(ap->lock, flags);

	/*
	 * if we are still busy transmitting a previous message,
	 * do not allow
	 */
	em_ctl = readl(mmio + HOST_EM_CTL);
	if (em_ctl & EM_CTL_TM) {
		spin_unlock_irqrestore(ap->lock, flags);
1473
		return -EBUSY;
1474 1475 1476 1477 1478 1479 1480 1481 1482
	}

	/*
	 * create message header - this is all zero except for
	 * the message size, which is 4 bytes.
	 */
	message[0] |= (4 << 8);

	/* ignore 0:4 of byte zero, fill in port info yourself */
1483
	message[1] = ((state & ~EM_MSG_LED_HBA_PORT) | ap->port_no);
1484 1485 1486 1487 1488 1489

	/* write message to EM_LOC */
	writel(message[0], mmio + hpriv->em_loc);
	writel(message[1], mmio + hpriv->em_loc+4);

	/* save off new led state for port/slot */
1490
	emp->led_state = state;
1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507

	/*
	 * tell hardware to transmit the message
	 */
	writel(em_ctl | EM_CTL_TM, mmio + HOST_EM_CTL);

	spin_unlock_irqrestore(ap->lock, flags);
	return size;
}

static ssize_t ahci_led_show(struct ata_port *ap, char *buf)
{
	struct ahci_port_priv *pp = ap->private_data;
	struct ata_link *link;
	struct ahci_em_priv *emp;
	int rc = 0;

T
Tejun Heo 已提交
1508
	ata_for_each_link(link, ap, EDGE) {
1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525
		emp = &pp->em_priv[link->pmp];
		rc += sprintf(buf, "%lx\n", emp->led_state);
	}
	return rc;
}

static ssize_t ahci_led_store(struct ata_port *ap, const char *buf,
				size_t size)
{
	int state;
	int pmp;
	struct ahci_port_priv *pp = ap->private_data;
	struct ahci_em_priv *emp;

	state = simple_strtoul(buf, NULL, 0);

	/* get the slot number from the message */
1526
	pmp = (state & EM_MSG_LED_PMP_SLOT) >> 8;
T
Tejun Heo 已提交
1527
	if (pmp < EM_MAX_SLOTS)
1528 1529 1530 1531 1532 1533 1534 1535 1536
		emp = &pp->em_priv[pmp];
	else
		return -EINVAL;

	/* mask off the activity bits if we are in sw_activity
	 * mode, user should turn off sw_activity before setting
	 * activity led through em_message
	 */
	if (emp->blink_policy)
1537
		state &= ~EM_MSG_LED_VALUE_ACTIVITY;
1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555

	return ahci_transmit_led_message(ap, state, size);
}

static ssize_t ahci_activity_store(struct ata_device *dev, enum sw_activity val)
{
	struct ata_link *link = dev->link;
	struct ata_port *ap = link->ap;
	struct ahci_port_priv *pp = ap->private_data;
	struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
	u32 port_led_state = emp->led_state;

	/* save the desired Activity LED behavior */
	if (val == OFF) {
		/* clear LFLAG */
		link->flags &= ~(ATA_LFLAG_SW_ACTIVITY);

		/* set the LED to OFF */
1556
		port_led_state &= EM_MSG_LED_VALUE_OFF;
1557 1558 1559 1560 1561 1562
		port_led_state |= (ap->port_no | (link->pmp << 8));
		ahci_transmit_led_message(ap, port_led_state, 4);
	} else {
		link->flags |= ATA_LFLAG_SW_ACTIVITY;
		if (val == BLINK_OFF) {
			/* set LED to ON for idle */
1563
			port_led_state &= EM_MSG_LED_VALUE_OFF;
1564
			port_led_state |= (ap->port_no | (link->pmp << 8));
1565
			port_led_state |= EM_MSG_LED_VALUE_ON; /* check this */
1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585
			ahci_transmit_led_message(ap, port_led_state, 4);
		}
	}
	emp->blink_policy = val;
	return 0;
}

static ssize_t ahci_activity_show(struct ata_device *dev, char *buf)
{
	struct ata_link *link = dev->link;
	struct ata_port *ap = link->ap;
	struct ahci_port_priv *pp = ap->private_data;
	struct ahci_em_priv *emp = &pp->em_priv[link->pmp];

	/* display the saved value of activity behavior for this
	 * disk.
	 */
	return sprintf(buf, "%d\n", emp->blink_policy);
}

1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613
static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
			   int port_no, void __iomem *mmio,
			   void __iomem *port_mmio)
{
	const char *emsg = NULL;
	int rc;
	u32 tmp;

	/* make sure port is not active */
	rc = ahci_deinit_port(ap, &emsg);
	if (rc)
		dev_printk(KERN_WARNING, &pdev->dev,
			   "%s (%d)\n", emsg, rc);

	/* clear SError */
	tmp = readl(port_mmio + PORT_SCR_ERR);
	VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
	writel(tmp, port_mmio + PORT_SCR_ERR);

	/* clear port IRQ */
	tmp = readl(port_mmio + PORT_IRQ_STAT);
	VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
	if (tmp)
		writel(tmp, port_mmio + PORT_IRQ_STAT);

	writel(1 << port_no, mmio + HOST_IRQ_STAT);
}

1614
static void ahci_init_controller(struct ata_host *host)
1615
{
1616
	struct ahci_host_priv *hpriv = host->private_data;
1617 1618
	struct pci_dev *pdev = to_pci_dev(host->dev);
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
1619
	int i;
1620
	void __iomem *port_mmio;
1621
	u32 tmp;
1622
	int mv;
1623

1624
	if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
1625 1626 1627 1628 1629
		if (pdev->device == 0x6121)
			mv = 2;
		else
			mv = 4;
		port_mmio = __ahci_port_base(host, mv);
1630 1631 1632 1633 1634 1635 1636 1637 1638 1639

		writel(0, port_mmio + PORT_IRQ_MASK);

		/* clear port IRQ */
		tmp = readl(port_mmio + PORT_IRQ_STAT);
		VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
		if (tmp)
			writel(tmp, port_mmio + PORT_IRQ_STAT);
	}

1640 1641
	for (i = 0; i < host->n_ports; i++) {
		struct ata_port *ap = host->ports[i];
1642

1643
		port_mmio = ahci_port_base(ap);
1644
		if (ata_port_is_dummy(ap))
1645 1646
			continue;

1647
		ahci_port_init(pdev, ap, i, mmio, port_mmio);
1648 1649 1650 1651 1652 1653 1654 1655 1656
	}

	tmp = readl(mmio + HOST_CTL);
	VPRINTK("HOST_CTL 0x%x\n", tmp);
	writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
	tmp = readl(mmio + HOST_CTL);
	VPRINTK("HOST_CTL 0x%x\n", tmp);
}

1657 1658 1659 1660
static void ahci_dev_config(struct ata_device *dev)
{
	struct ahci_host_priv *hpriv = dev->link->ap->host->private_data;

1661
	if (hpriv->flags & AHCI_HFLAG_SECT255) {
1662
		dev->max_sectors = 255;
1663 1664 1665
		ata_dev_printk(dev, KERN_INFO,
			       "SB600 AHCI: limiting to 255 sectors per cmd\n");
	}
1666 1667
}

1668
static unsigned int ahci_dev_classify(struct ata_port *ap)
L
Linus Torvalds 已提交
1669
{
1670
	void __iomem *port_mmio = ahci_port_base(ap);
L
Linus Torvalds 已提交
1671
	struct ata_taskfile tf;
1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682
	u32 tmp;

	tmp = readl(port_mmio + PORT_SIG);
	tf.lbah		= (tmp >> 24)	& 0xff;
	tf.lbam		= (tmp >> 16)	& 0xff;
	tf.lbal		= (tmp >> 8)	& 0xff;
	tf.nsect	= (tmp)		& 0xff;

	return ata_dev_classify(&tf);
}

T
Tejun Heo 已提交
1683 1684
static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
			       u32 opts)
1685
{
T
Tejun Heo 已提交
1686 1687 1688 1689 1690 1691 1692 1693
	dma_addr_t cmd_tbl_dma;

	cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;

	pp->cmd_slot[tag].opts = cpu_to_le32(opts);
	pp->cmd_slot[tag].status = 0;
	pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
	pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
1694 1695
}

1696
static int ahci_kick_engine(struct ata_port *ap)
T
Tejun Heo 已提交
1697
{
1698
	void __iomem *port_mmio = ahci_port_base(ap);
J
Jeff Garzik 已提交
1699
	struct ahci_host_priv *hpriv = ap->host->private_data;
1700
	u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
1701
	u32 tmp;
1702
	int busy, rc;
1703

1704 1705 1706 1707 1708
	/* stop engine */
	rc = ahci_stop_engine(ap);
	if (rc)
		goto out_restart;

1709 1710 1711 1712 1713
	/* need to do CLO?
	 * always do CLO if PMP is attached (AHCI-1.3 9.2)
	 */
	busy = status & (ATA_BUSY | ATA_DRQ);
	if (!busy && !sata_pmp_attached(ap)) {
1714 1715 1716 1717 1718 1719 1720 1721
		rc = 0;
		goto out_restart;
	}

	if (!(hpriv->cap & HOST_CAP_CLO)) {
		rc = -EOPNOTSUPP;
		goto out_restart;
	}
1722

1723
	/* perform CLO */
1724 1725 1726 1727
	tmp = readl(port_mmio + PORT_CMD);
	tmp |= PORT_CMD_CLO;
	writel(tmp, port_mmio + PORT_CMD);

1728
	rc = 0;
1729 1730 1731
	tmp = ata_wait_register(port_mmio + PORT_CMD,
				PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
	if (tmp & PORT_CMD_CLO)
1732
		rc = -EIO;
1733

1734 1735 1736 1737
	/* restart engine */
 out_restart:
	ahci_start_engine(ap);
	return rc;
1738 1739
}

1740 1741 1742
static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
				struct ata_taskfile *tf, int is_cmd, u16 flags,
				unsigned long timeout_msec)
1743
{
1744
	const u32 cmd_fis_len = 5; /* five dwords */
T
Tejun Heo 已提交
1745
	struct ahci_port_priv *pp = ap->private_data;
1746
	void __iomem *port_mmio = ahci_port_base(ap);
1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760
	u8 *fis = pp->cmd_tbl;
	u32 tmp;

	/* prep the command */
	ata_tf_to_fis(tf, pmp, is_cmd, fis);
	ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));

	/* issue & wait */
	writel(1, port_mmio + PORT_CMD_ISSUE);

	if (timeout_msec) {
		tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
					1, timeout_msec);
		if (tmp & 0x1) {
1761
			ahci_kick_engine(ap);
1762 1763 1764 1765 1766 1767 1768 1769
			return -EBUSY;
		}
	} else
		readl(port_mmio + PORT_CMD_ISSUE);	/* flush */

	return 0;
}

1770 1771 1772
static int ahci_do_softreset(struct ata_link *link, unsigned int *class,
			     int pmp, unsigned long deadline,
			     int (*check_ready)(struct ata_link *link))
1773
{
T
Tejun Heo 已提交
1774
	struct ata_port *ap = link->ap;
1775
	struct ahci_host_priv *hpriv = ap->host->private_data;
T
Tejun Heo 已提交
1776
	const char *reason = NULL;
1777
	unsigned long now, msecs;
T
Tejun Heo 已提交
1778 1779 1780 1781 1782 1783
	struct ata_taskfile tf;
	int rc;

	DPRINTK("ENTER\n");

	/* prepare for SRST (AHCI-1.1 10.4.1) */
1784
	rc = ahci_kick_engine(ap);
T
Tejun Heo 已提交
1785
	if (rc && rc != -EOPNOTSUPP)
T
Tejun Heo 已提交
1786
		ata_link_printk(link, KERN_WARNING,
T
Tejun Heo 已提交
1787
				"failed to reset engine (errno=%d)\n", rc);
T
Tejun Heo 已提交
1788

T
Tejun Heo 已提交
1789
	ata_tf_init(link->device, &tf);
T
Tejun Heo 已提交
1790 1791

	/* issue the first D2H Register FIS */
1792 1793 1794 1795 1796
	msecs = 0;
	now = jiffies;
	if (time_after(now, deadline))
		msecs = jiffies_to_msecs(deadline - now);

T
Tejun Heo 已提交
1797
	tf.ctl |= ATA_SRST;
1798
	if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
1799
				 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
T
Tejun Heo 已提交
1800 1801 1802 1803 1804 1805 1806 1807 1808 1809
		rc = -EIO;
		reason = "1st FIS failed";
		goto fail;
	}

	/* spec says at least 5us, but be generous and sleep for 1ms */
	msleep(1);

	/* issue the second D2H Register FIS */
	tf.ctl &= ~ATA_SRST;
1810
	ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
T
Tejun Heo 已提交
1811

1812
	/* wait for link to become ready */
1813
	rc = ata_wait_after_reset(link, deadline, check_ready);
1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824
	if (rc == -EBUSY && hpriv->flags & AHCI_HFLAG_SRST_TOUT_IS_OFFLINE) {
		/*
		 * Workaround for cases where link online status can't
		 * be trusted.  Treat device readiness timeout as link
		 * offline.
		 */
		ata_link_printk(link, KERN_INFO,
				"device not ready, treating as offline\n");
		*class = ATA_DEV_NONE;
	} else if (rc) {
		/* link occupied, -ENODEV too is an error */
T
Tejun Heo 已提交
1825 1826
		reason = "device not ready";
		goto fail;
1827 1828
	} else
		*class = ahci_dev_classify(ap);
T
Tejun Heo 已提交
1829 1830 1831 1832 1833

	DPRINTK("EXIT, class=%u\n", *class);
	return 0;

 fail:
T
Tejun Heo 已提交
1834
	ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
T
Tejun Heo 已提交
1835 1836 1837
	return rc;
}

1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894
static int ahci_check_ready(struct ata_link *link)
{
	void __iomem *port_mmio = ahci_port_base(link->ap);
	u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;

	return ata_check_ready(status);
}

static int ahci_softreset(struct ata_link *link, unsigned int *class,
			  unsigned long deadline)
{
	int pmp = sata_srst_pmp(link);

	DPRINTK("ENTER\n");

	return ahci_do_softreset(link, class, pmp, deadline, ahci_check_ready);
}

static int ahci_sb600_check_ready(struct ata_link *link)
{
	void __iomem *port_mmio = ahci_port_base(link->ap);
	u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
	u32 irq_status = readl(port_mmio + PORT_IRQ_STAT);

	/*
	 * There is no need to check TFDATA if BAD PMP is found due to HW bug,
	 * which can save timeout delay.
	 */
	if (irq_status & PORT_IRQ_BAD_PMP)
		return -EIO;

	return ata_check_ready(status);
}

static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
				unsigned long deadline)
{
	struct ata_port *ap = link->ap;
	void __iomem *port_mmio = ahci_port_base(ap);
	int pmp = sata_srst_pmp(link);
	int rc;
	u32 irq_sts;

	DPRINTK("ENTER\n");

	rc = ahci_do_softreset(link, class, pmp, deadline,
			       ahci_sb600_check_ready);

	/*
	 * Soft reset fails on some ATI chips with IPMS set when PMP
	 * is enabled but SATA HDD/ODD is connected to SATA port,
	 * do soft reset again to port 0.
	 */
	if (rc == -EIO) {
		irq_sts = readl(port_mmio + PORT_IRQ_STAT);
		if (irq_sts & PORT_IRQ_BAD_PMP) {
			ata_link_printk(link, KERN_WARNING,
1895 1896
					"applying SB600 PMP SRST workaround "
					"and retrying\n");
1897 1898 1899 1900 1901 1902 1903 1904
			rc = ahci_do_softreset(link, class, 0, deadline,
					       ahci_check_ready);
		}
	}

	return rc;
}

T
Tejun Heo 已提交
1905
static int ahci_hardreset(struct ata_link *link, unsigned int *class,
1906
			  unsigned long deadline)
1907
{
1908
	const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
T
Tejun Heo 已提交
1909
	struct ata_port *ap = link->ap;
1910 1911 1912
	struct ahci_port_priv *pp = ap->private_data;
	u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
	struct ata_taskfile tf;
1913
	bool online;
1914 1915 1916
	int rc;

	DPRINTK("ENTER\n");
L
Linus Torvalds 已提交
1917

1918
	ahci_stop_engine(ap);
1919 1920

	/* clear D2H reception area to properly wait for D2H FIS */
T
Tejun Heo 已提交
1921
	ata_tf_init(link->device, &tf);
1922
	tf.command = 0x80;
1923
	ata_tf_to_fis(&tf, 0, 0, d2h_fis);
1924

1925 1926
	rc = sata_link_hardreset(link, timing, deadline, &online,
				 ahci_check_ready);
1927

1928
	ahci_start_engine(ap);
L
Linus Torvalds 已提交
1929

1930
	if (online)
1931
		*class = ahci_dev_classify(ap);
L
Linus Torvalds 已提交
1932

1933 1934 1935 1936
	DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
	return rc;
}

T
Tejun Heo 已提交
1937
static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
1938
				 unsigned long deadline)
1939
{
T
Tejun Heo 已提交
1940
	struct ata_port *ap = link->ap;
1941
	bool online;
1942 1943 1944 1945
	int rc;

	DPRINTK("ENTER\n");

1946
	ahci_stop_engine(ap);
1947

T
Tejun Heo 已提交
1948
	rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
1949
				 deadline, &online, NULL);
1950

1951
	ahci_start_engine(ap);
1952 1953 1954 1955 1956 1957

	DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);

	/* vt8251 doesn't clear BSY on signature FIS reception,
	 * request follow-up softreset.
	 */
1958
	return online ? -EAGAIN : rc;
1959 1960
}

1961 1962 1963 1964 1965 1966 1967
static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
				unsigned long deadline)
{
	struct ata_port *ap = link->ap;
	struct ahci_port_priv *pp = ap->private_data;
	u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
	struct ata_taskfile tf;
1968
	bool online;
1969 1970 1971 1972 1973 1974 1975 1976 1977 1978
	int rc;

	ahci_stop_engine(ap);

	/* clear D2H reception area to properly wait for D2H FIS */
	ata_tf_init(link->device, &tf);
	tf.command = 0x80;
	ata_tf_to_fis(&tf, 0, 0, d2h_fis);

	rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
1979
				 deadline, &online, NULL);
1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995

	ahci_start_engine(ap);

	/* The pseudo configuration device on SIMG4726 attached to
	 * ASUS P5W-DH Deluxe doesn't send signature FIS after
	 * hardreset if no device is attached to the first downstream
	 * port && the pseudo device locks up on SRST w/ PMP==0.  To
	 * work around this, wait for !BSY only briefly.  If BSY isn't
	 * cleared, perform CLO and proceed to IDENTIFY (achieved by
	 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
	 *
	 * Wait for two seconds.  Devices attached to downstream port
	 * which can't process the following IDENTIFY after this will
	 * have to be reset again.  For most cases, this should
	 * suffice while making probing snappish enough.
	 */
1996 1997 1998 1999
	if (online) {
		rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
					  ahci_check_ready);
		if (rc)
2000
			ahci_kick_engine(ap);
2001 2002
	}
	return rc;
2003 2004
}

T
Tejun Heo 已提交
2005
static void ahci_postreset(struct ata_link *link, unsigned int *class)
2006
{
T
Tejun Heo 已提交
2007
	struct ata_port *ap = link->ap;
2008
	void __iomem *port_mmio = ahci_port_base(ap);
2009 2010
	u32 new_tmp, tmp;

2011
	ata_std_postreset(link, class);
2012 2013 2014

	/* Make sure port's ATAPI bit is set appropriately */
	new_tmp = tmp = readl(port_mmio + PORT_CMD);
2015
	if (*class == ATA_DEV_ATAPI)
2016 2017 2018 2019 2020 2021 2022
		new_tmp |= PORT_CMD_ATAPI;
	else
		new_tmp &= ~PORT_CMD_ATAPI;
	if (new_tmp != tmp) {
		writel(new_tmp, port_mmio + PORT_CMD);
		readl(port_mmio + PORT_CMD); /* flush */
	}
L
Linus Torvalds 已提交
2023 2024
}

T
Tejun Heo 已提交
2025
static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
L
Linus Torvalds 已提交
2026
{
2027
	struct scatterlist *sg;
T
Tejun Heo 已提交
2028 2029
	struct ahci_sg *ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
	unsigned int si;
L
Linus Torvalds 已提交
2030 2031 2032 2033 2034 2035

	VPRINTK("ENTER\n");

	/*
	 * Next, the S/G list.
	 */
T
Tejun Heo 已提交
2036
	for_each_sg(qc->sg, sg, qc->n_elem, si) {
2037 2038 2039
		dma_addr_t addr = sg_dma_address(sg);
		u32 sg_len = sg_dma_len(sg);

T
Tejun Heo 已提交
2040 2041 2042
		ahci_sg[si].addr = cpu_to_le32(addr & 0xffffffff);
		ahci_sg[si].addr_hi = cpu_to_le32((addr >> 16) >> 16);
		ahci_sg[si].flags_size = cpu_to_le32(sg_len - 1);
L
Linus Torvalds 已提交
2043
	}
2044

T
Tejun Heo 已提交
2045
	return si;
L
Linus Torvalds 已提交
2046 2047 2048 2049
}

static void ahci_qc_prep(struct ata_queued_cmd *qc)
{
2050 2051
	struct ata_port *ap = qc->ap;
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
2052
	int is_atapi = ata_is_atapi(qc->tf.protocol);
T
Tejun Heo 已提交
2053
	void *cmd_tbl;
L
Linus Torvalds 已提交
2054 2055
	u32 opts;
	const u32 cmd_fis_len = 5; /* five dwords */
2056
	unsigned int n_elem;
L
Linus Torvalds 已提交
2057 2058 2059 2060 2061

	/*
	 * Fill in command table information.  First, the header,
	 * a SATA Register - Host to Device command FIS.
	 */
T
Tejun Heo 已提交
2062 2063
	cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;

T
Tejun Heo 已提交
2064
	ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
2065
	if (is_atapi) {
T
Tejun Heo 已提交
2066 2067
		memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
		memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
2068
	}
L
Linus Torvalds 已提交
2069

2070 2071
	n_elem = 0;
	if (qc->flags & ATA_QCFLAG_DMAMAP)
T
Tejun Heo 已提交
2072
		n_elem = ahci_fill_sg(qc, cmd_tbl);
L
Linus Torvalds 已提交
2073

2074 2075 2076
	/*
	 * Fill in command slot information.
	 */
T
Tejun Heo 已提交
2077
	opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12);
2078 2079 2080
	if (qc->tf.flags & ATA_TFLAG_WRITE)
		opts |= AHCI_CMD_WRITE;
	if (is_atapi)
2081
		opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
2082

T
Tejun Heo 已提交
2083
	ahci_fill_cmd_slot(pp, qc->tag, opts);
L
Linus Torvalds 已提交
2084 2085
}

T
Tejun Heo 已提交
2086
static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
L
Linus Torvalds 已提交
2087
{
2088
	struct ahci_host_priv *hpriv = ap->host->private_data;
T
Tejun Heo 已提交
2089
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
2090 2091 2092 2093
	struct ata_eh_info *host_ehi = &ap->link.eh_info;
	struct ata_link *link = NULL;
	struct ata_queued_cmd *active_qc;
	struct ata_eh_info *active_ehi;
T
Tejun Heo 已提交
2094
	u32 serror;
L
Linus Torvalds 已提交
2095

T
Tejun Heo 已提交
2096
	/* determine active link */
T
Tejun Heo 已提交
2097
	ata_for_each_link(link, ap, EDGE)
T
Tejun Heo 已提交
2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108
		if (ata_link_active(link))
			break;
	if (!link)
		link = &ap->link;

	active_qc = ata_qc_from_tag(ap, link->active_tag);
	active_ehi = &link->eh_info;

	/* record irq stat */
	ata_ehi_clear_desc(host_ehi);
	ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat);
L
Linus Torvalds 已提交
2109

T
Tejun Heo 已提交
2110
	/* AHCI needs SError cleared; otherwise, it might lock up */
T
Tejun Heo 已提交
2111 2112
	ahci_scr_read(&ap->link, SCR_ERROR, &serror);
	ahci_scr_write(&ap->link, SCR_ERROR, serror);
T
Tejun Heo 已提交
2113
	host_ehi->serror |= serror;
T
Tejun Heo 已提交
2114

2115
	/* some controllers set IRQ_IF_ERR on device errors, ignore it */
2116
	if (hpriv->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR)
2117 2118
		irq_stat &= ~PORT_IRQ_IF_ERR;

2119
	if (irq_stat & PORT_IRQ_TF_ERR) {
T
Tejun Heo 已提交
2120 2121 2122 2123 2124 2125 2126 2127 2128
		/* If qc is active, charge it; otherwise, the active
		 * link.  There's no active qc on NCQ errors.  It will
		 * be determined by EH by reading log page 10h.
		 */
		if (active_qc)
			active_qc->err_mask |= AC_ERR_DEV;
		else
			active_ehi->err_mask |= AC_ERR_DEV;

2129
		if (hpriv->flags & AHCI_HFLAG_IGN_SERR_INTERNAL)
T
Tejun Heo 已提交
2130 2131 2132 2133 2134 2135 2136
			host_ehi->serror &= ~SERR_INTERNAL;
	}

	if (irq_stat & PORT_IRQ_UNK_FIS) {
		u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);

		active_ehi->err_mask |= AC_ERR_HSM;
T
Tejun Heo 已提交
2137
		active_ehi->action |= ATA_EH_RESET;
T
Tejun Heo 已提交
2138 2139 2140 2141 2142
		ata_ehi_push_desc(active_ehi,
				  "unknown FIS %08x %08x %08x %08x" ,
				  unk[0], unk[1], unk[2], unk[3]);
	}

T
Tejun Heo 已提交
2143
	if (sata_pmp_attached(ap) && (irq_stat & PORT_IRQ_BAD_PMP)) {
T
Tejun Heo 已提交
2144
		active_ehi->err_mask |= AC_ERR_HSM;
T
Tejun Heo 已提交
2145
		active_ehi->action |= ATA_EH_RESET;
T
Tejun Heo 已提交
2146
		ata_ehi_push_desc(active_ehi, "incorrect PMP");
2147
	}
T
Tejun Heo 已提交
2148 2149

	if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
T
Tejun Heo 已提交
2150
		host_ehi->err_mask |= AC_ERR_HOST_BUS;
T
Tejun Heo 已提交
2151
		host_ehi->action |= ATA_EH_RESET;
T
Tejun Heo 已提交
2152
		ata_ehi_push_desc(host_ehi, "host bus error");
L
Linus Torvalds 已提交
2153 2154
	}

T
Tejun Heo 已提交
2155
	if (irq_stat & PORT_IRQ_IF_ERR) {
T
Tejun Heo 已提交
2156
		host_ehi->err_mask |= AC_ERR_ATA_BUS;
T
Tejun Heo 已提交
2157
		host_ehi->action |= ATA_EH_RESET;
T
Tejun Heo 已提交
2158
		ata_ehi_push_desc(host_ehi, "interface fatal error");
T
Tejun Heo 已提交
2159
	}
L
Linus Torvalds 已提交
2160

T
Tejun Heo 已提交
2161
	if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
T
Tejun Heo 已提交
2162 2163 2164
		ata_ehi_hotplugged(host_ehi);
		ata_ehi_push_desc(host_ehi, "%s",
			irq_stat & PORT_IRQ_CONNECT ?
T
Tejun Heo 已提交
2165 2166 2167 2168
			"connection status changed" : "PHY RDY changed");
	}

	/* okay, let's hand over to EH */
2169

T
Tejun Heo 已提交
2170 2171 2172 2173
	if (irq_stat & PORT_IRQ_FREEZE)
		ata_port_freeze(ap);
	else
		ata_port_abort(ap);
L
Linus Torvalds 已提交
2174 2175
}

2176
static void ahci_port_intr(struct ata_port *ap)
L
Linus Torvalds 已提交
2177
{
2178
	void __iomem *port_mmio = ahci_port_base(ap);
T
Tejun Heo 已提交
2179
	struct ata_eh_info *ehi = &ap->link.eh_info;
2180
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
2181
	struct ahci_host_priv *hpriv = ap->host->private_data;
2182
	int resetting = !!(ap->pflags & ATA_PFLAG_RESETTING);
T
Tejun Heo 已提交
2183
	u32 status, qc_active;
2184
	int rc;
L
Linus Torvalds 已提交
2185 2186 2187 2188

	status = readl(port_mmio + PORT_IRQ_STAT);
	writel(status, port_mmio + PORT_IRQ_STAT);

2189 2190 2191 2192
	/* ignore BAD_PMP while resetting */
	if (unlikely(resetting))
		status &= ~PORT_IRQ_BAD_PMP;

2193 2194 2195 2196 2197 2198 2199 2200
	/* If we are getting PhyRdy, this is
 	 * just a power state change, we should
 	 * clear out this, plus the PhyRdy/Comm
 	 * Wake bits from Serror
 	 */
	if ((hpriv->flags & AHCI_HFLAG_NO_HOTPLUG) &&
		(status & PORT_IRQ_PHYRDY)) {
		status &= ~PORT_IRQ_PHYRDY;
T
Tejun Heo 已提交
2201
		ahci_scr_write(&ap->link, SCR_ERROR, ((1 << 16) | (1 << 18)));
2202 2203
	}

T
Tejun Heo 已提交
2204 2205 2206
	if (unlikely(status & PORT_IRQ_ERROR)) {
		ahci_error_intr(ap, status);
		return;
L
Linus Torvalds 已提交
2207 2208
	}

2209
	if (status & PORT_IRQ_SDB_FIS) {
T
Tejun Heo 已提交
2210 2211 2212 2213 2214 2215 2216 2217
		/* If SNotification is available, leave notification
		 * handling to sata_async_notification().  If not,
		 * emulate it by snooping SDB FIS RX area.
		 *
		 * Snooping FIS RX area is probably cheaper than
		 * poking SNotification but some constrollers which
		 * implement SNotification, ICH9 for example, don't
		 * store AN SDB FIS into receive area.
2218
		 */
T
Tejun Heo 已提交
2219
		if (hpriv->cap & HOST_CAP_SNTF)
2220
			sata_async_notification(ap);
T
Tejun Heo 已提交
2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231
		else {
			/* If the 'N' bit in word 0 of the FIS is set,
			 * we just received asynchronous notification.
			 * Tell libata about it.
			 */
			const __le32 *f = pp->rx_fis + RX_FIS_SDB;
			u32 f0 = le32_to_cpu(f[0]);

			if (f0 & (1 << 15))
				sata_async_notification(ap);
		}
2232 2233
	}

T
Tejun Heo 已提交
2234 2235
	/* pp->active_link is valid iff any command is in flight */
	if (ap->qc_active && pp->active_link->sactive)
T
Tejun Heo 已提交
2236 2237 2238 2239
		qc_active = readl(port_mmio + PORT_SCR_ACT);
	else
		qc_active = readl(port_mmio + PORT_CMD_ISSUE);

2240
	rc = ata_qc_complete_multiple(ap, qc_active);
2241

2242 2243
	/* while resetting, invalid completions are expected */
	if (unlikely(rc < 0 && !resetting)) {
T
Tejun Heo 已提交
2244
		ehi->err_mask |= AC_ERR_HSM;
T
Tejun Heo 已提交
2245
		ehi->action |= ATA_EH_RESET;
T
Tejun Heo 已提交
2246
		ata_port_freeze(ap);
L
Linus Torvalds 已提交
2247 2248 2249
	}
}

2250
static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
L
Linus Torvalds 已提交
2251
{
J
Jeff Garzik 已提交
2252
	struct ata_host *host = dev_instance;
L
Linus Torvalds 已提交
2253 2254
	struct ahci_host_priv *hpriv;
	unsigned int i, handled = 0;
2255
	void __iomem *mmio;
2256
	u32 irq_stat, irq_masked;
L
Linus Torvalds 已提交
2257 2258 2259

	VPRINTK("ENTER\n");

J
Jeff Garzik 已提交
2260
	hpriv = host->private_data;
T
Tejun Heo 已提交
2261
	mmio = host->iomap[AHCI_PCI_BAR];
L
Linus Torvalds 已提交
2262 2263 2264 2265 2266 2267

	/* sigh.  0xffffffff is a valid return from h/w */
	irq_stat = readl(mmio + HOST_IRQ_STAT);
	if (!irq_stat)
		return IRQ_NONE;

2268 2269
	irq_masked = irq_stat & hpriv->port_map;

2270
	spin_lock(&host->lock);
L
Linus Torvalds 已提交
2271

2272
	for (i = 0; i < host->n_ports; i++) {
L
Linus Torvalds 已提交
2273 2274
		struct ata_port *ap;

2275
		if (!(irq_masked & (1 << i)))
2276 2277
			continue;

J
Jeff Garzik 已提交
2278
		ap = host->ports[i];
2279
		if (ap) {
2280
			ahci_port_intr(ap);
2281 2282 2283
			VPRINTK("port %u\n", i);
		} else {
			VPRINTK("port %u (no irq)\n", i);
2284
			if (ata_ratelimit())
J
Jeff Garzik 已提交
2285
				dev_printk(KERN_WARNING, host->dev,
2286
					"interrupt on disabled port %u\n", i);
L
Linus Torvalds 已提交
2287
		}
2288

L
Linus Torvalds 已提交
2289 2290 2291
		handled = 1;
	}

2292 2293 2294 2295 2296 2297 2298 2299 2300
	/* HOST_IRQ_STAT behaves as level triggered latch meaning that
	 * it should be cleared after all the port events are cleared;
	 * otherwise, it will raise a spurious interrupt after each
	 * valid one.  Please read section 10.6.2 of ahci 1.1 for more
	 * information.
	 *
	 * Also, use the unmasked value to clear interrupt as spurious
	 * pending event on a dummy port might cause screaming IRQ.
	 */
2301 2302
	writel(irq_stat, mmio + HOST_IRQ_STAT);

J
Jeff Garzik 已提交
2303
	spin_unlock(&host->lock);
L
Linus Torvalds 已提交
2304 2305 2306 2307 2308 2309

	VPRINTK("EXIT\n");

	return IRQ_RETVAL(handled);
}

2310
static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
L
Linus Torvalds 已提交
2311 2312
{
	struct ata_port *ap = qc->ap;
2313
	void __iomem *port_mmio = ahci_port_base(ap);
T
Tejun Heo 已提交
2314 2315 2316 2317 2318 2319 2320
	struct ahci_port_priv *pp = ap->private_data;

	/* Keep track of the currently active link.  It will be used
	 * in completion path to determine whether NCQ phase is in
	 * progress.
	 */
	pp->active_link = qc->dev->link;
L
Linus Torvalds 已提交
2321

T
Tejun Heo 已提交
2322 2323 2324
	if (qc->tf.protocol == ATA_PROT_NCQ)
		writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
	writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
L
Linus Torvalds 已提交
2325

2326 2327
	ahci_sw_activity(qc->dev->link);

L
Linus Torvalds 已提交
2328 2329 2330
	return 0;
}

2331 2332 2333 2334 2335 2336 2337 2338 2339
static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc)
{
	struct ahci_port_priv *pp = qc->ap->private_data;
	u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;

	ata_tf_from_fis(d2h_fis, &qc->result_tf);
	return true;
}

T
Tejun Heo 已提交
2340 2341
static void ahci_freeze(struct ata_port *ap)
{
2342
	void __iomem *port_mmio = ahci_port_base(ap);
T
Tejun Heo 已提交
2343 2344 2345 2346 2347 2348 2349

	/* turn IRQ off */
	writel(0, port_mmio + PORT_IRQ_MASK);
}

static void ahci_thaw(struct ata_port *ap)
{
T
Tejun Heo 已提交
2350
	void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
2351
	void __iomem *port_mmio = ahci_port_base(ap);
T
Tejun Heo 已提交
2352
	u32 tmp;
2353
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
2354 2355 2356 2357

	/* clear IRQ */
	tmp = readl(port_mmio + PORT_IRQ_STAT);
	writel(tmp, port_mmio + PORT_IRQ_STAT);
2358
	writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
T
Tejun Heo 已提交
2359

2360 2361
	/* turn IRQ back on */
	writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
T
Tejun Heo 已提交
2362 2363 2364 2365
}

static void ahci_error_handler(struct ata_port *ap)
{
2366
	if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
T
Tejun Heo 已提交
2367
		/* restart engine */
2368 2369
		ahci_stop_engine(ap);
		ahci_start_engine(ap);
T
Tejun Heo 已提交
2370 2371
	}

2372
	sata_pmp_error_handler(ap);
2373 2374
}

T
Tejun Heo 已提交
2375 2376 2377 2378
static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;

2379 2380
	/* make DMA engine forget about the failed command */
	if (qc->flags & ATA_QCFLAG_FAILED)
2381
		ahci_kick_engine(ap);
T
Tejun Heo 已提交
2382 2383
}

T
Tejun Heo 已提交
2384 2385 2386
static void ahci_pmp_attach(struct ata_port *ap)
{
	void __iomem *port_mmio = ahci_port_base(ap);
2387
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
2388 2389 2390 2391 2392
	u32 cmd;

	cmd = readl(port_mmio + PORT_CMD);
	cmd |= PORT_CMD_PMP;
	writel(cmd, port_mmio + PORT_CMD);
2393 2394 2395

	pp->intr_mask |= PORT_IRQ_BAD_PMP;
	writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
T
Tejun Heo 已提交
2396 2397 2398 2399 2400
}

static void ahci_pmp_detach(struct ata_port *ap)
{
	void __iomem *port_mmio = ahci_port_base(ap);
2401
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
2402 2403 2404 2405 2406
	u32 cmd;

	cmd = readl(port_mmio + PORT_CMD);
	cmd &= ~PORT_CMD_PMP;
	writel(cmd, port_mmio + PORT_CMD);
2407 2408 2409

	pp->intr_mask &= ~PORT_IRQ_BAD_PMP;
	writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
T
Tejun Heo 已提交
2410 2411
}

2412 2413 2414 2415 2416
static int ahci_port_resume(struct ata_port *ap)
{
	ahci_power_up(ap);
	ahci_start_port(ap);

T
Tejun Heo 已提交
2417
	if (sata_pmp_attached(ap))
T
Tejun Heo 已提交
2418 2419 2420 2421
		ahci_pmp_attach(ap);
	else
		ahci_pmp_detach(ap);

2422 2423 2424
	return 0;
}

2425
#ifdef CONFIG_PM
2426 2427 2428 2429 2430
static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
{
	const char *emsg = NULL;
	int rc;

2431
	rc = ahci_deinit_port(ap, &emsg);
2432
	if (rc == 0)
2433
		ahci_power_down(ap);
2434
	else {
2435
		ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
2436
		ahci_start_port(ap);
2437 2438 2439 2440 2441 2442 2443
	}

	return rc;
}

static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
{
J
Jeff Garzik 已提交
2444
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
2445
	struct ahci_host_priv *hpriv = host->private_data;
T
Tejun Heo 已提交
2446
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
2447 2448
	u32 ctl;

2449 2450 2451 2452 2453 2454 2455
	if (mesg.event & PM_EVENT_SUSPEND &&
	    hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
		dev_printk(KERN_ERR, &pdev->dev,
			   "BIOS update required for suspend/resume\n");
		return -EIO;
	}

2456
	if (mesg.event & PM_EVENT_SLEEP) {
2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471
		/* AHCI spec rev1.1 section 8.3.3:
		 * Software must disable interrupts prior to requesting a
		 * transition of the HBA to D3 state.
		 */
		ctl = readl(mmio + HOST_CTL);
		ctl &= ~HOST_IRQ_EN;
		writel(ctl, mmio + HOST_CTL);
		readl(mmio + HOST_CTL); /* flush */
	}

	return ata_pci_device_suspend(pdev, mesg);
}

static int ahci_pci_device_resume(struct pci_dev *pdev)
{
J
Jeff Garzik 已提交
2472
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
2473 2474
	int rc;

2475 2476 2477
	rc = ata_pci_device_do_resume(pdev);
	if (rc)
		return rc;
2478 2479

	if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
2480
		rc = ahci_reset_controller(host);
2481 2482 2483
		if (rc)
			return rc;

2484
		ahci_init_controller(host);
2485 2486
	}

J
Jeff Garzik 已提交
2487
	ata_host_resume(host);
2488 2489 2490

	return 0;
}
2491
#endif
2492

2493 2494
static int ahci_port_start(struct ata_port *ap)
{
J
Jeff Garzik 已提交
2495
	struct device *dev = ap->host->dev;
2496 2497 2498 2499
	struct ahci_port_priv *pp;
	void *mem;
	dma_addr_t mem_dma;

2500
	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
2501 2502 2503
	if (!pp)
		return -ENOMEM;

2504 2505 2506
	mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
				  GFP_KERNEL);
	if (!mem)
2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535
		return -ENOMEM;
	memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);

	/*
	 * First item in chunk of DMA memory: 32-slot command table,
	 * 32 bytes each in size
	 */
	pp->cmd_slot = mem;
	pp->cmd_slot_dma = mem_dma;

	mem += AHCI_CMD_SLOT_SZ;
	mem_dma += AHCI_CMD_SLOT_SZ;

	/*
	 * Second item: Received-FIS area
	 */
	pp->rx_fis = mem;
	pp->rx_fis_dma = mem_dma;

	mem += AHCI_RX_FIS_SZ;
	mem_dma += AHCI_RX_FIS_SZ;

	/*
	 * Third item: data area for storing a single command
	 * and its scatter-gather table
	 */
	pp->cmd_tbl = mem;
	pp->cmd_tbl_dma = mem_dma;

2536
	/*
2537 2538 2539
	 * Save off initial list of interrupts to be enabled.
	 * This could be changed later
	 */
2540 2541
	pp->intr_mask = DEF_PORT_IRQ;

2542 2543
	ap->private_data = pp;

2544 2545
	/* engage engines, captain */
	return ahci_port_resume(ap);
2546 2547 2548 2549
}

static void ahci_port_stop(struct ata_port *ap)
{
2550 2551
	const char *emsg = NULL;
	int rc;
2552

2553
	/* de-initialize port */
2554
	rc = ahci_deinit_port(ap, &emsg);
2555 2556
	if (rc)
		ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
2557 2558
}

2559
static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
L
Linus Torvalds 已提交
2560 2561 2562 2563
{
	int rc;

	if (using_dac &&
2564 2565
	    !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
		rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
L
Linus Torvalds 已提交
2566
		if (rc) {
2567
			rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
L
Linus Torvalds 已提交
2568
			if (rc) {
2569 2570
				dev_printk(KERN_ERR, &pdev->dev,
					   "64-bit DMA enable failed\n");
L
Linus Torvalds 已提交
2571 2572 2573 2574
				return rc;
			}
		}
	} else {
2575
		rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
L
Linus Torvalds 已提交
2576
		if (rc) {
2577 2578
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit DMA enable failed\n");
L
Linus Torvalds 已提交
2579 2580
			return rc;
		}
2581
		rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
L
Linus Torvalds 已提交
2582
		if (rc) {
2583 2584
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit consistent DMA enable failed\n");
L
Linus Torvalds 已提交
2585 2586 2587 2588 2589 2590
			return rc;
		}
	}
	return 0;
}

2591
static void ahci_print_info(struct ata_host *host)
L
Linus Torvalds 已提交
2592
{
2593 2594 2595
	struct ahci_host_priv *hpriv = host->private_data;
	struct pci_dev *pdev = to_pci_dev(host->dev);
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
2596
	u32 vers, cap, cap2, impl, speed;
L
Linus Torvalds 已提交
2597 2598 2599 2600 2601 2602
	const char *speed_s;
	u16 cc;
	const char *scc_s;

	vers = readl(mmio + HOST_VERSION);
	cap = hpriv->cap;
2603
	cap2 = hpriv->cap2;
L
Linus Torvalds 已提交
2604 2605 2606 2607 2608 2609 2610
	impl = hpriv->port_map;

	speed = (cap >> 20) & 0xf;
	if (speed == 1)
		speed_s = "1.5";
	else if (speed == 2)
		speed_s = "3";
2611 2612
	else if (speed == 3)
		speed_s = "6";
L
Linus Torvalds 已提交
2613 2614 2615 2616
	else
		speed_s = "?";

	pci_read_config_word(pdev, 0x0a, &cc);
2617
	if (cc == PCI_CLASS_STORAGE_IDE)
L
Linus Torvalds 已提交
2618
		scc_s = "IDE";
2619
	else if (cc == PCI_CLASS_STORAGE_SATA)
L
Linus Torvalds 已提交
2620
		scc_s = "SATA";
2621
	else if (cc == PCI_CLASS_STORAGE_RAID)
L
Linus Torvalds 已提交
2622 2623 2624 2625
		scc_s = "RAID";
	else
		scc_s = "unknown";

2626 2627
	dev_printk(KERN_INFO, &pdev->dev,
		"AHCI %02x%02x.%02x%02x "
L
Linus Torvalds 已提交
2628
		"%u slots %u ports %s Gbps 0x%x impl %s mode\n"
2629
		,
L
Linus Torvalds 已提交
2630

2631 2632 2633 2634
		(vers >> 24) & 0xff,
		(vers >> 16) & 0xff,
		(vers >> 8) & 0xff,
		vers & 0xff,
L
Linus Torvalds 已提交
2635 2636 2637 2638 2639 2640 2641

		((cap >> 8) & 0x1f) + 1,
		(cap & 0x1f) + 1,
		speed_s,
		impl,
		scc_s);

2642 2643
	dev_printk(KERN_INFO, &pdev->dev,
		"flags: "
T
Tejun Heo 已提交
2644
		"%s%s%s%s%s%s%s"
2645
		"%s%s%s%s%s%s%s"
2646
		"%s%s%s%s%s%s\n"
2647
		,
L
Linus Torvalds 已提交
2648

2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668
		cap & HOST_CAP_64 ? "64bit " : "",
		cap & HOST_CAP_NCQ ? "ncq " : "",
		cap & HOST_CAP_SNTF ? "sntf " : "",
		cap & HOST_CAP_MPS ? "ilck " : "",
		cap & HOST_CAP_SSS ? "stag " : "",
		cap & HOST_CAP_ALPM ? "pm " : "",
		cap & HOST_CAP_LED ? "led " : "",
		cap & HOST_CAP_CLO ? "clo " : "",
		cap & HOST_CAP_ONLY ? "only " : "",
		cap & HOST_CAP_PMP ? "pmp " : "",
		cap & HOST_CAP_FBS ? "fbs " : "",
		cap & HOST_CAP_PIO_MULTI ? "pio " : "",
		cap & HOST_CAP_SSC ? "slum " : "",
		cap & HOST_CAP_PART ? "part " : "",
		cap & HOST_CAP_CCC ? "ccc " : "",
		cap & HOST_CAP_EMS ? "ems " : "",
		cap & HOST_CAP_SXS ? "sxs " : "",
		cap2 & HOST_CAP2_APST ? "apst " : "",
		cap2 & HOST_CAP2_NVMHCI ? "nvmp " : "",
		cap2 & HOST_CAP2_BOH ? "boh " : ""
L
Linus Torvalds 已提交
2669 2670 2671
		);
}

2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716
/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
 * hardwired to on-board SIMG 4726.  The chipset is ICH8 and doesn't
 * support PMP and the 4726 either directly exports the device
 * attached to the first downstream port or acts as a hardware storage
 * controller and emulate a single ATA device (can be RAID 0/1 or some
 * other configuration).
 *
 * When there's no device attached to the first downstream port of the
 * 4726, "Config Disk" appears, which is a pseudo ATA device to
 * configure the 4726.  However, ATA emulation of the device is very
 * lame.  It doesn't send signature D2H Reg FIS after the initial
 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
 *
 * The following function works around the problem by always using
 * hardreset on the port and not depending on receiving signature FIS
 * afterward.  If signature FIS isn't received soon, ATA class is
 * assumed without follow-up softreset.
 */
static void ahci_p5wdh_workaround(struct ata_host *host)
{
	static struct dmi_system_id sysids[] = {
		{
			.ident = "P5W DH Deluxe",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR,
					  "ASUSTEK COMPUTER INC"),
				DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
			},
		},
		{ }
	};
	struct pci_dev *pdev = to_pci_dev(host->dev);

	if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
	    dmi_check_system(sysids)) {
		struct ata_port *ap = host->ports[1];

		dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH "
			   "Deluxe on-board SIMG4726 workaround\n");

		ap->ops = &ahci_p5wdh_ops;
		ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
	}
}

2717 2718
/* only some SB600 ahci controllers can do 64bit DMA */
static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
2719 2720
{
	static const struct dmi_system_id sysids[] = {
2721 2722 2723
		/*
		 * The oldest version known to be broken is 0901 and
		 * working is 1501 which was released on 2007-10-26.
2724 2725
		 * Enable 64bit DMA on 1501 and anything newer.
		 *
2726 2727
		 * Please read bko#9412 for more info.
		 */
2728 2729 2730 2731 2732 2733 2734
		{
			.ident = "ASUS M2A-VM",
			.matches = {
				DMI_MATCH(DMI_BOARD_VENDOR,
					  "ASUSTeK Computer INC."),
				DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
			},
2735
			.driver_data = "20071026",	/* yyyymmdd */
2736
		},
2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760
		/*
		 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
		 * support 64bit DMA.
		 *
		 * BIOS versions earlier than 1.5 had the Manufacturer DMI
		 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
		 * This spelling mistake was fixed in BIOS version 1.5, so
		 * 1.5 and later have the Manufacturer as
		 * "MICRO-STAR INTERNATIONAL CO.,LTD".
		 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
		 *
		 * BIOS versions earlier than 1.9 had a Board Product Name
		 * DMI field of "MS-7376". This was changed to be
		 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
		 * match on DMI_BOARD_NAME of "MS-7376".
		 */
		{
			.ident = "MSI K9A2 Platinum",
			.matches = {
				DMI_MATCH(DMI_BOARD_VENDOR,
					  "MICRO-STAR INTER"),
				DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
			},
		},
2761 2762
		{ }
	};
2763
	const struct dmi_system_id *match;
2764 2765
	int year, month, date;
	char buf[9];
2766

2767
	match = dmi_first_match(sysids);
2768
	if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
2769
	    !match)
2770 2771
		return false;

2772 2773 2774
	if (!match->driver_data)
		goto enable_64bit;

2775 2776
	dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
	snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
2777

2778 2779 2780
	if (strcmp(buf, match->driver_data) >= 0)
		goto enable_64bit;
	else {
2781 2782
		dev_printk(KERN_WARNING, &pdev->dev, "%s: BIOS too old, "
			   "forcing 32bit DMA, update BIOS\n", match->ident);
2783 2784
		return false;
	}
2785 2786 2787 2788 2789

enable_64bit:
	dev_printk(KERN_WARNING, &pdev->dev, "%s: enabling 64bit DMA\n",
		   match->ident);
	return true;
2790 2791
}

2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803
static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
{
	static const struct dmi_system_id broken_systems[] = {
		{
			.ident = "HP Compaq nx6310",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
				DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
			},
			/* PCI slot number of the controller */
			.driver_data = (void *)0x1FUL,
		},
2804 2805 2806 2807 2808 2809 2810 2811 2812
		{
			.ident = "HP Compaq 6720s",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
				DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
			},
			/* PCI slot number of the controller */
			.driver_data = (void *)0x1FUL,
		},
2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826

		{ }	/* terminate list */
	};
	const struct dmi_system_id *dmi = dmi_first_match(broken_systems);

	if (dmi) {
		unsigned long slot = (unsigned long)dmi->driver_data;
		/* apply the quirk only to on-board controllers */
		return slot == PCI_SLOT(pdev->devfn);
	}

	return false;
}

2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883
static bool ahci_broken_suspend(struct pci_dev *pdev)
{
	static const struct dmi_system_id sysids[] = {
		/*
		 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
		 * to the harddisk doesn't become online after
		 * resuming from STR.  Warn and fail suspend.
		 */
		{
			.ident = "dv4",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
				DMI_MATCH(DMI_PRODUCT_NAME,
					  "HP Pavilion dv4 Notebook PC"),
			},
			.driver_data = "F.30", /* cutoff BIOS version */
		},
		{
			.ident = "dv5",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
				DMI_MATCH(DMI_PRODUCT_NAME,
					  "HP Pavilion dv5 Notebook PC"),
			},
			.driver_data = "F.16", /* cutoff BIOS version */
		},
		{
			.ident = "dv6",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
				DMI_MATCH(DMI_PRODUCT_NAME,
					  "HP Pavilion dv6 Notebook PC"),
			},
			.driver_data = "F.21",	/* cutoff BIOS version */
		},
		{
			.ident = "HDX18",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
				DMI_MATCH(DMI_PRODUCT_NAME,
					  "HP HDX18 Notebook PC"),
			},
			.driver_data = "F.23",	/* cutoff BIOS version */
		},
		{ }	/* terminate list */
	};
	const struct dmi_system_id *dmi = dmi_first_match(sysids);
	const char *ver;

	if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
		return false;

	ver = dmi_get_system_info(DMI_BIOS_VERSION);

	return !ver || strcmp(ver, dmi->driver_data) < 0;
}

2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933
static bool ahci_broken_online(struct pci_dev *pdev)
{
#define ENCODE_BUSDEVFN(bus, slot, func)			\
	(void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
	static const struct dmi_system_id sysids[] = {
		/*
		 * There are several gigabyte boards which use
		 * SIMG5723s configured as hardware RAID.  Certain
		 * 5723 firmware revisions shipped there keep the link
		 * online but fail to answer properly to SRST or
		 * IDENTIFY when no device is attached downstream
		 * causing libata to retry quite a few times leading
		 * to excessive detection delay.
		 *
		 * As these firmwares respond to the second reset try
		 * with invalid device signature, considering unknown
		 * sig as offline works around the problem acceptably.
		 */
		{
			.ident = "EP45-DQ6",
			.matches = {
				DMI_MATCH(DMI_BOARD_VENDOR,
					  "Gigabyte Technology Co., Ltd."),
				DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
			},
			.driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
		},
		{
			.ident = "EP45-DS5",
			.matches = {
				DMI_MATCH(DMI_BOARD_VENDOR,
					  "Gigabyte Technology Co., Ltd."),
				DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
			},
			.driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
		},
		{ }	/* terminate list */
	};
#undef ENCODE_BUSDEVFN
	const struct dmi_system_id *dmi = dmi_first_match(sysids);
	unsigned int val;

	if (!dmi)
		return false;

	val = (unsigned long)dmi->driver_data;

	return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
}

2934
#ifdef CONFIG_ATA_ACPI
2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977
static void ahci_gtf_filter_workaround(struct ata_host *host)
{
	static const struct dmi_system_id sysids[] = {
		/*
		 * Aspire 3810T issues a bunch of SATA enable commands
		 * via _GTF including an invalid one and one which is
		 * rejected by the device.  Among the successful ones
		 * is FPDMA non-zero offset enable which when enabled
		 * only on the drive side leads to NCQ command
		 * failures.  Filter it out.
		 */
		{
			.ident = "Aspire 3810T",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
				DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
			},
			.driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
		},
		{ }
	};
	const struct dmi_system_id *dmi = dmi_first_match(sysids);
	unsigned int filter;
	int i;

	if (!dmi)
		return;

	filter = (unsigned long)dmi->driver_data;
	dev_printk(KERN_INFO, host->dev,
		   "applying extra ACPI _GTF filter 0x%x for %s\n",
		   filter, dmi->ident);

	for (i = 0; i < host->n_ports; i++) {
		struct ata_port *ap = host->ports[i];
		struct ata_link *link;
		struct ata_device *dev;

		ata_for_each_link(link, ap, EDGE)
			ata_for_each_dev(dev, link, ALL)
				dev->gtf_filter |= filter;
	}
}
2978 2979 2980 2981
#else
static inline void ahci_gtf_filter_workaround(struct ata_host *host)
{}
#endif
2982

2983
static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
L
Linus Torvalds 已提交
2984 2985
{
	static int printed_version;
T
Tejun Heo 已提交
2986 2987
	unsigned int board_id = ent->driver_data;
	struct ata_port_info pi = ahci_port_info[board_id];
2988
	const struct ata_port_info *ppi[] = { &pi, NULL };
2989
	struct device *dev = &pdev->dev;
L
Linus Torvalds 已提交
2990
	struct ahci_host_priv *hpriv;
2991
	struct ata_host *host;
T
Tejun Heo 已提交
2992
	int n_ports, i, rc;
L
Linus Torvalds 已提交
2993 2994 2995

	VPRINTK("ENTER\n");

T
Tejun Heo 已提交
2996 2997
	WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);

L
Linus Torvalds 已提交
2998
	if (!printed_version++)
2999
		dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
L
Linus Torvalds 已提交
3000

3001 3002 3003 3004 3005 3006
	/* The AHCI driver can only drive the SATA ports, the PATA driver
	   can drive them all so if both drivers are selected make sure
	   AHCI stays out of the way */
	if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
		return -ENODEV;

3007
	/* acquire resources */
3008
	rc = pcim_enable_device(pdev);
L
Linus Torvalds 已提交
3009 3010 3011
	if (rc)
		return rc;

T
Tejun Heo 已提交
3012 3013 3014 3015
	/* AHCI controllers often implement SFF compatible interface.
	 * Grab all PCI BARs just in case.
	 */
	rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
T
Tejun Heo 已提交
3016
	if (rc == -EBUSY)
3017
		pcim_pin_device(pdev);
T
Tejun Heo 已提交
3018
	if (rc)
3019
		return rc;
L
Linus Torvalds 已提交
3020

3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036
	if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
	    (pdev->device == 0x2652 || pdev->device == 0x2653)) {
		u8 map;

		/* ICH6s share the same PCI ID for both piix and ahci
		 * modes.  Enabling ahci mode while MAP indicates
		 * combined mode is a bad idea.  Yield to ata_piix.
		 */
		pci_read_config_byte(pdev, ICH_MAP, &map);
		if (map & 0x3) {
			dev_printk(KERN_INFO, &pdev->dev, "controller is in "
				   "combined mode, can't enable AHCI mode\n");
			return -ENODEV;
		}
	}

3037 3038 3039
	hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
	if (!hpriv)
		return -ENOMEM;
3040 3041
	hpriv->flags |= (unsigned long)pi.private_data;

T
Tejun Heo 已提交
3042 3043 3044 3045 3046
	/* MCP65 revision A1 and A2 can't do MSI */
	if (board_id == board_ahci_mcp65 &&
	    (pdev->revision == 0xa1 || pdev->revision == 0xa2))
		hpriv->flags |= AHCI_HFLAG_NO_MSI;

3047 3048 3049 3050
	/* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
	if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
		hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;

3051 3052 3053
	/* only some SB600s can do 64bit DMA */
	if (ahci_sb600_enable_64bit(pdev))
		hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
3054

T
Tejun Heo 已提交
3055 3056
	if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
		pci_intx(pdev, 1);
L
Linus Torvalds 已提交
3057

3058
	/* save initial config */
3059
	ahci_save_initial_config(pdev, hpriv);
L
Linus Torvalds 已提交
3060

3061
	/* prepare host */
3062
	if (hpriv->cap & HOST_CAP_NCQ)
3063
		pi.flags |= ATA_FLAG_NCQ | ATA_FLAG_FPDMA_AA;
L
Linus Torvalds 已提交
3064

T
Tejun Heo 已提交
3065 3066 3067
	if (hpriv->cap & HOST_CAP_PMP)
		pi.flags |= ATA_FLAG_PMP;

3068 3069 3070 3071 3072 3073
	if (ahci_em_messages && (hpriv->cap & HOST_CAP_EMS)) {
		u8 messages;
		void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
		u32 em_loc = readl(mmio + HOST_EM_LOC);
		u32 em_ctl = readl(mmio + HOST_EM_CTL);

3074
		messages = (em_ctl & EM_CTRL_MSG_TYPE) >> 16;
3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085

		/* we only support LED message type right now */
		if ((messages & 0x01) && (ahci_em_messages == 1)) {
			/* store em_loc */
			hpriv->em_loc = ((em_loc >> 16) * 4);
			pi.flags |= ATA_FLAG_EM;
			if (!(em_ctl & EM_CTL_ALHD))
				pi.flags |= ATA_FLAG_SW_ACTIVITY;
		}
	}

3086 3087 3088 3089 3090 3091
	if (ahci_broken_system_poweroff(pdev)) {
		pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
		dev_info(&pdev->dev,
			"quirky BIOS, skipping spindown on poweroff\n");
	}

3092 3093 3094 3095 3096 3097
	if (ahci_broken_suspend(pdev)) {
		hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
		dev_printk(KERN_WARNING, &pdev->dev,
			   "BIOS update required for suspend/resume\n");
	}

3098 3099 3100 3101 3102 3103
	if (ahci_broken_online(pdev)) {
		hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
		dev_info(&pdev->dev,
			 "online status unreliable, applying workaround\n");
	}

T
Tejun Heo 已提交
3104 3105 3106 3107 3108 3109 3110 3111
	/* CAP.NP sometimes indicate the index of the last enabled
	 * port, at other times, that of the last possible port, so
	 * determining the maximum port number requires looking at
	 * both CAP.NP and port_map.
	 */
	n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));

	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
3112 3113 3114 3115 3116
	if (!host)
		return -ENOMEM;
	host->iomap = pcim_iomap_table(pdev);
	host->private_data = hpriv;

3117
	if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
3118
		host->flags |= ATA_HOST_PARALLEL_SCAN;
3119 3120
	else
		printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
3121

3122 3123 3124
	if (pi.flags & ATA_FLAG_EM)
		ahci_reset_em(host);

3125
	for (i = 0; i < host->n_ports; i++) {
3126
		struct ata_port *ap = host->ports[i];
3127

3128 3129 3130 3131
		ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
		ata_port_pbar_desc(ap, AHCI_PCI_BAR,
				   0x100 + ap->port_no * 0x80, "port");

3132 3133 3134
		/* set initial link pm policy */
		ap->pm_policy = NOT_AVAILABLE;

3135 3136 3137 3138 3139
		/* set enclosure management message type */
		if (ap->flags & ATA_FLAG_EM)
			ap->em_message_type = ahci_em_messages;


3140
		/* disabled/not-implemented port */
3141
		if (!(hpriv->port_map & (1 << i)))
3142
			ap->ops = &ata_dummy_port_ops;
3143
	}
3144

3145 3146 3147
	/* apply workaround for ASUS P5W DH Deluxe mainboard */
	ahci_p5wdh_workaround(host);

3148 3149 3150
	/* apply gtf filter quirk */
	ahci_gtf_filter_workaround(host);

3151 3152
	/* initialize adapter */
	rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
L
Linus Torvalds 已提交
3153
	if (rc)
3154
		return rc;
L
Linus Torvalds 已提交
3155

3156 3157 3158
	rc = ahci_reset_controller(host);
	if (rc)
		return rc;
L
Linus Torvalds 已提交
3159

3160 3161
	ahci_init_controller(host);
	ahci_print_info(host);
L
Linus Torvalds 已提交
3162

3163 3164 3165
	pci_set_master(pdev);
	return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
				 &ahci_sht);
3166
}
L
Linus Torvalds 已提交
3167 3168 3169

static int __init ahci_init(void)
{
3170
	return pci_register_driver(&ahci_pci_driver);
L
Linus Torvalds 已提交
3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182
}

static void __exit ahci_exit(void)
{
	pci_unregister_driver(&ahci_pci_driver);
}


MODULE_AUTHOR("Jeff Garzik");
MODULE_DESCRIPTION("AHCI SATA low-level driver");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
3183
MODULE_VERSION(DRV_VERSION);
L
Linus Torvalds 已提交
3184 3185 3186

module_init(ahci_init);
module_exit(ahci_exit);