ahci.c 78.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *  ahci.c - AHCI SATA support
 *
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
 *  Maintained by:  Jeff Garzik <jgarzik@pobox.com>
 *    		    Please ALWAYS copy linux-ide@vger.kernel.org
 *		    on emails.
 *
 *  Copyright 2004-2005 Red Hat, Inc.
 *
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 2, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with this program; see the file COPYING.  If not, write to
 *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
 *
 *
 * libata documentation is available via 'make {ps|pdf}docs',
 * as Documentation/DocBook/libata.*
 *
 * AHCI hardware documentation:
L
Linus Torvalds 已提交
30
 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
31
 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
L
Linus Torvalds 已提交
32 33 34 35 36 37 38 39 40 41
 *
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
42
#include <linux/dma-mapping.h>
43
#include <linux/device.h>
44
#include <linux/dmi.h>
L
Linus Torvalds 已提交
45
#include <scsi/scsi_host.h>
46
#include <scsi/scsi_cmnd.h>
L
Linus Torvalds 已提交
47 48 49
#include <linux/libata.h>

#define DRV_NAME	"ahci"
T
Tejun Heo 已提交
50
#define DRV_VERSION	"3.0"
L
Linus Torvalds 已提交
51

52 53 54 55 56 57 58 59 60 61 62
/* Enclosure Management Control */
#define EM_CTRL_MSG_TYPE              0x000f0000

/* Enclosure Management LED Message Type */
#define EM_MSG_LED_HBA_PORT           0x0000000f
#define EM_MSG_LED_PMP_SLOT           0x0000ff00
#define EM_MSG_LED_VALUE              0xffff0000
#define EM_MSG_LED_VALUE_ACTIVITY     0x00070000
#define EM_MSG_LED_VALUE_OFF          0xfff80000
#define EM_MSG_LED_VALUE_ON           0x00010000

63
static int ahci_skip_host_reset;
64 65
static int ahci_ignore_sss;

66 67 68
module_param_named(skip_host_reset, ahci_skip_host_reset, int, 0444);
MODULE_PARM_DESC(skip_host_reset, "skip global host reset (0=don't skip, 1=skip)");

69 70 71
module_param_named(ignore_sss, ahci_ignore_sss, int, 0444);
MODULE_PARM_DESC(ignore_sss, "Ignore staggered spinup flag (0=don't ignore, 1=ignore)");

72 73 74
static int ahci_enable_alpm(struct ata_port *ap,
		enum link_pm policy);
static void ahci_disable_alpm(struct ata_port *ap);
75 76 77 78 79 80
static ssize_t ahci_led_show(struct ata_port *ap, char *buf);
static ssize_t ahci_led_store(struct ata_port *ap, const char *buf,
			      size_t size);
static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state,
					ssize_t size);
#define MAX_SLOTS 8
81
#define MAX_RETRY 15
L
Linus Torvalds 已提交
82 83 84

enum {
	AHCI_PCI_BAR		= 5,
85
	AHCI_MAX_PORTS		= 32,
L
Linus Torvalds 已提交
86 87
	AHCI_MAX_SG		= 168, /* hardware max is 64K */
	AHCI_DMA_BOUNDARY	= 0xffffffff,
T
Tejun Heo 已提交
88
	AHCI_MAX_CMDS		= 32,
89
	AHCI_CMD_SZ		= 32,
T
Tejun Heo 已提交
90
	AHCI_CMD_SLOT_SZ	= AHCI_MAX_CMDS * AHCI_CMD_SZ,
L
Linus Torvalds 已提交
91
	AHCI_RX_FIS_SZ		= 256,
92
	AHCI_CMD_TBL_CDB	= 0x40,
93 94 95 96
	AHCI_CMD_TBL_HDR_SZ	= 0x80,
	AHCI_CMD_TBL_SZ		= AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
	AHCI_CMD_TBL_AR_SZ	= AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
	AHCI_PORT_PRIV_DMA_SZ	= AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
L
Linus Torvalds 已提交
97 98 99 100
				  AHCI_RX_FIS_SZ,
	AHCI_IRQ_ON_SG		= (1 << 31),
	AHCI_CMD_ATAPI		= (1 << 5),
	AHCI_CMD_WRITE		= (1 << 6),
101
	AHCI_CMD_PREFETCH	= (1 << 7),
T
Tejun Heo 已提交
102 103
	AHCI_CMD_RESET		= (1 << 8),
	AHCI_CMD_CLR_BUSY	= (1 << 10),
L
Linus Torvalds 已提交
104 105

	RX_FIS_D2H_REG		= 0x40,	/* offset of D2H Register FIS data */
106
	RX_FIS_SDB		= 0x58, /* offset of SDB FIS data */
T
Tejun Heo 已提交
107
	RX_FIS_UNK		= 0x60, /* offset of Unknown FIS data */
L
Linus Torvalds 已提交
108 109

	board_ahci		= 0,
T
Tejun Heo 已提交
110 111 112 113
	board_ahci_vt8251	= 1,
	board_ahci_ign_iferr	= 2,
	board_ahci_sb600	= 3,
	board_ahci_mv		= 4,
114
	board_ahci_sb700	= 5, /* for SB700 and SB800 */
T
Tejun Heo 已提交
115
	board_ahci_mcp65	= 6,
T
Tejun Heo 已提交
116
	board_ahci_nopmp	= 7,
117
	board_ahci_yesncq	= 8,
L
Linus Torvalds 已提交
118 119 120 121 122 123 124

	/* global controller registers */
	HOST_CAP		= 0x00, /* host capabilities */
	HOST_CTL		= 0x04, /* global host control */
	HOST_IRQ_STAT		= 0x08, /* interrupt status */
	HOST_PORTS_IMPL		= 0x0c, /* bitmap of implemented ports */
	HOST_VERSION		= 0x10, /* AHCI spec. version compliancy */
125 126
	HOST_EM_LOC		= 0x1c, /* Enclosure Management location */
	HOST_EM_CTL		= 0x20, /* Enclosure Management Control */
L
Linus Torvalds 已提交
127 128 129 130 131 132 133

	/* HOST_CTL bits */
	HOST_RESET		= (1 << 0),  /* reset controller; self-clear */
	HOST_IRQ_EN		= (1 << 1),  /* global IRQ enable */
	HOST_AHCI_EN		= (1 << 31), /* AHCI enabled */

	/* HOST_CAP bits */
134
	HOST_CAP_EMS		= (1 << 6),  /* Enclosure Management support */
135
	HOST_CAP_SSC		= (1 << 14), /* Slumber capable */
T
Tejun Heo 已提交
136
	HOST_CAP_PMP		= (1 << 17), /* Port Multiplier support */
T
Tejun Heo 已提交
137
	HOST_CAP_CLO		= (1 << 24), /* Command List Override support */
138
	HOST_CAP_ALPM		= (1 << 26), /* Aggressive Link PM support */
139
	HOST_CAP_SSS		= (1 << 27), /* Staggered Spin-up */
T
Tejun Heo 已提交
140
	HOST_CAP_SNTF		= (1 << 29), /* SNotification register */
141
	HOST_CAP_NCQ		= (1 << 30), /* Native Command Queueing */
142
	HOST_CAP_64		= (1 << 31), /* PCI DAC (64-bit DMA) support */
L
Linus Torvalds 已提交
143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158

	/* registers for each SATA port */
	PORT_LST_ADDR		= 0x00, /* command list DMA addr */
	PORT_LST_ADDR_HI	= 0x04, /* command list DMA addr hi */
	PORT_FIS_ADDR		= 0x08, /* FIS rx buf addr */
	PORT_FIS_ADDR_HI	= 0x0c, /* FIS rx buf addr hi */
	PORT_IRQ_STAT		= 0x10, /* interrupt status */
	PORT_IRQ_MASK		= 0x14, /* interrupt enable/disable mask */
	PORT_CMD		= 0x18, /* port command */
	PORT_TFDATA		= 0x20,	/* taskfile data */
	PORT_SIG		= 0x24,	/* device TF signature */
	PORT_CMD_ISSUE		= 0x38, /* command issue */
	PORT_SCR_STAT		= 0x28, /* SATA phy register: SStatus */
	PORT_SCR_CTL		= 0x2c, /* SATA phy register: SControl */
	PORT_SCR_ERR		= 0x30, /* SATA phy register: SError */
	PORT_SCR_ACT		= 0x34, /* SATA phy register: SActive */
T
Tejun Heo 已提交
159
	PORT_SCR_NTF		= 0x3c, /* SATA phy register: SNotification */
L
Linus Torvalds 已提交
160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180

	/* PORT_IRQ_{STAT,MASK} bits */
	PORT_IRQ_COLD_PRES	= (1 << 31), /* cold presence detect */
	PORT_IRQ_TF_ERR		= (1 << 30), /* task file error */
	PORT_IRQ_HBUS_ERR	= (1 << 29), /* host bus fatal error */
	PORT_IRQ_HBUS_DATA_ERR	= (1 << 28), /* host bus data error */
	PORT_IRQ_IF_ERR		= (1 << 27), /* interface fatal error */
	PORT_IRQ_IF_NONFATAL	= (1 << 26), /* interface non-fatal error */
	PORT_IRQ_OVERFLOW	= (1 << 24), /* xfer exhausted available S/G */
	PORT_IRQ_BAD_PMP	= (1 << 23), /* incorrect port multiplier */

	PORT_IRQ_PHYRDY		= (1 << 22), /* PhyRdy changed */
	PORT_IRQ_DEV_ILCK	= (1 << 7), /* device interlock */
	PORT_IRQ_CONNECT	= (1 << 6), /* port connect change status */
	PORT_IRQ_SG_DONE	= (1 << 5), /* descriptor processed */
	PORT_IRQ_UNK_FIS	= (1 << 4), /* unknown FIS rx'd */
	PORT_IRQ_SDB_FIS	= (1 << 3), /* Set Device Bits FIS rx'd */
	PORT_IRQ_DMAS_FIS	= (1 << 2), /* DMA Setup FIS rx'd */
	PORT_IRQ_PIOS_FIS	= (1 << 1), /* PIO Setup FIS rx'd */
	PORT_IRQ_D2H_REG_FIS	= (1 << 0), /* D2H Register FIS rx'd */

T
Tejun Heo 已提交
181 182 183
	PORT_IRQ_FREEZE		= PORT_IRQ_HBUS_ERR |
				  PORT_IRQ_IF_ERR |
				  PORT_IRQ_CONNECT |
184
				  PORT_IRQ_PHYRDY |
T
Tejun Heo 已提交
185 186
				  PORT_IRQ_UNK_FIS |
				  PORT_IRQ_BAD_PMP,
T
Tejun Heo 已提交
187 188 189 190 191 192
	PORT_IRQ_ERROR		= PORT_IRQ_FREEZE |
				  PORT_IRQ_TF_ERR |
				  PORT_IRQ_HBUS_DATA_ERR,
	DEF_PORT_IRQ		= PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
				  PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
				  PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
L
Linus Torvalds 已提交
193 194

	/* PORT_CMD bits */
195 196
	PORT_CMD_ASP		= (1 << 27), /* Aggressive Slumber/Partial */
	PORT_CMD_ALPE		= (1 << 26), /* Aggressive Link PM enable */
197
	PORT_CMD_ATAPI		= (1 << 24), /* Device is ATAPI */
T
Tejun Heo 已提交
198
	PORT_CMD_PMP		= (1 << 17), /* PMP attached */
L
Linus Torvalds 已提交
199 200 201
	PORT_CMD_LIST_ON	= (1 << 15), /* cmd list DMA engine running */
	PORT_CMD_FIS_ON		= (1 << 14), /* FIS DMA engine running */
	PORT_CMD_FIS_RX		= (1 << 4), /* Enable FIS receive DMA engine */
T
Tejun Heo 已提交
202
	PORT_CMD_CLO		= (1 << 3), /* Command list override */
L
Linus Torvalds 已提交
203 204 205 206
	PORT_CMD_POWER_ON	= (1 << 2), /* Power up device */
	PORT_CMD_SPIN_UP	= (1 << 1), /* Spin up device */
	PORT_CMD_START		= (1 << 0), /* Enable port DMA engine */

207
	PORT_CMD_ICC_MASK	= (0xf << 28), /* i/f ICC state mask */
L
Linus Torvalds 已提交
208 209 210
	PORT_CMD_ICC_ACTIVE	= (0x1 << 28), /* Put i/f in active state */
	PORT_CMD_ICC_PARTIAL	= (0x2 << 28), /* Put i/f in partial state */
	PORT_CMD_ICC_SLUMBER	= (0x6 << 28), /* Put i/f in slumber state */
211

212 213 214 215 216 217 218
	/* hpriv->flags bits */
	AHCI_HFLAG_NO_NCQ		= (1 << 0),
	AHCI_HFLAG_IGN_IRQ_IF_ERR	= (1 << 1), /* ignore IRQ_IF_ERR */
	AHCI_HFLAG_IGN_SERR_INTERNAL	= (1 << 2), /* ignore SERR_INTERNAL */
	AHCI_HFLAG_32BIT_ONLY		= (1 << 3), /* force 32bit */
	AHCI_HFLAG_MV_PATA		= (1 << 4), /* PATA port */
	AHCI_HFLAG_NO_MSI		= (1 << 5), /* no PCI MSI */
T
Tejun Heo 已提交
219
	AHCI_HFLAG_NO_PMP		= (1 << 6), /* no PMP */
220
	AHCI_HFLAG_NO_HOTPLUG		= (1 << 7), /* ignore PxSERR.DIAG.N */
221
	AHCI_HFLAG_SECT255		= (1 << 8), /* max 255 sectors */
T
Tejun Heo 已提交
222
	AHCI_HFLAG_YES_NCQ		= (1 << 9), /* force NCQ cap on */
223
	AHCI_HFLAG_NO_SUSPEND		= (1 << 10), /* don't suspend */
224

225
	/* ap->flags bits */
T
Tejun Heo 已提交
226 227 228

	AHCI_FLAG_COMMON		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
					  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
229 230
					  ATA_FLAG_ACPI_SATA | ATA_FLAG_AN |
					  ATA_FLAG_IPM,
231 232

	ICH_MAP				= 0x90, /* ICH MAP register */
233 234 235 236 237

	/* em_ctl bits */
	EM_CTL_RST			= (1 << 9), /* Reset */
	EM_CTL_TM			= (1 << 8), /* Transmit Message */
	EM_CTL_ALHD			= (1 << 26), /* Activity LED */
L
Linus Torvalds 已提交
238 239 240
};

struct ahci_cmd_hdr {
A
Al Viro 已提交
241 242 243 244 245
	__le32			opts;
	__le32			status;
	__le32			tbl_addr;
	__le32			tbl_addr_hi;
	__le32			reserved[4];
L
Linus Torvalds 已提交
246 247 248
};

struct ahci_sg {
A
Al Viro 已提交
249 250 251 252
	__le32			addr;
	__le32			addr_hi;
	__le32			reserved;
	__le32			flags_size;
L
Linus Torvalds 已提交
253 254
};

255 256 257 258 259 260 261 262
struct ahci_em_priv {
	enum sw_activity blink_policy;
	struct timer_list timer;
	unsigned long saved_activity;
	unsigned long activity;
	unsigned long led_state;
};

L
Linus Torvalds 已提交
263
struct ahci_host_priv {
264
	unsigned int		flags;		/* AHCI_HFLAG_* */
265 266 267 268
	u32			cap;		/* cap to use */
	u32			port_map;	/* port map to use */
	u32			saved_cap;	/* saved initial cap */
	u32			saved_port_map;	/* saved initial port_map */
269
	u32 			em_loc; /* enclosure management location */
L
Linus Torvalds 已提交
270 271 272
};

struct ahci_port_priv {
T
Tejun Heo 已提交
273
	struct ata_link		*active_link;
L
Linus Torvalds 已提交
274 275 276 277 278 279
	struct ahci_cmd_hdr	*cmd_slot;
	dma_addr_t		cmd_slot_dma;
	void			*cmd_tbl;
	dma_addr_t		cmd_tbl_dma;
	void			*rx_fis;
	dma_addr_t		rx_fis_dma;
280 281 282
	/* for NCQ spurious interrupt analysis */
	unsigned int		ncq_saw_d2h:1;
	unsigned int		ncq_saw_dmas:1;
283
	unsigned int		ncq_saw_sdb:1;
284
	u32 			intr_mask;	/* interrupts to enable */
285 286
	struct ahci_em_priv	em_priv[MAX_SLOTS];/* enclosure management info
					 	 * per PM slot */
L
Linus Torvalds 已提交
287 288
};

T
Tejun Heo 已提交
289 290
static int ahci_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
static int ahci_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
291
static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
292
static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
293
static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc);
L
Linus Torvalds 已提交
294 295 296
static int ahci_port_start(struct ata_port *ap);
static void ahci_port_stop(struct ata_port *ap);
static void ahci_qc_prep(struct ata_queued_cmd *qc);
T
Tejun Heo 已提交
297 298
static void ahci_freeze(struct ata_port *ap);
static void ahci_thaw(struct ata_port *ap);
T
Tejun Heo 已提交
299 300
static void ahci_pmp_attach(struct ata_port *ap);
static void ahci_pmp_detach(struct ata_port *ap);
301 302
static int ahci_softreset(struct ata_link *link, unsigned int *class,
			  unsigned long deadline);
303 304
static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
			  unsigned long deadline);
305 306 307 308 309 310 311
static int ahci_hardreset(struct ata_link *link, unsigned int *class,
			  unsigned long deadline);
static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
				 unsigned long deadline);
static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
				unsigned long deadline);
static void ahci_postreset(struct ata_link *link, unsigned int *class);
T
Tejun Heo 已提交
312 313
static void ahci_error_handler(struct ata_port *ap);
static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
314
static int ahci_port_resume(struct ata_port *ap);
315
static void ahci_dev_config(struct ata_device *dev);
316 317
static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
			       u32 opts);
318
#ifdef CONFIG_PM
319 320 321
static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
static int ahci_pci_device_resume(struct pci_dev *pdev);
322
#endif
323 324 325 326
static ssize_t ahci_activity_show(struct ata_device *dev, char *buf);
static ssize_t ahci_activity_store(struct ata_device *dev,
				   enum sw_activity val);
static void ahci_init_sw_activity(struct ata_link *link);
L
Linus Torvalds 已提交
327

328 329
static struct device_attribute *ahci_shost_attrs[] = {
	&dev_attr_link_power_management_policy,
330 331 332 333 334 335 336
	&dev_attr_em_message_type,
	&dev_attr_em_message,
	NULL
};

static struct device_attribute *ahci_sdev_attrs[] = {
	&dev_attr_sw_activity,
337
	&dev_attr_unload_heads,
338 339 340
	NULL
};

341
static struct scsi_host_template ahci_sht = {
342
	ATA_NCQ_SHT(DRV_NAME),
T
Tejun Heo 已提交
343
	.can_queue		= AHCI_MAX_CMDS - 1,
L
Linus Torvalds 已提交
344 345
	.sg_tablesize		= AHCI_MAX_SG,
	.dma_boundary		= AHCI_DMA_BOUNDARY,
346
	.shost_attrs		= ahci_shost_attrs,
347
	.sdev_attrs		= ahci_sdev_attrs,
L
Linus Torvalds 已提交
348 349
};

350 351 352
static struct ata_port_operations ahci_ops = {
	.inherits		= &sata_pmp_port_ops,

T
Tejun Heo 已提交
353
	.qc_defer		= sata_pmp_qc_defer_cmd_switch,
L
Linus Torvalds 已提交
354 355
	.qc_prep		= ahci_qc_prep,
	.qc_issue		= ahci_qc_issue,
356
	.qc_fill_rtf		= ahci_qc_fill_rtf,
L
Linus Torvalds 已提交
357

T
Tejun Heo 已提交
358 359
	.freeze			= ahci_freeze,
	.thaw			= ahci_thaw,
360 361 362
	.softreset		= ahci_softreset,
	.hardreset		= ahci_hardreset,
	.postreset		= ahci_postreset,
T
Tejun Heo 已提交
363
	.pmp_softreset		= ahci_softreset,
T
Tejun Heo 已提交
364 365
	.error_handler		= ahci_error_handler,
	.post_internal_cmd	= ahci_post_internal_cmd,
366 367
	.dev_config		= ahci_dev_config,

368 369
	.scr_read		= ahci_scr_read,
	.scr_write		= ahci_scr_write,
T
Tejun Heo 已提交
370 371 372
	.pmp_attach		= ahci_pmp_attach,
	.pmp_detach		= ahci_pmp_detach,

373 374
	.enable_pm		= ahci_enable_alpm,
	.disable_pm		= ahci_disable_alpm,
375 376 377 378
	.em_show		= ahci_led_show,
	.em_store		= ahci_led_store,
	.sw_activity_show	= ahci_activity_show,
	.sw_activity_store	= ahci_activity_store,
379
#ifdef CONFIG_PM
380 381
	.port_suspend		= ahci_port_suspend,
	.port_resume		= ahci_port_resume,
382
#endif
383 384 385 386
	.port_start		= ahci_port_start,
	.port_stop		= ahci_port_stop,
};

387 388
static struct ata_port_operations ahci_vt8251_ops = {
	.inherits		= &ahci_ops,
389
	.hardreset		= ahci_vt8251_hardreset,
390
};
391

392 393
static struct ata_port_operations ahci_p5wdh_ops = {
	.inherits		= &ahci_ops,
394
	.hardreset		= ahci_p5wdh_hardreset,
395 396
};

397 398 399 400 401 402
static struct ata_port_operations ahci_sb600_ops = {
	.inherits		= &ahci_ops,
	.softreset		= ahci_sb600_softreset,
	.pmp_softreset		= ahci_sb600_softreset,
};

403 404
#define AHCI_HFLAGS(flags)	.private_data	= (void *)(flags)

405
static const struct ata_port_info ahci_port_info[] = {
406
	[board_ahci] =
L
Linus Torvalds 已提交
407
	{
T
Tejun Heo 已提交
408
		.flags		= AHCI_FLAG_COMMON,
409
		.pio_mask	= ATA_PIO4,
410
		.udma_mask	= ATA_UDMA6,
L
Linus Torvalds 已提交
411 412
		.port_ops	= &ahci_ops,
	},
413
	[board_ahci_vt8251] =
414
	{
T
Tejun Heo 已提交
415
		AHCI_HFLAGS	(AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
416
		.flags		= AHCI_FLAG_COMMON,
417
		.pio_mask	= ATA_PIO4,
418
		.udma_mask	= ATA_UDMA6,
419
		.port_ops	= &ahci_vt8251_ops,
420
	},
421
	[board_ahci_ign_iferr] =
422
	{
423 424
		AHCI_HFLAGS	(AHCI_HFLAG_IGN_IRQ_IF_ERR),
		.flags		= AHCI_FLAG_COMMON,
425
		.pio_mask	= ATA_PIO4,
426
		.udma_mask	= ATA_UDMA6,
427 428
		.port_ops	= &ahci_ops,
	},
429
	[board_ahci_sb600] =
430
	{
431
		AHCI_HFLAGS	(AHCI_HFLAG_IGN_SERR_INTERNAL |
432
				 AHCI_HFLAG_32BIT_ONLY | AHCI_HFLAG_NO_MSI |
433
				 AHCI_HFLAG_SECT255),
434
		.flags		= AHCI_FLAG_COMMON,
435
		.pio_mask	= ATA_PIO4,
436
		.udma_mask	= ATA_UDMA6,
437
		.port_ops	= &ahci_sb600_ops,
438
	},
439
	[board_ahci_mv] =
440
	{
441
		AHCI_HFLAGS	(AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
T
Tejun Heo 已提交
442
				 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
443
		.flags		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
444
				  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
445
		.pio_mask	= ATA_PIO4,
446 447 448
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &ahci_ops,
	},
449
	[board_ahci_sb700] =	/* for SB700 and SB800 */
450
	{
451
		AHCI_HFLAGS	(AHCI_HFLAG_IGN_SERR_INTERNAL),
452
		.flags		= AHCI_FLAG_COMMON,
453
		.pio_mask	= ATA_PIO4,
454
		.udma_mask	= ATA_UDMA6,
455
		.port_ops	= &ahci_sb600_ops,
456
	},
457
	[board_ahci_mcp65] =
T
Tejun Heo 已提交
458 459 460
	{
		AHCI_HFLAGS	(AHCI_HFLAG_YES_NCQ),
		.flags		= AHCI_FLAG_COMMON,
461
		.pio_mask	= ATA_PIO4,
T
Tejun Heo 已提交
462 463 464
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &ahci_ops,
	},
465
	[board_ahci_nopmp] =
T
Tejun Heo 已提交
466 467 468
	{
		AHCI_HFLAGS	(AHCI_HFLAG_NO_PMP),
		.flags		= AHCI_FLAG_COMMON,
469
		.pio_mask	= ATA_PIO4,
T
Tejun Heo 已提交
470 471 472
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &ahci_ops,
	},
473 474 475 476 477 478 479 480
	/* board_ahci_yesncq */
	{
		AHCI_HFLAGS	(AHCI_HFLAG_YES_NCQ),
		.flags		= AHCI_FLAG_COMMON,
		.pio_mask	= ATA_PIO4,
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &ahci_ops,
	},
L
Linus Torvalds 已提交
481 482
};

483
static const struct pci_device_id ahci_pci_tbl[] = {
J
Jeff Garzik 已提交
484
	/* Intel */
485 486 487 488 489
	{ PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
	{ PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
	{ PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
	{ PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
	{ PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
490
	{ PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
491 492 493 494
	{ PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
	{ PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
	{ PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
	{ PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
T
Tejun Heo 已提交
495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511
	{ PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
	{ PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* ICH8 */
	{ PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
	{ PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
	{ PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
	{ PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
512 513
	{ PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
	{ PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
514 515
	{ PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
	{ PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
516
	{ PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
517
	{ PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
518
	{ PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
519
	{ PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
J
Jeff Garzik 已提交
520

521 522 523
	/* JMicron 360/1/3/5/6, match class to avoid IDE function */
	{ PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
	  PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
J
Jeff Garzik 已提交
524 525

	/* ATI */
526
	{ PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
527 528 529 530 531 532
	{ PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
J
Jeff Garzik 已提交
533 534

	/* VIA */
535
	{ PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
T
Tejun Heo 已提交
536
	{ PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
J
Jeff Garzik 已提交
537 538

	/* NVIDIA */
T
Tejun Heo 已提交
539 540 541 542 543 544 545 546
	{ PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 },	/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 },	/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 },	/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 },	/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 },	/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 },	/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 },	/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 },	/* MCP65 */
547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570
	{ PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_yesncq },	/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_yesncq },	/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_yesncq },	/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_yesncq },	/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_yesncq },	/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_yesncq },	/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_yesncq },	/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_yesncq },	/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_yesncq },	/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_yesncq },	/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_yesncq },	/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_yesncq },	/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_yesncq },	/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_yesncq },	/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_yesncq },	/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_yesncq },	/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_yesncq },	/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_yesncq },	/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_yesncq },	/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_yesncq },	/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_yesncq },	/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_yesncq },	/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_yesncq },	/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_yesncq },	/* MCP73 */
571 572 573 574 575 576 577 578 579 580 581 582
	{ PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci },		/* MCP77 */
583 584 585 586
	{ PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci },		/* MCP79 */
P
Peer Chen 已提交
587 588 589 590 591 592 593 594
	{ PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci },		/* MCP79 */
595 596 597 598 599 600 601 602 603 604 605 606
	{ PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci },		/* MCP89 */
	{ PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci },		/* MCP89 */
	{ PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci },		/* MCP89 */
	{ PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci },		/* MCP89 */
	{ PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci },		/* MCP89 */
	{ PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci },		/* MCP89 */
	{ PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci },		/* MCP89 */
	{ PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci },		/* MCP89 */
	{ PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci },		/* MCP89 */
	{ PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci },		/* MCP89 */
	{ PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci },		/* MCP89 */
	{ PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci },		/* MCP89 */
J
Jeff Garzik 已提交
607

J
Jeff Garzik 已提交
608
	/* SiS */
609 610 611
	{ PCI_VDEVICE(SI, 0x1184), board_ahci },		/* SiS 966 */
	{ PCI_VDEVICE(SI, 0x1185), board_ahci },		/* SiS 968 */
	{ PCI_VDEVICE(SI, 0x0186), board_ahci },		/* SiS 968 */
J
Jeff Garzik 已提交
612

613 614
	/* Marvell */
	{ PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv },	/* 6145 */
615
	{ PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv },	/* 6121 */
616

617 618 619
	/* Promise */
	{ PCI_VDEVICE(PROMISE, 0x3f20), board_ahci },	/* PDC42819 */

620 621
	/* Generic, PCI class code for AHCI */
	{ PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
622
	  PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
623

L
Linus Torvalds 已提交
624 625 626 627 628 629 630 631
	{ }	/* terminate list */
};


static struct pci_driver ahci_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= ahci_pci_tbl,
	.probe			= ahci_init_one,
632
	.remove			= ata_pci_remove_one,
633
#ifdef CONFIG_PM
634 635
	.suspend		= ahci_pci_device_suspend,
	.resume			= ahci_pci_device_resume,
636
#endif
L
Linus Torvalds 已提交
637 638
};

639 640 641 642 643
static int ahci_em_messages = 1;
module_param(ahci_em_messages, int, 0444);
/* add other LED protocol types when they become supported */
MODULE_PARM_DESC(ahci_em_messages,
	"Set AHCI Enclosure Management Message type (0 = disabled, 1 = LED");
L
Linus Torvalds 已提交
644

645 646 647 648 649 650 651 652 653
#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
static int marvell_enable;
#else
static int marvell_enable = 1;
#endif
module_param(marvell_enable, int, 0644);
MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");


654 655 656 657 658
static inline int ahci_nr_ports(u32 cap)
{
	return (cap & 0x1f) + 1;
}

659 660
static inline void __iomem *__ahci_port_base(struct ata_host *host,
					     unsigned int port_no)
L
Linus Torvalds 已提交
661
{
662
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
663

664 665 666 667 668 669
	return mmio + 0x100 + (port_no * 0x80);
}

static inline void __iomem *ahci_port_base(struct ata_port *ap)
{
	return __ahci_port_base(ap->host, ap->port_no);
L
Linus Torvalds 已提交
670 671
}

672 673
static void ahci_enable_ahci(void __iomem *mmio)
{
674
	int i;
675 676 677 678
	u32 tmp;

	/* turn on AHCI_EN */
	tmp = readl(mmio + HOST_CTL);
679 680 681 682 683 684 685
	if (tmp & HOST_AHCI_EN)
		return;

	/* Some controllers need AHCI_EN to be written multiple times.
	 * Try a few times before giving up.
	 */
	for (i = 0; i < 5; i++) {
686 687 688
		tmp |= HOST_AHCI_EN;
		writel(tmp, mmio + HOST_CTL);
		tmp = readl(mmio + HOST_CTL);	/* flush && sanity check */
689 690 691
		if (tmp & HOST_AHCI_EN)
			return;
		msleep(10);
692
	}
693 694

	WARN_ON(1);
695 696
}

697 698
/**
 *	ahci_save_initial_config - Save and fixup initial config values
699 700
 *	@pdev: target PCI device
 *	@hpriv: host private area to store config values
701 702 703 704 705 706 707 708 709 710 711
 *
 *	Some registers containing configuration info might be setup by
 *	BIOS and might be cleared on reset.  This function saves the
 *	initial values of those registers into @hpriv such that they
 *	can be restored after controller reset.
 *
 *	If inconsistent, config values are fixed up by this function.
 *
 *	LOCKING:
 *	None.
 */
712 713
static void ahci_save_initial_config(struct pci_dev *pdev,
				     struct ahci_host_priv *hpriv)
714
{
715
	void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
716
	u32 cap, port_map;
717
	int i;
718
	int mv;
719

720 721 722
	/* make sure AHCI mode is enabled before accessing CAP */
	ahci_enable_ahci(mmio);

723 724 725 726 727 728
	/* Values prefixed with saved_ are written back to host after
	 * reset.  Values without are used for driver operation.
	 */
	hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
	hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);

729
	/* some chips have errata preventing 64bit use */
730
	if ((cap & HOST_CAP_64) && (hpriv->flags & AHCI_HFLAG_32BIT_ONLY)) {
T
Tejun Heo 已提交
731 732 733 734 735
		dev_printk(KERN_INFO, &pdev->dev,
			   "controller can't do 64bit DMA, forcing 32bit\n");
		cap &= ~HOST_CAP_64;
	}

736
	if ((cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_NO_NCQ)) {
737 738 739 740 741
		dev_printk(KERN_INFO, &pdev->dev,
			   "controller can't do NCQ, turning off CAP_NCQ\n");
		cap &= ~HOST_CAP_NCQ;
	}

T
Tejun Heo 已提交
742 743 744 745 746 747
	if (!(cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_YES_NCQ)) {
		dev_printk(KERN_INFO, &pdev->dev,
			   "controller can do NCQ, turning on CAP_NCQ\n");
		cap |= HOST_CAP_NCQ;
	}

748
	if ((cap & HOST_CAP_PMP) && (hpriv->flags & AHCI_HFLAG_NO_PMP)) {
T
Tejun Heo 已提交
749 750 751 752 753
		dev_printk(KERN_INFO, &pdev->dev,
			   "controller can't do PMP, turning off CAP_PMP\n");
		cap &= ~HOST_CAP_PMP;
	}

T
Tejun Heo 已提交
754 755 756 757 758 759 760 761
	if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361 &&
	    port_map != 1) {
		dev_printk(KERN_INFO, &pdev->dev,
			   "JMB361 has only one port, port_map 0x%x -> 0x%x\n",
			   port_map, 1);
		port_map = 1;
	}

762 763 764 765 766
	/*
	 * Temporary Marvell 6145 hack: PATA port presence
	 * is asserted through the standard AHCI port
	 * presence register, as bit 4 (counting from 0)
	 */
767
	if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
768 769 770 771
		if (pdev->device == 0x6121)
			mv = 0x3;
		else
			mv = 0xf;
772 773
		dev_printk(KERN_ERR, &pdev->dev,
			   "MV_AHCI HACK: port_map %x -> %x\n",
774 775
			   port_map,
			   port_map & mv);
776 777
		dev_printk(KERN_ERR, &pdev->dev,
			  "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
778

779
		port_map &= mv;
780 781
	}

782
	/* cross check port_map and cap.n_ports */
T
Tejun Heo 已提交
783
	if (port_map) {
T
Tejun Heo 已提交
784
		int map_ports = 0;
785

T
Tejun Heo 已提交
786 787 788
		for (i = 0; i < AHCI_MAX_PORTS; i++)
			if (port_map & (1 << i))
				map_ports++;
789

T
Tejun Heo 已提交
790 791
		/* If PI has more ports than n_ports, whine, clear
		 * port_map and let it be generated from n_ports.
792
		 */
T
Tejun Heo 已提交
793
		if (map_ports > ahci_nr_ports(cap)) {
794
			dev_printk(KERN_WARNING, &pdev->dev,
T
Tejun Heo 已提交
795 796 797
				   "implemented port map (0x%x) contains more "
				   "ports than nr_ports (%u), using nr_ports\n",
				   port_map, ahci_nr_ports(cap));
T
Tejun Heo 已提交
798 799 800 801 802 803
			port_map = 0;
		}
	}

	/* fabricate port_map from cap.nr_ports */
	if (!port_map) {
804
		port_map = (1 << ahci_nr_ports(cap)) - 1;
T
Tejun Heo 已提交
805 806 807 808 809
		dev_printk(KERN_WARNING, &pdev->dev,
			   "forcing PORTS_IMPL to 0x%x\n", port_map);

		/* write the fixed up value to the PI register */
		hpriv->saved_port_map = port_map;
810 811
	}

812 813 814 815 816 817 818
	/* record values to use during operation */
	hpriv->cap = cap;
	hpriv->port_map = port_map;
}

/**
 *	ahci_restore_initial_config - Restore initial config
819
 *	@host: target ATA host
820 821 822 823 824 825
 *
 *	Restore initial config stored by ahci_save_initial_config().
 *
 *	LOCKING:
 *	None.
 */
826
static void ahci_restore_initial_config(struct ata_host *host)
827
{
828 829 830
	struct ahci_host_priv *hpriv = host->private_data;
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];

831 832 833 834 835
	writel(hpriv->saved_cap, mmio + HOST_CAP);
	writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
	(void) readl(mmio + HOST_PORTS_IMPL);	/* flush */
}

T
Tejun Heo 已提交
836
static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
L
Linus Torvalds 已提交
837
{
T
Tejun Heo 已提交
838 839 840 841 842 843 844 845
	static const int offset[] = {
		[SCR_STATUS]		= PORT_SCR_STAT,
		[SCR_CONTROL]		= PORT_SCR_CTL,
		[SCR_ERROR]		= PORT_SCR_ERR,
		[SCR_ACTIVE]		= PORT_SCR_ACT,
		[SCR_NOTIFICATION]	= PORT_SCR_NTF,
	};
	struct ahci_host_priv *hpriv = ap->host->private_data;
L
Linus Torvalds 已提交
846

T
Tejun Heo 已提交
847 848 849
	if (sc_reg < ARRAY_SIZE(offset) &&
	    (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
		return offset[sc_reg];
850
	return 0;
L
Linus Torvalds 已提交
851 852
}

T
Tejun Heo 已提交
853
static int ahci_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
L
Linus Torvalds 已提交
854
{
T
Tejun Heo 已提交
855 856
	void __iomem *port_mmio = ahci_port_base(link->ap);
	int offset = ahci_scr_offset(link->ap, sc_reg);
T
Tejun Heo 已提交
857 858 859 860

	if (offset) {
		*val = readl(port_mmio + offset);
		return 0;
L
Linus Torvalds 已提交
861
	}
T
Tejun Heo 已提交
862 863
	return -EINVAL;
}
L
Linus Torvalds 已提交
864

T
Tejun Heo 已提交
865
static int ahci_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
T
Tejun Heo 已提交
866
{
T
Tejun Heo 已提交
867 868
	void __iomem *port_mmio = ahci_port_base(link->ap);
	int offset = ahci_scr_offset(link->ap, sc_reg);
T
Tejun Heo 已提交
869 870 871 872 873 874

	if (offset) {
		writel(val, port_mmio + offset);
		return 0;
	}
	return -EINVAL;
L
Linus Torvalds 已提交
875 876
}

877
static void ahci_start_engine(struct ata_port *ap)
878
{
879
	void __iomem *port_mmio = ahci_port_base(ap);
880 881
	u32 tmp;

882
	/* start DMA */
883
	tmp = readl(port_mmio + PORT_CMD);
884 885 886 887 888
	tmp |= PORT_CMD_START;
	writel(tmp, port_mmio + PORT_CMD);
	readl(port_mmio + PORT_CMD); /* flush */
}

889
static int ahci_stop_engine(struct ata_port *ap)
890
{
891
	void __iomem *port_mmio = ahci_port_base(ap);
892 893 894 895
	u32 tmp;

	tmp = readl(port_mmio + PORT_CMD);

896
	/* check if the HBA is idle */
897 898 899
	if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
		return 0;

900
	/* setting HBA to idle */
901 902 903
	tmp &= ~PORT_CMD_START;
	writel(tmp, port_mmio + PORT_CMD);

904
	/* wait for engine to stop. This could be as long as 500 msec */
905
	tmp = ata_wait_register(port_mmio + PORT_CMD,
906
				PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
907
	if (tmp & PORT_CMD_LIST_ON)
908 909 910 911 912
		return -EIO;

	return 0;
}

913
static void ahci_start_fis_rx(struct ata_port *ap)
914
{
915 916 917
	void __iomem *port_mmio = ahci_port_base(ap);
	struct ahci_host_priv *hpriv = ap->host->private_data;
	struct ahci_port_priv *pp = ap->private_data;
918 919 920
	u32 tmp;

	/* set FIS registers */
921 922 923 924
	if (hpriv->cap & HOST_CAP_64)
		writel((pp->cmd_slot_dma >> 16) >> 16,
		       port_mmio + PORT_LST_ADDR_HI);
	writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
925

926 927 928 929
	if (hpriv->cap & HOST_CAP_64)
		writel((pp->rx_fis_dma >> 16) >> 16,
		       port_mmio + PORT_FIS_ADDR_HI);
	writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
930 931 932 933 934 935 936 937 938 939

	/* enable FIS reception */
	tmp = readl(port_mmio + PORT_CMD);
	tmp |= PORT_CMD_FIS_RX;
	writel(tmp, port_mmio + PORT_CMD);

	/* flush */
	readl(port_mmio + PORT_CMD);
}

940
static int ahci_stop_fis_rx(struct ata_port *ap)
941
{
942
	void __iomem *port_mmio = ahci_port_base(ap);
943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958
	u32 tmp;

	/* disable FIS reception */
	tmp = readl(port_mmio + PORT_CMD);
	tmp &= ~PORT_CMD_FIS_RX;
	writel(tmp, port_mmio + PORT_CMD);

	/* wait for completion, spec says 500ms, give it 1000 */
	tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
				PORT_CMD_FIS_ON, 10, 1000);
	if (tmp & PORT_CMD_FIS_ON)
		return -EBUSY;

	return 0;
}

959
static void ahci_power_up(struct ata_port *ap)
960
{
961 962
	struct ahci_host_priv *hpriv = ap->host->private_data;
	void __iomem *port_mmio = ahci_port_base(ap);
963 964 965 966 967
	u32 cmd;

	cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;

	/* spin up device */
968
	if (hpriv->cap & HOST_CAP_SSS) {
969 970 971 972 973 974 975 976
		cmd |= PORT_CMD_SPIN_UP;
		writel(cmd, port_mmio + PORT_CMD);
	}

	/* wake up link */
	writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
}

977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005
static void ahci_disable_alpm(struct ata_port *ap)
{
	struct ahci_host_priv *hpriv = ap->host->private_data;
	void __iomem *port_mmio = ahci_port_base(ap);
	u32 cmd;
	struct ahci_port_priv *pp = ap->private_data;

	/* IPM bits should be disabled by libata-core */
	/* get the existing command bits */
	cmd = readl(port_mmio + PORT_CMD);

	/* disable ALPM and ASP */
	cmd &= ~PORT_CMD_ASP;
	cmd &= ~PORT_CMD_ALPE;

	/* force the interface back to active */
	cmd |= PORT_CMD_ICC_ACTIVE;

	/* write out new cmd value */
	writel(cmd, port_mmio + PORT_CMD);
	cmd = readl(port_mmio + PORT_CMD);

	/* wait 10ms to be sure we've come out of any low power state */
	msleep(10);

	/* clear out any PhyRdy stuff from interrupt status */
	writel(PORT_IRQ_PHYRDY, port_mmio + PORT_IRQ_STAT);

	/* go ahead and clean out PhyRdy Change from Serror too */
T
Tejun Heo 已提交
1006
	ahci_scr_write(&ap->link, SCR_ERROR, ((1 << 16) | (1 << 18)));
1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100

	/*
 	 * Clear flag to indicate that we should ignore all PhyRdy
 	 * state changes
 	 */
	hpriv->flags &= ~AHCI_HFLAG_NO_HOTPLUG;

	/*
 	 * Enable interrupts on Phy Ready.
 	 */
	pp->intr_mask |= PORT_IRQ_PHYRDY;
	writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);

	/*
 	 * don't change the link pm policy - we can be called
 	 * just to turn of link pm temporarily
 	 */
}

static int ahci_enable_alpm(struct ata_port *ap,
	enum link_pm policy)
{
	struct ahci_host_priv *hpriv = ap->host->private_data;
	void __iomem *port_mmio = ahci_port_base(ap);
	u32 cmd;
	struct ahci_port_priv *pp = ap->private_data;
	u32 asp;

	/* Make sure the host is capable of link power management */
	if (!(hpriv->cap & HOST_CAP_ALPM))
		return -EINVAL;

	switch (policy) {
	case MAX_PERFORMANCE:
	case NOT_AVAILABLE:
		/*
 		 * if we came here with NOT_AVAILABLE,
 		 * it just means this is the first time we
 		 * have tried to enable - default to max performance,
 		 * and let the user go to lower power modes on request.
 		 */
		ahci_disable_alpm(ap);
		return 0;
	case MIN_POWER:
		/* configure HBA to enter SLUMBER */
		asp = PORT_CMD_ASP;
		break;
	case MEDIUM_POWER:
		/* configure HBA to enter PARTIAL */
		asp = 0;
		break;
	default:
		return -EINVAL;
	}

	/*
 	 * Disable interrupts on Phy Ready. This keeps us from
 	 * getting woken up due to spurious phy ready interrupts
	 * TBD - Hot plug should be done via polling now, is
	 * that even supported?
 	 */
	pp->intr_mask &= ~PORT_IRQ_PHYRDY;
	writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);

	/*
 	 * Set a flag to indicate that we should ignore all PhyRdy
 	 * state changes since these can happen now whenever we
 	 * change link state
 	 */
	hpriv->flags |= AHCI_HFLAG_NO_HOTPLUG;

	/* get the existing command bits */
	cmd = readl(port_mmio + PORT_CMD);

	/*
 	 * Set ASP based on Policy
 	 */
	cmd |= asp;

	/*
 	 * Setting this bit will instruct the HBA to aggressively
 	 * enter a lower power link state when it's appropriate and
 	 * based on the value set above for ASP
 	 */
	cmd |= PORT_CMD_ALPE;

	/* write out new cmd value */
	writel(cmd, port_mmio + PORT_CMD);
	cmd = readl(port_mmio + PORT_CMD);

	/* IPM bits should be set by libata-core */
	return 0;
}

1101
#ifdef CONFIG_PM
1102
static void ahci_power_down(struct ata_port *ap)
1103
{
1104 1105
	struct ahci_host_priv *hpriv = ap->host->private_data;
	void __iomem *port_mmio = ahci_port_base(ap);
1106 1107
	u32 cmd, scontrol;

1108
	if (!(hpriv->cap & HOST_CAP_SSS))
1109
		return;
1110

1111 1112 1113 1114
	/* put device into listen mode, first set PxSCTL.DET to 0 */
	scontrol = readl(port_mmio + PORT_SCR_CTL);
	scontrol &= ~0xf;
	writel(scontrol, port_mmio + PORT_SCR_CTL);
1115

1116 1117 1118 1119
	/* then set PxCMD.SUD to 0 */
	cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
	cmd &= ~PORT_CMD_SPIN_UP;
	writel(cmd, port_mmio + PORT_CMD);
1120
}
1121
#endif
1122

1123
static void ahci_start_port(struct ata_port *ap)
1124
{
1125 1126 1127
	struct ahci_port_priv *pp = ap->private_data;
	struct ata_link *link;
	struct ahci_em_priv *emp;
1128 1129
	ssize_t rc;
	int i;
1130

1131
	/* enable FIS reception */
1132
	ahci_start_fis_rx(ap);
1133 1134

	/* enable DMA */
1135
	ahci_start_engine(ap);
1136 1137 1138

	/* turn on LEDs */
	if (ap->flags & ATA_FLAG_EM) {
T
Tejun Heo 已提交
1139
		ata_for_each_link(link, ap, EDGE) {
1140
			emp = &pp->em_priv[link->pmp];
1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151

			/* EM Transmit bit maybe busy during init */
			for (i = 0; i < MAX_RETRY; i++) {
				rc = ahci_transmit_led_message(ap,
							       emp->led_state,
							       4);
				if (rc == -EBUSY)
					udelay(100);
				else
					break;
			}
1152 1153 1154 1155
		}
	}

	if (ap->flags & ATA_FLAG_SW_ACTIVITY)
T
Tejun Heo 已提交
1156
		ata_for_each_link(link, ap, EDGE)
1157 1158
			ahci_init_sw_activity(link);

1159 1160
}

1161
static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
1162 1163 1164 1165
{
	int rc;

	/* disable DMA */
1166
	rc = ahci_stop_engine(ap);
1167 1168 1169 1170 1171 1172
	if (rc) {
		*emsg = "failed to stop engine";
		return rc;
	}

	/* disable FIS reception */
1173
	rc = ahci_stop_fis_rx(ap);
1174 1175 1176 1177 1178 1179 1180 1181
	if (rc) {
		*emsg = "failed stop FIS RX";
		return rc;
	}

	return 0;
}

1182
static int ahci_reset_controller(struct ata_host *host)
1183
{
1184
	struct pci_dev *pdev = to_pci_dev(host->dev);
T
Tejun Heo 已提交
1185
	struct ahci_host_priv *hpriv = host->private_data;
1186
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
1187
	u32 tmp;
1188

1189 1190 1191
	/* we must be in AHCI mode, before using anything
	 * AHCI-specific, such as HOST_RESET.
	 */
1192
	ahci_enable_ahci(mmio);
1193 1194

	/* global controller reset */
1195 1196 1197 1198 1199 1200
	if (!ahci_skip_host_reset) {
		tmp = readl(mmio + HOST_CTL);
		if ((tmp & HOST_RESET) == 0) {
			writel(tmp | HOST_RESET, mmio + HOST_CTL);
			readl(mmio + HOST_CTL); /* flush */
		}
1201

Z
Zhang Rui 已提交
1202 1203 1204 1205
		/*
		 * to perform host reset, OS should set HOST_RESET
		 * and poll until this bit is read to be "0".
		 * reset must complete within 1 second, or
1206 1207
		 * the hardware should be considered fried.
		 */
Z
Zhang Rui 已提交
1208 1209
		tmp = ata_wait_register(mmio + HOST_CTL, HOST_RESET,
					HOST_RESET, 10, 1000);
1210

1211 1212 1213 1214 1215
		if (tmp & HOST_RESET) {
			dev_printk(KERN_ERR, host->dev,
				   "controller reset failed (0x%x)\n", tmp);
			return -EIO;
		}
1216

1217 1218
		/* turn on AHCI mode */
		ahci_enable_ahci(mmio);
1219

1220 1221 1222 1223 1224 1225 1226
		/* Some registers might be cleared on reset.  Restore
		 * initial values.
		 */
		ahci_restore_initial_config(host);
	} else
		dev_printk(KERN_INFO, host->dev,
			   "skipping global host reset\n");
1227 1228 1229 1230 1231 1232

	if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
		u16 tmp16;

		/* configure PCS */
		pci_read_config_word(pdev, 0x92, &tmp16);
T
Tejun Heo 已提交
1233 1234 1235 1236
		if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
			tmp16 |= hpriv->port_map;
			pci_write_config_word(pdev, 0x92, tmp16);
		}
1237 1238 1239 1240 1241
	}

	return 0;
}

1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263
static void ahci_sw_activity(struct ata_link *link)
{
	struct ata_port *ap = link->ap;
	struct ahci_port_priv *pp = ap->private_data;
	struct ahci_em_priv *emp = &pp->em_priv[link->pmp];

	if (!(link->flags & ATA_LFLAG_SW_ACTIVITY))
		return;

	emp->activity++;
	if (!timer_pending(&emp->timer))
		mod_timer(&emp->timer, jiffies + msecs_to_jiffies(10));
}

static void ahci_sw_activity_blink(unsigned long arg)
{
	struct ata_link *link = (struct ata_link *)arg;
	struct ata_port *ap = link->ap;
	struct ahci_port_priv *pp = ap->private_data;
	struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
	unsigned long led_message = emp->led_state;
	u32 activity_led_state;
1264
	unsigned long flags;
1265

1266
	led_message &= EM_MSG_LED_VALUE;
1267 1268 1269 1270 1271 1272
	led_message |= ap->port_no | (link->pmp << 8);

	/* check to see if we've had activity.  If so,
	 * toggle state of LED and reset timer.  If not,
	 * turn LED to desired idle state.
	 */
1273
	spin_lock_irqsave(ap->lock, flags);
1274 1275 1276
	if (emp->saved_activity != emp->activity) {
		emp->saved_activity = emp->activity;
		/* get the current LED state */
1277
		activity_led_state = led_message & EM_MSG_LED_VALUE_ON;
1278 1279 1280 1281 1282 1283 1284

		if (activity_led_state)
			activity_led_state = 0;
		else
			activity_led_state = 1;

		/* clear old state */
1285
		led_message &= ~EM_MSG_LED_VALUE_ACTIVITY;
1286 1287 1288 1289 1290 1291

		/* toggle state */
		led_message |= (activity_led_state << 16);
		mod_timer(&emp->timer, jiffies + msecs_to_jiffies(100));
	} else {
		/* switch to idle */
1292
		led_message &= ~EM_MSG_LED_VALUE_ACTIVITY;
1293 1294 1295
		if (emp->blink_policy == BLINK_OFF)
			led_message |= (1 << 16);
	}
1296
	spin_unlock_irqrestore(ap->lock, flags);
1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
	ahci_transmit_led_message(ap, led_message, 4);
}

static void ahci_init_sw_activity(struct ata_link *link)
{
	struct ata_port *ap = link->ap;
	struct ahci_port_priv *pp = ap->private_data;
	struct ahci_em_priv *emp = &pp->em_priv[link->pmp];

	/* init activity stats, setup timer */
	emp->saved_activity = emp->activity = 0;
	setup_timer(&emp->timer, ahci_sw_activity_blink, (unsigned long)link);

	/* check our blink policy and set flag for link if it's enabled */
	if (emp->blink_policy)
		link->flags |= ATA_LFLAG_SW_ACTIVITY;
}

static int ahci_reset_em(struct ata_host *host)
{
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
	u32 em_ctl;

	em_ctl = readl(mmio + HOST_EM_CTL);
	if ((em_ctl & EM_CTL_TM) || (em_ctl & EM_CTL_RST))
		return -EINVAL;

	writel(em_ctl | EM_CTL_RST, mmio + HOST_EM_CTL);
	return 0;
}

static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state,
					ssize_t size)
{
	struct ahci_host_priv *hpriv = ap->host->private_data;
	struct ahci_port_priv *pp = ap->private_data;
	void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
	u32 em_ctl;
	u32 message[] = {0, 0};
L
Linus Torvalds 已提交
1336
	unsigned long flags;
1337 1338 1339 1340
	int pmp;
	struct ahci_em_priv *emp;

	/* get the slot number from the message */
1341
	pmp = (state & EM_MSG_LED_PMP_SLOT) >> 8;
1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355
	if (pmp < MAX_SLOTS)
		emp = &pp->em_priv[pmp];
	else
		return -EINVAL;

	spin_lock_irqsave(ap->lock, flags);

	/*
	 * if we are still busy transmitting a previous message,
	 * do not allow
	 */
	em_ctl = readl(mmio + HOST_EM_CTL);
	if (em_ctl & EM_CTL_TM) {
		spin_unlock_irqrestore(ap->lock, flags);
1356
		return -EBUSY;
1357 1358 1359 1360 1361 1362 1363 1364 1365
	}

	/*
	 * create message header - this is all zero except for
	 * the message size, which is 4 bytes.
	 */
	message[0] |= (4 << 8);

	/* ignore 0:4 of byte zero, fill in port info yourself */
1366
	message[1] = ((state & ~EM_MSG_LED_HBA_PORT) | ap->port_no);
1367 1368 1369 1370 1371 1372

	/* write message to EM_LOC */
	writel(message[0], mmio + hpriv->em_loc);
	writel(message[1], mmio + hpriv->em_loc+4);

	/* save off new led state for port/slot */
1373
	emp->led_state = state;
1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390

	/*
	 * tell hardware to transmit the message
	 */
	writel(em_ctl | EM_CTL_TM, mmio + HOST_EM_CTL);

	spin_unlock_irqrestore(ap->lock, flags);
	return size;
}

static ssize_t ahci_led_show(struct ata_port *ap, char *buf)
{
	struct ahci_port_priv *pp = ap->private_data;
	struct ata_link *link;
	struct ahci_em_priv *emp;
	int rc = 0;

T
Tejun Heo 已提交
1391
	ata_for_each_link(link, ap, EDGE) {
1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408
		emp = &pp->em_priv[link->pmp];
		rc += sprintf(buf, "%lx\n", emp->led_state);
	}
	return rc;
}

static ssize_t ahci_led_store(struct ata_port *ap, const char *buf,
				size_t size)
{
	int state;
	int pmp;
	struct ahci_port_priv *pp = ap->private_data;
	struct ahci_em_priv *emp;

	state = simple_strtoul(buf, NULL, 0);

	/* get the slot number from the message */
1409
	pmp = (state & EM_MSG_LED_PMP_SLOT) >> 8;
1410 1411 1412 1413 1414 1415 1416 1417 1418 1419
	if (pmp < MAX_SLOTS)
		emp = &pp->em_priv[pmp];
	else
		return -EINVAL;

	/* mask off the activity bits if we are in sw_activity
	 * mode, user should turn off sw_activity before setting
	 * activity led through em_message
	 */
	if (emp->blink_policy)
1420
		state &= ~EM_MSG_LED_VALUE_ACTIVITY;
1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438

	return ahci_transmit_led_message(ap, state, size);
}

static ssize_t ahci_activity_store(struct ata_device *dev, enum sw_activity val)
{
	struct ata_link *link = dev->link;
	struct ata_port *ap = link->ap;
	struct ahci_port_priv *pp = ap->private_data;
	struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
	u32 port_led_state = emp->led_state;

	/* save the desired Activity LED behavior */
	if (val == OFF) {
		/* clear LFLAG */
		link->flags &= ~(ATA_LFLAG_SW_ACTIVITY);

		/* set the LED to OFF */
1439
		port_led_state &= EM_MSG_LED_VALUE_OFF;
1440 1441 1442 1443 1444 1445
		port_led_state |= (ap->port_no | (link->pmp << 8));
		ahci_transmit_led_message(ap, port_led_state, 4);
	} else {
		link->flags |= ATA_LFLAG_SW_ACTIVITY;
		if (val == BLINK_OFF) {
			/* set LED to ON for idle */
1446
			port_led_state &= EM_MSG_LED_VALUE_OFF;
1447
			port_led_state |= (ap->port_no | (link->pmp << 8));
1448
			port_led_state |= EM_MSG_LED_VALUE_ON; /* check this */
1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468
			ahci_transmit_led_message(ap, port_led_state, 4);
		}
	}
	emp->blink_policy = val;
	return 0;
}

static ssize_t ahci_activity_show(struct ata_device *dev, char *buf)
{
	struct ata_link *link = dev->link;
	struct ata_port *ap = link->ap;
	struct ahci_port_priv *pp = ap->private_data;
	struct ahci_em_priv *emp = &pp->em_priv[link->pmp];

	/* display the saved value of activity behavior for this
	 * disk.
	 */
	return sprintf(buf, "%d\n", emp->blink_policy);
}

1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496
static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
			   int port_no, void __iomem *mmio,
			   void __iomem *port_mmio)
{
	const char *emsg = NULL;
	int rc;
	u32 tmp;

	/* make sure port is not active */
	rc = ahci_deinit_port(ap, &emsg);
	if (rc)
		dev_printk(KERN_WARNING, &pdev->dev,
			   "%s (%d)\n", emsg, rc);

	/* clear SError */
	tmp = readl(port_mmio + PORT_SCR_ERR);
	VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
	writel(tmp, port_mmio + PORT_SCR_ERR);

	/* clear port IRQ */
	tmp = readl(port_mmio + PORT_IRQ_STAT);
	VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
	if (tmp)
		writel(tmp, port_mmio + PORT_IRQ_STAT);

	writel(1 << port_no, mmio + HOST_IRQ_STAT);
}

1497
static void ahci_init_controller(struct ata_host *host)
1498
{
1499
	struct ahci_host_priv *hpriv = host->private_data;
1500 1501
	struct pci_dev *pdev = to_pci_dev(host->dev);
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
1502
	int i;
1503
	void __iomem *port_mmio;
1504
	u32 tmp;
1505
	int mv;
1506

1507
	if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
1508 1509 1510 1511 1512
		if (pdev->device == 0x6121)
			mv = 2;
		else
			mv = 4;
		port_mmio = __ahci_port_base(host, mv);
1513 1514 1515 1516 1517 1518 1519 1520 1521 1522

		writel(0, port_mmio + PORT_IRQ_MASK);

		/* clear port IRQ */
		tmp = readl(port_mmio + PORT_IRQ_STAT);
		VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
		if (tmp)
			writel(tmp, port_mmio + PORT_IRQ_STAT);
	}

1523 1524
	for (i = 0; i < host->n_ports; i++) {
		struct ata_port *ap = host->ports[i];
1525

1526
		port_mmio = ahci_port_base(ap);
1527
		if (ata_port_is_dummy(ap))
1528 1529
			continue;

1530
		ahci_port_init(pdev, ap, i, mmio, port_mmio);
1531 1532 1533 1534 1535 1536 1537 1538 1539
	}

	tmp = readl(mmio + HOST_CTL);
	VPRINTK("HOST_CTL 0x%x\n", tmp);
	writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
	tmp = readl(mmio + HOST_CTL);
	VPRINTK("HOST_CTL 0x%x\n", tmp);
}

1540 1541 1542 1543
static void ahci_dev_config(struct ata_device *dev)
{
	struct ahci_host_priv *hpriv = dev->link->ap->host->private_data;

1544
	if (hpriv->flags & AHCI_HFLAG_SECT255) {
1545
		dev->max_sectors = 255;
1546 1547 1548
		ata_dev_printk(dev, KERN_INFO,
			       "SB600 AHCI: limiting to 255 sectors per cmd\n");
	}
1549 1550
}

1551
static unsigned int ahci_dev_classify(struct ata_port *ap)
L
Linus Torvalds 已提交
1552
{
1553
	void __iomem *port_mmio = ahci_port_base(ap);
L
Linus Torvalds 已提交
1554
	struct ata_taskfile tf;
1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565
	u32 tmp;

	tmp = readl(port_mmio + PORT_SIG);
	tf.lbah		= (tmp >> 24)	& 0xff;
	tf.lbam		= (tmp >> 16)	& 0xff;
	tf.lbal		= (tmp >> 8)	& 0xff;
	tf.nsect	= (tmp)		& 0xff;

	return ata_dev_classify(&tf);
}

T
Tejun Heo 已提交
1566 1567
static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
			       u32 opts)
1568
{
T
Tejun Heo 已提交
1569 1570 1571 1572 1573 1574 1575 1576
	dma_addr_t cmd_tbl_dma;

	cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;

	pp->cmd_slot[tag].opts = cpu_to_le32(opts);
	pp->cmd_slot[tag].status = 0;
	pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
	pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
1577 1578
}

1579
static int ahci_kick_engine(struct ata_port *ap, int force_restart)
T
Tejun Heo 已提交
1580
{
1581
	void __iomem *port_mmio = ahci_port_base(ap);
J
Jeff Garzik 已提交
1582
	struct ahci_host_priv *hpriv = ap->host->private_data;
1583
	u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
1584
	u32 tmp;
1585
	int busy, rc;
1586

1587
	/* do we need to kick the port? */
1588
	busy = status & (ATA_BUSY | ATA_DRQ);
1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606
	if (!busy && !force_restart)
		return 0;

	/* stop engine */
	rc = ahci_stop_engine(ap);
	if (rc)
		goto out_restart;

	/* need to do CLO? */
	if (!busy) {
		rc = 0;
		goto out_restart;
	}

	if (!(hpriv->cap & HOST_CAP_CLO)) {
		rc = -EOPNOTSUPP;
		goto out_restart;
	}
1607

1608
	/* perform CLO */
1609 1610 1611 1612
	tmp = readl(port_mmio + PORT_CMD);
	tmp |= PORT_CMD_CLO;
	writel(tmp, port_mmio + PORT_CMD);

1613
	rc = 0;
1614 1615 1616
	tmp = ata_wait_register(port_mmio + PORT_CMD,
				PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
	if (tmp & PORT_CMD_CLO)
1617
		rc = -EIO;
1618

1619 1620 1621 1622
	/* restart engine */
 out_restart:
	ahci_start_engine(ap);
	return rc;
1623 1624
}

1625 1626 1627
static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
				struct ata_taskfile *tf, int is_cmd, u16 flags,
				unsigned long timeout_msec)
1628
{
1629
	const u32 cmd_fis_len = 5; /* five dwords */
T
Tejun Heo 已提交
1630
	struct ahci_port_priv *pp = ap->private_data;
1631
	void __iomem *port_mmio = ahci_port_base(ap);
1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654
	u8 *fis = pp->cmd_tbl;
	u32 tmp;

	/* prep the command */
	ata_tf_to_fis(tf, pmp, is_cmd, fis);
	ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));

	/* issue & wait */
	writel(1, port_mmio + PORT_CMD_ISSUE);

	if (timeout_msec) {
		tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
					1, timeout_msec);
		if (tmp & 0x1) {
			ahci_kick_engine(ap, 1);
			return -EBUSY;
		}
	} else
		readl(port_mmio + PORT_CMD_ISSUE);	/* flush */

	return 0;
}

1655 1656 1657
static int ahci_do_softreset(struct ata_link *link, unsigned int *class,
			     int pmp, unsigned long deadline,
			     int (*check_ready)(struct ata_link *link))
1658
{
T
Tejun Heo 已提交
1659
	struct ata_port *ap = link->ap;
T
Tejun Heo 已提交
1660
	const char *reason = NULL;
1661
	unsigned long now, msecs;
T
Tejun Heo 已提交
1662 1663 1664 1665 1666 1667
	struct ata_taskfile tf;
	int rc;

	DPRINTK("ENTER\n");

	/* prepare for SRST (AHCI-1.1 10.4.1) */
1668
	rc = ahci_kick_engine(ap, 1);
T
Tejun Heo 已提交
1669
	if (rc && rc != -EOPNOTSUPP)
T
Tejun Heo 已提交
1670
		ata_link_printk(link, KERN_WARNING,
T
Tejun Heo 已提交
1671
				"failed to reset engine (errno=%d)\n", rc);
T
Tejun Heo 已提交
1672

T
Tejun Heo 已提交
1673
	ata_tf_init(link->device, &tf);
T
Tejun Heo 已提交
1674 1675

	/* issue the first D2H Register FIS */
1676 1677 1678 1679 1680
	msecs = 0;
	now = jiffies;
	if (time_after(now, deadline))
		msecs = jiffies_to_msecs(deadline - now);

T
Tejun Heo 已提交
1681
	tf.ctl |= ATA_SRST;
1682
	if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
1683
				 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
T
Tejun Heo 已提交
1684 1685 1686 1687 1688 1689 1690 1691 1692 1693
		rc = -EIO;
		reason = "1st FIS failed";
		goto fail;
	}

	/* spec says at least 5us, but be generous and sleep for 1ms */
	msleep(1);

	/* issue the second D2H Register FIS */
	tf.ctl &= ~ATA_SRST;
1694
	ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
T
Tejun Heo 已提交
1695

1696
	/* wait for link to become ready */
1697
	rc = ata_wait_after_reset(link, deadline, check_ready);
T
Tejun Heo 已提交
1698 1699 1700 1701
	/* link occupied, -ENODEV too is an error */
	if (rc) {
		reason = "device not ready";
		goto fail;
T
Tejun Heo 已提交
1702
	}
T
Tejun Heo 已提交
1703
	*class = ahci_dev_classify(ap);
T
Tejun Heo 已提交
1704 1705 1706 1707 1708

	DPRINTK("EXIT, class=%u\n", *class);
	return 0;

 fail:
T
Tejun Heo 已提交
1709
	ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
T
Tejun Heo 已提交
1710 1711 1712
	return rc;
}

1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778
static int ahci_check_ready(struct ata_link *link)
{
	void __iomem *port_mmio = ahci_port_base(link->ap);
	u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;

	return ata_check_ready(status);
}

static int ahci_softreset(struct ata_link *link, unsigned int *class,
			  unsigned long deadline)
{
	int pmp = sata_srst_pmp(link);

	DPRINTK("ENTER\n");

	return ahci_do_softreset(link, class, pmp, deadline, ahci_check_ready);
}

static int ahci_sb600_check_ready(struct ata_link *link)
{
	void __iomem *port_mmio = ahci_port_base(link->ap);
	u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
	u32 irq_status = readl(port_mmio + PORT_IRQ_STAT);

	/*
	 * There is no need to check TFDATA if BAD PMP is found due to HW bug,
	 * which can save timeout delay.
	 */
	if (irq_status & PORT_IRQ_BAD_PMP)
		return -EIO;

	return ata_check_ready(status);
}

static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
				unsigned long deadline)
{
	struct ata_port *ap = link->ap;
	void __iomem *port_mmio = ahci_port_base(ap);
	int pmp = sata_srst_pmp(link);
	int rc;
	u32 irq_sts;

	DPRINTK("ENTER\n");

	rc = ahci_do_softreset(link, class, pmp, deadline,
			       ahci_sb600_check_ready);

	/*
	 * Soft reset fails on some ATI chips with IPMS set when PMP
	 * is enabled but SATA HDD/ODD is connected to SATA port,
	 * do soft reset again to port 0.
	 */
	if (rc == -EIO) {
		irq_sts = readl(port_mmio + PORT_IRQ_STAT);
		if (irq_sts & PORT_IRQ_BAD_PMP) {
			ata_link_printk(link, KERN_WARNING,
					"failed due to HW bug, retry pmp=0\n");
			rc = ahci_do_softreset(link, class, 0, deadline,
					       ahci_check_ready);
		}
	}

	return rc;
}

T
Tejun Heo 已提交
1779
static int ahci_hardreset(struct ata_link *link, unsigned int *class,
1780
			  unsigned long deadline)
1781
{
1782
	const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
T
Tejun Heo 已提交
1783
	struct ata_port *ap = link->ap;
1784 1785 1786
	struct ahci_port_priv *pp = ap->private_data;
	u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
	struct ata_taskfile tf;
1787
	bool online;
1788 1789 1790
	int rc;

	DPRINTK("ENTER\n");
L
Linus Torvalds 已提交
1791

1792
	ahci_stop_engine(ap);
1793 1794

	/* clear D2H reception area to properly wait for D2H FIS */
T
Tejun Heo 已提交
1795
	ata_tf_init(link->device, &tf);
1796
	tf.command = 0x80;
1797
	ata_tf_to_fis(&tf, 0, 0, d2h_fis);
1798

1799 1800
	rc = sata_link_hardreset(link, timing, deadline, &online,
				 ahci_check_ready);
1801

1802
	ahci_start_engine(ap);
L
Linus Torvalds 已提交
1803

1804
	if (online)
1805
		*class = ahci_dev_classify(ap);
L
Linus Torvalds 已提交
1806

1807 1808 1809 1810
	DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
	return rc;
}

T
Tejun Heo 已提交
1811
static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
1812
				 unsigned long deadline)
1813
{
T
Tejun Heo 已提交
1814
	struct ata_port *ap = link->ap;
1815
	bool online;
1816 1817 1818 1819
	int rc;

	DPRINTK("ENTER\n");

1820
	ahci_stop_engine(ap);
1821

T
Tejun Heo 已提交
1822
	rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
1823
				 deadline, &online, NULL);
1824

1825
	ahci_start_engine(ap);
1826 1827 1828 1829 1830 1831

	DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);

	/* vt8251 doesn't clear BSY on signature FIS reception,
	 * request follow-up softreset.
	 */
1832
	return online ? -EAGAIN : rc;
1833 1834
}

1835 1836 1837 1838 1839 1840 1841
static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
				unsigned long deadline)
{
	struct ata_port *ap = link->ap;
	struct ahci_port_priv *pp = ap->private_data;
	u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
	struct ata_taskfile tf;
1842
	bool online;
1843 1844 1845 1846 1847 1848 1849 1850 1851 1852
	int rc;

	ahci_stop_engine(ap);

	/* clear D2H reception area to properly wait for D2H FIS */
	ata_tf_init(link->device, &tf);
	tf.command = 0x80;
	ata_tf_to_fis(&tf, 0, 0, d2h_fis);

	rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
1853
				 deadline, &online, NULL);
1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869

	ahci_start_engine(ap);

	/* The pseudo configuration device on SIMG4726 attached to
	 * ASUS P5W-DH Deluxe doesn't send signature FIS after
	 * hardreset if no device is attached to the first downstream
	 * port && the pseudo device locks up on SRST w/ PMP==0.  To
	 * work around this, wait for !BSY only briefly.  If BSY isn't
	 * cleared, perform CLO and proceed to IDENTIFY (achieved by
	 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
	 *
	 * Wait for two seconds.  Devices attached to downstream port
	 * which can't process the following IDENTIFY after this will
	 * have to be reset again.  For most cases, this should
	 * suffice while making probing snappish enough.
	 */
1870 1871 1872 1873 1874 1875 1876
	if (online) {
		rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
					  ahci_check_ready);
		if (rc)
			ahci_kick_engine(ap, 0);
	}
	return rc;
1877 1878
}

T
Tejun Heo 已提交
1879
static void ahci_postreset(struct ata_link *link, unsigned int *class)
1880
{
T
Tejun Heo 已提交
1881
	struct ata_port *ap = link->ap;
1882
	void __iomem *port_mmio = ahci_port_base(ap);
1883 1884
	u32 new_tmp, tmp;

1885
	ata_std_postreset(link, class);
1886 1887 1888

	/* Make sure port's ATAPI bit is set appropriately */
	new_tmp = tmp = readl(port_mmio + PORT_CMD);
1889
	if (*class == ATA_DEV_ATAPI)
1890 1891 1892 1893 1894 1895 1896
		new_tmp |= PORT_CMD_ATAPI;
	else
		new_tmp &= ~PORT_CMD_ATAPI;
	if (new_tmp != tmp) {
		writel(new_tmp, port_mmio + PORT_CMD);
		readl(port_mmio + PORT_CMD); /* flush */
	}
L
Linus Torvalds 已提交
1897 1898
}

T
Tejun Heo 已提交
1899
static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
L
Linus Torvalds 已提交
1900
{
1901
	struct scatterlist *sg;
T
Tejun Heo 已提交
1902 1903
	struct ahci_sg *ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
	unsigned int si;
L
Linus Torvalds 已提交
1904 1905 1906 1907 1908 1909

	VPRINTK("ENTER\n");

	/*
	 * Next, the S/G list.
	 */
T
Tejun Heo 已提交
1910
	for_each_sg(qc->sg, sg, qc->n_elem, si) {
1911 1912 1913
		dma_addr_t addr = sg_dma_address(sg);
		u32 sg_len = sg_dma_len(sg);

T
Tejun Heo 已提交
1914 1915 1916
		ahci_sg[si].addr = cpu_to_le32(addr & 0xffffffff);
		ahci_sg[si].addr_hi = cpu_to_le32((addr >> 16) >> 16);
		ahci_sg[si].flags_size = cpu_to_le32(sg_len - 1);
L
Linus Torvalds 已提交
1917
	}
1918

T
Tejun Heo 已提交
1919
	return si;
L
Linus Torvalds 已提交
1920 1921 1922 1923
}

static void ahci_qc_prep(struct ata_queued_cmd *qc)
{
1924 1925
	struct ata_port *ap = qc->ap;
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
1926
	int is_atapi = ata_is_atapi(qc->tf.protocol);
T
Tejun Heo 已提交
1927
	void *cmd_tbl;
L
Linus Torvalds 已提交
1928 1929
	u32 opts;
	const u32 cmd_fis_len = 5; /* five dwords */
1930
	unsigned int n_elem;
L
Linus Torvalds 已提交
1931 1932 1933 1934 1935

	/*
	 * Fill in command table information.  First, the header,
	 * a SATA Register - Host to Device command FIS.
	 */
T
Tejun Heo 已提交
1936 1937
	cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;

T
Tejun Heo 已提交
1938
	ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
1939
	if (is_atapi) {
T
Tejun Heo 已提交
1940 1941
		memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
		memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
1942
	}
L
Linus Torvalds 已提交
1943

1944 1945
	n_elem = 0;
	if (qc->flags & ATA_QCFLAG_DMAMAP)
T
Tejun Heo 已提交
1946
		n_elem = ahci_fill_sg(qc, cmd_tbl);
L
Linus Torvalds 已提交
1947

1948 1949 1950
	/*
	 * Fill in command slot information.
	 */
T
Tejun Heo 已提交
1951
	opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12);
1952 1953 1954
	if (qc->tf.flags & ATA_TFLAG_WRITE)
		opts |= AHCI_CMD_WRITE;
	if (is_atapi)
1955
		opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
1956

T
Tejun Heo 已提交
1957
	ahci_fill_cmd_slot(pp, qc->tag, opts);
L
Linus Torvalds 已提交
1958 1959
}

T
Tejun Heo 已提交
1960
static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
L
Linus Torvalds 已提交
1961
{
1962
	struct ahci_host_priv *hpriv = ap->host->private_data;
T
Tejun Heo 已提交
1963
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
1964 1965 1966 1967
	struct ata_eh_info *host_ehi = &ap->link.eh_info;
	struct ata_link *link = NULL;
	struct ata_queued_cmd *active_qc;
	struct ata_eh_info *active_ehi;
T
Tejun Heo 已提交
1968
	u32 serror;
L
Linus Torvalds 已提交
1969

T
Tejun Heo 已提交
1970
	/* determine active link */
T
Tejun Heo 已提交
1971
	ata_for_each_link(link, ap, EDGE)
T
Tejun Heo 已提交
1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982
		if (ata_link_active(link))
			break;
	if (!link)
		link = &ap->link;

	active_qc = ata_qc_from_tag(ap, link->active_tag);
	active_ehi = &link->eh_info;

	/* record irq stat */
	ata_ehi_clear_desc(host_ehi);
	ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat);
L
Linus Torvalds 已提交
1983

T
Tejun Heo 已提交
1984
	/* AHCI needs SError cleared; otherwise, it might lock up */
T
Tejun Heo 已提交
1985 1986
	ahci_scr_read(&ap->link, SCR_ERROR, &serror);
	ahci_scr_write(&ap->link, SCR_ERROR, serror);
T
Tejun Heo 已提交
1987
	host_ehi->serror |= serror;
T
Tejun Heo 已提交
1988

1989
	/* some controllers set IRQ_IF_ERR on device errors, ignore it */
1990
	if (hpriv->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR)
1991 1992
		irq_stat &= ~PORT_IRQ_IF_ERR;

1993
	if (irq_stat & PORT_IRQ_TF_ERR) {
T
Tejun Heo 已提交
1994 1995 1996 1997 1998 1999 2000 2001 2002
		/* If qc is active, charge it; otherwise, the active
		 * link.  There's no active qc on NCQ errors.  It will
		 * be determined by EH by reading log page 10h.
		 */
		if (active_qc)
			active_qc->err_mask |= AC_ERR_DEV;
		else
			active_ehi->err_mask |= AC_ERR_DEV;

2003
		if (hpriv->flags & AHCI_HFLAG_IGN_SERR_INTERNAL)
T
Tejun Heo 已提交
2004 2005 2006 2007 2008 2009 2010
			host_ehi->serror &= ~SERR_INTERNAL;
	}

	if (irq_stat & PORT_IRQ_UNK_FIS) {
		u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);

		active_ehi->err_mask |= AC_ERR_HSM;
T
Tejun Heo 已提交
2011
		active_ehi->action |= ATA_EH_RESET;
T
Tejun Heo 已提交
2012 2013 2014 2015 2016
		ata_ehi_push_desc(active_ehi,
				  "unknown FIS %08x %08x %08x %08x" ,
				  unk[0], unk[1], unk[2], unk[3]);
	}

T
Tejun Heo 已提交
2017
	if (sata_pmp_attached(ap) && (irq_stat & PORT_IRQ_BAD_PMP)) {
T
Tejun Heo 已提交
2018
		active_ehi->err_mask |= AC_ERR_HSM;
T
Tejun Heo 已提交
2019
		active_ehi->action |= ATA_EH_RESET;
T
Tejun Heo 已提交
2020
		ata_ehi_push_desc(active_ehi, "incorrect PMP");
2021
	}
T
Tejun Heo 已提交
2022 2023

	if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
T
Tejun Heo 已提交
2024
		host_ehi->err_mask |= AC_ERR_HOST_BUS;
T
Tejun Heo 已提交
2025
		host_ehi->action |= ATA_EH_RESET;
T
Tejun Heo 已提交
2026
		ata_ehi_push_desc(host_ehi, "host bus error");
L
Linus Torvalds 已提交
2027 2028
	}

T
Tejun Heo 已提交
2029
	if (irq_stat & PORT_IRQ_IF_ERR) {
T
Tejun Heo 已提交
2030
		host_ehi->err_mask |= AC_ERR_ATA_BUS;
T
Tejun Heo 已提交
2031
		host_ehi->action |= ATA_EH_RESET;
T
Tejun Heo 已提交
2032
		ata_ehi_push_desc(host_ehi, "interface fatal error");
T
Tejun Heo 已提交
2033
	}
L
Linus Torvalds 已提交
2034

T
Tejun Heo 已提交
2035
	if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
T
Tejun Heo 已提交
2036 2037 2038
		ata_ehi_hotplugged(host_ehi);
		ata_ehi_push_desc(host_ehi, "%s",
			irq_stat & PORT_IRQ_CONNECT ?
T
Tejun Heo 已提交
2039 2040 2041 2042
			"connection status changed" : "PHY RDY changed");
	}

	/* okay, let's hand over to EH */
2043

T
Tejun Heo 已提交
2044 2045 2046 2047
	if (irq_stat & PORT_IRQ_FREEZE)
		ata_port_freeze(ap);
	else
		ata_port_abort(ap);
L
Linus Torvalds 已提交
2048 2049
}

2050
static void ahci_port_intr(struct ata_port *ap)
L
Linus Torvalds 已提交
2051
{
2052
	void __iomem *port_mmio = ahci_port_base(ap);
T
Tejun Heo 已提交
2053
	struct ata_eh_info *ehi = &ap->link.eh_info;
2054
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
2055
	struct ahci_host_priv *hpriv = ap->host->private_data;
2056
	int resetting = !!(ap->pflags & ATA_PFLAG_RESETTING);
T
Tejun Heo 已提交
2057
	u32 status, qc_active;
2058
	int rc;
L
Linus Torvalds 已提交
2059 2060 2061 2062

	status = readl(port_mmio + PORT_IRQ_STAT);
	writel(status, port_mmio + PORT_IRQ_STAT);

2063 2064 2065 2066
	/* ignore BAD_PMP while resetting */
	if (unlikely(resetting))
		status &= ~PORT_IRQ_BAD_PMP;

2067 2068 2069 2070 2071 2072 2073 2074
	/* If we are getting PhyRdy, this is
 	 * just a power state change, we should
 	 * clear out this, plus the PhyRdy/Comm
 	 * Wake bits from Serror
 	 */
	if ((hpriv->flags & AHCI_HFLAG_NO_HOTPLUG) &&
		(status & PORT_IRQ_PHYRDY)) {
		status &= ~PORT_IRQ_PHYRDY;
T
Tejun Heo 已提交
2075
		ahci_scr_write(&ap->link, SCR_ERROR, ((1 << 16) | (1 << 18)));
2076 2077
	}

T
Tejun Heo 已提交
2078 2079 2080
	if (unlikely(status & PORT_IRQ_ERROR)) {
		ahci_error_intr(ap, status);
		return;
L
Linus Torvalds 已提交
2081 2082
	}

2083
	if (status & PORT_IRQ_SDB_FIS) {
T
Tejun Heo 已提交
2084 2085 2086 2087 2088 2089 2090 2091
		/* If SNotification is available, leave notification
		 * handling to sata_async_notification().  If not,
		 * emulate it by snooping SDB FIS RX area.
		 *
		 * Snooping FIS RX area is probably cheaper than
		 * poking SNotification but some constrollers which
		 * implement SNotification, ICH9 for example, don't
		 * store AN SDB FIS into receive area.
2092
		 */
T
Tejun Heo 已提交
2093
		if (hpriv->cap & HOST_CAP_SNTF)
2094
			sata_async_notification(ap);
T
Tejun Heo 已提交
2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105
		else {
			/* If the 'N' bit in word 0 of the FIS is set,
			 * we just received asynchronous notification.
			 * Tell libata about it.
			 */
			const __le32 *f = pp->rx_fis + RX_FIS_SDB;
			u32 f0 = le32_to_cpu(f[0]);

			if (f0 & (1 << 15))
				sata_async_notification(ap);
		}
2106 2107
	}

T
Tejun Heo 已提交
2108 2109
	/* pp->active_link is valid iff any command is in flight */
	if (ap->qc_active && pp->active_link->sactive)
T
Tejun Heo 已提交
2110 2111 2112 2113
		qc_active = readl(port_mmio + PORT_SCR_ACT);
	else
		qc_active = readl(port_mmio + PORT_CMD_ISSUE);

2114
	rc = ata_qc_complete_multiple(ap, qc_active);
2115

2116 2117
	/* while resetting, invalid completions are expected */
	if (unlikely(rc < 0 && !resetting)) {
T
Tejun Heo 已提交
2118
		ehi->err_mask |= AC_ERR_HSM;
T
Tejun Heo 已提交
2119
		ehi->action |= ATA_EH_RESET;
T
Tejun Heo 已提交
2120
		ata_port_freeze(ap);
L
Linus Torvalds 已提交
2121 2122 2123
	}
}

2124
static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
L
Linus Torvalds 已提交
2125
{
J
Jeff Garzik 已提交
2126
	struct ata_host *host = dev_instance;
L
Linus Torvalds 已提交
2127 2128
	struct ahci_host_priv *hpriv;
	unsigned int i, handled = 0;
2129
	void __iomem *mmio;
2130
	u32 irq_stat, irq_masked;
L
Linus Torvalds 已提交
2131 2132 2133

	VPRINTK("ENTER\n");

J
Jeff Garzik 已提交
2134
	hpriv = host->private_data;
T
Tejun Heo 已提交
2135
	mmio = host->iomap[AHCI_PCI_BAR];
L
Linus Torvalds 已提交
2136 2137 2138 2139 2140 2141

	/* sigh.  0xffffffff is a valid return from h/w */
	irq_stat = readl(mmio + HOST_IRQ_STAT);
	if (!irq_stat)
		return IRQ_NONE;

2142 2143
	irq_masked = irq_stat & hpriv->port_map;

2144
	spin_lock(&host->lock);
L
Linus Torvalds 已提交
2145

2146
	for (i = 0; i < host->n_ports; i++) {
L
Linus Torvalds 已提交
2147 2148
		struct ata_port *ap;

2149
		if (!(irq_masked & (1 << i)))
2150 2151
			continue;

J
Jeff Garzik 已提交
2152
		ap = host->ports[i];
2153
		if (ap) {
2154
			ahci_port_intr(ap);
2155 2156 2157
			VPRINTK("port %u\n", i);
		} else {
			VPRINTK("port %u (no irq)\n", i);
2158
			if (ata_ratelimit())
J
Jeff Garzik 已提交
2159
				dev_printk(KERN_WARNING, host->dev,
2160
					"interrupt on disabled port %u\n", i);
L
Linus Torvalds 已提交
2161
		}
2162

L
Linus Torvalds 已提交
2163 2164 2165
		handled = 1;
	}

2166 2167 2168 2169 2170 2171 2172 2173 2174
	/* HOST_IRQ_STAT behaves as level triggered latch meaning that
	 * it should be cleared after all the port events are cleared;
	 * otherwise, it will raise a spurious interrupt after each
	 * valid one.  Please read section 10.6.2 of ahci 1.1 for more
	 * information.
	 *
	 * Also, use the unmasked value to clear interrupt as spurious
	 * pending event on a dummy port might cause screaming IRQ.
	 */
2175 2176
	writel(irq_stat, mmio + HOST_IRQ_STAT);

J
Jeff Garzik 已提交
2177
	spin_unlock(&host->lock);
L
Linus Torvalds 已提交
2178 2179 2180 2181 2182 2183

	VPRINTK("EXIT\n");

	return IRQ_RETVAL(handled);
}

2184
static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
L
Linus Torvalds 已提交
2185 2186
{
	struct ata_port *ap = qc->ap;
2187
	void __iomem *port_mmio = ahci_port_base(ap);
T
Tejun Heo 已提交
2188 2189 2190 2191 2192 2193 2194
	struct ahci_port_priv *pp = ap->private_data;

	/* Keep track of the currently active link.  It will be used
	 * in completion path to determine whether NCQ phase is in
	 * progress.
	 */
	pp->active_link = qc->dev->link;
L
Linus Torvalds 已提交
2195

T
Tejun Heo 已提交
2196 2197 2198
	if (qc->tf.protocol == ATA_PROT_NCQ)
		writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
	writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
L
Linus Torvalds 已提交
2199

2200 2201
	ahci_sw_activity(qc->dev->link);

L
Linus Torvalds 已提交
2202 2203 2204
	return 0;
}

2205 2206 2207 2208 2209 2210 2211 2212 2213
static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc)
{
	struct ahci_port_priv *pp = qc->ap->private_data;
	u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;

	ata_tf_from_fis(d2h_fis, &qc->result_tf);
	return true;
}

T
Tejun Heo 已提交
2214 2215
static void ahci_freeze(struct ata_port *ap)
{
2216
	void __iomem *port_mmio = ahci_port_base(ap);
T
Tejun Heo 已提交
2217 2218 2219 2220 2221 2222 2223

	/* turn IRQ off */
	writel(0, port_mmio + PORT_IRQ_MASK);
}

static void ahci_thaw(struct ata_port *ap)
{
T
Tejun Heo 已提交
2224
	void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
2225
	void __iomem *port_mmio = ahci_port_base(ap);
T
Tejun Heo 已提交
2226
	u32 tmp;
2227
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
2228 2229 2230 2231

	/* clear IRQ */
	tmp = readl(port_mmio + PORT_IRQ_STAT);
	writel(tmp, port_mmio + PORT_IRQ_STAT);
2232
	writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
T
Tejun Heo 已提交
2233

2234 2235
	/* turn IRQ back on */
	writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
T
Tejun Heo 已提交
2236 2237 2238 2239
}

static void ahci_error_handler(struct ata_port *ap)
{
2240
	if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
T
Tejun Heo 已提交
2241
		/* restart engine */
2242 2243
		ahci_stop_engine(ap);
		ahci_start_engine(ap);
T
Tejun Heo 已提交
2244 2245
	}

2246
	sata_pmp_error_handler(ap);
2247 2248
}

T
Tejun Heo 已提交
2249 2250 2251 2252
static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;

2253 2254 2255
	/* make DMA engine forget about the failed command */
	if (qc->flags & ATA_QCFLAG_FAILED)
		ahci_kick_engine(ap, 1);
T
Tejun Heo 已提交
2256 2257
}

T
Tejun Heo 已提交
2258 2259 2260
static void ahci_pmp_attach(struct ata_port *ap)
{
	void __iomem *port_mmio = ahci_port_base(ap);
2261
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
2262 2263 2264 2265 2266
	u32 cmd;

	cmd = readl(port_mmio + PORT_CMD);
	cmd |= PORT_CMD_PMP;
	writel(cmd, port_mmio + PORT_CMD);
2267 2268 2269

	pp->intr_mask |= PORT_IRQ_BAD_PMP;
	writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
T
Tejun Heo 已提交
2270 2271 2272 2273 2274
}

static void ahci_pmp_detach(struct ata_port *ap)
{
	void __iomem *port_mmio = ahci_port_base(ap);
2275
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
2276 2277 2278 2279 2280
	u32 cmd;

	cmd = readl(port_mmio + PORT_CMD);
	cmd &= ~PORT_CMD_PMP;
	writel(cmd, port_mmio + PORT_CMD);
2281 2282 2283

	pp->intr_mask &= ~PORT_IRQ_BAD_PMP;
	writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
T
Tejun Heo 已提交
2284 2285
}

2286 2287 2288 2289 2290
static int ahci_port_resume(struct ata_port *ap)
{
	ahci_power_up(ap);
	ahci_start_port(ap);

T
Tejun Heo 已提交
2291
	if (sata_pmp_attached(ap))
T
Tejun Heo 已提交
2292 2293 2294 2295
		ahci_pmp_attach(ap);
	else
		ahci_pmp_detach(ap);

2296 2297 2298
	return 0;
}

2299
#ifdef CONFIG_PM
2300 2301 2302 2303 2304
static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
{
	const char *emsg = NULL;
	int rc;

2305
	rc = ahci_deinit_port(ap, &emsg);
2306
	if (rc == 0)
2307
		ahci_power_down(ap);
2308
	else {
2309
		ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
2310
		ahci_start_port(ap);
2311 2312 2313 2314 2315 2316 2317
	}

	return rc;
}

static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
{
J
Jeff Garzik 已提交
2318
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
2319
	struct ahci_host_priv *hpriv = host->private_data;
T
Tejun Heo 已提交
2320
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
2321 2322
	u32 ctl;

2323 2324 2325 2326 2327 2328 2329
	if (mesg.event & PM_EVENT_SUSPEND &&
	    hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
		dev_printk(KERN_ERR, &pdev->dev,
			   "BIOS update required for suspend/resume\n");
		return -EIO;
	}

2330
	if (mesg.event & PM_EVENT_SLEEP) {
2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345
		/* AHCI spec rev1.1 section 8.3.3:
		 * Software must disable interrupts prior to requesting a
		 * transition of the HBA to D3 state.
		 */
		ctl = readl(mmio + HOST_CTL);
		ctl &= ~HOST_IRQ_EN;
		writel(ctl, mmio + HOST_CTL);
		readl(mmio + HOST_CTL); /* flush */
	}

	return ata_pci_device_suspend(pdev, mesg);
}

static int ahci_pci_device_resume(struct pci_dev *pdev)
{
J
Jeff Garzik 已提交
2346
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
2347 2348
	int rc;

2349 2350 2351
	rc = ata_pci_device_do_resume(pdev);
	if (rc)
		return rc;
2352 2353

	if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
2354
		rc = ahci_reset_controller(host);
2355 2356 2357
		if (rc)
			return rc;

2358
		ahci_init_controller(host);
2359 2360
	}

J
Jeff Garzik 已提交
2361
	ata_host_resume(host);
2362 2363 2364

	return 0;
}
2365
#endif
2366

2367 2368
static int ahci_port_start(struct ata_port *ap)
{
J
Jeff Garzik 已提交
2369
	struct device *dev = ap->host->dev;
2370 2371 2372 2373
	struct ahci_port_priv *pp;
	void *mem;
	dma_addr_t mem_dma;

2374
	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
2375 2376 2377
	if (!pp)
		return -ENOMEM;

2378 2379 2380
	mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
				  GFP_KERNEL);
	if (!mem)
2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409
		return -ENOMEM;
	memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);

	/*
	 * First item in chunk of DMA memory: 32-slot command table,
	 * 32 bytes each in size
	 */
	pp->cmd_slot = mem;
	pp->cmd_slot_dma = mem_dma;

	mem += AHCI_CMD_SLOT_SZ;
	mem_dma += AHCI_CMD_SLOT_SZ;

	/*
	 * Second item: Received-FIS area
	 */
	pp->rx_fis = mem;
	pp->rx_fis_dma = mem_dma;

	mem += AHCI_RX_FIS_SZ;
	mem_dma += AHCI_RX_FIS_SZ;

	/*
	 * Third item: data area for storing a single command
	 * and its scatter-gather table
	 */
	pp->cmd_tbl = mem;
	pp->cmd_tbl_dma = mem_dma;

2410
	/*
2411 2412 2413
	 * Save off initial list of interrupts to be enabled.
	 * This could be changed later
	 */
2414 2415
	pp->intr_mask = DEF_PORT_IRQ;

2416 2417
	ap->private_data = pp;

2418 2419
	/* engage engines, captain */
	return ahci_port_resume(ap);
2420 2421 2422 2423
}

static void ahci_port_stop(struct ata_port *ap)
{
2424 2425
	const char *emsg = NULL;
	int rc;
2426

2427
	/* de-initialize port */
2428
	rc = ahci_deinit_port(ap, &emsg);
2429 2430
	if (rc)
		ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
2431 2432
}

2433
static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
L
Linus Torvalds 已提交
2434 2435 2436 2437
{
	int rc;

	if (using_dac &&
2438 2439
	    !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
		rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
L
Linus Torvalds 已提交
2440
		if (rc) {
2441
			rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
L
Linus Torvalds 已提交
2442
			if (rc) {
2443 2444
				dev_printk(KERN_ERR, &pdev->dev,
					   "64-bit DMA enable failed\n");
L
Linus Torvalds 已提交
2445 2446 2447 2448
				return rc;
			}
		}
	} else {
2449
		rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
L
Linus Torvalds 已提交
2450
		if (rc) {
2451 2452
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit DMA enable failed\n");
L
Linus Torvalds 已提交
2453 2454
			return rc;
		}
2455
		rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
L
Linus Torvalds 已提交
2456
		if (rc) {
2457 2458
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit consistent DMA enable failed\n");
L
Linus Torvalds 已提交
2459 2460 2461 2462 2463 2464
			return rc;
		}
	}
	return 0;
}

2465
static void ahci_print_info(struct ata_host *host)
L
Linus Torvalds 已提交
2466
{
2467 2468 2469
	struct ahci_host_priv *hpriv = host->private_data;
	struct pci_dev *pdev = to_pci_dev(host->dev);
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
L
Linus Torvalds 已提交
2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483
	u32 vers, cap, impl, speed;
	const char *speed_s;
	u16 cc;
	const char *scc_s;

	vers = readl(mmio + HOST_VERSION);
	cap = hpriv->cap;
	impl = hpriv->port_map;

	speed = (cap >> 20) & 0xf;
	if (speed == 1)
		speed_s = "1.5";
	else if (speed == 2)
		speed_s = "3";
2484 2485
	else if (speed == 3)
		speed_s = "6";
L
Linus Torvalds 已提交
2486 2487 2488 2489
	else
		speed_s = "?";

	pci_read_config_word(pdev, 0x0a, &cc);
2490
	if (cc == PCI_CLASS_STORAGE_IDE)
L
Linus Torvalds 已提交
2491
		scc_s = "IDE";
2492
	else if (cc == PCI_CLASS_STORAGE_SATA)
L
Linus Torvalds 已提交
2493
		scc_s = "SATA";
2494
	else if (cc == PCI_CLASS_STORAGE_RAID)
L
Linus Torvalds 已提交
2495 2496 2497 2498
		scc_s = "RAID";
	else
		scc_s = "unknown";

2499 2500
	dev_printk(KERN_INFO, &pdev->dev,
		"AHCI %02x%02x.%02x%02x "
L
Linus Torvalds 已提交
2501
		"%u slots %u ports %s Gbps 0x%x impl %s mode\n"
2502
		,
L
Linus Torvalds 已提交
2503

2504 2505 2506 2507
		(vers >> 24) & 0xff,
		(vers >> 16) & 0xff,
		(vers >> 8) & 0xff,
		vers & 0xff,
L
Linus Torvalds 已提交
2508 2509 2510 2511 2512 2513 2514

		((cap >> 8) & 0x1f) + 1,
		(cap & 0x1f) + 1,
		speed_s,
		impl,
		scc_s);

2515 2516
	dev_printk(KERN_INFO, &pdev->dev,
		"flags: "
T
Tejun Heo 已提交
2517
		"%s%s%s%s%s%s%s"
2518 2519
		"%s%s%s%s%s%s%s"
		"%s\n"
2520
		,
L
Linus Torvalds 已提交
2521 2522 2523

		cap & (1 << 31) ? "64bit " : "",
		cap & (1 << 30) ? "ncq " : "",
T
Tejun Heo 已提交
2524
		cap & (1 << 29) ? "sntf " : "",
L
Linus Torvalds 已提交
2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535
		cap & (1 << 28) ? "ilck " : "",
		cap & (1 << 27) ? "stag " : "",
		cap & (1 << 26) ? "pm " : "",
		cap & (1 << 25) ? "led " : "",

		cap & (1 << 24) ? "clo " : "",
		cap & (1 << 19) ? "nz " : "",
		cap & (1 << 18) ? "only " : "",
		cap & (1 << 17) ? "pmp " : "",
		cap & (1 << 15) ? "pio " : "",
		cap & (1 << 14) ? "slum " : "",
2536 2537
		cap & (1 << 13) ? "part " : "",
		cap & (1 << 6) ? "ems ": ""
L
Linus Torvalds 已提交
2538 2539 2540
		);
}

2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585
/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
 * hardwired to on-board SIMG 4726.  The chipset is ICH8 and doesn't
 * support PMP and the 4726 either directly exports the device
 * attached to the first downstream port or acts as a hardware storage
 * controller and emulate a single ATA device (can be RAID 0/1 or some
 * other configuration).
 *
 * When there's no device attached to the first downstream port of the
 * 4726, "Config Disk" appears, which is a pseudo ATA device to
 * configure the 4726.  However, ATA emulation of the device is very
 * lame.  It doesn't send signature D2H Reg FIS after the initial
 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
 *
 * The following function works around the problem by always using
 * hardreset on the port and not depending on receiving signature FIS
 * afterward.  If signature FIS isn't received soon, ATA class is
 * assumed without follow-up softreset.
 */
static void ahci_p5wdh_workaround(struct ata_host *host)
{
	static struct dmi_system_id sysids[] = {
		{
			.ident = "P5W DH Deluxe",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR,
					  "ASUSTEK COMPUTER INC"),
				DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
			},
		},
		{ }
	};
	struct pci_dev *pdev = to_pci_dev(host->dev);

	if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
	    dmi_check_system(sysids)) {
		struct ata_port *ap = host->ports[1];

		dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH "
			   "Deluxe on-board SIMG4726 workaround\n");

		ap->ops = &ahci_p5wdh_ops;
		ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
	}
}

2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597
static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
{
	static const struct dmi_system_id broken_systems[] = {
		{
			.ident = "HP Compaq nx6310",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
				DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
			},
			/* PCI slot number of the controller */
			.driver_data = (void *)0x1FUL,
		},
2598 2599 2600 2601 2602 2603 2604 2605 2606
		{
			.ident = "HP Compaq 6720s",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
				DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
			},
			/* PCI slot number of the controller */
			.driver_data = (void *)0x1FUL,
		},
2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620

		{ }	/* terminate list */
	};
	const struct dmi_system_id *dmi = dmi_first_match(broken_systems);

	if (dmi) {
		unsigned long slot = (unsigned long)dmi->driver_data;
		/* apply the quirk only to on-board controllers */
		return slot == PCI_SLOT(pdev->devfn);
	}

	return false;
}

2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677
static bool ahci_broken_suspend(struct pci_dev *pdev)
{
	static const struct dmi_system_id sysids[] = {
		/*
		 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
		 * to the harddisk doesn't become online after
		 * resuming from STR.  Warn and fail suspend.
		 */
		{
			.ident = "dv4",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
				DMI_MATCH(DMI_PRODUCT_NAME,
					  "HP Pavilion dv4 Notebook PC"),
			},
			.driver_data = "F.30", /* cutoff BIOS version */
		},
		{
			.ident = "dv5",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
				DMI_MATCH(DMI_PRODUCT_NAME,
					  "HP Pavilion dv5 Notebook PC"),
			},
			.driver_data = "F.16", /* cutoff BIOS version */
		},
		{
			.ident = "dv6",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
				DMI_MATCH(DMI_PRODUCT_NAME,
					  "HP Pavilion dv6 Notebook PC"),
			},
			.driver_data = "F.21",	/* cutoff BIOS version */
		},
		{
			.ident = "HDX18",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
				DMI_MATCH(DMI_PRODUCT_NAME,
					  "HP HDX18 Notebook PC"),
			},
			.driver_data = "F.23",	/* cutoff BIOS version */
		},
		{ }	/* terminate list */
	};
	const struct dmi_system_id *dmi = dmi_first_match(sysids);
	const char *ver;

	if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
		return false;

	ver = dmi_get_system_info(DMI_BIOS_VERSION);

	return !ver || strcmp(ver, dmi->driver_data) < 0;
}

2678
static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
L
Linus Torvalds 已提交
2679 2680
{
	static int printed_version;
T
Tejun Heo 已提交
2681 2682
	unsigned int board_id = ent->driver_data;
	struct ata_port_info pi = ahci_port_info[board_id];
2683
	const struct ata_port_info *ppi[] = { &pi, NULL };
2684
	struct device *dev = &pdev->dev;
L
Linus Torvalds 已提交
2685
	struct ahci_host_priv *hpriv;
2686
	struct ata_host *host;
T
Tejun Heo 已提交
2687
	int n_ports, i, rc;
L
Linus Torvalds 已提交
2688 2689 2690

	VPRINTK("ENTER\n");

T
Tejun Heo 已提交
2691 2692
	WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);

L
Linus Torvalds 已提交
2693
	if (!printed_version++)
2694
		dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
L
Linus Torvalds 已提交
2695

2696 2697 2698 2699 2700 2701
	/* The AHCI driver can only drive the SATA ports, the PATA driver
	   can drive them all so if both drivers are selected make sure
	   AHCI stays out of the way */
	if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
		return -ENODEV;

2702
	/* acquire resources */
2703
	rc = pcim_enable_device(pdev);
L
Linus Torvalds 已提交
2704 2705 2706
	if (rc)
		return rc;

T
Tejun Heo 已提交
2707 2708 2709 2710
	/* AHCI controllers often implement SFF compatible interface.
	 * Grab all PCI BARs just in case.
	 */
	rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
T
Tejun Heo 已提交
2711
	if (rc == -EBUSY)
2712
		pcim_pin_device(pdev);
T
Tejun Heo 已提交
2713
	if (rc)
2714
		return rc;
L
Linus Torvalds 已提交
2715

2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731
	if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
	    (pdev->device == 0x2652 || pdev->device == 0x2653)) {
		u8 map;

		/* ICH6s share the same PCI ID for both piix and ahci
		 * modes.  Enabling ahci mode while MAP indicates
		 * combined mode is a bad idea.  Yield to ata_piix.
		 */
		pci_read_config_byte(pdev, ICH_MAP, &map);
		if (map & 0x3) {
			dev_printk(KERN_INFO, &pdev->dev, "controller is in "
				   "combined mode, can't enable AHCI mode\n");
			return -ENODEV;
		}
	}

2732 2733 2734
	hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
	if (!hpriv)
		return -ENOMEM;
2735 2736
	hpriv->flags |= (unsigned long)pi.private_data;

T
Tejun Heo 已提交
2737 2738 2739 2740 2741
	/* MCP65 revision A1 and A2 can't do MSI */
	if (board_id == board_ahci_mcp65 &&
	    (pdev->revision == 0xa1 || pdev->revision == 0xa2))
		hpriv->flags |= AHCI_HFLAG_NO_MSI;

2742 2743 2744 2745
	/* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
	if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
		hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;

2746 2747
	if (!(hpriv->flags & AHCI_HFLAG_NO_MSI))
		pci_enable_msi(pdev);
L
Linus Torvalds 已提交
2748

2749
	/* save initial config */
2750
	ahci_save_initial_config(pdev, hpriv);
L
Linus Torvalds 已提交
2751

2752
	/* prepare host */
2753
	if (hpriv->cap & HOST_CAP_NCQ)
2754
		pi.flags |= ATA_FLAG_NCQ;
L
Linus Torvalds 已提交
2755

T
Tejun Heo 已提交
2756 2757 2758
	if (hpriv->cap & HOST_CAP_PMP)
		pi.flags |= ATA_FLAG_PMP;

2759 2760 2761 2762 2763 2764
	if (ahci_em_messages && (hpriv->cap & HOST_CAP_EMS)) {
		u8 messages;
		void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
		u32 em_loc = readl(mmio + HOST_EM_LOC);
		u32 em_ctl = readl(mmio + HOST_EM_CTL);

2765
		messages = (em_ctl & EM_CTRL_MSG_TYPE) >> 16;
2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776

		/* we only support LED message type right now */
		if ((messages & 0x01) && (ahci_em_messages == 1)) {
			/* store em_loc */
			hpriv->em_loc = ((em_loc >> 16) * 4);
			pi.flags |= ATA_FLAG_EM;
			if (!(em_ctl & EM_CTL_ALHD))
				pi.flags |= ATA_FLAG_SW_ACTIVITY;
		}
	}

2777 2778 2779 2780 2781 2782
	if (ahci_broken_system_poweroff(pdev)) {
		pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
		dev_info(&pdev->dev,
			"quirky BIOS, skipping spindown on poweroff\n");
	}

2783 2784 2785 2786 2787 2788
	if (ahci_broken_suspend(pdev)) {
		hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
		dev_printk(KERN_WARNING, &pdev->dev,
			   "BIOS update required for suspend/resume\n");
	}

T
Tejun Heo 已提交
2789 2790 2791 2792 2793 2794 2795 2796
	/* CAP.NP sometimes indicate the index of the last enabled
	 * port, at other times, that of the last possible port, so
	 * determining the maximum port number requires looking at
	 * both CAP.NP and port_map.
	 */
	n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));

	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
2797 2798 2799 2800 2801
	if (!host)
		return -ENOMEM;
	host->iomap = pcim_iomap_table(pdev);
	host->private_data = hpriv;

2802
	if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
2803
		host->flags |= ATA_HOST_PARALLEL_SCAN;
2804 2805
	else
		printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
2806

2807 2808 2809
	if (pi.flags & ATA_FLAG_EM)
		ahci_reset_em(host);

2810
	for (i = 0; i < host->n_ports; i++) {
2811
		struct ata_port *ap = host->ports[i];
2812

2813 2814 2815 2816
		ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
		ata_port_pbar_desc(ap, AHCI_PCI_BAR,
				   0x100 + ap->port_no * 0x80, "port");

2817 2818 2819
		/* set initial link pm policy */
		ap->pm_policy = NOT_AVAILABLE;

2820 2821 2822 2823 2824
		/* set enclosure management message type */
		if (ap->flags & ATA_FLAG_EM)
			ap->em_message_type = ahci_em_messages;


2825
		/* disabled/not-implemented port */
2826
		if (!(hpriv->port_map & (1 << i)))
2827
			ap->ops = &ata_dummy_port_ops;
2828
	}
2829

2830 2831 2832
	/* apply workaround for ASUS P5W DH Deluxe mainboard */
	ahci_p5wdh_workaround(host);

2833 2834
	/* initialize adapter */
	rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
L
Linus Torvalds 已提交
2835
	if (rc)
2836
		return rc;
L
Linus Torvalds 已提交
2837

2838 2839 2840
	rc = ahci_reset_controller(host);
	if (rc)
		return rc;
L
Linus Torvalds 已提交
2841

2842 2843
	ahci_init_controller(host);
	ahci_print_info(host);
L
Linus Torvalds 已提交
2844

2845 2846 2847
	pci_set_master(pdev);
	return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
				 &ahci_sht);
2848
}
L
Linus Torvalds 已提交
2849 2850 2851

static int __init ahci_init(void)
{
2852
	return pci_register_driver(&ahci_pci_driver);
L
Linus Torvalds 已提交
2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864
}

static void __exit ahci_exit(void)
{
	pci_unregister_driver(&ahci_pci_driver);
}


MODULE_AUTHOR("Jeff Garzik");
MODULE_DESCRIPTION("AHCI SATA low-level driver");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
2865
MODULE_VERSION(DRV_VERSION);
L
Linus Torvalds 已提交
2866 2867 2868

module_init(ahci_init);
module_exit(ahci_exit);